dss.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern bool dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. enum dss_io_pad_mode {
  90. DSS_IO_PAD_MODE_RESET,
  91. DSS_IO_PAD_MODE_RFBI,
  92. DSS_IO_PAD_MODE_BYPASS,
  93. };
  94. enum dss_hdmi_venc_clk_source_select {
  95. DSS_VENC_TV_CLK = 0,
  96. DSS_HDMI_M_PCLK = 1,
  97. };
  98. enum dss_dsi_content_type {
  99. DSS_DSI_CONTENT_DCS,
  100. DSS_DSI_CONTENT_GENERIC,
  101. };
  102. struct dss_clock_info {
  103. /* rates that we get with dividers below */
  104. unsigned long fck;
  105. /* dividers */
  106. u16 fck_div;
  107. };
  108. struct dispc_clock_info {
  109. /* rates that we get with dividers below */
  110. unsigned long lck;
  111. unsigned long pck;
  112. /* dividers */
  113. u16 lck_div;
  114. u16 pck_div;
  115. };
  116. struct dsi_clock_info {
  117. /* rates that we get with dividers below */
  118. unsigned long fint;
  119. unsigned long clkin4ddr;
  120. unsigned long clkin;
  121. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  122. * OMAP4: PLLx_CLK1 */
  123. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  124. * OMAP4: PLLx_CLK2 */
  125. unsigned long lp_clk;
  126. /* dividers */
  127. u16 regn;
  128. u16 regm;
  129. u16 regm_dispc; /* OMAP3: REGM3
  130. * OMAP4: REGM4 */
  131. u16 regm_dsi; /* OMAP3: REGM4
  132. * OMAP4: REGM5 */
  133. u16 lp_clk_div;
  134. u8 highfreq;
  135. bool use_sys_clk;
  136. };
  137. struct seq_file;
  138. struct platform_device;
  139. /* core */
  140. struct bus_type *dss_get_bus(void);
  141. struct regulator *dss_get_vdds_dsi(void);
  142. struct regulator *dss_get_vdds_sdi(void);
  143. /* apply */
  144. void dss_apply_init(void);
  145. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
  146. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  147. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  148. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
  149. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  150. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  151. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  152. struct omap_overlay_manager_info *info);
  153. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  154. struct omap_overlay_manager_info *info);
  155. int dss_mgr_set_device(struct omap_overlay_manager *mgr,
  156. struct omap_dss_device *dssdev);
  157. int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
  158. bool dss_ovl_is_enabled(struct omap_overlay *ovl);
  159. int dss_ovl_enable(struct omap_overlay *ovl);
  160. int dss_ovl_disable(struct omap_overlay *ovl);
  161. int dss_ovl_set_info(struct omap_overlay *ovl,
  162. struct omap_overlay_info *info);
  163. void dss_ovl_get_info(struct omap_overlay *ovl,
  164. struct omap_overlay_info *info);
  165. int dss_ovl_set_manager(struct omap_overlay *ovl,
  166. struct omap_overlay_manager *mgr);
  167. int dss_ovl_unset_manager(struct omap_overlay *ovl);
  168. /* display */
  169. int dss_suspend_all_devices(void);
  170. int dss_resume_all_devices(void);
  171. void dss_disable_all_devices(void);
  172. void dss_init_device(struct platform_device *pdev,
  173. struct omap_dss_device *dssdev);
  174. void dss_uninit_device(struct platform_device *pdev,
  175. struct omap_dss_device *dssdev);
  176. bool dss_use_replication(struct omap_dss_device *dssdev,
  177. enum omap_color_mode mode);
  178. void default_get_overlay_fifo_thresholds(enum omap_plane plane,
  179. u32 fifo_size, u32 burst_size,
  180. u32 *fifo_low, u32 *fifo_high);
  181. /* manager */
  182. int dss_init_overlay_managers(struct platform_device *pdev);
  183. void dss_uninit_overlay_managers(struct platform_device *pdev);
  184. int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
  185. const struct omap_overlay_manager_info *info);
  186. int dss_mgr_check(struct omap_overlay_manager *mgr,
  187. struct omap_dss_device *dssdev,
  188. struct omap_overlay_manager_info *info,
  189. struct omap_overlay_info **overlay_infos);
  190. /* overlay */
  191. void dss_init_overlays(struct platform_device *pdev);
  192. void dss_uninit_overlays(struct platform_device *pdev);
  193. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  194. void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
  195. int dss_ovl_simple_check(struct omap_overlay *ovl,
  196. const struct omap_overlay_info *info);
  197. int dss_ovl_check(struct omap_overlay *ovl,
  198. struct omap_overlay_info *info, struct omap_dss_device *dssdev);
  199. /* DSS */
  200. int dss_init_platform_driver(void);
  201. void dss_uninit_platform_driver(void);
  202. int dss_runtime_get(void);
  203. void dss_runtime_put(void);
  204. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  205. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
  206. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  207. void dss_dump_clocks(struct seq_file *s);
  208. void dss_dump_regs(struct seq_file *s);
  209. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  210. void dss_debug_dump_clocks(struct seq_file *s);
  211. #endif
  212. void dss_sdi_init(u8 datapairs);
  213. int dss_sdi_enable(void);
  214. void dss_sdi_disable(void);
  215. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
  216. void dss_select_dsi_clk_source(int dsi_module,
  217. enum omap_dss_clk_source clk_src);
  218. void dss_select_lcd_clk_source(enum omap_channel channel,
  219. enum omap_dss_clk_source clk_src);
  220. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  221. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  222. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  223. void dss_set_venc_output(enum omap_dss_venc_type type);
  224. void dss_set_dac_pwrdn_bgz(bool enable);
  225. unsigned long dss_get_dpll4_rate(void);
  226. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  227. int dss_set_clock_div(struct dss_clock_info *cinfo);
  228. int dss_get_clock_div(struct dss_clock_info *cinfo);
  229. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  230. struct dss_clock_info *dss_cinfo,
  231. struct dispc_clock_info *dispc_cinfo);
  232. /* SDI */
  233. #ifdef CONFIG_OMAP2_DSS_SDI
  234. int sdi_init(void);
  235. void sdi_exit(void);
  236. int sdi_init_display(struct omap_dss_device *display);
  237. #else
  238. static inline int sdi_init(void)
  239. {
  240. return 0;
  241. }
  242. static inline void sdi_exit(void)
  243. {
  244. }
  245. #endif
  246. /* DSI */
  247. #ifdef CONFIG_OMAP2_DSS_DSI
  248. struct dentry;
  249. struct file_operations;
  250. int dsi_init_platform_driver(void);
  251. void dsi_uninit_platform_driver(void);
  252. int dsi_runtime_get(struct platform_device *dsidev);
  253. void dsi_runtime_put(struct platform_device *dsidev);
  254. void dsi_dump_clocks(struct seq_file *s);
  255. void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
  256. const struct file_operations *debug_fops);
  257. void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
  258. const struct file_operations *debug_fops);
  259. int dsi_init_display(struct omap_dss_device *display);
  260. void dsi_irq_handler(void);
  261. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
  262. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  263. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  264. struct dsi_clock_info *cinfo);
  265. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
  266. unsigned long req_pck, struct dsi_clock_info *cinfo,
  267. struct dispc_clock_info *dispc_cinfo);
  268. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  269. bool enable_hsdiv);
  270. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  271. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  272. u32 fifo_size, u32 burst_size,
  273. u32 *fifo_low, u32 *fifo_high);
  274. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  275. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  276. struct platform_device *dsi_get_dsidev_from_id(int module);
  277. #else
  278. static inline int dsi_init_platform_driver(void)
  279. {
  280. return 0;
  281. }
  282. static inline void dsi_uninit_platform_driver(void)
  283. {
  284. }
  285. static inline int dsi_runtime_get(struct platform_device *dsidev)
  286. {
  287. return 0;
  288. }
  289. static inline void dsi_runtime_put(struct platform_device *dsidev)
  290. {
  291. }
  292. static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  293. {
  294. WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
  295. return 0;
  296. }
  297. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  298. {
  299. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  300. return 0;
  301. }
  302. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  303. struct dsi_clock_info *cinfo)
  304. {
  305. WARN("%s: DSI not compiled in\n", __func__);
  306. return -ENODEV;
  307. }
  308. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  309. bool is_tft, unsigned long req_pck,
  310. struct dsi_clock_info *dsi_cinfo,
  311. struct dispc_clock_info *dispc_cinfo)
  312. {
  313. WARN("%s: DSI not compiled in\n", __func__);
  314. return -ENODEV;
  315. }
  316. static inline int dsi_pll_init(struct platform_device *dsidev,
  317. bool enable_hsclk, bool enable_hsdiv)
  318. {
  319. WARN("%s: DSI not compiled in\n", __func__);
  320. return -ENODEV;
  321. }
  322. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  323. bool disconnect_lanes)
  324. {
  325. }
  326. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  327. {
  328. }
  329. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  330. {
  331. }
  332. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  333. {
  334. WARN("%s: DSI not compiled in, returning platform device as NULL\n",
  335. __func__);
  336. return NULL;
  337. }
  338. #endif
  339. /* DPI */
  340. #ifdef CONFIG_OMAP2_DSS_DPI
  341. int dpi_init(void);
  342. void dpi_exit(void);
  343. int dpi_init_display(struct omap_dss_device *dssdev);
  344. #else
  345. static inline int dpi_init(void)
  346. {
  347. return 0;
  348. }
  349. static inline void dpi_exit(void)
  350. {
  351. }
  352. #endif
  353. /* DISPC */
  354. int dispc_init_platform_driver(void);
  355. void dispc_uninit_platform_driver(void);
  356. void dispc_dump_clocks(struct seq_file *s);
  357. void dispc_dump_irqs(struct seq_file *s);
  358. void dispc_dump_regs(struct seq_file *s);
  359. void dispc_irq_handler(void);
  360. void dispc_fake_vsync_irq(void);
  361. int dispc_runtime_get(void);
  362. void dispc_runtime_put(void);
  363. void dispc_enable_sidle(void);
  364. void dispc_disable_sidle(void);
  365. void dispc_lcd_enable_signal_polarity(bool act_high);
  366. void dispc_lcd_enable_signal(bool enable);
  367. void dispc_pck_free_enable(bool enable);
  368. void dispc_set_digit_size(u16 width, u16 height);
  369. void dispc_enable_fifomerge(bool enable);
  370. void dispc_enable_gamma_table(bool enable);
  371. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  372. bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
  373. unsigned long dispc_fclk_rate(void);
  374. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  375. struct dispc_clock_info *cinfo);
  376. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  377. struct dispc_clock_info *cinfo);
  378. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
  379. u32 dispc_ovl_get_fifo_size(enum omap_plane plane);
  380. u32 dispc_ovl_get_burst_size(enum omap_plane plane);
  381. int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
  382. bool ilace, bool replication);
  383. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  384. void dispc_ovl_set_channel_out(enum omap_plane plane,
  385. enum omap_channel channel);
  386. void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
  387. void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
  388. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  389. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  390. bool dispc_mgr_go_busy(enum omap_channel channel);
  391. void dispc_mgr_go(enum omap_channel channel);
  392. bool dispc_mgr_is_enabled(enum omap_channel channel);
  393. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  394. bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
  395. void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
  396. void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
  397. void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
  398. void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
  399. enum omap_lcd_display_type type);
  400. void dispc_mgr_set_lcd_timings(enum omap_channel channel,
  401. struct omap_video_timings *timings);
  402. void dispc_mgr_set_pol_freq(enum omap_channel channel,
  403. enum omap_panel_config config, u8 acbi, u8 acb);
  404. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  405. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  406. int dispc_mgr_set_clock_div(enum omap_channel channel,
  407. struct dispc_clock_info *cinfo);
  408. int dispc_mgr_get_clock_div(enum omap_channel channel,
  409. struct dispc_clock_info *cinfo);
  410. void dispc_mgr_setup(enum omap_channel channel,
  411. struct omap_overlay_manager_info *info);
  412. /* VENC */
  413. #ifdef CONFIG_OMAP2_DSS_VENC
  414. int venc_init_platform_driver(void);
  415. void venc_uninit_platform_driver(void);
  416. void venc_dump_regs(struct seq_file *s);
  417. int venc_init_display(struct omap_dss_device *display);
  418. unsigned long venc_get_pixel_clock(void);
  419. #else
  420. static inline int venc_init_platform_driver(void)
  421. {
  422. return 0;
  423. }
  424. static inline void venc_uninit_platform_driver(void)
  425. {
  426. }
  427. static inline unsigned long venc_get_pixel_clock(void)
  428. {
  429. WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
  430. return 0;
  431. }
  432. #endif
  433. /* HDMI */
  434. #ifdef CONFIG_OMAP4_DSS_HDMI
  435. int hdmi_init_platform_driver(void);
  436. void hdmi_uninit_platform_driver(void);
  437. int hdmi_init_display(struct omap_dss_device *dssdev);
  438. unsigned long hdmi_get_pixel_clock(void);
  439. void hdmi_dump_regs(struct seq_file *s);
  440. #else
  441. static inline int hdmi_init_display(struct omap_dss_device *dssdev)
  442. {
  443. return 0;
  444. }
  445. static inline int hdmi_init_platform_driver(void)
  446. {
  447. return 0;
  448. }
  449. static inline void hdmi_uninit_platform_driver(void)
  450. {
  451. }
  452. static inline unsigned long hdmi_get_pixel_clock(void)
  453. {
  454. WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
  455. return 0;
  456. }
  457. #endif
  458. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  459. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  460. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
  461. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  462. struct omap_video_timings *timings);
  463. int omapdss_hdmi_read_edid(u8 *buf, int len);
  464. bool omapdss_hdmi_detect(void);
  465. int hdmi_panel_init(void);
  466. void hdmi_panel_exit(void);
  467. /* RFBI */
  468. #ifdef CONFIG_OMAP2_DSS_RFBI
  469. int rfbi_init_platform_driver(void);
  470. void rfbi_uninit_platform_driver(void);
  471. void rfbi_dump_regs(struct seq_file *s);
  472. int rfbi_init_display(struct omap_dss_device *display);
  473. #else
  474. static inline int rfbi_init_platform_driver(void)
  475. {
  476. return 0;
  477. }
  478. static inline void rfbi_uninit_platform_driver(void)
  479. {
  480. }
  481. #endif
  482. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  483. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  484. {
  485. int b;
  486. for (b = 0; b < 32; ++b) {
  487. if (irqstatus & (1 << b))
  488. irq_arr[b]++;
  489. }
  490. }
  491. #endif
  492. #endif