da8xx-fb.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/clk.h>
  31. #include <linux/cpufreq.h>
  32. #include <linux/console.h>
  33. #include <linux/slab.h>
  34. #include <video/da8xx-fb.h>
  35. #define DRIVER_NAME "da8xx_lcdc"
  36. #define LCD_VERSION_1 1
  37. #define LCD_VERSION_2 2
  38. /* LCD Status Register */
  39. #define LCD_END_OF_FRAME1 BIT(9)
  40. #define LCD_END_OF_FRAME0 BIT(8)
  41. #define LCD_PL_LOAD_DONE BIT(6)
  42. #define LCD_FIFO_UNDERFLOW BIT(5)
  43. #define LCD_SYNC_LOST BIT(2)
  44. /* LCD DMA Control Register */
  45. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  46. #define LCD_DMA_BURST_1 0x0
  47. #define LCD_DMA_BURST_2 0x1
  48. #define LCD_DMA_BURST_4 0x2
  49. #define LCD_DMA_BURST_8 0x3
  50. #define LCD_DMA_BURST_16 0x4
  51. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  52. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  53. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  54. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  55. /* LCD Control Register */
  56. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  57. #define LCD_RASTER_MODE 0x01
  58. /* LCD Raster Control Register */
  59. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  60. #define PALETTE_AND_DATA 0x00
  61. #define PALETTE_ONLY 0x01
  62. #define DATA_ONLY 0x02
  63. #define LCD_MONO_8BIT_MODE BIT(9)
  64. #define LCD_RASTER_ORDER BIT(8)
  65. #define LCD_TFT_MODE BIT(7)
  66. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  67. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  68. #define LCD_V1_PL_INT_ENA BIT(4)
  69. #define LCD_V2_PL_INT_ENA BIT(6)
  70. #define LCD_MONOCHROME_MODE BIT(1)
  71. #define LCD_RASTER_ENABLE BIT(0)
  72. #define LCD_TFT_ALT_ENABLE BIT(23)
  73. #define LCD_STN_565_ENABLE BIT(24)
  74. #define LCD_V2_DMA_CLK_EN BIT(2)
  75. #define LCD_V2_LIDD_CLK_EN BIT(1)
  76. #define LCD_V2_CORE_CLK_EN BIT(0)
  77. #define LCD_V2_LPP_B10 26
  78. /* LCD Raster Timing 2 Register */
  79. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  80. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  81. #define LCD_SYNC_CTRL BIT(25)
  82. #define LCD_SYNC_EDGE BIT(24)
  83. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  84. #define LCD_INVERT_LINE_CLOCK BIT(21)
  85. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  86. /* LCD Block */
  87. #define LCD_PID_REG 0x0
  88. #define LCD_CTRL_REG 0x4
  89. #define LCD_STAT_REG 0x8
  90. #define LCD_RASTER_CTRL_REG 0x28
  91. #define LCD_RASTER_TIMING_0_REG 0x2C
  92. #define LCD_RASTER_TIMING_1_REG 0x30
  93. #define LCD_RASTER_TIMING_2_REG 0x34
  94. #define LCD_DMA_CTRL_REG 0x40
  95. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  96. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  97. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  98. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  99. /* Interrupt Registers available only in Version 2 */
  100. #define LCD_RAW_STAT_REG 0x58
  101. #define LCD_MASKED_STAT_REG 0x5c
  102. #define LCD_INT_ENABLE_SET_REG 0x60
  103. #define LCD_INT_ENABLE_CLR_REG 0x64
  104. #define LCD_END_OF_INT_IND_REG 0x68
  105. /* Clock registers available only on Version 2 */
  106. #define LCD_CLK_ENABLE_REG 0x6c
  107. #define LCD_CLK_RESET_REG 0x70
  108. #define LCD_CLK_MAIN_RESET BIT(3)
  109. #define LCD_NUM_BUFFERS 2
  110. #define WSI_TIMEOUT 50
  111. #define PALETTE_SIZE 256
  112. #define LEFT_MARGIN 64
  113. #define RIGHT_MARGIN 64
  114. #define UPPER_MARGIN 32
  115. #define LOWER_MARGIN 32
  116. static resource_size_t da8xx_fb_reg_base;
  117. static struct resource *lcdc_regs;
  118. static unsigned int lcd_revision;
  119. static irq_handler_t lcdc_irq_handler;
  120. static inline unsigned int lcdc_read(unsigned int addr)
  121. {
  122. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  123. }
  124. static inline void lcdc_write(unsigned int val, unsigned int addr)
  125. {
  126. __raw_writel(val, da8xx_fb_reg_base + (addr));
  127. }
  128. struct da8xx_fb_par {
  129. resource_size_t p_palette_base;
  130. unsigned char *v_palette_base;
  131. dma_addr_t vram_phys;
  132. unsigned long vram_size;
  133. void *vram_virt;
  134. unsigned int dma_start;
  135. unsigned int dma_end;
  136. struct clk *lcdc_clk;
  137. int irq;
  138. unsigned short pseudo_palette[16];
  139. unsigned int palette_sz;
  140. unsigned int pxl_clk;
  141. int blank;
  142. wait_queue_head_t vsync_wait;
  143. int vsync_flag;
  144. int vsync_timeout;
  145. #ifdef CONFIG_CPU_FREQ
  146. struct notifier_block freq_transition;
  147. #endif
  148. void (*panel_power_ctrl)(int);
  149. };
  150. /* Variable Screen Information */
  151. static struct fb_var_screeninfo da8xx_fb_var __devinitdata = {
  152. .xoffset = 0,
  153. .yoffset = 0,
  154. .transp = {0, 0, 0},
  155. .nonstd = 0,
  156. .activate = 0,
  157. .height = -1,
  158. .width = -1,
  159. .pixclock = 46666, /* 46us - AUO display */
  160. .accel_flags = 0,
  161. .left_margin = LEFT_MARGIN,
  162. .right_margin = RIGHT_MARGIN,
  163. .upper_margin = UPPER_MARGIN,
  164. .lower_margin = LOWER_MARGIN,
  165. .sync = 0,
  166. .vmode = FB_VMODE_NONINTERLACED
  167. };
  168. static struct fb_fix_screeninfo da8xx_fb_fix __devinitdata = {
  169. .id = "DA8xx FB Drv",
  170. .type = FB_TYPE_PACKED_PIXELS,
  171. .type_aux = 0,
  172. .visual = FB_VISUAL_PSEUDOCOLOR,
  173. .xpanstep = 0,
  174. .ypanstep = 1,
  175. .ywrapstep = 0,
  176. .accel = FB_ACCEL_NONE
  177. };
  178. struct da8xx_panel {
  179. const char name[25]; /* Full name <vendor>_<model> */
  180. unsigned short width;
  181. unsigned short height;
  182. int hfp; /* Horizontal front porch */
  183. int hbp; /* Horizontal back porch */
  184. int hsw; /* Horizontal Sync Pulse Width */
  185. int vfp; /* Vertical front porch */
  186. int vbp; /* Vertical back porch */
  187. int vsw; /* Vertical Sync Pulse Width */
  188. unsigned int pxl_clk; /* Pixel clock */
  189. unsigned char invert_pxl_clk; /* Invert Pixel clock */
  190. };
  191. static struct da8xx_panel known_lcd_panels[] = {
  192. /* Sharp LCD035Q3DG01 */
  193. [0] = {
  194. .name = "Sharp_LCD035Q3DG01",
  195. .width = 320,
  196. .height = 240,
  197. .hfp = 8,
  198. .hbp = 6,
  199. .hsw = 0,
  200. .vfp = 2,
  201. .vbp = 2,
  202. .vsw = 0,
  203. .pxl_clk = 4608000,
  204. .invert_pxl_clk = 1,
  205. },
  206. /* Sharp LK043T1DG01 */
  207. [1] = {
  208. .name = "Sharp_LK043T1DG01",
  209. .width = 480,
  210. .height = 272,
  211. .hfp = 2,
  212. .hbp = 2,
  213. .hsw = 41,
  214. .vfp = 2,
  215. .vbp = 2,
  216. .vsw = 10,
  217. .pxl_clk = 7833600,
  218. .invert_pxl_clk = 0,
  219. },
  220. };
  221. /* Enable the Raster Engine of the LCD Controller */
  222. static inline void lcd_enable_raster(void)
  223. {
  224. u32 reg;
  225. /* Bring LCDC out of reset */
  226. if (lcd_revision == LCD_VERSION_2)
  227. lcdc_write(0, LCD_CLK_RESET_REG);
  228. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  229. if (!(reg & LCD_RASTER_ENABLE))
  230. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  231. }
  232. /* Disable the Raster Engine of the LCD Controller */
  233. static inline void lcd_disable_raster(void)
  234. {
  235. u32 reg;
  236. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  237. if (reg & LCD_RASTER_ENABLE)
  238. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  239. if (lcd_revision == LCD_VERSION_2)
  240. /* Write 1 to reset LCDC */
  241. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  242. }
  243. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  244. {
  245. u32 start;
  246. u32 end;
  247. u32 reg_ras;
  248. u32 reg_dma;
  249. u32 reg_int;
  250. /* init reg to clear PLM (loading mode) fields */
  251. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  252. reg_ras &= ~(3 << 20);
  253. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  254. if (load_mode == LOAD_DATA) {
  255. start = par->dma_start;
  256. end = par->dma_end;
  257. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  258. if (lcd_revision == LCD_VERSION_1) {
  259. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  260. } else {
  261. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  262. LCD_V2_END_OF_FRAME0_INT_ENA |
  263. LCD_V2_END_OF_FRAME1_INT_ENA;
  264. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  265. }
  266. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  267. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  268. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  269. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  270. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  271. } else if (load_mode == LOAD_PALETTE) {
  272. start = par->p_palette_base;
  273. end = start + par->palette_sz - 1;
  274. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  275. if (lcd_revision == LCD_VERSION_1) {
  276. reg_ras |= LCD_V1_PL_INT_ENA;
  277. } else {
  278. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  279. LCD_V2_PL_INT_ENA;
  280. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  281. }
  282. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  283. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  284. }
  285. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  286. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  287. /*
  288. * The Raster enable bit must be set after all other control fields are
  289. * set.
  290. */
  291. lcd_enable_raster();
  292. }
  293. /* Configure the Burst Size of DMA */
  294. static int lcd_cfg_dma(int burst_size)
  295. {
  296. u32 reg;
  297. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  298. switch (burst_size) {
  299. case 1:
  300. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  301. break;
  302. case 2:
  303. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  304. break;
  305. case 4:
  306. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  307. break;
  308. case 8:
  309. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  310. break;
  311. case 16:
  312. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  313. break;
  314. default:
  315. return -EINVAL;
  316. }
  317. lcdc_write(reg, LCD_DMA_CTRL_REG);
  318. return 0;
  319. }
  320. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  321. {
  322. u32 reg;
  323. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  324. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  325. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  326. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  327. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  328. }
  329. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  330. int front_porch)
  331. {
  332. u32 reg;
  333. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  334. reg |= ((back_porch & 0xff) << 24)
  335. | ((front_porch & 0xff) << 16)
  336. | ((pulse_width & 0x3f) << 10);
  337. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  338. }
  339. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  340. int front_porch)
  341. {
  342. u32 reg;
  343. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  344. reg |= ((back_porch & 0xff) << 24)
  345. | ((front_porch & 0xff) << 16)
  346. | ((pulse_width & 0x3f) << 10);
  347. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  348. }
  349. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  350. {
  351. u32 reg;
  352. u32 reg_int;
  353. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  354. LCD_MONO_8BIT_MODE |
  355. LCD_MONOCHROME_MODE);
  356. switch (cfg->p_disp_panel->panel_shade) {
  357. case MONOCHROME:
  358. reg |= LCD_MONOCHROME_MODE;
  359. if (cfg->mono_8bit_mode)
  360. reg |= LCD_MONO_8BIT_MODE;
  361. break;
  362. case COLOR_ACTIVE:
  363. reg |= LCD_TFT_MODE;
  364. if (cfg->tft_alt_mode)
  365. reg |= LCD_TFT_ALT_ENABLE;
  366. break;
  367. case COLOR_PASSIVE:
  368. if (cfg->stn_565_mode)
  369. reg |= LCD_STN_565_ENABLE;
  370. break;
  371. default:
  372. return -EINVAL;
  373. }
  374. /* enable additional interrupts here */
  375. if (lcd_revision == LCD_VERSION_1) {
  376. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  377. } else {
  378. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  379. LCD_V2_UNDERFLOW_INT_ENA;
  380. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  381. }
  382. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  383. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  384. if (cfg->sync_ctrl)
  385. reg |= LCD_SYNC_CTRL;
  386. else
  387. reg &= ~LCD_SYNC_CTRL;
  388. if (cfg->sync_edge)
  389. reg |= LCD_SYNC_EDGE;
  390. else
  391. reg &= ~LCD_SYNC_EDGE;
  392. if (cfg->invert_line_clock)
  393. reg |= LCD_INVERT_LINE_CLOCK;
  394. else
  395. reg &= ~LCD_INVERT_LINE_CLOCK;
  396. if (cfg->invert_frm_clock)
  397. reg |= LCD_INVERT_FRAME_CLOCK;
  398. else
  399. reg &= ~LCD_INVERT_FRAME_CLOCK;
  400. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  401. return 0;
  402. }
  403. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  404. u32 bpp, u32 raster_order)
  405. {
  406. u32 reg;
  407. /* Set the Panel Width */
  408. /* Pixels per line = (PPL + 1)*16 */
  409. if (lcd_revision == LCD_VERSION_1) {
  410. /*
  411. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  412. * pixels.
  413. */
  414. width &= 0x3f0;
  415. } else {
  416. /*
  417. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  418. * pixels.
  419. */
  420. width &= 0x7f0;
  421. }
  422. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  423. reg &= 0xfffffc00;
  424. if (lcd_revision == LCD_VERSION_1) {
  425. reg |= ((width >> 4) - 1) << 4;
  426. } else {
  427. width = (width >> 4) - 1;
  428. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  429. }
  430. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  431. /* Set the Panel Height */
  432. /* Set bits 9:0 of Lines Per Pixel */
  433. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  434. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  435. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  436. /* Set bit 10 of Lines Per Pixel */
  437. if (lcd_revision == LCD_VERSION_2) {
  438. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  439. reg |= ((height - 1) & 0x400) << 16;
  440. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  441. }
  442. /* Set the Raster Order of the Frame Buffer */
  443. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  444. if (raster_order)
  445. reg |= LCD_RASTER_ORDER;
  446. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  447. switch (bpp) {
  448. case 1:
  449. case 2:
  450. case 4:
  451. case 16:
  452. par->palette_sz = 16 * 2;
  453. break;
  454. case 8:
  455. par->palette_sz = 256 * 2;
  456. break;
  457. default:
  458. return -EINVAL;
  459. }
  460. return 0;
  461. }
  462. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  463. unsigned blue, unsigned transp,
  464. struct fb_info *info)
  465. {
  466. struct da8xx_fb_par *par = info->par;
  467. unsigned short *palette = (unsigned short *) par->v_palette_base;
  468. u_short pal;
  469. int update_hw = 0;
  470. if (regno > 255)
  471. return 1;
  472. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  473. return 1;
  474. if (info->var.bits_per_pixel == 8) {
  475. red >>= 4;
  476. green >>= 8;
  477. blue >>= 12;
  478. pal = (red & 0x0f00);
  479. pal |= (green & 0x00f0);
  480. pal |= (blue & 0x000f);
  481. if (palette[regno] != pal) {
  482. update_hw = 1;
  483. palette[regno] = pal;
  484. }
  485. } else if ((info->var.bits_per_pixel == 16) && regno < 16) {
  486. red >>= (16 - info->var.red.length);
  487. red <<= info->var.red.offset;
  488. green >>= (16 - info->var.green.length);
  489. green <<= info->var.green.offset;
  490. blue >>= (16 - info->var.blue.length);
  491. blue <<= info->var.blue.offset;
  492. par->pseudo_palette[regno] = red | green | blue;
  493. if (palette[0] != 0x4000) {
  494. update_hw = 1;
  495. palette[0] = 0x4000;
  496. }
  497. }
  498. /* Update the palette in the h/w as needed. */
  499. if (update_hw)
  500. lcd_blit(LOAD_PALETTE, par);
  501. return 0;
  502. }
  503. static void lcd_reset(struct da8xx_fb_par *par)
  504. {
  505. /* Disable the Raster if previously Enabled */
  506. lcd_disable_raster();
  507. /* DMA has to be disabled */
  508. lcdc_write(0, LCD_DMA_CTRL_REG);
  509. lcdc_write(0, LCD_RASTER_CTRL_REG);
  510. if (lcd_revision == LCD_VERSION_2) {
  511. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  512. /* Write 1 to reset */
  513. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  514. lcdc_write(0, LCD_CLK_RESET_REG);
  515. }
  516. }
  517. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  518. {
  519. unsigned int lcd_clk, div;
  520. lcd_clk = clk_get_rate(par->lcdc_clk);
  521. div = lcd_clk / par->pxl_clk;
  522. /* Configure the LCD clock divisor. */
  523. lcdc_write(LCD_CLK_DIVISOR(div) |
  524. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  525. if (lcd_revision == LCD_VERSION_2)
  526. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  527. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  528. }
  529. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  530. struct da8xx_panel *panel)
  531. {
  532. u32 bpp;
  533. int ret = 0;
  534. lcd_reset(par);
  535. /* Calculate the divider */
  536. lcd_calc_clk_divider(par);
  537. if (panel->invert_pxl_clk)
  538. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  539. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  540. else
  541. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  542. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  543. /* Configure the DMA burst size. */
  544. ret = lcd_cfg_dma(cfg->dma_burst_sz);
  545. if (ret < 0)
  546. return ret;
  547. /* Configure the AC bias properties. */
  548. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  549. /* Configure the vertical and horizontal sync properties. */
  550. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  551. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  552. /* Configure for disply */
  553. ret = lcd_cfg_display(cfg);
  554. if (ret < 0)
  555. return ret;
  556. if (QVGA != cfg->p_disp_panel->panel_type)
  557. return -EINVAL;
  558. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  559. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  560. bpp = cfg->bpp;
  561. else
  562. bpp = cfg->p_disp_panel->max_bpp;
  563. if (bpp == 12)
  564. bpp = 16;
  565. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  566. (unsigned int)panel->height, bpp,
  567. cfg->raster_order);
  568. if (ret < 0)
  569. return ret;
  570. /* Configure FDD */
  571. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  572. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  573. return 0;
  574. }
  575. /* IRQ handler for version 2 of LCDC */
  576. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  577. {
  578. struct da8xx_fb_par *par = arg;
  579. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  580. u32 reg_int;
  581. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  582. lcd_disable_raster();
  583. lcdc_write(stat, LCD_MASKED_STAT_REG);
  584. lcd_enable_raster();
  585. } else if (stat & LCD_PL_LOAD_DONE) {
  586. /*
  587. * Must disable raster before changing state of any control bit.
  588. * And also must be disabled before clearing the PL loading
  589. * interrupt via the following write to the status register. If
  590. * this is done after then one gets multiple PL done interrupts.
  591. */
  592. lcd_disable_raster();
  593. lcdc_write(stat, LCD_MASKED_STAT_REG);
  594. /* Disable PL completion inerrupt */
  595. reg_int = lcdc_read(LCD_INT_ENABLE_CLR_REG) |
  596. (LCD_V2_PL_INT_ENA);
  597. lcdc_write(reg_int, LCD_INT_ENABLE_CLR_REG);
  598. /* Setup and start data loading mode */
  599. lcd_blit(LOAD_DATA, par);
  600. } else {
  601. lcdc_write(stat, LCD_MASKED_STAT_REG);
  602. if (stat & LCD_END_OF_FRAME0) {
  603. lcdc_write(par->dma_start,
  604. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  605. lcdc_write(par->dma_end,
  606. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  607. par->vsync_flag = 1;
  608. wake_up_interruptible(&par->vsync_wait);
  609. }
  610. if (stat & LCD_END_OF_FRAME1) {
  611. lcdc_write(par->dma_start,
  612. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  613. lcdc_write(par->dma_end,
  614. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  615. par->vsync_flag = 1;
  616. wake_up_interruptible(&par->vsync_wait);
  617. }
  618. }
  619. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  620. return IRQ_HANDLED;
  621. }
  622. /* IRQ handler for version 1 LCDC */
  623. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  624. {
  625. struct da8xx_fb_par *par = arg;
  626. u32 stat = lcdc_read(LCD_STAT_REG);
  627. u32 reg_ras;
  628. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  629. lcd_disable_raster();
  630. lcdc_write(stat, LCD_STAT_REG);
  631. lcd_enable_raster();
  632. } else if (stat & LCD_PL_LOAD_DONE) {
  633. /*
  634. * Must disable raster before changing state of any control bit.
  635. * And also must be disabled before clearing the PL loading
  636. * interrupt via the following write to the status register. If
  637. * this is done after then one gets multiple PL done interrupts.
  638. */
  639. lcd_disable_raster();
  640. lcdc_write(stat, LCD_STAT_REG);
  641. /* Disable PL completion inerrupt */
  642. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  643. reg_ras &= ~LCD_V1_PL_INT_ENA;
  644. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  645. /* Setup and start data loading mode */
  646. lcd_blit(LOAD_DATA, par);
  647. } else {
  648. lcdc_write(stat, LCD_STAT_REG);
  649. if (stat & LCD_END_OF_FRAME0) {
  650. lcdc_write(par->dma_start,
  651. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  652. lcdc_write(par->dma_end,
  653. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  654. par->vsync_flag = 1;
  655. wake_up_interruptible(&par->vsync_wait);
  656. }
  657. if (stat & LCD_END_OF_FRAME1) {
  658. lcdc_write(par->dma_start,
  659. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  660. lcdc_write(par->dma_end,
  661. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  662. par->vsync_flag = 1;
  663. wake_up_interruptible(&par->vsync_wait);
  664. }
  665. }
  666. return IRQ_HANDLED;
  667. }
  668. static int fb_check_var(struct fb_var_screeninfo *var,
  669. struct fb_info *info)
  670. {
  671. int err = 0;
  672. switch (var->bits_per_pixel) {
  673. case 1:
  674. case 8:
  675. var->red.offset = 0;
  676. var->red.length = 8;
  677. var->green.offset = 0;
  678. var->green.length = 8;
  679. var->blue.offset = 0;
  680. var->blue.length = 8;
  681. var->transp.offset = 0;
  682. var->transp.length = 0;
  683. break;
  684. case 4:
  685. var->red.offset = 0;
  686. var->red.length = 4;
  687. var->green.offset = 0;
  688. var->green.length = 4;
  689. var->blue.offset = 0;
  690. var->blue.length = 4;
  691. var->transp.offset = 0;
  692. var->transp.length = 0;
  693. break;
  694. case 16: /* RGB 565 */
  695. var->red.offset = 11;
  696. var->red.length = 5;
  697. var->green.offset = 5;
  698. var->green.length = 6;
  699. var->blue.offset = 0;
  700. var->blue.length = 5;
  701. var->transp.offset = 0;
  702. var->transp.length = 0;
  703. break;
  704. default:
  705. err = -EINVAL;
  706. }
  707. var->red.msb_right = 0;
  708. var->green.msb_right = 0;
  709. var->blue.msb_right = 0;
  710. var->transp.msb_right = 0;
  711. return err;
  712. }
  713. #ifdef CONFIG_CPU_FREQ
  714. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  715. unsigned long val, void *data)
  716. {
  717. struct da8xx_fb_par *par;
  718. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  719. if (val == CPUFREQ_PRECHANGE) {
  720. lcd_disable_raster();
  721. } else if (val == CPUFREQ_POSTCHANGE) {
  722. lcd_calc_clk_divider(par);
  723. lcd_enable_raster();
  724. }
  725. return 0;
  726. }
  727. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  728. {
  729. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  730. return cpufreq_register_notifier(&par->freq_transition,
  731. CPUFREQ_TRANSITION_NOTIFIER);
  732. }
  733. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  734. {
  735. cpufreq_unregister_notifier(&par->freq_transition,
  736. CPUFREQ_TRANSITION_NOTIFIER);
  737. }
  738. #endif
  739. static int __devexit fb_remove(struct platform_device *dev)
  740. {
  741. struct fb_info *info = dev_get_drvdata(&dev->dev);
  742. if (info) {
  743. struct da8xx_fb_par *par = info->par;
  744. #ifdef CONFIG_CPU_FREQ
  745. lcd_da8xx_cpufreq_deregister(par);
  746. #endif
  747. if (par->panel_power_ctrl)
  748. par->panel_power_ctrl(0);
  749. lcd_disable_raster();
  750. lcdc_write(0, LCD_RASTER_CTRL_REG);
  751. /* disable DMA */
  752. lcdc_write(0, LCD_DMA_CTRL_REG);
  753. unregister_framebuffer(info);
  754. fb_dealloc_cmap(&info->cmap);
  755. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  756. par->p_palette_base);
  757. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  758. par->vram_phys);
  759. free_irq(par->irq, par);
  760. clk_disable(par->lcdc_clk);
  761. clk_put(par->lcdc_clk);
  762. framebuffer_release(info);
  763. iounmap((void __iomem *)da8xx_fb_reg_base);
  764. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  765. }
  766. return 0;
  767. }
  768. /*
  769. * Function to wait for vertical sync which for this LCD peripheral
  770. * translates into waiting for the current raster frame to complete.
  771. */
  772. static int fb_wait_for_vsync(struct fb_info *info)
  773. {
  774. struct da8xx_fb_par *par = info->par;
  775. int ret;
  776. /*
  777. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  778. * race condition here where the ISR could have occurred just before or
  779. * just after this set. But since we are just coarsely waiting for
  780. * a frame to complete then that's OK. i.e. if the frame completed
  781. * just before this code executed then we have to wait another full
  782. * frame time but there is no way to avoid such a situation. On the
  783. * other hand if the frame completed just after then we don't need
  784. * to wait long at all. Either way we are guaranteed to return to the
  785. * user immediately after a frame completion which is all that is
  786. * required.
  787. */
  788. par->vsync_flag = 0;
  789. ret = wait_event_interruptible_timeout(par->vsync_wait,
  790. par->vsync_flag != 0,
  791. par->vsync_timeout);
  792. if (ret < 0)
  793. return ret;
  794. if (ret == 0)
  795. return -ETIMEDOUT;
  796. return 0;
  797. }
  798. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  799. unsigned long arg)
  800. {
  801. struct lcd_sync_arg sync_arg;
  802. switch (cmd) {
  803. case FBIOGET_CONTRAST:
  804. case FBIOPUT_CONTRAST:
  805. case FBIGET_BRIGHTNESS:
  806. case FBIPUT_BRIGHTNESS:
  807. case FBIGET_COLOR:
  808. case FBIPUT_COLOR:
  809. return -ENOTTY;
  810. case FBIPUT_HSYNC:
  811. if (copy_from_user(&sync_arg, (char *)arg,
  812. sizeof(struct lcd_sync_arg)))
  813. return -EFAULT;
  814. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  815. sync_arg.pulse_width,
  816. sync_arg.front_porch);
  817. break;
  818. case FBIPUT_VSYNC:
  819. if (copy_from_user(&sync_arg, (char *)arg,
  820. sizeof(struct lcd_sync_arg)))
  821. return -EFAULT;
  822. lcd_cfg_vertical_sync(sync_arg.back_porch,
  823. sync_arg.pulse_width,
  824. sync_arg.front_porch);
  825. break;
  826. case FBIO_WAITFORVSYNC:
  827. return fb_wait_for_vsync(info);
  828. default:
  829. return -EINVAL;
  830. }
  831. return 0;
  832. }
  833. static int cfb_blank(int blank, struct fb_info *info)
  834. {
  835. struct da8xx_fb_par *par = info->par;
  836. int ret = 0;
  837. if (par->blank == blank)
  838. return 0;
  839. par->blank = blank;
  840. switch (blank) {
  841. case FB_BLANK_UNBLANK:
  842. if (par->panel_power_ctrl)
  843. par->panel_power_ctrl(1);
  844. lcd_enable_raster();
  845. break;
  846. case FB_BLANK_POWERDOWN:
  847. if (par->panel_power_ctrl)
  848. par->panel_power_ctrl(0);
  849. lcd_disable_raster();
  850. break;
  851. default:
  852. ret = -EINVAL;
  853. }
  854. return ret;
  855. }
  856. /*
  857. * Set new x,y offsets in the virtual display for the visible area and switch
  858. * to the new mode.
  859. */
  860. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  861. struct fb_info *fbi)
  862. {
  863. int ret = 0;
  864. struct fb_var_screeninfo new_var;
  865. struct da8xx_fb_par *par = fbi->par;
  866. struct fb_fix_screeninfo *fix = &fbi->fix;
  867. unsigned int end;
  868. unsigned int start;
  869. if (var->xoffset != fbi->var.xoffset ||
  870. var->yoffset != fbi->var.yoffset) {
  871. memcpy(&new_var, &fbi->var, sizeof(new_var));
  872. new_var.xoffset = var->xoffset;
  873. new_var.yoffset = var->yoffset;
  874. if (fb_check_var(&new_var, fbi))
  875. ret = -EINVAL;
  876. else {
  877. memcpy(&fbi->var, &new_var, sizeof(new_var));
  878. start = fix->smem_start +
  879. new_var.yoffset * fix->line_length +
  880. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  881. end = start + fbi->var.yres * fix->line_length - 1;
  882. par->dma_start = start;
  883. par->dma_end = end;
  884. }
  885. }
  886. return ret;
  887. }
  888. static struct fb_ops da8xx_fb_ops = {
  889. .owner = THIS_MODULE,
  890. .fb_check_var = fb_check_var,
  891. .fb_setcolreg = fb_setcolreg,
  892. .fb_pan_display = da8xx_pan_display,
  893. .fb_ioctl = fb_ioctl,
  894. .fb_fillrect = cfb_fillrect,
  895. .fb_copyarea = cfb_copyarea,
  896. .fb_imageblit = cfb_imageblit,
  897. .fb_blank = cfb_blank,
  898. };
  899. static int __devinit fb_probe(struct platform_device *device)
  900. {
  901. struct da8xx_lcdc_platform_data *fb_pdata =
  902. device->dev.platform_data;
  903. struct lcd_ctrl_config *lcd_cfg;
  904. struct da8xx_panel *lcdc_info;
  905. struct fb_info *da8xx_fb_info;
  906. struct clk *fb_clk = NULL;
  907. struct da8xx_fb_par *par;
  908. resource_size_t len;
  909. int ret, i;
  910. if (fb_pdata == NULL) {
  911. dev_err(&device->dev, "Can not get platform data\n");
  912. return -ENOENT;
  913. }
  914. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  915. if (!lcdc_regs) {
  916. dev_err(&device->dev,
  917. "Can not get memory resource for LCD controller\n");
  918. return -ENOENT;
  919. }
  920. len = resource_size(lcdc_regs);
  921. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  922. if (!lcdc_regs)
  923. return -EBUSY;
  924. da8xx_fb_reg_base = (resource_size_t)ioremap(lcdc_regs->start, len);
  925. if (!da8xx_fb_reg_base) {
  926. ret = -EBUSY;
  927. goto err_request_mem;
  928. }
  929. fb_clk = clk_get(&device->dev, NULL);
  930. if (IS_ERR(fb_clk)) {
  931. dev_err(&device->dev, "Can not get device clock\n");
  932. ret = -ENODEV;
  933. goto err_ioremap;
  934. }
  935. ret = clk_enable(fb_clk);
  936. if (ret)
  937. goto err_clk_put;
  938. /* Determine LCD IP Version */
  939. switch (lcdc_read(LCD_PID_REG)) {
  940. case 0x4C100102:
  941. lcd_revision = LCD_VERSION_1;
  942. break;
  943. case 0x4F200800:
  944. lcd_revision = LCD_VERSION_2;
  945. break;
  946. default:
  947. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  948. "defaulting to LCD revision 1\n",
  949. lcdc_read(LCD_PID_REG));
  950. lcd_revision = LCD_VERSION_1;
  951. break;
  952. }
  953. for (i = 0, lcdc_info = known_lcd_panels;
  954. i < ARRAY_SIZE(known_lcd_panels);
  955. i++, lcdc_info++) {
  956. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  957. break;
  958. }
  959. if (i == ARRAY_SIZE(known_lcd_panels)) {
  960. dev_err(&device->dev, "GLCD: No valid panel found\n");
  961. ret = -ENODEV;
  962. goto err_clk_disable;
  963. } else
  964. dev_info(&device->dev, "GLCD: Found %s panel\n",
  965. fb_pdata->type);
  966. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  967. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  968. &device->dev);
  969. if (!da8xx_fb_info) {
  970. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  971. ret = -ENOMEM;
  972. goto err_clk_disable;
  973. }
  974. par = da8xx_fb_info->par;
  975. par->lcdc_clk = fb_clk;
  976. par->pxl_clk = lcdc_info->pxl_clk;
  977. if (fb_pdata->panel_power_ctrl) {
  978. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  979. par->panel_power_ctrl(1);
  980. }
  981. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  982. dev_err(&device->dev, "lcd_init failed\n");
  983. ret = -EFAULT;
  984. goto err_release_fb;
  985. }
  986. /* allocate frame buffer */
  987. par->vram_size = lcdc_info->width * lcdc_info->height * lcd_cfg->bpp;
  988. par->vram_size = PAGE_ALIGN(par->vram_size/8);
  989. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  990. par->vram_virt = dma_alloc_coherent(NULL,
  991. par->vram_size,
  992. (resource_size_t *) &par->vram_phys,
  993. GFP_KERNEL | GFP_DMA);
  994. if (!par->vram_virt) {
  995. dev_err(&device->dev,
  996. "GLCD: kmalloc for frame buffer failed\n");
  997. ret = -EINVAL;
  998. goto err_release_fb;
  999. }
  1000. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1001. da8xx_fb_fix.smem_start = par->vram_phys;
  1002. da8xx_fb_fix.smem_len = par->vram_size;
  1003. da8xx_fb_fix.line_length = (lcdc_info->width * lcd_cfg->bpp) / 8;
  1004. par->dma_start = par->vram_phys;
  1005. par->dma_end = par->dma_start + lcdc_info->height *
  1006. da8xx_fb_fix.line_length - 1;
  1007. /* allocate palette buffer */
  1008. par->v_palette_base = dma_alloc_coherent(NULL,
  1009. PALETTE_SIZE,
  1010. (resource_size_t *)
  1011. &par->p_palette_base,
  1012. GFP_KERNEL | GFP_DMA);
  1013. if (!par->v_palette_base) {
  1014. dev_err(&device->dev,
  1015. "GLCD: kmalloc for palette buffer failed\n");
  1016. ret = -EINVAL;
  1017. goto err_release_fb_mem;
  1018. }
  1019. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1020. par->irq = platform_get_irq(device, 0);
  1021. if (par->irq < 0) {
  1022. ret = -ENOENT;
  1023. goto err_release_pl_mem;
  1024. }
  1025. /* Initialize par */
  1026. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  1027. da8xx_fb_var.xres = lcdc_info->width;
  1028. da8xx_fb_var.xres_virtual = lcdc_info->width;
  1029. da8xx_fb_var.yres = lcdc_info->height;
  1030. da8xx_fb_var.yres_virtual = lcdc_info->height * LCD_NUM_BUFFERS;
  1031. da8xx_fb_var.grayscale =
  1032. lcd_cfg->p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  1033. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1034. da8xx_fb_var.hsync_len = lcdc_info->hsw;
  1035. da8xx_fb_var.vsync_len = lcdc_info->vsw;
  1036. /* Initialize fbinfo */
  1037. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1038. da8xx_fb_info->fix = da8xx_fb_fix;
  1039. da8xx_fb_info->var = da8xx_fb_var;
  1040. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1041. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1042. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1043. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1044. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1045. if (ret)
  1046. goto err_release_pl_mem;
  1047. da8xx_fb_info->cmap.len = par->palette_sz;
  1048. /* initialize var_screeninfo */
  1049. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1050. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1051. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1052. /* initialize the vsync wait queue */
  1053. init_waitqueue_head(&par->vsync_wait);
  1054. par->vsync_timeout = HZ / 5;
  1055. /* Register the Frame Buffer */
  1056. if (register_framebuffer(da8xx_fb_info) < 0) {
  1057. dev_err(&device->dev,
  1058. "GLCD: Frame Buffer Registration Failed!\n");
  1059. ret = -EINVAL;
  1060. goto err_dealloc_cmap;
  1061. }
  1062. #ifdef CONFIG_CPU_FREQ
  1063. ret = lcd_da8xx_cpufreq_register(par);
  1064. if (ret) {
  1065. dev_err(&device->dev, "failed to register cpufreq\n");
  1066. goto err_cpu_freq;
  1067. }
  1068. #endif
  1069. if (lcd_revision == LCD_VERSION_1)
  1070. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1071. else
  1072. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1073. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1074. DRIVER_NAME, par);
  1075. if (ret)
  1076. goto irq_freq;
  1077. return 0;
  1078. irq_freq:
  1079. #ifdef CONFIG_CPU_FREQ
  1080. lcd_da8xx_cpufreq_deregister(par);
  1081. #endif
  1082. err_cpu_freq:
  1083. unregister_framebuffer(da8xx_fb_info);
  1084. err_dealloc_cmap:
  1085. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1086. err_release_pl_mem:
  1087. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1088. par->p_palette_base);
  1089. err_release_fb_mem:
  1090. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1091. err_release_fb:
  1092. framebuffer_release(da8xx_fb_info);
  1093. err_clk_disable:
  1094. clk_disable(fb_clk);
  1095. err_clk_put:
  1096. clk_put(fb_clk);
  1097. err_ioremap:
  1098. iounmap((void __iomem *)da8xx_fb_reg_base);
  1099. err_request_mem:
  1100. release_mem_region(lcdc_regs->start, len);
  1101. return ret;
  1102. }
  1103. #ifdef CONFIG_PM
  1104. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1105. {
  1106. struct fb_info *info = platform_get_drvdata(dev);
  1107. struct da8xx_fb_par *par = info->par;
  1108. console_lock();
  1109. if (par->panel_power_ctrl)
  1110. par->panel_power_ctrl(0);
  1111. fb_set_suspend(info, 1);
  1112. lcd_disable_raster();
  1113. clk_disable(par->lcdc_clk);
  1114. console_unlock();
  1115. return 0;
  1116. }
  1117. static int fb_resume(struct platform_device *dev)
  1118. {
  1119. struct fb_info *info = platform_get_drvdata(dev);
  1120. struct da8xx_fb_par *par = info->par;
  1121. console_lock();
  1122. if (par->panel_power_ctrl)
  1123. par->panel_power_ctrl(1);
  1124. clk_enable(par->lcdc_clk);
  1125. lcd_enable_raster();
  1126. fb_set_suspend(info, 0);
  1127. console_unlock();
  1128. return 0;
  1129. }
  1130. #else
  1131. #define fb_suspend NULL
  1132. #define fb_resume NULL
  1133. #endif
  1134. static struct platform_driver da8xx_fb_driver = {
  1135. .probe = fb_probe,
  1136. .remove = __devexit_p(fb_remove),
  1137. .suspend = fb_suspend,
  1138. .resume = fb_resume,
  1139. .driver = {
  1140. .name = DRIVER_NAME,
  1141. .owner = THIS_MODULE,
  1142. },
  1143. };
  1144. static int __init da8xx_fb_init(void)
  1145. {
  1146. return platform_driver_register(&da8xx_fb_driver);
  1147. }
  1148. static void __exit da8xx_fb_cleanup(void)
  1149. {
  1150. platform_driver_unregister(&da8xx_fb_driver);
  1151. }
  1152. module_init(da8xx_fb_init);
  1153. module_exit(da8xx_fb_cleanup);
  1154. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1155. MODULE_AUTHOR("Texas Instruments");
  1156. MODULE_LICENSE("GPL");