iwl-trans-pcie-int.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #ifndef __iwl_trans_int_pcie_h__
  30. #define __iwl_trans_int_pcie_h__
  31. #include <linux/spinlock.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/pci.h>
  35. #include "iwl-fh.h"
  36. #include "iwl-csr.h"
  37. #include "iwl-shared.h"
  38. #include "iwl-trans.h"
  39. #include "iwl-debug.h"
  40. #include "iwl-io.h"
  41. struct iwl_tx_queue;
  42. struct iwl_queue;
  43. struct iwl_host_cmd;
  44. /*This file includes the declaration that are internal to the
  45. * trans_pcie layer */
  46. /**
  47. * struct isr_statistics - interrupt statistics
  48. *
  49. */
  50. struct isr_statistics {
  51. u32 hw;
  52. u32 sw;
  53. u32 err_code;
  54. u32 sch;
  55. u32 alive;
  56. u32 rfkill;
  57. u32 ctkill;
  58. u32 wakeup;
  59. u32 rx;
  60. u32 tx;
  61. u32 unhandled;
  62. };
  63. /**
  64. * struct iwl_rx_queue - Rx queue
  65. * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
  66. * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
  67. * @pool:
  68. * @queue:
  69. * @read: Shared index to newest available Rx buffer
  70. * @write: Shared index to oldest written Rx packet
  71. * @free_count: Number of pre-allocated buffers in rx_free
  72. * @write_actual:
  73. * @rx_free: list of free SKBs for use
  74. * @rx_used: List of Rx buffers with no SKB
  75. * @need_update: flag to indicate we need to update read/write index
  76. * @rb_stts: driver's pointer to receive buffer status
  77. * @rb_stts_dma: bus address of receive buffer status
  78. * @lock:
  79. *
  80. * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
  81. */
  82. struct iwl_rx_queue {
  83. __le32 *bd;
  84. dma_addr_t bd_dma;
  85. struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
  86. struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
  87. u32 read;
  88. u32 write;
  89. u32 free_count;
  90. u32 write_actual;
  91. struct list_head rx_free;
  92. struct list_head rx_used;
  93. int need_update;
  94. struct iwl_rb_status *rb_stts;
  95. dma_addr_t rb_stts_dma;
  96. spinlock_t lock;
  97. };
  98. struct iwl_dma_ptr {
  99. dma_addr_t dma;
  100. void *addr;
  101. size_t size;
  102. };
  103. /*
  104. * This queue number is required for proper operation
  105. * because the ucode will stop/start the scheduler as
  106. * required.
  107. */
  108. #define IWL_IPAN_MCAST_QUEUE 8
  109. struct iwl_cmd_meta {
  110. /* only for SYNC commands, iff the reply skb is wanted */
  111. struct iwl_host_cmd *source;
  112. u32 flags;
  113. DEFINE_DMA_UNMAP_ADDR(mapping);
  114. DEFINE_DMA_UNMAP_LEN(len);
  115. };
  116. /*
  117. * Generic queue structure
  118. *
  119. * Contains common data for Rx and Tx queues.
  120. *
  121. * Note the difference between n_bd and n_window: the hardware
  122. * always assumes 256 descriptors, so n_bd is always 256 (unless
  123. * there might be HW changes in the future). For the normal TX
  124. * queues, n_window, which is the size of the software queue data
  125. * is also 256; however, for the command queue, n_window is only
  126. * 32 since we don't need so many commands pending. Since the HW
  127. * still uses 256 BDs for DMA though, n_bd stays 256. As a result,
  128. * the software buffers (in the variables @meta, @txb in struct
  129. * iwl_tx_queue) only have 32 entries, while the HW buffers (@tfds
  130. * in the same struct) have 256.
  131. * This means that we end up with the following:
  132. * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
  133. * SW entries: | 0 | ... | 31 |
  134. * where N is a number between 0 and 7. This means that the SW
  135. * data is a window overlayed over the HW queue.
  136. */
  137. struct iwl_queue {
  138. int n_bd; /* number of BDs in this queue */
  139. int write_ptr; /* 1-st empty entry (index) host_w*/
  140. int read_ptr; /* last used entry (index) host_r*/
  141. /* use for monitoring and recovering the stuck queue */
  142. dma_addr_t dma_addr; /* physical addr for BD's */
  143. int n_window; /* safe queue window */
  144. u32 id;
  145. int low_mark; /* low watermark, resume queue if free
  146. * space more than this */
  147. int high_mark; /* high watermark, stop queue if free
  148. * space less than this */
  149. };
  150. /**
  151. * struct iwl_tx_queue - Tx Queue for DMA
  152. * @q: generic Rx/Tx queue descriptor
  153. * @bd: base of circular buffer of TFDs
  154. * @cmd: array of command/TX buffer pointers
  155. * @meta: array of meta data for each command/tx buffer
  156. * @dma_addr_cmd: physical address of cmd/tx buffer array
  157. * @txb: array of per-TFD driver data
  158. * @time_stamp: time (in jiffies) of last read_ptr change
  159. * @need_update: indicates need to update read/write index
  160. * @sched_retry: indicates queue is high-throughput aggregation (HT AGG) enabled
  161. * @sta_id: valid if sched_retry is set
  162. * @tid: valid if sched_retry is set
  163. *
  164. * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
  165. * descriptors) and required locking structures.
  166. */
  167. #define TFD_TX_CMD_SLOTS 256
  168. #define TFD_CMD_SLOTS 32
  169. struct iwl_tx_queue {
  170. struct iwl_queue q;
  171. struct iwl_tfd *tfds;
  172. struct iwl_device_cmd **cmd;
  173. struct iwl_cmd_meta *meta;
  174. struct sk_buff **skbs;
  175. unsigned long time_stamp;
  176. u8 need_update;
  177. u8 sched_retry;
  178. u8 active;
  179. u8 swq_id;
  180. u16 sta_id;
  181. u16 tid;
  182. };
  183. /**
  184. * struct iwl_trans_pcie - PCIe transport specific data
  185. * @rxq: all the RX queue data
  186. * @rx_replenish: work that will be called when buffers need to be allocated
  187. * @trans: pointer to the generic transport area
  188. * @irq_requested: true when the irq has been requested
  189. * @scd_base_addr: scheduler sram base address in SRAM
  190. * @scd_bc_tbls: pointer to the byte count table of the scheduler
  191. * @kw: keep warm address
  192. * @ac_to_fifo: to what fifo is a specifc AC mapped ?
  193. * @ac_to_queue: to what tx queue is a specifc AC mapped ?
  194. * @mcast_queue:
  195. * @txq: Tx DMA processing queues
  196. * @txq_ctx_active_msk: what queue is active
  197. * queue_stopped: tracks what queue is stopped
  198. * queue_stop_count: tracks what SW queue is stopped
  199. * @pci_dev: basic pci-network driver stuff
  200. * @hw_base: pci hardware address support
  201. */
  202. struct iwl_trans_pcie {
  203. struct iwl_rx_queue rxq;
  204. struct work_struct rx_replenish;
  205. struct iwl_trans *trans;
  206. /* INT ICT Table */
  207. __le32 *ict_tbl;
  208. dma_addr_t ict_tbl_dma;
  209. int ict_index;
  210. u32 inta;
  211. bool use_ict;
  212. bool irq_requested;
  213. struct tasklet_struct irq_tasklet;
  214. struct isr_statistics isr_stats;
  215. spinlock_t irq_lock;
  216. u32 inta_mask;
  217. u32 scd_base_addr;
  218. struct iwl_dma_ptr scd_bc_tbls;
  219. struct iwl_dma_ptr kw;
  220. const u8 *ac_to_fifo[NUM_IWL_RXON_CTX];
  221. const u8 *ac_to_queue[NUM_IWL_RXON_CTX];
  222. u8 mcast_queue[NUM_IWL_RXON_CTX];
  223. u8 agg_txq[IWLAGN_STATION_COUNT][IWL_MAX_TID_COUNT];
  224. struct iwl_tx_queue *txq;
  225. unsigned long txq_ctx_active_msk;
  226. #define IWL_MAX_HW_QUEUES 32
  227. unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
  228. atomic_t queue_stop_count[4];
  229. /* PCI bus related data */
  230. struct pci_dev *pci_dev;
  231. void __iomem *hw_base;
  232. };
  233. #define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
  234. ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
  235. /*****************************************************
  236. * RX
  237. ******************************************************/
  238. void iwl_bg_rx_replenish(struct work_struct *data);
  239. void iwl_irq_tasklet(struct iwl_trans *trans);
  240. void iwlagn_rx_replenish(struct iwl_trans *trans);
  241. void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
  242. struct iwl_rx_queue *q);
  243. /*****************************************************
  244. * ICT
  245. ******************************************************/
  246. void iwl_reset_ict(struct iwl_trans *trans);
  247. void iwl_disable_ict(struct iwl_trans *trans);
  248. int iwl_alloc_isr_ict(struct iwl_trans *trans);
  249. void iwl_free_isr_ict(struct iwl_trans *trans);
  250. irqreturn_t iwl_isr_ict(int irq, void *data);
  251. /*****************************************************
  252. * TX / HCMD
  253. ******************************************************/
  254. void iwl_txq_update_write_ptr(struct iwl_trans *trans,
  255. struct iwl_tx_queue *txq);
  256. int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
  257. struct iwl_tx_queue *txq,
  258. dma_addr_t addr, u16 len, u8 reset);
  259. int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id);
  260. int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
  261. void iwl_tx_cmd_complete(struct iwl_trans *trans,
  262. struct iwl_rx_mem_buffer *rxb, int handler_status);
  263. void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
  264. struct iwl_tx_queue *txq,
  265. u16 byte_cnt);
  266. int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
  267. int sta_id, int tid);
  268. void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, int txq_id, u32 index);
  269. void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
  270. struct iwl_tx_queue *txq,
  271. int tx_fifo_id, int scd_retry);
  272. int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans, int sta_id, int tid);
  273. void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
  274. enum iwl_rxon_context_id ctx,
  275. int sta_id, int tid, int frame_limit, u16 ssn);
  276. void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  277. int index, enum dma_data_direction dma_dir);
  278. int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
  279. struct sk_buff_head *skbs);
  280. int iwl_queue_space(const struct iwl_queue *q);
  281. /*****************************************************
  282. * Error handling
  283. ******************************************************/
  284. int iwl_dump_nic_event_log(struct iwl_trans *trans, bool full_log,
  285. char **buf, bool display);
  286. int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display);
  287. void iwl_dump_csr(struct iwl_trans *trans);
  288. /*****************************************************
  289. * Helpers
  290. ******************************************************/
  291. static inline void iwl_disable_interrupts(struct iwl_trans *trans)
  292. {
  293. clear_bit(STATUS_INT_ENABLED, &trans->shrd->status);
  294. /* disable interrupts from uCode/NIC to host */
  295. iwl_write32(trans, CSR_INT_MASK, 0x00000000);
  296. /* acknowledge/clear/reset any interrupts still pending
  297. * from uCode or flow handler (Rx/Tx DMA) */
  298. iwl_write32(trans, CSR_INT, 0xffffffff);
  299. iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
  300. IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
  301. }
  302. static inline void iwl_enable_interrupts(struct iwl_trans *trans)
  303. {
  304. struct iwl_trans_pcie *trans_pcie =
  305. IWL_TRANS_GET_PCIE_TRANS(trans);
  306. IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
  307. set_bit(STATUS_INT_ENABLED, &trans->shrd->status);
  308. iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
  309. }
  310. /*
  311. * we have 8 bits used like this:
  312. *
  313. * 7 6 5 4 3 2 1 0
  314. * | | | | | | | |
  315. * | | | | | | +-+-------- AC queue (0-3)
  316. * | | | | | |
  317. * | +-+-+-+-+------------ HW queue ID
  318. * |
  319. * +---------------------- unused
  320. */
  321. static inline void iwl_set_swq_id(struct iwl_tx_queue *txq, u8 ac, u8 hwq)
  322. {
  323. BUG_ON(ac > 3); /* only have 2 bits */
  324. BUG_ON(hwq > 31); /* only use 5 bits */
  325. txq->swq_id = (hwq << 2) | ac;
  326. }
  327. static inline u8 iwl_get_queue_ac(struct iwl_tx_queue *txq)
  328. {
  329. return txq->swq_id & 0x3;
  330. }
  331. static inline void iwl_wake_queue(struct iwl_trans *trans,
  332. struct iwl_tx_queue *txq, const char *msg)
  333. {
  334. u8 queue = txq->swq_id;
  335. u8 ac = queue & 3;
  336. u8 hwq = (queue >> 2) & 0x1f;
  337. struct iwl_trans_pcie *trans_pcie =
  338. IWL_TRANS_GET_PCIE_TRANS(trans);
  339. if (test_and_clear_bit(hwq, trans_pcie->queue_stopped)) {
  340. if (atomic_dec_return(&trans_pcie->queue_stop_count[ac]) <= 0) {
  341. iwl_wake_sw_queue(priv(trans), ac);
  342. IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d ac %d. %s",
  343. hwq, ac, msg);
  344. } else {
  345. IWL_DEBUG_TX_QUEUES(trans, "Don't wake hwq %d ac %d"
  346. " stop count %d. %s",
  347. hwq, ac, atomic_read(&trans_pcie->
  348. queue_stop_count[ac]), msg);
  349. }
  350. }
  351. }
  352. static inline void iwl_stop_queue(struct iwl_trans *trans,
  353. struct iwl_tx_queue *txq, const char *msg)
  354. {
  355. u8 queue = txq->swq_id;
  356. u8 ac = queue & 3;
  357. u8 hwq = (queue >> 2) & 0x1f;
  358. struct iwl_trans_pcie *trans_pcie =
  359. IWL_TRANS_GET_PCIE_TRANS(trans);
  360. if (!test_and_set_bit(hwq, trans_pcie->queue_stopped)) {
  361. if (atomic_inc_return(&trans_pcie->queue_stop_count[ac]) > 0) {
  362. iwl_stop_sw_queue(priv(trans), ac);
  363. IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d ac %d"
  364. " stop count %d. %s",
  365. hwq, ac, atomic_read(&trans_pcie->
  366. queue_stop_count[ac]), msg);
  367. } else {
  368. IWL_DEBUG_TX_QUEUES(trans, "Don't stop hwq %d ac %d"
  369. " stop count %d. %s",
  370. hwq, ac, atomic_read(&trans_pcie->
  371. queue_stop_count[ac]), msg);
  372. }
  373. } else {
  374. IWL_DEBUG_TX_QUEUES(trans, "stop hwq %d, but it is stopped/ %s",
  375. hwq, msg);
  376. }
  377. }
  378. #ifdef ieee80211_stop_queue
  379. #undef ieee80211_stop_queue
  380. #endif
  381. #define ieee80211_stop_queue DO_NOT_USE_ieee80211_stop_queue
  382. #ifdef ieee80211_wake_queue
  383. #undef ieee80211_wake_queue
  384. #endif
  385. #define ieee80211_wake_queue DO_NOT_USE_ieee80211_wake_queue
  386. static inline void iwl_txq_ctx_activate(struct iwl_trans_pcie *trans_pcie,
  387. int txq_id)
  388. {
  389. set_bit(txq_id, &trans_pcie->txq_ctx_active_msk);
  390. }
  391. static inline void iwl_txq_ctx_deactivate(struct iwl_trans_pcie *trans_pcie,
  392. int txq_id)
  393. {
  394. clear_bit(txq_id, &trans_pcie->txq_ctx_active_msk);
  395. }
  396. static inline int iwl_queue_used(const struct iwl_queue *q, int i)
  397. {
  398. return q->write_ptr >= q->read_ptr ?
  399. (i >= q->read_ptr && i < q->write_ptr) :
  400. !(i < q->read_ptr && i >= q->write_ptr);
  401. }
  402. static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
  403. {
  404. return index & (q->n_window - 1);
  405. }
  406. #define IWL_TX_FIFO_BK 0 /* shared */
  407. #define IWL_TX_FIFO_BE 1
  408. #define IWL_TX_FIFO_VI 2 /* shared */
  409. #define IWL_TX_FIFO_VO 3
  410. #define IWL_TX_FIFO_BK_IPAN IWL_TX_FIFO_BK
  411. #define IWL_TX_FIFO_BE_IPAN 4
  412. #define IWL_TX_FIFO_VI_IPAN IWL_TX_FIFO_VI
  413. #define IWL_TX_FIFO_VO_IPAN 5
  414. /* re-uses the VO FIFO, uCode will properly flush/schedule */
  415. #define IWL_TX_FIFO_AUX 5
  416. #define IWL_TX_FIFO_UNUSED -1
  417. /* AUX (TX during scan dwell) queue */
  418. #define IWL_AUX_QUEUE 10
  419. #endif /* __iwl_trans_int_pcie_h__ */