hw.h 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #define ATHEROS_VENDOR_ID 0x168c
  30. #define AR5416_DEVID_PCI 0x0023
  31. #define AR5416_DEVID_PCIE 0x0024
  32. #define AR9160_DEVID_PCI 0x0027
  33. #define AR9280_DEVID_PCI 0x0029
  34. #define AR9280_DEVID_PCIE 0x002a
  35. #define AR9285_DEVID_PCIE 0x002b
  36. #define AR2427_DEVID_PCIE 0x002c
  37. #define AR9287_DEVID_PCI 0x002d
  38. #define AR9287_DEVID_PCIE 0x002e
  39. #define AR9300_DEVID_PCIE 0x0030
  40. #define AR9300_DEVID_AR9340 0x0031
  41. #define AR9300_DEVID_AR9485_PCIE 0x0032
  42. #define AR9300_DEVID_AR9580 0x0033
  43. #define AR9300_DEVID_AR9462 0x0034
  44. #define AR9300_DEVID_AR9330 0x0035
  45. #define AR5416_AR9100_DEVID 0x000b
  46. #define AR_SUBVENDOR_ID_NOG 0x0e11
  47. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  48. #define AR5416_MAGIC 0x19641014
  49. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  50. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  51. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  52. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  53. #define ATH_DEFAULT_NOISE_FLOOR -95
  54. #define ATH9K_RSSI_BAD -128
  55. #define ATH9K_NUM_CHANNELS 38
  56. /* Register read/write primitives */
  57. #define REG_WRITE(_ah, _reg, _val) \
  58. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  59. #define REG_READ(_ah, _reg) \
  60. (_ah)->reg_ops.read((_ah), (_reg))
  61. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  62. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  63. #define REG_RMW(_ah, _reg, _set, _clr) \
  64. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  65. #define ENABLE_REGWRITE_BUFFER(_ah) \
  66. do { \
  67. if ((_ah)->reg_ops.enable_write_buffer) \
  68. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  69. } while (0)
  70. #define REGWRITE_BUFFER_FLUSH(_ah) \
  71. do { \
  72. if ((_ah)->reg_ops.write_flush) \
  73. (_ah)->reg_ops.write_flush((_ah)); \
  74. } while (0)
  75. #define PR_EEP(_s, _val) \
  76. do { \
  77. len += snprintf(buf + len, size - len, "%20s : %10d\n", \
  78. _s, (_val)); \
  79. } while (0)
  80. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  81. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  82. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  83. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  84. #define REG_READ_FIELD(_a, _r, _f) \
  85. (((REG_READ(_a, _r) & _f) >> _f##_S))
  86. #define REG_SET_BIT(_a, _r, _f) \
  87. REG_RMW(_a, _r, (_f), 0)
  88. #define REG_CLR_BIT(_a, _r, _f) \
  89. REG_RMW(_a, _r, 0, (_f))
  90. #define DO_DELAY(x) do { \
  91. if (((++(x) % 64) == 0) && \
  92. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  93. != ATH_USB)) \
  94. udelay(1); \
  95. } while (0)
  96. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  97. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  98. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  99. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  100. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  101. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  102. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  103. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  104. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  105. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
  106. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
  107. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
  108. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
  109. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
  110. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
  111. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
  112. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
  113. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
  114. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
  115. #define AR_GPIOD_MASK 0x00001FFF
  116. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  117. #define BASE_ACTIVATE_DELAY 100
  118. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  119. #define COEF_SCALE_S 24
  120. #define HT40_CHANNEL_CENTER_SHIFT 10
  121. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  122. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  123. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  124. #define ATH9K_NUM_QUEUES 10
  125. #define MAX_RATE_POWER 63
  126. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  127. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  128. #define AH_TIME_QUANTUM 10
  129. #define AR_KEYTABLE_SIZE 128
  130. #define POWER_UP_TIME 10000
  131. #define SPUR_RSSI_THRESH 40
  132. #define UPPER_5G_SUB_BAND_START 5700
  133. #define MID_5G_SUB_BAND_START 5400
  134. #define CAB_TIMEOUT_VAL 10
  135. #define BEACON_TIMEOUT_VAL 10
  136. #define MIN_BEACON_TIMEOUT_VAL 1
  137. #define SLEEP_SLOP 3
  138. #define INIT_CONFIG_STATUS 0x00000000
  139. #define INIT_RSSI_THR 0x00000700
  140. #define INIT_BCON_CNTRL_REG 0x00000000
  141. #define TU_TO_USEC(_tu) ((_tu) << 10)
  142. #define ATH9K_HW_RX_HP_QDEPTH 16
  143. #define ATH9K_HW_RX_LP_QDEPTH 128
  144. #define PAPRD_GAIN_TABLE_ENTRIES 32
  145. #define PAPRD_TABLE_SZ 24
  146. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  147. enum ath_hw_txq_subtype {
  148. ATH_TXQ_AC_BE = 0,
  149. ATH_TXQ_AC_BK = 1,
  150. ATH_TXQ_AC_VI = 2,
  151. ATH_TXQ_AC_VO = 3,
  152. };
  153. enum ath_ini_subsys {
  154. ATH_INI_PRE = 0,
  155. ATH_INI_CORE,
  156. ATH_INI_POST,
  157. ATH_INI_NUM_SPLIT,
  158. };
  159. enum ath9k_hw_caps {
  160. ATH9K_HW_CAP_HT = BIT(0),
  161. ATH9K_HW_CAP_RFSILENT = BIT(1),
  162. ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
  163. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
  164. ATH9K_HW_CAP_EDMA = BIT(4),
  165. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
  166. ATH9K_HW_CAP_LDPC = BIT(6),
  167. ATH9K_HW_CAP_FASTCLOCK = BIT(7),
  168. ATH9K_HW_CAP_SGI_20 = BIT(8),
  169. ATH9K_HW_CAP_PAPRD = BIT(9),
  170. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
  171. ATH9K_HW_CAP_2GHZ = BIT(11),
  172. ATH9K_HW_CAP_5GHZ = BIT(12),
  173. ATH9K_HW_CAP_APM = BIT(13),
  174. ATH9K_HW_CAP_RTT = BIT(14),
  175. ATH9K_HW_CAP_MCI = BIT(15),
  176. ATH9K_HW_CAP_DFS = BIT(16),
  177. };
  178. struct ath9k_hw_capabilities {
  179. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  180. u16 rts_aggr_limit;
  181. u8 tx_chainmask;
  182. u8 rx_chainmask;
  183. u8 max_txchains;
  184. u8 max_rxchains;
  185. u8 num_gpio_pins;
  186. u8 rx_hp_qdepth;
  187. u8 rx_lp_qdepth;
  188. u8 rx_status_len;
  189. u8 tx_desc_len;
  190. u8 txs_len;
  191. u16 pcie_lcr_offset;
  192. bool pcie_lcr_extsync_en;
  193. };
  194. struct ath9k_ops_config {
  195. int dma_beacon_response_time;
  196. int sw_beacon_response_time;
  197. int additional_swba_backoff;
  198. int ack_6mb;
  199. u32 cwm_ignore_extcca;
  200. bool pcieSerDesWrite;
  201. u8 pcie_clock_req;
  202. u32 pcie_waen;
  203. u8 analog_shiftreg;
  204. u8 paprd_disable;
  205. u32 ofdm_trig_low;
  206. u32 ofdm_trig_high;
  207. u32 cck_trig_high;
  208. u32 cck_trig_low;
  209. u32 enable_ani;
  210. int serialize_regmode;
  211. bool rx_intr_mitigation;
  212. bool tx_intr_mitigation;
  213. #define SPUR_DISABLE 0
  214. #define SPUR_ENABLE_IOCTL 1
  215. #define SPUR_ENABLE_EEPROM 2
  216. #define AR_SPUR_5413_1 1640
  217. #define AR_SPUR_5413_2 1200
  218. #define AR_NO_SPUR 0x8000
  219. #define AR_BASE_FREQ_2GHZ 2300
  220. #define AR_BASE_FREQ_5GHZ 4900
  221. #define AR_SPUR_FEEQ_BOUND_HT40 19
  222. #define AR_SPUR_FEEQ_BOUND_HT20 10
  223. int spurmode;
  224. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  225. u8 max_txtrig_level;
  226. u16 ani_poll_interval; /* ANI poll interval in ms */
  227. };
  228. enum ath9k_int {
  229. ATH9K_INT_RX = 0x00000001,
  230. ATH9K_INT_RXDESC = 0x00000002,
  231. ATH9K_INT_RXHP = 0x00000001,
  232. ATH9K_INT_RXLP = 0x00000002,
  233. ATH9K_INT_RXNOFRM = 0x00000008,
  234. ATH9K_INT_RXEOL = 0x00000010,
  235. ATH9K_INT_RXORN = 0x00000020,
  236. ATH9K_INT_TX = 0x00000040,
  237. ATH9K_INT_TXDESC = 0x00000080,
  238. ATH9K_INT_TIM_TIMER = 0x00000100,
  239. ATH9K_INT_MCI = 0x00000200,
  240. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  241. ATH9K_INT_TXURN = 0x00000800,
  242. ATH9K_INT_MIB = 0x00001000,
  243. ATH9K_INT_RXPHY = 0x00004000,
  244. ATH9K_INT_RXKCM = 0x00008000,
  245. ATH9K_INT_SWBA = 0x00010000,
  246. ATH9K_INT_BMISS = 0x00040000,
  247. ATH9K_INT_BNR = 0x00100000,
  248. ATH9K_INT_TIM = 0x00200000,
  249. ATH9K_INT_DTIM = 0x00400000,
  250. ATH9K_INT_DTIMSYNC = 0x00800000,
  251. ATH9K_INT_GPIO = 0x01000000,
  252. ATH9K_INT_CABEND = 0x02000000,
  253. ATH9K_INT_TSFOOR = 0x04000000,
  254. ATH9K_INT_GENTIMER = 0x08000000,
  255. ATH9K_INT_CST = 0x10000000,
  256. ATH9K_INT_GTT = 0x20000000,
  257. ATH9K_INT_FATAL = 0x40000000,
  258. ATH9K_INT_GLOBAL = 0x80000000,
  259. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  260. ATH9K_INT_DTIM |
  261. ATH9K_INT_DTIMSYNC |
  262. ATH9K_INT_TSFOOR |
  263. ATH9K_INT_CABEND,
  264. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  265. ATH9K_INT_RXDESC |
  266. ATH9K_INT_RXEOL |
  267. ATH9K_INT_RXORN |
  268. ATH9K_INT_TXURN |
  269. ATH9K_INT_TXDESC |
  270. ATH9K_INT_MIB |
  271. ATH9K_INT_RXPHY |
  272. ATH9K_INT_RXKCM |
  273. ATH9K_INT_SWBA |
  274. ATH9K_INT_BMISS |
  275. ATH9K_INT_GPIO,
  276. ATH9K_INT_NOCARD = 0xffffffff
  277. };
  278. #define CHANNEL_CW_INT 0x00002
  279. #define CHANNEL_CCK 0x00020
  280. #define CHANNEL_OFDM 0x00040
  281. #define CHANNEL_2GHZ 0x00080
  282. #define CHANNEL_5GHZ 0x00100
  283. #define CHANNEL_PASSIVE 0x00200
  284. #define CHANNEL_DYN 0x00400
  285. #define CHANNEL_HALF 0x04000
  286. #define CHANNEL_QUARTER 0x08000
  287. #define CHANNEL_HT20 0x10000
  288. #define CHANNEL_HT40PLUS 0x20000
  289. #define CHANNEL_HT40MINUS 0x40000
  290. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  291. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  292. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  293. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  294. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  295. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  296. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  297. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  298. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  299. #define CHANNEL_ALL \
  300. (CHANNEL_OFDM| \
  301. CHANNEL_CCK| \
  302. CHANNEL_2GHZ | \
  303. CHANNEL_5GHZ | \
  304. CHANNEL_HT20 | \
  305. CHANNEL_HT40PLUS | \
  306. CHANNEL_HT40MINUS)
  307. #define MAX_RTT_TABLE_ENTRY 6
  308. #define RTT_HIST_MAX 3
  309. struct ath9k_rtt_hist {
  310. u32 table[AR9300_MAX_CHAINS][RTT_HIST_MAX][MAX_RTT_TABLE_ENTRY];
  311. u8 num_readings;
  312. };
  313. #define MAX_IQCAL_MEASUREMENT 8
  314. #define MAX_CL_TAB_ENTRY 16
  315. struct ath9k_hw_cal_data {
  316. u16 channel;
  317. u32 channelFlags;
  318. int32_t CalValid;
  319. int8_t iCoff;
  320. int8_t qCoff;
  321. bool paprd_done;
  322. bool nfcal_pending;
  323. bool nfcal_interference;
  324. bool done_txiqcal_once;
  325. bool done_txclcal_once;
  326. u16 small_signal_gain[AR9300_MAX_CHAINS];
  327. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  328. u32 num_measures[AR9300_MAX_CHAINS];
  329. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  330. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  331. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  332. struct ath9k_rtt_hist rtt_hist;
  333. };
  334. struct ath9k_channel {
  335. struct ieee80211_channel *chan;
  336. struct ar5416AniState ani;
  337. u16 channel;
  338. u32 channelFlags;
  339. u32 chanmode;
  340. s16 noisefloor;
  341. };
  342. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  343. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  344. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  345. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  346. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  347. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  348. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  349. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  350. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  351. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  352. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  353. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  354. /* These macros check chanmode and not channelFlags */
  355. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  356. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  357. ((_c)->chanmode == CHANNEL_G_HT20))
  358. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  359. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  360. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  361. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  362. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  363. enum ath9k_power_mode {
  364. ATH9K_PM_AWAKE = 0,
  365. ATH9K_PM_FULL_SLEEP,
  366. ATH9K_PM_NETWORK_SLEEP,
  367. ATH9K_PM_UNDEFINED
  368. };
  369. enum ser_reg_mode {
  370. SER_REG_MODE_OFF = 0,
  371. SER_REG_MODE_ON = 1,
  372. SER_REG_MODE_AUTO = 2,
  373. };
  374. enum ath9k_rx_qtype {
  375. ATH9K_RX_QUEUE_HP,
  376. ATH9K_RX_QUEUE_LP,
  377. ATH9K_RX_QUEUE_MAX,
  378. };
  379. struct ath9k_beacon_state {
  380. u32 bs_nexttbtt;
  381. u32 bs_nextdtim;
  382. u32 bs_intval;
  383. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  384. u32 bs_dtimperiod;
  385. u16 bs_cfpperiod;
  386. u16 bs_cfpmaxduration;
  387. u32 bs_cfpnext;
  388. u16 bs_timoffset;
  389. u16 bs_bmissthreshold;
  390. u32 bs_sleepduration;
  391. u32 bs_tsfoor_threshold;
  392. };
  393. struct chan_centers {
  394. u16 synth_center;
  395. u16 ctl_center;
  396. u16 ext_center;
  397. };
  398. enum {
  399. ATH9K_RESET_POWER_ON,
  400. ATH9K_RESET_WARM,
  401. ATH9K_RESET_COLD,
  402. };
  403. struct ath9k_hw_version {
  404. u32 magic;
  405. u16 devid;
  406. u16 subvendorid;
  407. u32 macVersion;
  408. u16 macRev;
  409. u16 phyRev;
  410. u16 analog5GhzRev;
  411. u16 analog2GhzRev;
  412. enum ath_usb_dev usbdev;
  413. };
  414. /* Generic TSF timer definitions */
  415. #define ATH_MAX_GEN_TIMER 16
  416. #define AR_GENTMR_BIT(_index) (1 << (_index))
  417. /*
  418. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  419. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  420. */
  421. #define debruijn32 0x077CB531U
  422. struct ath_gen_timer_configuration {
  423. u32 next_addr;
  424. u32 period_addr;
  425. u32 mode_addr;
  426. u32 mode_mask;
  427. };
  428. struct ath_gen_timer {
  429. void (*trigger)(void *arg);
  430. void (*overflow)(void *arg);
  431. void *arg;
  432. u8 index;
  433. };
  434. struct ath_gen_timer_table {
  435. u32 gen_timer_index[32];
  436. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  437. union {
  438. unsigned long timer_bits;
  439. u16 val;
  440. } timer_mask;
  441. };
  442. struct ath_hw_antcomb_conf {
  443. u8 main_lna_conf;
  444. u8 alt_lna_conf;
  445. u8 fast_div_bias;
  446. u8 main_gaintb;
  447. u8 alt_gaintb;
  448. int lna1_lna2_delta;
  449. u8 div_group;
  450. };
  451. /**
  452. * struct ath_hw_radar_conf - radar detection initialization parameters
  453. *
  454. * @pulse_inband: threshold for checking the ratio of in-band power
  455. * to total power for short radar pulses (half dB steps)
  456. * @pulse_inband_step: threshold for checking an in-band power to total
  457. * power ratio increase for short radar pulses (half dB steps)
  458. * @pulse_height: threshold for detecting the beginning of a short
  459. * radar pulse (dB step)
  460. * @pulse_rssi: threshold for detecting if a short radar pulse is
  461. * gone (dB step)
  462. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  463. *
  464. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  465. * @radar_inband: threshold for checking the ratio of in-band power
  466. * to total power for long radar pulses (half dB steps)
  467. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  468. *
  469. * @ext_channel: enable extension channel radar detection
  470. */
  471. struct ath_hw_radar_conf {
  472. unsigned int pulse_inband;
  473. unsigned int pulse_inband_step;
  474. unsigned int pulse_height;
  475. unsigned int pulse_rssi;
  476. unsigned int pulse_maxlen;
  477. unsigned int radar_rssi;
  478. unsigned int radar_inband;
  479. int fir_power;
  480. bool ext_channel;
  481. };
  482. /**
  483. * struct ath_hw_private_ops - callbacks used internally by hardware code
  484. *
  485. * This structure contains private callbacks designed to only be used internally
  486. * by the hardware core.
  487. *
  488. * @init_cal_settings: setup types of calibrations supported
  489. * @init_cal: starts actual calibration
  490. *
  491. * @init_mode_regs: Initializes mode registers
  492. * @init_mode_gain_regs: Initialize TX/RX gain registers
  493. *
  494. * @rf_set_freq: change frequency
  495. * @spur_mitigate_freq: spur mitigation
  496. * @rf_alloc_ext_banks:
  497. * @rf_free_ext_banks:
  498. * @set_rf_regs:
  499. * @compute_pll_control: compute the PLL control value to use for
  500. * AR_RTC_PLL_CONTROL for a given channel
  501. * @setup_calibration: set up calibration
  502. * @iscal_supported: used to query if a type of calibration is supported
  503. *
  504. * @ani_cache_ini_regs: cache the values for ANI from the initial
  505. * register settings through the register initialization.
  506. */
  507. struct ath_hw_private_ops {
  508. /* Calibration ops */
  509. void (*init_cal_settings)(struct ath_hw *ah);
  510. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  511. void (*init_mode_regs)(struct ath_hw *ah);
  512. void (*init_mode_gain_regs)(struct ath_hw *ah);
  513. void (*setup_calibration)(struct ath_hw *ah,
  514. struct ath9k_cal_list *currCal);
  515. /* PHY ops */
  516. int (*rf_set_freq)(struct ath_hw *ah,
  517. struct ath9k_channel *chan);
  518. void (*spur_mitigate_freq)(struct ath_hw *ah,
  519. struct ath9k_channel *chan);
  520. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  521. void (*rf_free_ext_banks)(struct ath_hw *ah);
  522. bool (*set_rf_regs)(struct ath_hw *ah,
  523. struct ath9k_channel *chan,
  524. u16 modesIndex);
  525. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  526. void (*init_bb)(struct ath_hw *ah,
  527. struct ath9k_channel *chan);
  528. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  529. void (*olc_init)(struct ath_hw *ah);
  530. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  531. void (*mark_phy_inactive)(struct ath_hw *ah);
  532. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  533. bool (*rfbus_req)(struct ath_hw *ah);
  534. void (*rfbus_done)(struct ath_hw *ah);
  535. void (*restore_chainmask)(struct ath_hw *ah);
  536. u32 (*compute_pll_control)(struct ath_hw *ah,
  537. struct ath9k_channel *chan);
  538. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  539. int param);
  540. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  541. void (*set_radar_params)(struct ath_hw *ah,
  542. struct ath_hw_radar_conf *conf);
  543. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  544. u8 *ini_reloaded);
  545. /* ANI */
  546. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  547. };
  548. /**
  549. * struct ath_hw_ops - callbacks used by hardware code and driver code
  550. *
  551. * This structure contains callbacks designed to to be used internally by
  552. * hardware code and also by the lower level driver.
  553. *
  554. * @config_pci_powersave:
  555. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  556. */
  557. struct ath_hw_ops {
  558. void (*config_pci_powersave)(struct ath_hw *ah,
  559. bool power_off);
  560. void (*rx_enable)(struct ath_hw *ah);
  561. void (*set_desc_link)(void *ds, u32 link);
  562. bool (*calibrate)(struct ath_hw *ah,
  563. struct ath9k_channel *chan,
  564. u8 rxchainmask,
  565. bool longcal);
  566. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  567. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  568. struct ath_tx_info *i);
  569. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  570. struct ath_tx_status *ts);
  571. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  572. struct ath_hw_antcomb_conf *antconf);
  573. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  574. struct ath_hw_antcomb_conf *antconf);
  575. };
  576. struct ath_nf_limits {
  577. s16 max;
  578. s16 min;
  579. s16 nominal;
  580. };
  581. enum ath_cal_list {
  582. TX_IQ_CAL = BIT(0),
  583. TX_IQ_ON_AGC_CAL = BIT(1),
  584. TX_CL_CAL = BIT(2),
  585. };
  586. /* ah_flags */
  587. #define AH_USE_EEPROM 0x1
  588. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  589. #define AH_FASTCC 0x4
  590. struct ath_hw {
  591. struct ath_ops reg_ops;
  592. struct ieee80211_hw *hw;
  593. struct ath_common common;
  594. struct ath9k_hw_version hw_version;
  595. struct ath9k_ops_config config;
  596. struct ath9k_hw_capabilities caps;
  597. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  598. struct ath9k_channel *curchan;
  599. union {
  600. struct ar5416_eeprom_def def;
  601. struct ar5416_eeprom_4k map4k;
  602. struct ar9287_eeprom map9287;
  603. struct ar9300_eeprom ar9300_eep;
  604. } eeprom;
  605. const struct eeprom_ops *eep_ops;
  606. bool sw_mgmt_crypto;
  607. bool is_pciexpress;
  608. bool aspm_enabled;
  609. bool is_monitoring;
  610. bool need_an_top2_fixup;
  611. u16 tx_trig_level;
  612. u32 nf_regs[6];
  613. struct ath_nf_limits nf_2g;
  614. struct ath_nf_limits nf_5g;
  615. u16 rfsilent;
  616. u32 rfkill_gpio;
  617. u32 rfkill_polarity;
  618. u32 ah_flags;
  619. bool htc_reset_init;
  620. enum nl80211_iftype opmode;
  621. enum ath9k_power_mode power_mode;
  622. s8 noise;
  623. struct ath9k_hw_cal_data *caldata;
  624. struct ath9k_pacal_info pacal_info;
  625. struct ar5416Stats stats;
  626. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  627. int16_t curchan_rad_index;
  628. enum ath9k_int imask;
  629. u32 imrs2_reg;
  630. u32 txok_interrupt_mask;
  631. u32 txerr_interrupt_mask;
  632. u32 txdesc_interrupt_mask;
  633. u32 txeol_interrupt_mask;
  634. u32 txurn_interrupt_mask;
  635. atomic_t intr_ref_cnt;
  636. bool chip_fullsleep;
  637. u32 atim_window;
  638. u32 modes_index;
  639. /* Calibration */
  640. u32 supp_cals;
  641. struct ath9k_cal_list iq_caldata;
  642. struct ath9k_cal_list adcgain_caldata;
  643. struct ath9k_cal_list adcdc_caldata;
  644. struct ath9k_cal_list tempCompCalData;
  645. struct ath9k_cal_list *cal_list;
  646. struct ath9k_cal_list *cal_list_last;
  647. struct ath9k_cal_list *cal_list_curr;
  648. #define totalPowerMeasI meas0.unsign
  649. #define totalPowerMeasQ meas1.unsign
  650. #define totalIqCorrMeas meas2.sign
  651. #define totalAdcIOddPhase meas0.unsign
  652. #define totalAdcIEvenPhase meas1.unsign
  653. #define totalAdcQOddPhase meas2.unsign
  654. #define totalAdcQEvenPhase meas3.unsign
  655. #define totalAdcDcOffsetIOddPhase meas0.sign
  656. #define totalAdcDcOffsetIEvenPhase meas1.sign
  657. #define totalAdcDcOffsetQOddPhase meas2.sign
  658. #define totalAdcDcOffsetQEvenPhase meas3.sign
  659. union {
  660. u32 unsign[AR5416_MAX_CHAINS];
  661. int32_t sign[AR5416_MAX_CHAINS];
  662. } meas0;
  663. union {
  664. u32 unsign[AR5416_MAX_CHAINS];
  665. int32_t sign[AR5416_MAX_CHAINS];
  666. } meas1;
  667. union {
  668. u32 unsign[AR5416_MAX_CHAINS];
  669. int32_t sign[AR5416_MAX_CHAINS];
  670. } meas2;
  671. union {
  672. u32 unsign[AR5416_MAX_CHAINS];
  673. int32_t sign[AR5416_MAX_CHAINS];
  674. } meas3;
  675. u16 cal_samples;
  676. u8 enabled_cals;
  677. u32 sta_id1_defaults;
  678. u32 misc_mode;
  679. enum {
  680. AUTO_32KHZ,
  681. USE_32KHZ,
  682. DONT_USE_32KHZ,
  683. } enable_32kHz_clock;
  684. /* Private to hardware code */
  685. struct ath_hw_private_ops private_ops;
  686. /* Accessed by the lower level driver */
  687. struct ath_hw_ops ops;
  688. /* Used to program the radio on non single-chip devices */
  689. u32 *analogBank0Data;
  690. u32 *analogBank1Data;
  691. u32 *analogBank2Data;
  692. u32 *analogBank3Data;
  693. u32 *analogBank6Data;
  694. u32 *analogBank6TPCData;
  695. u32 *analogBank7Data;
  696. u32 *addac5416_21;
  697. u32 *bank6Temp;
  698. u8 txpower_limit;
  699. int coverage_class;
  700. u32 slottime;
  701. u32 globaltxtimeout;
  702. /* ANI */
  703. u32 proc_phyerr;
  704. u32 aniperiod;
  705. int totalSizeDesired[5];
  706. int coarse_high[5];
  707. int coarse_low[5];
  708. int firpwr[5];
  709. enum ath9k_ani_cmd ani_function;
  710. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  711. struct ath_btcoex_hw btcoex_hw;
  712. #endif
  713. u32 intr_txqs;
  714. u8 txchainmask;
  715. u8 rxchainmask;
  716. struct ath_hw_radar_conf radar_conf;
  717. u32 originalGain[22];
  718. int initPDADC;
  719. int PDADCdelta;
  720. int led_pin;
  721. u32 gpio_mask;
  722. u32 gpio_val;
  723. struct ar5416IniArray iniModes;
  724. struct ar5416IniArray iniCommon;
  725. struct ar5416IniArray iniBank0;
  726. struct ar5416IniArray iniBB_RfGain;
  727. struct ar5416IniArray iniBank1;
  728. struct ar5416IniArray iniBank2;
  729. struct ar5416IniArray iniBank3;
  730. struct ar5416IniArray iniBank6;
  731. struct ar5416IniArray iniBank6TPC;
  732. struct ar5416IniArray iniBank7;
  733. struct ar5416IniArray iniAddac;
  734. struct ar5416IniArray iniPcieSerdes;
  735. struct ar5416IniArray iniPcieSerdesLowPower;
  736. struct ar5416IniArray iniModesAdditional;
  737. struct ar5416IniArray iniModesAdditional_40M;
  738. struct ar5416IniArray iniModesRxGain;
  739. struct ar5416IniArray iniModesTxGain;
  740. struct ar5416IniArray iniModes_9271_1_0_only;
  741. struct ar5416IniArray iniCckfirNormal;
  742. struct ar5416IniArray iniCckfirJapan2484;
  743. struct ar5416IniArray ini_japan2484;
  744. struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
  745. struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
  746. struct ar5416IniArray iniModes_9271_ANI_reg;
  747. struct ar5416IniArray iniModes_high_power_tx_gain_9271;
  748. struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
  749. struct ar5416IniArray ini_radio_post_sys2ant;
  750. struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
  751. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  752. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  753. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  754. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  755. u32 intr_gen_timer_trigger;
  756. u32 intr_gen_timer_thresh;
  757. struct ath_gen_timer_table hw_gen_timers;
  758. struct ar9003_txs *ts_ring;
  759. void *ts_start;
  760. u32 ts_paddr_start;
  761. u32 ts_paddr_end;
  762. u16 ts_tail;
  763. u16 ts_size;
  764. u32 bb_watchdog_last_status;
  765. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  766. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  767. unsigned int paprd_target_power;
  768. unsigned int paprd_training_power;
  769. unsigned int paprd_ratemask;
  770. unsigned int paprd_ratemask_ht40;
  771. bool paprd_table_write_done;
  772. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  773. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  774. /*
  775. * Store the permanent value of Reg 0x4004in WARegVal
  776. * so we dont have to R/M/W. We should not be reading
  777. * this register when in sleep states.
  778. */
  779. u32 WARegVal;
  780. /* Enterprise mode cap */
  781. u32 ent_mode;
  782. bool is_clk_25mhz;
  783. int (*get_mac_revision)(void);
  784. int (*external_reset)(void);
  785. };
  786. struct ath_bus_ops {
  787. enum ath_bus_type ath_bus_type;
  788. void (*read_cachesize)(struct ath_common *common, int *csz);
  789. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  790. void (*bt_coex_prep)(struct ath_common *common);
  791. void (*extn_synch_en)(struct ath_common *common);
  792. void (*aspm_init)(struct ath_common *common);
  793. };
  794. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  795. {
  796. return &ah->common;
  797. }
  798. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  799. {
  800. return &(ath9k_hw_common(ah)->regulatory);
  801. }
  802. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  803. {
  804. return &ah->private_ops;
  805. }
  806. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  807. {
  808. return &ah->ops;
  809. }
  810. static inline u8 get_streams(int mask)
  811. {
  812. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  813. }
  814. /* Initialization, Detach, Reset */
  815. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  816. void ath9k_hw_deinit(struct ath_hw *ah);
  817. int ath9k_hw_init(struct ath_hw *ah);
  818. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  819. struct ath9k_hw_cal_data *caldata, bool bChannelChange);
  820. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  821. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  822. /* GPIO / RFKILL / Antennae */
  823. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  824. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  825. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  826. u32 ah_signal_type);
  827. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  828. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  829. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  830. /* General Operation */
  831. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  832. void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
  833. int column, unsigned int *writecnt);
  834. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  835. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  836. u8 phy, int kbps,
  837. u32 frameLen, u16 rateix, bool shortPreamble);
  838. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  839. struct ath9k_channel *chan,
  840. struct chan_centers *centers);
  841. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  842. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  843. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  844. bool ath9k_hw_disable(struct ath_hw *ah);
  845. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  846. void ath9k_hw_setopmode(struct ath_hw *ah);
  847. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  848. void ath9k_hw_write_associd(struct ath_hw *ah);
  849. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  850. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  851. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  852. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  853. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  854. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  855. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  856. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  857. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  858. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  859. const struct ath9k_beacon_state *bs);
  860. bool ath9k_hw_check_alive(struct ath_hw *ah);
  861. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  862. /* Generic hw timer primitives */
  863. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  864. void (*trigger)(void *),
  865. void (*overflow)(void *),
  866. void *arg,
  867. u8 timer_index);
  868. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  869. struct ath_gen_timer *timer,
  870. u32 timer_next,
  871. u32 timer_period);
  872. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  873. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  874. void ath_gen_timer_isr(struct ath_hw *hw);
  875. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  876. /* HTC */
  877. void ath9k_hw_htc_resetinit(struct ath_hw *ah);
  878. /* PHY */
  879. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  880. u32 *coef_mantissa, u32 *coef_exponent);
  881. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan);
  882. /*
  883. * Code Specific to AR5008, AR9001 or AR9002,
  884. * we stuff these here to avoid callbacks for AR9003.
  885. */
  886. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
  887. int ar9002_hw_rf_claim(struct ath_hw *ah);
  888. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  889. /*
  890. * Code specific to AR9003, we stuff these here to avoid callbacks
  891. * for older families
  892. */
  893. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  894. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  895. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  896. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  897. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  898. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  899. struct ath9k_hw_cal_data *caldata,
  900. int chain);
  901. int ar9003_paprd_create_curve(struct ath_hw *ah,
  902. struct ath9k_hw_cal_data *caldata, int chain);
  903. int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  904. int ar9003_paprd_init_table(struct ath_hw *ah);
  905. bool ar9003_paprd_is_done(struct ath_hw *ah);
  906. void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
  907. /* Hardware family op attach helpers */
  908. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  909. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  910. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  911. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  912. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  913. void ar9002_hw_attach_ops(struct ath_hw *ah);
  914. void ar9003_hw_attach_ops(struct ath_hw *ah);
  915. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  916. /*
  917. * ANI work can be shared between all families but a next
  918. * generation implementation of ANI will be used only for AR9003 only
  919. * for now as the other families still need to be tested with the same
  920. * next generation ANI. Feel free to start testing it though for the
  921. * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
  922. */
  923. extern int modparam_force_new_ani;
  924. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  925. void ath9k_hw_proc_mib_event(struct ath_hw *ah);
  926. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  927. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  928. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  929. {
  930. return ah->btcoex_hw.enabled;
  931. }
  932. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  933. static inline enum ath_btcoex_scheme
  934. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  935. {
  936. return ah->btcoex_hw.scheme;
  937. }
  938. #else
  939. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  940. {
  941. return false;
  942. }
  943. static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  944. {
  945. }
  946. static inline enum ath_btcoex_scheme
  947. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  948. {
  949. return ATH_BTCOEX_CFG_NONE;
  950. }
  951. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  952. #define ATH9K_CLOCK_RATE_CCK 22
  953. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  954. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  955. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  956. #endif