smsc75xx.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include <linux/slab.h>
  31. #include "smsc75xx.h"
  32. #define SMSC_CHIPNAME "smsc75xx"
  33. #define SMSC_DRIVER_VERSION "1.0.0"
  34. #define HS_USB_PKT_SIZE (512)
  35. #define FS_USB_PKT_SIZE (64)
  36. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  37. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  38. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  39. #define MAX_SINGLE_PACKET_SIZE (9000)
  40. #define LAN75XX_EEPROM_MAGIC (0x7500)
  41. #define EEPROM_MAC_OFFSET (0x01)
  42. #define DEFAULT_TX_CSUM_ENABLE (true)
  43. #define DEFAULT_RX_CSUM_ENABLE (true)
  44. #define DEFAULT_TSO_ENABLE (true)
  45. #define SMSC75XX_INTERNAL_PHY_ID (1)
  46. #define SMSC75XX_TX_OVERHEAD (8)
  47. #define MAX_RX_FIFO_SIZE (20 * 1024)
  48. #define MAX_TX_FIFO_SIZE (12 * 1024)
  49. #define USB_VENDOR_ID_SMSC (0x0424)
  50. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  51. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  52. #define RXW_PADDING 2
  53. #define check_warn(ret, fmt, args...) \
  54. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  55. #define check_warn_return(ret, fmt, args...) \
  56. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  57. #define check_warn_goto_done(ret, fmt, args...) \
  58. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  59. struct smsc75xx_priv {
  60. struct usbnet *dev;
  61. u32 rfe_ctl;
  62. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  63. struct mutex dataport_mutex;
  64. spinlock_t rfe_ctl_lock;
  65. struct work_struct set_multicast;
  66. };
  67. struct usb_context {
  68. struct usb_ctrlrequest req;
  69. struct usbnet *dev;
  70. };
  71. static bool turbo_mode = true;
  72. module_param(turbo_mode, bool, 0644);
  73. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  74. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  75. u32 *data)
  76. {
  77. u32 *buf = kmalloc(4, GFP_KERNEL);
  78. int ret;
  79. BUG_ON(!dev);
  80. if (!buf)
  81. return -ENOMEM;
  82. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  83. USB_VENDOR_REQUEST_READ_REGISTER,
  84. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  85. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  86. if (unlikely(ret < 0))
  87. netdev_warn(dev->net,
  88. "Failed to read register index 0x%08x", index);
  89. le32_to_cpus(buf);
  90. *data = *buf;
  91. kfree(buf);
  92. return ret;
  93. }
  94. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  95. u32 data)
  96. {
  97. u32 *buf = kmalloc(4, GFP_KERNEL);
  98. int ret;
  99. BUG_ON(!dev);
  100. if (!buf)
  101. return -ENOMEM;
  102. *buf = data;
  103. cpu_to_le32s(buf);
  104. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  105. USB_VENDOR_REQUEST_WRITE_REGISTER,
  106. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  107. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  108. if (unlikely(ret < 0))
  109. netdev_warn(dev->net,
  110. "Failed to write register index 0x%08x", index);
  111. kfree(buf);
  112. return ret;
  113. }
  114. /* Loop until the read is completed with timeout
  115. * called with phy_mutex held */
  116. static int smsc75xx_phy_wait_not_busy(struct usbnet *dev)
  117. {
  118. unsigned long start_time = jiffies;
  119. u32 val;
  120. int ret;
  121. do {
  122. ret = smsc75xx_read_reg(dev, MII_ACCESS, &val);
  123. check_warn_return(ret, "Error reading MII_ACCESS");
  124. if (!(val & MII_ACCESS_BUSY))
  125. return 0;
  126. } while (!time_after(jiffies, start_time + HZ));
  127. return -EIO;
  128. }
  129. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  130. {
  131. struct usbnet *dev = netdev_priv(netdev);
  132. u32 val, addr;
  133. int ret;
  134. mutex_lock(&dev->phy_mutex);
  135. /* confirm MII not busy */
  136. ret = smsc75xx_phy_wait_not_busy(dev);
  137. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read");
  138. /* set the address, index & direction (read from PHY) */
  139. phy_id &= dev->mii.phy_id_mask;
  140. idx &= dev->mii.reg_num_mask;
  141. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  142. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  143. | MII_ACCESS_READ;
  144. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  145. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  146. ret = smsc75xx_phy_wait_not_busy(dev);
  147. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  148. ret = smsc75xx_read_reg(dev, MII_DATA, &val);
  149. check_warn_goto_done(ret, "Error reading MII_DATA");
  150. ret = (u16)(val & 0xFFFF);
  151. done:
  152. mutex_unlock(&dev->phy_mutex);
  153. return ret;
  154. }
  155. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  156. int regval)
  157. {
  158. struct usbnet *dev = netdev_priv(netdev);
  159. u32 val, addr;
  160. int ret;
  161. mutex_lock(&dev->phy_mutex);
  162. /* confirm MII not busy */
  163. ret = smsc75xx_phy_wait_not_busy(dev);
  164. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write");
  165. val = regval;
  166. ret = smsc75xx_write_reg(dev, MII_DATA, val);
  167. check_warn_goto_done(ret, "Error writing MII_DATA");
  168. /* set the address, index & direction (write to PHY) */
  169. phy_id &= dev->mii.phy_id_mask;
  170. idx &= dev->mii.reg_num_mask;
  171. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  172. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  173. | MII_ACCESS_WRITE;
  174. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  175. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  176. ret = smsc75xx_phy_wait_not_busy(dev);
  177. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  178. done:
  179. mutex_unlock(&dev->phy_mutex);
  180. }
  181. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  182. {
  183. unsigned long start_time = jiffies;
  184. u32 val;
  185. int ret;
  186. do {
  187. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  188. check_warn_return(ret, "Error reading E2P_CMD");
  189. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  190. break;
  191. udelay(40);
  192. } while (!time_after(jiffies, start_time + HZ));
  193. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  194. netdev_warn(dev->net, "EEPROM read operation timeout");
  195. return -EIO;
  196. }
  197. return 0;
  198. }
  199. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  200. {
  201. unsigned long start_time = jiffies;
  202. u32 val;
  203. int ret;
  204. do {
  205. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  206. check_warn_return(ret, "Error reading E2P_CMD");
  207. if (!(val & E2P_CMD_BUSY))
  208. return 0;
  209. udelay(40);
  210. } while (!time_after(jiffies, start_time + HZ));
  211. netdev_warn(dev->net, "EEPROM is busy");
  212. return -EIO;
  213. }
  214. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  215. u8 *data)
  216. {
  217. u32 val;
  218. int i, ret;
  219. BUG_ON(!dev);
  220. BUG_ON(!data);
  221. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  222. if (ret)
  223. return ret;
  224. for (i = 0; i < length; i++) {
  225. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  226. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  227. check_warn_return(ret, "Error writing E2P_CMD");
  228. ret = smsc75xx_wait_eeprom(dev);
  229. if (ret < 0)
  230. return ret;
  231. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  232. check_warn_return(ret, "Error reading E2P_DATA");
  233. data[i] = val & 0xFF;
  234. offset++;
  235. }
  236. return 0;
  237. }
  238. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  239. u8 *data)
  240. {
  241. u32 val;
  242. int i, ret;
  243. BUG_ON(!dev);
  244. BUG_ON(!data);
  245. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  246. if (ret)
  247. return ret;
  248. /* Issue write/erase enable command */
  249. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  250. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  251. check_warn_return(ret, "Error writing E2P_CMD");
  252. ret = smsc75xx_wait_eeprom(dev);
  253. if (ret < 0)
  254. return ret;
  255. for (i = 0; i < length; i++) {
  256. /* Fill data register */
  257. val = data[i];
  258. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  259. check_warn_return(ret, "Error writing E2P_DATA");
  260. /* Send "write" command */
  261. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  262. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  263. check_warn_return(ret, "Error writing E2P_CMD");
  264. ret = smsc75xx_wait_eeprom(dev);
  265. if (ret < 0)
  266. return ret;
  267. offset++;
  268. }
  269. return 0;
  270. }
  271. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  272. {
  273. int i, ret;
  274. for (i = 0; i < 100; i++) {
  275. u32 dp_sel;
  276. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  277. check_warn_return(ret, "Error reading DP_SEL");
  278. if (dp_sel & DP_SEL_DPRDY)
  279. return 0;
  280. udelay(40);
  281. }
  282. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out");
  283. return -EIO;
  284. }
  285. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  286. u32 length, u32 *buf)
  287. {
  288. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  289. u32 dp_sel;
  290. int i, ret;
  291. mutex_lock(&pdata->dataport_mutex);
  292. ret = smsc75xx_dataport_wait_not_busy(dev);
  293. check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry");
  294. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  295. check_warn_goto_done(ret, "Error reading DP_SEL");
  296. dp_sel &= ~DP_SEL_RSEL;
  297. dp_sel |= ram_select;
  298. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  299. check_warn_goto_done(ret, "Error writing DP_SEL");
  300. for (i = 0; i < length; i++) {
  301. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  302. check_warn_goto_done(ret, "Error writing DP_ADDR");
  303. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  304. check_warn_goto_done(ret, "Error writing DP_DATA");
  305. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  306. check_warn_goto_done(ret, "Error writing DP_CMD");
  307. ret = smsc75xx_dataport_wait_not_busy(dev);
  308. check_warn_goto_done(ret, "smsc75xx_dataport_write timeout");
  309. }
  310. done:
  311. mutex_unlock(&pdata->dataport_mutex);
  312. return ret;
  313. }
  314. /* returns hash bit number for given MAC address */
  315. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  316. {
  317. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  318. }
  319. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  320. {
  321. struct smsc75xx_priv *pdata =
  322. container_of(param, struct smsc75xx_priv, set_multicast);
  323. struct usbnet *dev = pdata->dev;
  324. int ret;
  325. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x",
  326. pdata->rfe_ctl);
  327. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  328. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  329. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  330. check_warn(ret, "Error writing RFE_CRL");
  331. }
  332. static void smsc75xx_set_multicast(struct net_device *netdev)
  333. {
  334. struct usbnet *dev = netdev_priv(netdev);
  335. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  336. unsigned long flags;
  337. int i;
  338. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  339. pdata->rfe_ctl &=
  340. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  341. pdata->rfe_ctl |= RFE_CTL_AB;
  342. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  343. pdata->multicast_hash_table[i] = 0;
  344. if (dev->net->flags & IFF_PROMISC) {
  345. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled");
  346. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  347. } else if (dev->net->flags & IFF_ALLMULTI) {
  348. netif_dbg(dev, drv, dev->net, "receive all multicast enabled");
  349. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  350. } else if (!netdev_mc_empty(dev->net)) {
  351. struct netdev_hw_addr *ha;
  352. netif_dbg(dev, drv, dev->net, "receive multicast hash filter");
  353. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  354. netdev_for_each_mc_addr(ha, netdev) {
  355. u32 bitnum = smsc75xx_hash(ha->addr);
  356. pdata->multicast_hash_table[bitnum / 32] |=
  357. (1 << (bitnum % 32));
  358. }
  359. } else {
  360. netif_dbg(dev, drv, dev->net, "receive own packets only");
  361. pdata->rfe_ctl |= RFE_CTL_DPF;
  362. }
  363. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  364. /* defer register writes to a sleepable context */
  365. schedule_work(&pdata->set_multicast);
  366. }
  367. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  368. u16 lcladv, u16 rmtadv)
  369. {
  370. u32 flow = 0, fct_flow = 0;
  371. int ret;
  372. if (duplex == DUPLEX_FULL) {
  373. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  374. if (cap & FLOW_CTRL_TX) {
  375. flow = (FLOW_TX_FCEN | 0xFFFF);
  376. /* set fct_flow thresholds to 20% and 80% */
  377. fct_flow = (8 << 8) | 32;
  378. }
  379. if (cap & FLOW_CTRL_RX)
  380. flow |= FLOW_RX_FCEN;
  381. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s",
  382. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  383. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  384. } else {
  385. netif_dbg(dev, link, dev->net, "half duplex");
  386. }
  387. ret = smsc75xx_write_reg(dev, FLOW, flow);
  388. check_warn_return(ret, "Error writing FLOW");
  389. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  390. check_warn_return(ret, "Error writing FCT_FLOW");
  391. return 0;
  392. }
  393. static int smsc75xx_link_reset(struct usbnet *dev)
  394. {
  395. struct mii_if_info *mii = &dev->mii;
  396. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  397. u16 lcladv, rmtadv;
  398. int ret;
  399. /* clear interrupt status */
  400. ret = smsc75xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  401. check_warn_return(ret, "Error reading PHY_INT_SRC");
  402. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  403. check_warn_return(ret, "Error writing INT_STS");
  404. mii_check_media(mii, 1, 1);
  405. mii_ethtool_gset(&dev->mii, &ecmd);
  406. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  407. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  408. netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x"
  409. " rmtadv: %04x", ethtool_cmd_speed(&ecmd),
  410. ecmd.duplex, lcladv, rmtadv);
  411. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  412. }
  413. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  414. {
  415. u32 intdata;
  416. if (urb->actual_length != 4) {
  417. netdev_warn(dev->net,
  418. "unexpected urb length %d", urb->actual_length);
  419. return;
  420. }
  421. memcpy(&intdata, urb->transfer_buffer, 4);
  422. le32_to_cpus(&intdata);
  423. netif_dbg(dev, link, dev->net, "intdata: 0x%08X", intdata);
  424. if (intdata & INT_ENP_PHY_INT)
  425. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  426. else
  427. netdev_warn(dev->net,
  428. "unexpected interrupt, intdata=0x%08X", intdata);
  429. }
  430. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  431. {
  432. return MAX_EEPROM_SIZE;
  433. }
  434. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  435. struct ethtool_eeprom *ee, u8 *data)
  436. {
  437. struct usbnet *dev = netdev_priv(netdev);
  438. ee->magic = LAN75XX_EEPROM_MAGIC;
  439. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  440. }
  441. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  442. struct ethtool_eeprom *ee, u8 *data)
  443. {
  444. struct usbnet *dev = netdev_priv(netdev);
  445. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  446. netdev_warn(dev->net,
  447. "EEPROM: magic value mismatch: 0x%x", ee->magic);
  448. return -EINVAL;
  449. }
  450. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  451. }
  452. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  453. .get_link = usbnet_get_link,
  454. .nway_reset = usbnet_nway_reset,
  455. .get_drvinfo = usbnet_get_drvinfo,
  456. .get_msglevel = usbnet_get_msglevel,
  457. .set_msglevel = usbnet_set_msglevel,
  458. .get_settings = usbnet_get_settings,
  459. .set_settings = usbnet_set_settings,
  460. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  461. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  462. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  463. };
  464. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  465. {
  466. struct usbnet *dev = netdev_priv(netdev);
  467. if (!netif_running(netdev))
  468. return -EINVAL;
  469. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  470. }
  471. static void smsc75xx_init_mac_address(struct usbnet *dev)
  472. {
  473. /* try reading mac address from EEPROM */
  474. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  475. dev->net->dev_addr) == 0) {
  476. if (is_valid_ether_addr(dev->net->dev_addr)) {
  477. /* eeprom values are valid so use them */
  478. netif_dbg(dev, ifup, dev->net,
  479. "MAC address read from EEPROM");
  480. return;
  481. }
  482. }
  483. /* no eeprom, or eeprom values are invalid. generate random MAC */
  484. random_ether_addr(dev->net->dev_addr);
  485. netif_dbg(dev, ifup, dev->net, "MAC address set to random_ether_addr");
  486. }
  487. static int smsc75xx_set_mac_address(struct usbnet *dev)
  488. {
  489. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  490. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  491. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  492. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  493. check_warn_return(ret, "Failed to write RX_ADDRH: %d", ret);
  494. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  495. check_warn_return(ret, "Failed to write RX_ADDRL: %d", ret);
  496. addr_hi |= ADDR_FILTX_FB_VALID;
  497. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  498. check_warn_return(ret, "Failed to write ADDR_FILTX: %d", ret);
  499. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  500. check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d", ret);
  501. return 0;
  502. }
  503. static int smsc75xx_phy_initialize(struct usbnet *dev)
  504. {
  505. int bmcr, timeout = 0;
  506. /* Initialize MII structure */
  507. dev->mii.dev = dev->net;
  508. dev->mii.mdio_read = smsc75xx_mdio_read;
  509. dev->mii.mdio_write = smsc75xx_mdio_write;
  510. dev->mii.phy_id_mask = 0x1f;
  511. dev->mii.reg_num_mask = 0x1f;
  512. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  513. /* reset phy and wait for reset to complete */
  514. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  515. do {
  516. msleep(10);
  517. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  518. check_warn_return(bmcr, "Error reading MII_BMCR");
  519. timeout++;
  520. } while ((bmcr & MII_BMCR) && (timeout < 100));
  521. if (timeout >= 100) {
  522. netdev_warn(dev->net, "timeout on PHY Reset");
  523. return -EIO;
  524. }
  525. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  526. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  527. ADVERTISE_PAUSE_ASYM);
  528. /* read to clear */
  529. smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  530. check_warn_return(bmcr, "Error reading PHY_INT_SRC");
  531. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  532. PHY_INT_MASK_DEFAULT);
  533. mii_nway_restart(&dev->mii);
  534. netif_dbg(dev, ifup, dev->net, "phy initialised successfully");
  535. return 0;
  536. }
  537. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  538. {
  539. int ret = 0;
  540. u32 buf;
  541. bool rxenabled;
  542. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  543. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  544. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  545. if (rxenabled) {
  546. buf &= ~MAC_RX_RXEN;
  547. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  548. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  549. }
  550. /* add 4 to size for FCS */
  551. buf &= ~MAC_RX_MAX_SIZE;
  552. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  553. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  554. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  555. if (rxenabled) {
  556. buf |= MAC_RX_RXEN;
  557. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  558. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  559. }
  560. return 0;
  561. }
  562. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  563. {
  564. struct usbnet *dev = netdev_priv(netdev);
  565. int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
  566. check_warn_return(ret, "Failed to set mac rx frame length");
  567. return usbnet_change_mtu(netdev, new_mtu);
  568. }
  569. /* Enable or disable Rx checksum offload engine */
  570. static int smsc75xx_set_features(struct net_device *netdev,
  571. netdev_features_t features)
  572. {
  573. struct usbnet *dev = netdev_priv(netdev);
  574. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  575. unsigned long flags;
  576. int ret;
  577. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  578. if (features & NETIF_F_RXCSUM)
  579. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  580. else
  581. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  582. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  583. /* it's racing here! */
  584. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  585. check_warn_return(ret, "Error writing RFE_CTL");
  586. return 0;
  587. }
  588. static int smsc75xx_reset(struct usbnet *dev)
  589. {
  590. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  591. u32 buf;
  592. int ret = 0, timeout;
  593. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset");
  594. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  595. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  596. buf |= HW_CFG_LRST;
  597. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  598. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  599. timeout = 0;
  600. do {
  601. msleep(10);
  602. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  603. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  604. timeout++;
  605. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  606. if (timeout >= 100) {
  607. netdev_warn(dev->net, "timeout on completion of Lite Reset");
  608. return -EIO;
  609. }
  610. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY");
  611. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  612. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  613. buf |= PMT_CTL_PHY_RST;
  614. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  615. check_warn_return(ret, "Failed to write PMT_CTL: %d", ret);
  616. timeout = 0;
  617. do {
  618. msleep(10);
  619. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  620. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  621. timeout++;
  622. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  623. if (timeout >= 100) {
  624. netdev_warn(dev->net, "timeout waiting for PHY Reset");
  625. return -EIO;
  626. }
  627. netif_dbg(dev, ifup, dev->net, "PHY reset complete");
  628. smsc75xx_init_mac_address(dev);
  629. ret = smsc75xx_set_mac_address(dev);
  630. check_warn_return(ret, "Failed to set mac address");
  631. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM", dev->net->dev_addr);
  632. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  633. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  634. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x", buf);
  635. buf |= HW_CFG_BIR;
  636. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  637. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  638. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  639. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  640. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after "
  641. "writing HW_CFG_BIR: 0x%08x", buf);
  642. if (!turbo_mode) {
  643. buf = 0;
  644. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  645. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  646. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  647. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  648. } else {
  649. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  650. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  651. }
  652. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld",
  653. (ulong)dev->rx_urb_size);
  654. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  655. check_warn_return(ret, "Failed to write BURST_CAP: %d", ret);
  656. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  657. check_warn_return(ret, "Failed to read BURST_CAP: %d", ret);
  658. netif_dbg(dev, ifup, dev->net,
  659. "Read Value from BURST_CAP after writing: 0x%08x", buf);
  660. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  661. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d", ret);
  662. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  663. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d", ret);
  664. netif_dbg(dev, ifup, dev->net,
  665. "Read Value from BULK_IN_DLY after writing: 0x%08x", buf);
  666. if (turbo_mode) {
  667. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  668. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  669. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  670. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  671. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  672. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  673. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  674. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  675. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  676. }
  677. /* set FIFO sizes */
  678. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  679. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  680. check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d", ret);
  681. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x", buf);
  682. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  683. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  684. check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d", ret);
  685. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x", buf);
  686. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  687. check_warn_return(ret, "Failed to write INT_STS: %d", ret);
  688. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  689. check_warn_return(ret, "Failed to read ID_REV: %d", ret);
  690. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x", buf);
  691. /* Configure GPIO pins as LED outputs */
  692. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  693. check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d", ret);
  694. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  695. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  696. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  697. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d", ret);
  698. ret = smsc75xx_write_reg(dev, FLOW, 0);
  699. check_warn_return(ret, "Failed to write FLOW: %d", ret);
  700. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  701. check_warn_return(ret, "Failed to write FCT_FLOW: %d", ret);
  702. /* Don't need rfe_ctl_lock during initialisation */
  703. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  704. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  705. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  706. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  707. check_warn_return(ret, "Failed to write RFE_CTL: %d", ret);
  708. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  709. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  710. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x", pdata->rfe_ctl);
  711. /* Enable or disable checksum offload engines */
  712. smsc75xx_set_features(dev->net, dev->net->features);
  713. smsc75xx_set_multicast(dev->net);
  714. ret = smsc75xx_phy_initialize(dev);
  715. check_warn_return(ret, "Failed to initialize PHY: %d", ret);
  716. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  717. check_warn_return(ret, "Failed to read INT_EP_CTL: %d", ret);
  718. /* enable PHY interrupts */
  719. buf |= INT_ENP_PHY_INT;
  720. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  721. check_warn_return(ret, "Failed to write INT_EP_CTL: %d", ret);
  722. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  723. check_warn_return(ret, "Failed to read MAC_TX: %d", ret);
  724. buf |= MAC_TX_TXEN;
  725. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  726. check_warn_return(ret, "Failed to write MAC_TX: %d", ret);
  727. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x", buf);
  728. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  729. check_warn_return(ret, "Failed to read FCT_TX_CTL: %d", ret);
  730. buf |= FCT_TX_CTL_EN;
  731. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  732. check_warn_return(ret, "Failed to write FCT_TX_CTL: %d", ret);
  733. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x", buf);
  734. ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
  735. check_warn_return(ret, "Failed to set max rx frame length");
  736. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  737. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  738. buf |= MAC_RX_RXEN;
  739. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  740. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  741. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x", buf);
  742. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  743. check_warn_return(ret, "Failed to read FCT_RX_CTL: %d", ret);
  744. buf |= FCT_RX_CTL_EN;
  745. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  746. check_warn_return(ret, "Failed to write FCT_RX_CTL: %d", ret);
  747. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x", buf);
  748. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0");
  749. return 0;
  750. }
  751. static const struct net_device_ops smsc75xx_netdev_ops = {
  752. .ndo_open = usbnet_open,
  753. .ndo_stop = usbnet_stop,
  754. .ndo_start_xmit = usbnet_start_xmit,
  755. .ndo_tx_timeout = usbnet_tx_timeout,
  756. .ndo_change_mtu = smsc75xx_change_mtu,
  757. .ndo_set_mac_address = eth_mac_addr,
  758. .ndo_validate_addr = eth_validate_addr,
  759. .ndo_do_ioctl = smsc75xx_ioctl,
  760. .ndo_set_rx_mode = smsc75xx_set_multicast,
  761. .ndo_set_features = smsc75xx_set_features,
  762. };
  763. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  764. {
  765. struct smsc75xx_priv *pdata = NULL;
  766. int ret;
  767. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  768. ret = usbnet_get_endpoints(dev, intf);
  769. check_warn_return(ret, "usbnet_get_endpoints failed: %d", ret);
  770. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  771. GFP_KERNEL);
  772. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  773. if (!pdata) {
  774. netdev_warn(dev->net, "Unable to allocate smsc75xx_priv");
  775. return -ENOMEM;
  776. }
  777. pdata->dev = dev;
  778. spin_lock_init(&pdata->rfe_ctl_lock);
  779. mutex_init(&pdata->dataport_mutex);
  780. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  781. if (DEFAULT_TX_CSUM_ENABLE) {
  782. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  783. if (DEFAULT_TSO_ENABLE)
  784. dev->net->features |= NETIF_F_SG |
  785. NETIF_F_TSO | NETIF_F_TSO6;
  786. }
  787. if (DEFAULT_RX_CSUM_ENABLE)
  788. dev->net->features |= NETIF_F_RXCSUM;
  789. dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  790. NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_RXCSUM;
  791. /* Init all registers */
  792. ret = smsc75xx_reset(dev);
  793. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  794. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  795. dev->net->flags |= IFF_MULTICAST;
  796. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  797. return 0;
  798. }
  799. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  800. {
  801. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  802. if (pdata) {
  803. netif_dbg(dev, ifdown, dev->net, "free pdata");
  804. kfree(pdata);
  805. pdata = NULL;
  806. dev->data[0] = 0;
  807. }
  808. }
  809. static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
  810. u32 rx_cmd_a, u32 rx_cmd_b)
  811. {
  812. if (!(dev->net->features & NETIF_F_RXCSUM) ||
  813. unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  814. skb->ip_summed = CHECKSUM_NONE;
  815. } else {
  816. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  817. skb->ip_summed = CHECKSUM_COMPLETE;
  818. }
  819. }
  820. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  821. {
  822. while (skb->len > 0) {
  823. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  824. struct sk_buff *ax_skb;
  825. unsigned char *packet;
  826. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  827. le32_to_cpus(&rx_cmd_a);
  828. skb_pull(skb, 4);
  829. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  830. le32_to_cpus(&rx_cmd_b);
  831. skb_pull(skb, 4 + RXW_PADDING);
  832. packet = skb->data;
  833. /* get the packet length */
  834. size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
  835. align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
  836. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  837. netif_dbg(dev, rx_err, dev->net,
  838. "Error rx_cmd_a=0x%08x", rx_cmd_a);
  839. dev->net->stats.rx_errors++;
  840. dev->net->stats.rx_dropped++;
  841. if (rx_cmd_a & RX_CMD_A_FCS)
  842. dev->net->stats.rx_crc_errors++;
  843. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  844. dev->net->stats.rx_frame_errors++;
  845. } else {
  846. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  847. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  848. netif_dbg(dev, rx_err, dev->net,
  849. "size err rx_cmd_a=0x%08x", rx_cmd_a);
  850. return 0;
  851. }
  852. /* last frame in this batch */
  853. if (skb->len == size) {
  854. smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
  855. rx_cmd_b);
  856. skb_trim(skb, skb->len - 4); /* remove fcs */
  857. skb->truesize = size + sizeof(struct sk_buff);
  858. return 1;
  859. }
  860. ax_skb = skb_clone(skb, GFP_ATOMIC);
  861. if (unlikely(!ax_skb)) {
  862. netdev_warn(dev->net, "Error allocating skb");
  863. return 0;
  864. }
  865. ax_skb->len = size;
  866. ax_skb->data = packet;
  867. skb_set_tail_pointer(ax_skb, size);
  868. smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
  869. rx_cmd_b);
  870. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  871. ax_skb->truesize = size + sizeof(struct sk_buff);
  872. usbnet_skb_return(dev, ax_skb);
  873. }
  874. skb_pull(skb, size);
  875. /* padding bytes before the next frame starts */
  876. if (skb->len)
  877. skb_pull(skb, align_count);
  878. }
  879. if (unlikely(skb->len < 0)) {
  880. netdev_warn(dev->net, "invalid rx length<0 %d", skb->len);
  881. return 0;
  882. }
  883. return 1;
  884. }
  885. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  886. struct sk_buff *skb, gfp_t flags)
  887. {
  888. u32 tx_cmd_a, tx_cmd_b;
  889. skb_linearize(skb);
  890. if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
  891. struct sk_buff *skb2 =
  892. skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
  893. dev_kfree_skb_any(skb);
  894. skb = skb2;
  895. if (!skb)
  896. return NULL;
  897. }
  898. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  899. if (skb->ip_summed == CHECKSUM_PARTIAL)
  900. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  901. if (skb_is_gso(skb)) {
  902. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  903. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  904. tx_cmd_a |= TX_CMD_A_LSO;
  905. } else {
  906. tx_cmd_b = 0;
  907. }
  908. skb_push(skb, 4);
  909. cpu_to_le32s(&tx_cmd_b);
  910. memcpy(skb->data, &tx_cmd_b, 4);
  911. skb_push(skb, 4);
  912. cpu_to_le32s(&tx_cmd_a);
  913. memcpy(skb->data, &tx_cmd_a, 4);
  914. return skb;
  915. }
  916. static const struct driver_info smsc75xx_info = {
  917. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  918. .bind = smsc75xx_bind,
  919. .unbind = smsc75xx_unbind,
  920. .link_reset = smsc75xx_link_reset,
  921. .reset = smsc75xx_reset,
  922. .rx_fixup = smsc75xx_rx_fixup,
  923. .tx_fixup = smsc75xx_tx_fixup,
  924. .status = smsc75xx_status,
  925. .flags = FLAG_ETHER | FLAG_SEND_ZLP,
  926. };
  927. static const struct usb_device_id products[] = {
  928. {
  929. /* SMSC7500 USB Gigabit Ethernet Device */
  930. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  931. .driver_info = (unsigned long) &smsc75xx_info,
  932. },
  933. {
  934. /* SMSC7500 USB Gigabit Ethernet Device */
  935. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  936. .driver_info = (unsigned long) &smsc75xx_info,
  937. },
  938. { }, /* END */
  939. };
  940. MODULE_DEVICE_TABLE(usb, products);
  941. static struct usb_driver smsc75xx_driver = {
  942. .name = SMSC_CHIPNAME,
  943. .id_table = products,
  944. .probe = usbnet_probe,
  945. .suspend = usbnet_suspend,
  946. .resume = usbnet_resume,
  947. .disconnect = usbnet_disconnect,
  948. };
  949. module_usb_driver(smsc75xx_driver);
  950. MODULE_AUTHOR("Nancy Lin");
  951. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
  952. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  953. MODULE_LICENSE("GPL");