be_cmds.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (be_error(adapter))
  30. return;
  31. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  32. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  33. wmb();
  34. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  35. }
  36. /* To check if valid bit is set, check the entire word as we don't know
  37. * the endianness of the data (old entry is host endian while a new entry is
  38. * little endian) */
  39. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  40. {
  41. if (compl->flags != 0) {
  42. compl->flags = le32_to_cpu(compl->flags);
  43. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  44. return true;
  45. } else {
  46. return false;
  47. }
  48. }
  49. /* Need to reset the entire word that houses the valid bit */
  50. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  51. {
  52. compl->flags = 0;
  53. }
  54. static int be_mcc_compl_process(struct be_adapter *adapter,
  55. struct be_mcc_compl *compl)
  56. {
  57. u16 compl_status, extd_status;
  58. /* Just swap the status to host endian; mcc tag is opaquely copied
  59. * from mcc_wrb */
  60. be_dws_le_to_cpu(compl, 4);
  61. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  62. CQE_STATUS_COMPL_MASK;
  63. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  64. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  65. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  66. adapter->flash_status = compl_status;
  67. complete(&adapter->flash_compl);
  68. }
  69. if (compl_status == MCC_STATUS_SUCCESS) {
  70. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  71. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  72. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  73. be_parse_stats(adapter);
  74. adapter->stats_cmd_sent = false;
  75. }
  76. if (compl->tag0 ==
  77. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  78. struct be_mcc_wrb *mcc_wrb =
  79. queue_index_node(&adapter->mcc_obj.q,
  80. compl->tag1);
  81. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  82. embedded_payload(mcc_wrb);
  83. adapter->drv_stats.be_on_die_temperature =
  84. resp->on_die_temperature;
  85. }
  86. } else {
  87. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  88. be_get_temp_freq = 0;
  89. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  90. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  91. goto done;
  92. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  93. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  94. "permitted to execute this cmd (opcode %d)\n",
  95. compl->tag0);
  96. } else {
  97. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  98. CQE_STATUS_EXTD_MASK;
  99. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  100. "status %d, extd-status %d\n",
  101. compl->tag0, compl_status, extd_status);
  102. }
  103. }
  104. done:
  105. return compl_status;
  106. }
  107. /* Link state evt is a string of bytes; no need for endian swapping */
  108. static void be_async_link_state_process(struct be_adapter *adapter,
  109. struct be_async_event_link_state *evt)
  110. {
  111. /* When link status changes, link speed must be re-queried from FW */
  112. adapter->link_speed = -1;
  113. /* For the initial link status do not rely on the ASYNC event as
  114. * it may not be received in some cases.
  115. */
  116. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  117. be_link_status_update(adapter, evt->port_link_status);
  118. }
  119. /* Grp5 CoS Priority evt */
  120. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  121. struct be_async_event_grp5_cos_priority *evt)
  122. {
  123. if (evt->valid) {
  124. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  125. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  126. adapter->recommended_prio =
  127. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  128. }
  129. }
  130. /* Grp5 QOS Speed evt */
  131. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  132. struct be_async_event_grp5_qos_link_speed *evt)
  133. {
  134. if (evt->physical_port == adapter->port_num) {
  135. /* qos_link_speed is in units of 10 Mbps */
  136. adapter->link_speed = evt->qos_link_speed * 10;
  137. }
  138. }
  139. /*Grp5 PVID evt*/
  140. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  141. struct be_async_event_grp5_pvid_state *evt)
  142. {
  143. if (evt->enabled)
  144. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  145. else
  146. adapter->pvid = 0;
  147. }
  148. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  149. u32 trailer, struct be_mcc_compl *evt)
  150. {
  151. u8 event_type = 0;
  152. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  153. ASYNC_TRAILER_EVENT_TYPE_MASK;
  154. switch (event_type) {
  155. case ASYNC_EVENT_COS_PRIORITY:
  156. be_async_grp5_cos_priority_process(adapter,
  157. (struct be_async_event_grp5_cos_priority *)evt);
  158. break;
  159. case ASYNC_EVENT_QOS_SPEED:
  160. be_async_grp5_qos_speed_process(adapter,
  161. (struct be_async_event_grp5_qos_link_speed *)evt);
  162. break;
  163. case ASYNC_EVENT_PVID_STATE:
  164. be_async_grp5_pvid_state_process(adapter,
  165. (struct be_async_event_grp5_pvid_state *)evt);
  166. break;
  167. default:
  168. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  169. break;
  170. }
  171. }
  172. static inline bool is_link_state_evt(u32 trailer)
  173. {
  174. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  175. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  176. ASYNC_EVENT_CODE_LINK_STATE;
  177. }
  178. static inline bool is_grp5_evt(u32 trailer)
  179. {
  180. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  181. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  182. ASYNC_EVENT_CODE_GRP_5);
  183. }
  184. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  185. {
  186. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  187. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  188. if (be_mcc_compl_is_new(compl)) {
  189. queue_tail_inc(mcc_cq);
  190. return compl;
  191. }
  192. return NULL;
  193. }
  194. void be_async_mcc_enable(struct be_adapter *adapter)
  195. {
  196. spin_lock_bh(&adapter->mcc_cq_lock);
  197. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  198. adapter->mcc_obj.rearm_cq = true;
  199. spin_unlock_bh(&adapter->mcc_cq_lock);
  200. }
  201. void be_async_mcc_disable(struct be_adapter *adapter)
  202. {
  203. adapter->mcc_obj.rearm_cq = false;
  204. }
  205. int be_process_mcc(struct be_adapter *adapter, int *status)
  206. {
  207. struct be_mcc_compl *compl;
  208. int num = 0;
  209. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  210. spin_lock_bh(&adapter->mcc_cq_lock);
  211. while ((compl = be_mcc_compl_get(adapter))) {
  212. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  213. /* Interpret flags as an async trailer */
  214. if (is_link_state_evt(compl->flags))
  215. be_async_link_state_process(adapter,
  216. (struct be_async_event_link_state *) compl);
  217. else if (is_grp5_evt(compl->flags))
  218. be_async_grp5_evt_process(adapter,
  219. compl->flags, compl);
  220. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  221. *status = be_mcc_compl_process(adapter, compl);
  222. atomic_dec(&mcc_obj->q.used);
  223. }
  224. be_mcc_compl_use(compl);
  225. num++;
  226. }
  227. spin_unlock_bh(&adapter->mcc_cq_lock);
  228. return num;
  229. }
  230. /* Wait till no more pending mcc requests are present */
  231. static int be_mcc_wait_compl(struct be_adapter *adapter)
  232. {
  233. #define mcc_timeout 120000 /* 12s timeout */
  234. int i, num, status = 0;
  235. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  236. for (i = 0; i < mcc_timeout; i++) {
  237. if (be_error(adapter))
  238. return -EIO;
  239. num = be_process_mcc(adapter, &status);
  240. if (num)
  241. be_cq_notify(adapter, mcc_obj->cq.id,
  242. mcc_obj->rearm_cq, num);
  243. if (atomic_read(&mcc_obj->q.used) == 0)
  244. break;
  245. udelay(100);
  246. }
  247. if (i == mcc_timeout) {
  248. dev_err(&adapter->pdev->dev, "FW not responding\n");
  249. adapter->fw_timeout = true;
  250. return -1;
  251. }
  252. return status;
  253. }
  254. /* Notify MCC requests and wait for completion */
  255. static int be_mcc_notify_wait(struct be_adapter *adapter)
  256. {
  257. be_mcc_notify(adapter);
  258. return be_mcc_wait_compl(adapter);
  259. }
  260. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  261. {
  262. int msecs = 0;
  263. u32 ready;
  264. do {
  265. if (be_error(adapter))
  266. return -EIO;
  267. ready = ioread32(db);
  268. if (ready == 0xffffffff)
  269. return -1;
  270. ready &= MPU_MAILBOX_DB_RDY_MASK;
  271. if (ready)
  272. break;
  273. if (msecs > 4000) {
  274. dev_err(&adapter->pdev->dev, "FW not responding\n");
  275. adapter->fw_timeout = true;
  276. be_detect_dump_ue(adapter);
  277. return -1;
  278. }
  279. msleep(1);
  280. msecs++;
  281. } while (true);
  282. return 0;
  283. }
  284. /*
  285. * Insert the mailbox address into the doorbell in two steps
  286. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  287. */
  288. static int be_mbox_notify_wait(struct be_adapter *adapter)
  289. {
  290. int status;
  291. u32 val = 0;
  292. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  293. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  294. struct be_mcc_mailbox *mbox = mbox_mem->va;
  295. struct be_mcc_compl *compl = &mbox->compl;
  296. /* wait for ready to be set */
  297. status = be_mbox_db_ready_wait(adapter, db);
  298. if (status != 0)
  299. return status;
  300. val |= MPU_MAILBOX_DB_HI_MASK;
  301. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  302. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  303. iowrite32(val, db);
  304. /* wait for ready to be set */
  305. status = be_mbox_db_ready_wait(adapter, db);
  306. if (status != 0)
  307. return status;
  308. val = 0;
  309. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  310. val |= (u32)(mbox_mem->dma >> 4) << 2;
  311. iowrite32(val, db);
  312. status = be_mbox_db_ready_wait(adapter, db);
  313. if (status != 0)
  314. return status;
  315. /* A cq entry has been made now */
  316. if (be_mcc_compl_is_new(compl)) {
  317. status = be_mcc_compl_process(adapter, &mbox->compl);
  318. be_mcc_compl_use(compl);
  319. if (status)
  320. return status;
  321. } else {
  322. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  323. return -1;
  324. }
  325. return 0;
  326. }
  327. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  328. {
  329. u32 sem;
  330. if (lancer_chip(adapter))
  331. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  332. else
  333. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  334. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  335. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  336. return -1;
  337. else
  338. return 0;
  339. }
  340. int be_cmd_POST(struct be_adapter *adapter)
  341. {
  342. u16 stage;
  343. int status, timeout = 0;
  344. struct device *dev = &adapter->pdev->dev;
  345. do {
  346. status = be_POST_stage_get(adapter, &stage);
  347. if (status) {
  348. dev_err(dev, "POST error; stage=0x%x\n", stage);
  349. return -1;
  350. } else if (stage != POST_STAGE_ARMFW_RDY) {
  351. if (msleep_interruptible(2000)) {
  352. dev_err(dev, "Waiting for POST aborted\n");
  353. return -EINTR;
  354. }
  355. timeout += 2;
  356. } else {
  357. return 0;
  358. }
  359. } while (timeout < 60);
  360. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  361. return -1;
  362. }
  363. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  364. {
  365. return &wrb->payload.sgl[0];
  366. }
  367. /* Don't touch the hdr after it's prepared */
  368. /* mem will be NULL for embedded commands */
  369. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  370. u8 subsystem, u8 opcode, int cmd_len,
  371. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  372. {
  373. struct be_sge *sge;
  374. req_hdr->opcode = opcode;
  375. req_hdr->subsystem = subsystem;
  376. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  377. req_hdr->version = 0;
  378. wrb->tag0 = opcode;
  379. wrb->tag1 = subsystem;
  380. wrb->payload_length = cmd_len;
  381. if (mem) {
  382. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  383. MCC_WRB_SGE_CNT_SHIFT;
  384. sge = nonembedded_sgl(wrb);
  385. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  386. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  387. sge->len = cpu_to_le32(mem->size);
  388. } else
  389. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  390. be_dws_cpu_to_le(wrb, 8);
  391. }
  392. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  393. struct be_dma_mem *mem)
  394. {
  395. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  396. u64 dma = (u64)mem->dma;
  397. for (i = 0; i < buf_pages; i++) {
  398. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  399. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  400. dma += PAGE_SIZE_4K;
  401. }
  402. }
  403. /* Converts interrupt delay in microseconds to multiplier value */
  404. static u32 eq_delay_to_mult(u32 usec_delay)
  405. {
  406. #define MAX_INTR_RATE 651042
  407. const u32 round = 10;
  408. u32 multiplier;
  409. if (usec_delay == 0)
  410. multiplier = 0;
  411. else {
  412. u32 interrupt_rate = 1000000 / usec_delay;
  413. /* Max delay, corresponding to the lowest interrupt rate */
  414. if (interrupt_rate == 0)
  415. multiplier = 1023;
  416. else {
  417. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  418. multiplier /= interrupt_rate;
  419. /* Round the multiplier to the closest value.*/
  420. multiplier = (multiplier + round/2) / round;
  421. multiplier = min(multiplier, (u32)1023);
  422. }
  423. }
  424. return multiplier;
  425. }
  426. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  427. {
  428. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  429. struct be_mcc_wrb *wrb
  430. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  431. memset(wrb, 0, sizeof(*wrb));
  432. return wrb;
  433. }
  434. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  435. {
  436. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  437. struct be_mcc_wrb *wrb;
  438. if (atomic_read(&mccq->used) >= mccq->len) {
  439. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  440. return NULL;
  441. }
  442. wrb = queue_head_node(mccq);
  443. queue_head_inc(mccq);
  444. atomic_inc(&mccq->used);
  445. memset(wrb, 0, sizeof(*wrb));
  446. return wrb;
  447. }
  448. /* Tell fw we're about to start firing cmds by writing a
  449. * special pattern across the wrb hdr; uses mbox
  450. */
  451. int be_cmd_fw_init(struct be_adapter *adapter)
  452. {
  453. u8 *wrb;
  454. int status;
  455. if (mutex_lock_interruptible(&adapter->mbox_lock))
  456. return -1;
  457. wrb = (u8 *)wrb_from_mbox(adapter);
  458. *wrb++ = 0xFF;
  459. *wrb++ = 0x12;
  460. *wrb++ = 0x34;
  461. *wrb++ = 0xFF;
  462. *wrb++ = 0xFF;
  463. *wrb++ = 0x56;
  464. *wrb++ = 0x78;
  465. *wrb = 0xFF;
  466. status = be_mbox_notify_wait(adapter);
  467. mutex_unlock(&adapter->mbox_lock);
  468. return status;
  469. }
  470. /* Tell fw we're done with firing cmds by writing a
  471. * special pattern across the wrb hdr; uses mbox
  472. */
  473. int be_cmd_fw_clean(struct be_adapter *adapter)
  474. {
  475. u8 *wrb;
  476. int status;
  477. if (mutex_lock_interruptible(&adapter->mbox_lock))
  478. return -1;
  479. wrb = (u8 *)wrb_from_mbox(adapter);
  480. *wrb++ = 0xFF;
  481. *wrb++ = 0xAA;
  482. *wrb++ = 0xBB;
  483. *wrb++ = 0xFF;
  484. *wrb++ = 0xFF;
  485. *wrb++ = 0xCC;
  486. *wrb++ = 0xDD;
  487. *wrb = 0xFF;
  488. status = be_mbox_notify_wait(adapter);
  489. mutex_unlock(&adapter->mbox_lock);
  490. return status;
  491. }
  492. int be_cmd_eq_create(struct be_adapter *adapter,
  493. struct be_queue_info *eq, int eq_delay)
  494. {
  495. struct be_mcc_wrb *wrb;
  496. struct be_cmd_req_eq_create *req;
  497. struct be_dma_mem *q_mem = &eq->dma_mem;
  498. int status;
  499. if (mutex_lock_interruptible(&adapter->mbox_lock))
  500. return -1;
  501. wrb = wrb_from_mbox(adapter);
  502. req = embedded_payload(wrb);
  503. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  504. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  505. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  506. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  507. /* 4byte eqe*/
  508. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  509. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  510. __ilog2_u32(eq->len/256));
  511. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  512. eq_delay_to_mult(eq_delay));
  513. be_dws_cpu_to_le(req->context, sizeof(req->context));
  514. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  515. status = be_mbox_notify_wait(adapter);
  516. if (!status) {
  517. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  518. eq->id = le16_to_cpu(resp->eq_id);
  519. eq->created = true;
  520. }
  521. mutex_unlock(&adapter->mbox_lock);
  522. return status;
  523. }
  524. /* Use MCC */
  525. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  526. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  527. {
  528. struct be_mcc_wrb *wrb;
  529. struct be_cmd_req_mac_query *req;
  530. int status;
  531. spin_lock_bh(&adapter->mcc_lock);
  532. wrb = wrb_from_mccq(adapter);
  533. if (!wrb) {
  534. status = -EBUSY;
  535. goto err;
  536. }
  537. req = embedded_payload(wrb);
  538. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  539. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  540. req->type = type;
  541. if (permanent) {
  542. req->permanent = 1;
  543. } else {
  544. req->if_id = cpu_to_le16((u16) if_handle);
  545. req->pmac_id = cpu_to_le32(pmac_id);
  546. req->permanent = 0;
  547. }
  548. status = be_mcc_notify_wait(adapter);
  549. if (!status) {
  550. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  551. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  552. }
  553. err:
  554. spin_unlock_bh(&adapter->mcc_lock);
  555. return status;
  556. }
  557. /* Uses synchronous MCCQ */
  558. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  559. u32 if_id, u32 *pmac_id, u32 domain)
  560. {
  561. struct be_mcc_wrb *wrb;
  562. struct be_cmd_req_pmac_add *req;
  563. int status;
  564. spin_lock_bh(&adapter->mcc_lock);
  565. wrb = wrb_from_mccq(adapter);
  566. if (!wrb) {
  567. status = -EBUSY;
  568. goto err;
  569. }
  570. req = embedded_payload(wrb);
  571. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  572. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  573. req->hdr.domain = domain;
  574. req->if_id = cpu_to_le32(if_id);
  575. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  576. status = be_mcc_notify_wait(adapter);
  577. if (!status) {
  578. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  579. *pmac_id = le32_to_cpu(resp->pmac_id);
  580. }
  581. err:
  582. spin_unlock_bh(&adapter->mcc_lock);
  583. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  584. status = -EPERM;
  585. return status;
  586. }
  587. /* Uses synchronous MCCQ */
  588. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  589. {
  590. struct be_mcc_wrb *wrb;
  591. struct be_cmd_req_pmac_del *req;
  592. int status;
  593. if (pmac_id == -1)
  594. return 0;
  595. spin_lock_bh(&adapter->mcc_lock);
  596. wrb = wrb_from_mccq(adapter);
  597. if (!wrb) {
  598. status = -EBUSY;
  599. goto err;
  600. }
  601. req = embedded_payload(wrb);
  602. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  603. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  604. req->hdr.domain = dom;
  605. req->if_id = cpu_to_le32(if_id);
  606. req->pmac_id = cpu_to_le32(pmac_id);
  607. status = be_mcc_notify_wait(adapter);
  608. err:
  609. spin_unlock_bh(&adapter->mcc_lock);
  610. return status;
  611. }
  612. /* Uses Mbox */
  613. int be_cmd_cq_create(struct be_adapter *adapter,
  614. struct be_queue_info *cq, struct be_queue_info *eq,
  615. bool sol_evts, bool no_delay, int coalesce_wm)
  616. {
  617. struct be_mcc_wrb *wrb;
  618. struct be_cmd_req_cq_create *req;
  619. struct be_dma_mem *q_mem = &cq->dma_mem;
  620. void *ctxt;
  621. int status;
  622. if (mutex_lock_interruptible(&adapter->mbox_lock))
  623. return -1;
  624. wrb = wrb_from_mbox(adapter);
  625. req = embedded_payload(wrb);
  626. ctxt = &req->context;
  627. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  628. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  629. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  630. if (lancer_chip(adapter)) {
  631. req->hdr.version = 2;
  632. req->page_size = 1; /* 1 for 4K */
  633. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  634. no_delay);
  635. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  636. __ilog2_u32(cq->len/256));
  637. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  638. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  639. ctxt, 1);
  640. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  641. ctxt, eq->id);
  642. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  643. } else {
  644. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  645. coalesce_wm);
  646. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  647. ctxt, no_delay);
  648. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  649. __ilog2_u32(cq->len/256));
  650. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  651. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  652. ctxt, sol_evts);
  653. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  654. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  655. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  656. }
  657. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  658. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  659. status = be_mbox_notify_wait(adapter);
  660. if (!status) {
  661. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  662. cq->id = le16_to_cpu(resp->cq_id);
  663. cq->created = true;
  664. }
  665. mutex_unlock(&adapter->mbox_lock);
  666. return status;
  667. }
  668. static u32 be_encoded_q_len(int q_len)
  669. {
  670. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  671. if (len_encoded == 16)
  672. len_encoded = 0;
  673. return len_encoded;
  674. }
  675. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  676. struct be_queue_info *mccq,
  677. struct be_queue_info *cq)
  678. {
  679. struct be_mcc_wrb *wrb;
  680. struct be_cmd_req_mcc_ext_create *req;
  681. struct be_dma_mem *q_mem = &mccq->dma_mem;
  682. void *ctxt;
  683. int status;
  684. if (mutex_lock_interruptible(&adapter->mbox_lock))
  685. return -1;
  686. wrb = wrb_from_mbox(adapter);
  687. req = embedded_payload(wrb);
  688. ctxt = &req->context;
  689. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  690. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  691. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  692. if (lancer_chip(adapter)) {
  693. req->hdr.version = 1;
  694. req->cq_id = cpu_to_le16(cq->id);
  695. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  696. be_encoded_q_len(mccq->len));
  697. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  698. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  699. ctxt, cq->id);
  700. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  701. ctxt, 1);
  702. } else {
  703. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  704. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  705. be_encoded_q_len(mccq->len));
  706. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  707. }
  708. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  709. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  710. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  711. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  712. status = be_mbox_notify_wait(adapter);
  713. if (!status) {
  714. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  715. mccq->id = le16_to_cpu(resp->id);
  716. mccq->created = true;
  717. }
  718. mutex_unlock(&adapter->mbox_lock);
  719. return status;
  720. }
  721. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  722. struct be_queue_info *mccq,
  723. struct be_queue_info *cq)
  724. {
  725. struct be_mcc_wrb *wrb;
  726. struct be_cmd_req_mcc_create *req;
  727. struct be_dma_mem *q_mem = &mccq->dma_mem;
  728. void *ctxt;
  729. int status;
  730. if (mutex_lock_interruptible(&adapter->mbox_lock))
  731. return -1;
  732. wrb = wrb_from_mbox(adapter);
  733. req = embedded_payload(wrb);
  734. ctxt = &req->context;
  735. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  736. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  737. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  738. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  739. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  740. be_encoded_q_len(mccq->len));
  741. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  742. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  743. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  744. status = be_mbox_notify_wait(adapter);
  745. if (!status) {
  746. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  747. mccq->id = le16_to_cpu(resp->id);
  748. mccq->created = true;
  749. }
  750. mutex_unlock(&adapter->mbox_lock);
  751. return status;
  752. }
  753. int be_cmd_mccq_create(struct be_adapter *adapter,
  754. struct be_queue_info *mccq,
  755. struct be_queue_info *cq)
  756. {
  757. int status;
  758. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  759. if (status && !lancer_chip(adapter)) {
  760. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  761. "or newer to avoid conflicting priorities between NIC "
  762. "and FCoE traffic");
  763. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  764. }
  765. return status;
  766. }
  767. int be_cmd_txq_create(struct be_adapter *adapter,
  768. struct be_queue_info *txq,
  769. struct be_queue_info *cq)
  770. {
  771. struct be_mcc_wrb *wrb;
  772. struct be_cmd_req_eth_tx_create *req;
  773. struct be_dma_mem *q_mem = &txq->dma_mem;
  774. void *ctxt;
  775. int status;
  776. spin_lock_bh(&adapter->mcc_lock);
  777. wrb = wrb_from_mccq(adapter);
  778. if (!wrb) {
  779. status = -EBUSY;
  780. goto err;
  781. }
  782. req = embedded_payload(wrb);
  783. ctxt = &req->context;
  784. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  785. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  786. if (lancer_chip(adapter)) {
  787. req->hdr.version = 1;
  788. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  789. adapter->if_handle);
  790. }
  791. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  792. req->ulp_num = BE_ULP1_NUM;
  793. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  794. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  795. be_encoded_q_len(txq->len));
  796. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  797. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  798. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  799. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  800. status = be_mcc_notify_wait(adapter);
  801. if (!status) {
  802. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  803. txq->id = le16_to_cpu(resp->cid);
  804. txq->created = true;
  805. }
  806. err:
  807. spin_unlock_bh(&adapter->mcc_lock);
  808. return status;
  809. }
  810. /* Uses MCC */
  811. int be_cmd_rxq_create(struct be_adapter *adapter,
  812. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  813. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  814. {
  815. struct be_mcc_wrb *wrb;
  816. struct be_cmd_req_eth_rx_create *req;
  817. struct be_dma_mem *q_mem = &rxq->dma_mem;
  818. int status;
  819. spin_lock_bh(&adapter->mcc_lock);
  820. wrb = wrb_from_mccq(adapter);
  821. if (!wrb) {
  822. status = -EBUSY;
  823. goto err;
  824. }
  825. req = embedded_payload(wrb);
  826. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  827. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  828. req->cq_id = cpu_to_le16(cq_id);
  829. req->frag_size = fls(frag_size) - 1;
  830. req->num_pages = 2;
  831. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  832. req->interface_id = cpu_to_le32(if_id);
  833. req->max_frame_size = cpu_to_le16(max_frame_size);
  834. req->rss_queue = cpu_to_le32(rss);
  835. status = be_mcc_notify_wait(adapter);
  836. if (!status) {
  837. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  838. rxq->id = le16_to_cpu(resp->id);
  839. rxq->created = true;
  840. *rss_id = resp->rss_id;
  841. }
  842. err:
  843. spin_unlock_bh(&adapter->mcc_lock);
  844. return status;
  845. }
  846. /* Generic destroyer function for all types of queues
  847. * Uses Mbox
  848. */
  849. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  850. int queue_type)
  851. {
  852. struct be_mcc_wrb *wrb;
  853. struct be_cmd_req_q_destroy *req;
  854. u8 subsys = 0, opcode = 0;
  855. int status;
  856. if (mutex_lock_interruptible(&adapter->mbox_lock))
  857. return -1;
  858. wrb = wrb_from_mbox(adapter);
  859. req = embedded_payload(wrb);
  860. switch (queue_type) {
  861. case QTYPE_EQ:
  862. subsys = CMD_SUBSYSTEM_COMMON;
  863. opcode = OPCODE_COMMON_EQ_DESTROY;
  864. break;
  865. case QTYPE_CQ:
  866. subsys = CMD_SUBSYSTEM_COMMON;
  867. opcode = OPCODE_COMMON_CQ_DESTROY;
  868. break;
  869. case QTYPE_TXQ:
  870. subsys = CMD_SUBSYSTEM_ETH;
  871. opcode = OPCODE_ETH_TX_DESTROY;
  872. break;
  873. case QTYPE_RXQ:
  874. subsys = CMD_SUBSYSTEM_ETH;
  875. opcode = OPCODE_ETH_RX_DESTROY;
  876. break;
  877. case QTYPE_MCCQ:
  878. subsys = CMD_SUBSYSTEM_COMMON;
  879. opcode = OPCODE_COMMON_MCC_DESTROY;
  880. break;
  881. default:
  882. BUG();
  883. }
  884. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  885. NULL);
  886. req->id = cpu_to_le16(q->id);
  887. status = be_mbox_notify_wait(adapter);
  888. if (!status)
  889. q->created = false;
  890. mutex_unlock(&adapter->mbox_lock);
  891. return status;
  892. }
  893. /* Uses MCC */
  894. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  895. {
  896. struct be_mcc_wrb *wrb;
  897. struct be_cmd_req_q_destroy *req;
  898. int status;
  899. spin_lock_bh(&adapter->mcc_lock);
  900. wrb = wrb_from_mccq(adapter);
  901. if (!wrb) {
  902. status = -EBUSY;
  903. goto err;
  904. }
  905. req = embedded_payload(wrb);
  906. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  907. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  908. req->id = cpu_to_le16(q->id);
  909. status = be_mcc_notify_wait(adapter);
  910. if (!status)
  911. q->created = false;
  912. err:
  913. spin_unlock_bh(&adapter->mcc_lock);
  914. return status;
  915. }
  916. /* Create an rx filtering policy configuration on an i/f
  917. * Uses MCCQ
  918. */
  919. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  920. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  921. {
  922. struct be_mcc_wrb *wrb;
  923. struct be_cmd_req_if_create *req;
  924. int status;
  925. spin_lock_bh(&adapter->mcc_lock);
  926. wrb = wrb_from_mccq(adapter);
  927. if (!wrb) {
  928. status = -EBUSY;
  929. goto err;
  930. }
  931. req = embedded_payload(wrb);
  932. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  933. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  934. req->hdr.domain = domain;
  935. req->capability_flags = cpu_to_le32(cap_flags);
  936. req->enable_flags = cpu_to_le32(en_flags);
  937. if (mac)
  938. memcpy(req->mac_addr, mac, ETH_ALEN);
  939. else
  940. req->pmac_invalid = true;
  941. status = be_mcc_notify_wait(adapter);
  942. if (!status) {
  943. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  944. *if_handle = le32_to_cpu(resp->interface_id);
  945. if (mac)
  946. *pmac_id = le32_to_cpu(resp->pmac_id);
  947. }
  948. err:
  949. spin_unlock_bh(&adapter->mcc_lock);
  950. return status;
  951. }
  952. /* Uses MCCQ */
  953. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  954. {
  955. struct be_mcc_wrb *wrb;
  956. struct be_cmd_req_if_destroy *req;
  957. int status;
  958. if (interface_id == -1)
  959. return 0;
  960. spin_lock_bh(&adapter->mcc_lock);
  961. wrb = wrb_from_mccq(adapter);
  962. if (!wrb) {
  963. status = -EBUSY;
  964. goto err;
  965. }
  966. req = embedded_payload(wrb);
  967. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  968. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  969. req->hdr.domain = domain;
  970. req->interface_id = cpu_to_le32(interface_id);
  971. status = be_mcc_notify_wait(adapter);
  972. err:
  973. spin_unlock_bh(&adapter->mcc_lock);
  974. return status;
  975. }
  976. /* Get stats is a non embedded command: the request is not embedded inside
  977. * WRB but is a separate dma memory block
  978. * Uses asynchronous MCC
  979. */
  980. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  981. {
  982. struct be_mcc_wrb *wrb;
  983. struct be_cmd_req_hdr *hdr;
  984. int status = 0;
  985. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  986. be_cmd_get_die_temperature(adapter);
  987. spin_lock_bh(&adapter->mcc_lock);
  988. wrb = wrb_from_mccq(adapter);
  989. if (!wrb) {
  990. status = -EBUSY;
  991. goto err;
  992. }
  993. hdr = nonemb_cmd->va;
  994. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  995. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  996. if (adapter->generation == BE_GEN3)
  997. hdr->version = 1;
  998. be_mcc_notify(adapter);
  999. adapter->stats_cmd_sent = true;
  1000. err:
  1001. spin_unlock_bh(&adapter->mcc_lock);
  1002. return status;
  1003. }
  1004. /* Lancer Stats */
  1005. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1006. struct be_dma_mem *nonemb_cmd)
  1007. {
  1008. struct be_mcc_wrb *wrb;
  1009. struct lancer_cmd_req_pport_stats *req;
  1010. int status = 0;
  1011. spin_lock_bh(&adapter->mcc_lock);
  1012. wrb = wrb_from_mccq(adapter);
  1013. if (!wrb) {
  1014. status = -EBUSY;
  1015. goto err;
  1016. }
  1017. req = nonemb_cmd->va;
  1018. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1019. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1020. nonemb_cmd);
  1021. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1022. req->cmd_params.params.reset_stats = 0;
  1023. be_mcc_notify(adapter);
  1024. adapter->stats_cmd_sent = true;
  1025. err:
  1026. spin_unlock_bh(&adapter->mcc_lock);
  1027. return status;
  1028. }
  1029. /* Uses synchronous mcc */
  1030. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1031. u16 *link_speed, u8 *link_status, u32 dom)
  1032. {
  1033. struct be_mcc_wrb *wrb;
  1034. struct be_cmd_req_link_status *req;
  1035. int status;
  1036. spin_lock_bh(&adapter->mcc_lock);
  1037. if (link_status)
  1038. *link_status = LINK_DOWN;
  1039. wrb = wrb_from_mccq(adapter);
  1040. if (!wrb) {
  1041. status = -EBUSY;
  1042. goto err;
  1043. }
  1044. req = embedded_payload(wrb);
  1045. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1046. req->hdr.version = 1;
  1047. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1048. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1049. status = be_mcc_notify_wait(adapter);
  1050. if (!status) {
  1051. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1052. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1053. if (link_speed)
  1054. *link_speed = le16_to_cpu(resp->link_speed);
  1055. if (mac_speed)
  1056. *mac_speed = resp->mac_speed;
  1057. }
  1058. if (link_status)
  1059. *link_status = resp->logical_link_status;
  1060. }
  1061. err:
  1062. spin_unlock_bh(&adapter->mcc_lock);
  1063. return status;
  1064. }
  1065. /* Uses synchronous mcc */
  1066. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1067. {
  1068. struct be_mcc_wrb *wrb;
  1069. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1070. u16 mccq_index;
  1071. int status;
  1072. spin_lock_bh(&adapter->mcc_lock);
  1073. mccq_index = adapter->mcc_obj.q.head;
  1074. wrb = wrb_from_mccq(adapter);
  1075. if (!wrb) {
  1076. status = -EBUSY;
  1077. goto err;
  1078. }
  1079. req = embedded_payload(wrb);
  1080. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1081. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1082. wrb, NULL);
  1083. wrb->tag1 = mccq_index;
  1084. be_mcc_notify(adapter);
  1085. err:
  1086. spin_unlock_bh(&adapter->mcc_lock);
  1087. return status;
  1088. }
  1089. /* Uses synchronous mcc */
  1090. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1091. {
  1092. struct be_mcc_wrb *wrb;
  1093. struct be_cmd_req_get_fat *req;
  1094. int status;
  1095. spin_lock_bh(&adapter->mcc_lock);
  1096. wrb = wrb_from_mccq(adapter);
  1097. if (!wrb) {
  1098. status = -EBUSY;
  1099. goto err;
  1100. }
  1101. req = embedded_payload(wrb);
  1102. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1103. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1104. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1105. status = be_mcc_notify_wait(adapter);
  1106. if (!status) {
  1107. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1108. if (log_size && resp->log_size)
  1109. *log_size = le32_to_cpu(resp->log_size) -
  1110. sizeof(u32);
  1111. }
  1112. err:
  1113. spin_unlock_bh(&adapter->mcc_lock);
  1114. return status;
  1115. }
  1116. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1117. {
  1118. struct be_dma_mem get_fat_cmd;
  1119. struct be_mcc_wrb *wrb;
  1120. struct be_cmd_req_get_fat *req;
  1121. u32 offset = 0, total_size, buf_size,
  1122. log_offset = sizeof(u32), payload_len;
  1123. int status;
  1124. if (buf_len == 0)
  1125. return;
  1126. total_size = buf_len;
  1127. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1128. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1129. get_fat_cmd.size,
  1130. &get_fat_cmd.dma);
  1131. if (!get_fat_cmd.va) {
  1132. status = -ENOMEM;
  1133. dev_err(&adapter->pdev->dev,
  1134. "Memory allocation failure while retrieving FAT data\n");
  1135. return;
  1136. }
  1137. spin_lock_bh(&adapter->mcc_lock);
  1138. while (total_size) {
  1139. buf_size = min(total_size, (u32)60*1024);
  1140. total_size -= buf_size;
  1141. wrb = wrb_from_mccq(adapter);
  1142. if (!wrb) {
  1143. status = -EBUSY;
  1144. goto err;
  1145. }
  1146. req = get_fat_cmd.va;
  1147. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1148. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1149. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1150. &get_fat_cmd);
  1151. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1152. req->read_log_offset = cpu_to_le32(log_offset);
  1153. req->read_log_length = cpu_to_le32(buf_size);
  1154. req->data_buffer_size = cpu_to_le32(buf_size);
  1155. status = be_mcc_notify_wait(adapter);
  1156. if (!status) {
  1157. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1158. memcpy(buf + offset,
  1159. resp->data_buffer,
  1160. le32_to_cpu(resp->read_log_length));
  1161. } else {
  1162. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1163. goto err;
  1164. }
  1165. offset += buf_size;
  1166. log_offset += buf_size;
  1167. }
  1168. err:
  1169. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1170. get_fat_cmd.va,
  1171. get_fat_cmd.dma);
  1172. spin_unlock_bh(&adapter->mcc_lock);
  1173. }
  1174. /* Uses synchronous mcc */
  1175. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1176. char *fw_on_flash)
  1177. {
  1178. struct be_mcc_wrb *wrb;
  1179. struct be_cmd_req_get_fw_version *req;
  1180. int status;
  1181. spin_lock_bh(&adapter->mcc_lock);
  1182. wrb = wrb_from_mccq(adapter);
  1183. if (!wrb) {
  1184. status = -EBUSY;
  1185. goto err;
  1186. }
  1187. req = embedded_payload(wrb);
  1188. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1189. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1190. status = be_mcc_notify_wait(adapter);
  1191. if (!status) {
  1192. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1193. strcpy(fw_ver, resp->firmware_version_string);
  1194. if (fw_on_flash)
  1195. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1196. }
  1197. err:
  1198. spin_unlock_bh(&adapter->mcc_lock);
  1199. return status;
  1200. }
  1201. /* set the EQ delay interval of an EQ to specified value
  1202. * Uses async mcc
  1203. */
  1204. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1205. {
  1206. struct be_mcc_wrb *wrb;
  1207. struct be_cmd_req_modify_eq_delay *req;
  1208. int status = 0;
  1209. spin_lock_bh(&adapter->mcc_lock);
  1210. wrb = wrb_from_mccq(adapter);
  1211. if (!wrb) {
  1212. status = -EBUSY;
  1213. goto err;
  1214. }
  1215. req = embedded_payload(wrb);
  1216. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1217. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1218. req->num_eq = cpu_to_le32(1);
  1219. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1220. req->delay[0].phase = 0;
  1221. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1222. be_mcc_notify(adapter);
  1223. err:
  1224. spin_unlock_bh(&adapter->mcc_lock);
  1225. return status;
  1226. }
  1227. /* Uses sycnhronous mcc */
  1228. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1229. u32 num, bool untagged, bool promiscuous)
  1230. {
  1231. struct be_mcc_wrb *wrb;
  1232. struct be_cmd_req_vlan_config *req;
  1233. int status;
  1234. spin_lock_bh(&adapter->mcc_lock);
  1235. wrb = wrb_from_mccq(adapter);
  1236. if (!wrb) {
  1237. status = -EBUSY;
  1238. goto err;
  1239. }
  1240. req = embedded_payload(wrb);
  1241. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1242. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1243. req->interface_id = if_id;
  1244. req->promiscuous = promiscuous;
  1245. req->untagged = untagged;
  1246. req->num_vlan = num;
  1247. if (!promiscuous) {
  1248. memcpy(req->normal_vlan, vtag_array,
  1249. req->num_vlan * sizeof(vtag_array[0]));
  1250. }
  1251. status = be_mcc_notify_wait(adapter);
  1252. err:
  1253. spin_unlock_bh(&adapter->mcc_lock);
  1254. return status;
  1255. }
  1256. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1257. {
  1258. struct be_mcc_wrb *wrb;
  1259. struct be_dma_mem *mem = &adapter->rx_filter;
  1260. struct be_cmd_req_rx_filter *req = mem->va;
  1261. int status;
  1262. spin_lock_bh(&adapter->mcc_lock);
  1263. wrb = wrb_from_mccq(adapter);
  1264. if (!wrb) {
  1265. status = -EBUSY;
  1266. goto err;
  1267. }
  1268. memset(req, 0, sizeof(*req));
  1269. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1270. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1271. wrb, mem);
  1272. req->if_id = cpu_to_le32(adapter->if_handle);
  1273. if (flags & IFF_PROMISC) {
  1274. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1275. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1276. if (value == ON)
  1277. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1278. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1279. } else if (flags & IFF_ALLMULTI) {
  1280. req->if_flags_mask = req->if_flags =
  1281. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1282. } else {
  1283. struct netdev_hw_addr *ha;
  1284. int i = 0;
  1285. req->if_flags_mask = req->if_flags =
  1286. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1287. /* Reset mcast promisc mode if already set by setting mask
  1288. * and not setting flags field
  1289. */
  1290. req->if_flags_mask |=
  1291. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1292. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1293. netdev_for_each_mc_addr(ha, adapter->netdev)
  1294. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1295. }
  1296. status = be_mcc_notify_wait(adapter);
  1297. err:
  1298. spin_unlock_bh(&adapter->mcc_lock);
  1299. return status;
  1300. }
  1301. /* Uses synchrounous mcc */
  1302. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1303. {
  1304. struct be_mcc_wrb *wrb;
  1305. struct be_cmd_req_set_flow_control *req;
  1306. int status;
  1307. spin_lock_bh(&adapter->mcc_lock);
  1308. wrb = wrb_from_mccq(adapter);
  1309. if (!wrb) {
  1310. status = -EBUSY;
  1311. goto err;
  1312. }
  1313. req = embedded_payload(wrb);
  1314. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1315. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1316. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1317. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1318. status = be_mcc_notify_wait(adapter);
  1319. err:
  1320. spin_unlock_bh(&adapter->mcc_lock);
  1321. return status;
  1322. }
  1323. /* Uses sycn mcc */
  1324. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1325. {
  1326. struct be_mcc_wrb *wrb;
  1327. struct be_cmd_req_get_flow_control *req;
  1328. int status;
  1329. spin_lock_bh(&adapter->mcc_lock);
  1330. wrb = wrb_from_mccq(adapter);
  1331. if (!wrb) {
  1332. status = -EBUSY;
  1333. goto err;
  1334. }
  1335. req = embedded_payload(wrb);
  1336. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1337. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1338. status = be_mcc_notify_wait(adapter);
  1339. if (!status) {
  1340. struct be_cmd_resp_get_flow_control *resp =
  1341. embedded_payload(wrb);
  1342. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1343. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1344. }
  1345. err:
  1346. spin_unlock_bh(&adapter->mcc_lock);
  1347. return status;
  1348. }
  1349. /* Uses mbox */
  1350. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1351. u32 *mode, u32 *caps)
  1352. {
  1353. struct be_mcc_wrb *wrb;
  1354. struct be_cmd_req_query_fw_cfg *req;
  1355. int status;
  1356. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1357. return -1;
  1358. wrb = wrb_from_mbox(adapter);
  1359. req = embedded_payload(wrb);
  1360. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1361. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1362. status = be_mbox_notify_wait(adapter);
  1363. if (!status) {
  1364. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1365. *port_num = le32_to_cpu(resp->phys_port);
  1366. *mode = le32_to_cpu(resp->function_mode);
  1367. *caps = le32_to_cpu(resp->function_caps);
  1368. }
  1369. mutex_unlock(&adapter->mbox_lock);
  1370. return status;
  1371. }
  1372. /* Uses mbox */
  1373. int be_cmd_reset_function(struct be_adapter *adapter)
  1374. {
  1375. struct be_mcc_wrb *wrb;
  1376. struct be_cmd_req_hdr *req;
  1377. int status;
  1378. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1379. return -1;
  1380. wrb = wrb_from_mbox(adapter);
  1381. req = embedded_payload(wrb);
  1382. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1383. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1384. status = be_mbox_notify_wait(adapter);
  1385. mutex_unlock(&adapter->mbox_lock);
  1386. return status;
  1387. }
  1388. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1389. {
  1390. struct be_mcc_wrb *wrb;
  1391. struct be_cmd_req_rss_config *req;
  1392. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1393. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1394. 0x3ea83c02, 0x4a110304};
  1395. int status;
  1396. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1397. return -1;
  1398. wrb = wrb_from_mbox(adapter);
  1399. req = embedded_payload(wrb);
  1400. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1401. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1402. req->if_id = cpu_to_le32(adapter->if_handle);
  1403. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1404. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1405. memcpy(req->cpu_table, rsstable, table_size);
  1406. memcpy(req->hash, myhash, sizeof(myhash));
  1407. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1408. status = be_mbox_notify_wait(adapter);
  1409. mutex_unlock(&adapter->mbox_lock);
  1410. return status;
  1411. }
  1412. /* Uses sync mcc */
  1413. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1414. u8 bcn, u8 sts, u8 state)
  1415. {
  1416. struct be_mcc_wrb *wrb;
  1417. struct be_cmd_req_enable_disable_beacon *req;
  1418. int status;
  1419. spin_lock_bh(&adapter->mcc_lock);
  1420. wrb = wrb_from_mccq(adapter);
  1421. if (!wrb) {
  1422. status = -EBUSY;
  1423. goto err;
  1424. }
  1425. req = embedded_payload(wrb);
  1426. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1427. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1428. req->port_num = port_num;
  1429. req->beacon_state = state;
  1430. req->beacon_duration = bcn;
  1431. req->status_duration = sts;
  1432. status = be_mcc_notify_wait(adapter);
  1433. err:
  1434. spin_unlock_bh(&adapter->mcc_lock);
  1435. return status;
  1436. }
  1437. /* Uses sync mcc */
  1438. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1439. {
  1440. struct be_mcc_wrb *wrb;
  1441. struct be_cmd_req_get_beacon_state *req;
  1442. int status;
  1443. spin_lock_bh(&adapter->mcc_lock);
  1444. wrb = wrb_from_mccq(adapter);
  1445. if (!wrb) {
  1446. status = -EBUSY;
  1447. goto err;
  1448. }
  1449. req = embedded_payload(wrb);
  1450. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1451. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1452. req->port_num = port_num;
  1453. status = be_mcc_notify_wait(adapter);
  1454. if (!status) {
  1455. struct be_cmd_resp_get_beacon_state *resp =
  1456. embedded_payload(wrb);
  1457. *state = resp->beacon_state;
  1458. }
  1459. err:
  1460. spin_unlock_bh(&adapter->mcc_lock);
  1461. return status;
  1462. }
  1463. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1464. u32 data_size, u32 data_offset, const char *obj_name,
  1465. u32 *data_written, u8 *addn_status)
  1466. {
  1467. struct be_mcc_wrb *wrb;
  1468. struct lancer_cmd_req_write_object *req;
  1469. struct lancer_cmd_resp_write_object *resp;
  1470. void *ctxt = NULL;
  1471. int status;
  1472. spin_lock_bh(&adapter->mcc_lock);
  1473. adapter->flash_status = 0;
  1474. wrb = wrb_from_mccq(adapter);
  1475. if (!wrb) {
  1476. status = -EBUSY;
  1477. goto err_unlock;
  1478. }
  1479. req = embedded_payload(wrb);
  1480. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1481. OPCODE_COMMON_WRITE_OBJECT,
  1482. sizeof(struct lancer_cmd_req_write_object), wrb,
  1483. NULL);
  1484. ctxt = &req->context;
  1485. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1486. write_length, ctxt, data_size);
  1487. if (data_size == 0)
  1488. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1489. eof, ctxt, 1);
  1490. else
  1491. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1492. eof, ctxt, 0);
  1493. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1494. req->write_offset = cpu_to_le32(data_offset);
  1495. strcpy(req->object_name, obj_name);
  1496. req->descriptor_count = cpu_to_le32(1);
  1497. req->buf_len = cpu_to_le32(data_size);
  1498. req->addr_low = cpu_to_le32((cmd->dma +
  1499. sizeof(struct lancer_cmd_req_write_object))
  1500. & 0xFFFFFFFF);
  1501. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1502. sizeof(struct lancer_cmd_req_write_object)));
  1503. be_mcc_notify(adapter);
  1504. spin_unlock_bh(&adapter->mcc_lock);
  1505. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1506. msecs_to_jiffies(12000)))
  1507. status = -1;
  1508. else
  1509. status = adapter->flash_status;
  1510. resp = embedded_payload(wrb);
  1511. if (!status) {
  1512. *data_written = le32_to_cpu(resp->actual_write_len);
  1513. } else {
  1514. *addn_status = resp->additional_status;
  1515. status = resp->status;
  1516. }
  1517. return status;
  1518. err_unlock:
  1519. spin_unlock_bh(&adapter->mcc_lock);
  1520. return status;
  1521. }
  1522. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1523. u32 data_size, u32 data_offset, const char *obj_name,
  1524. u32 *data_read, u32 *eof, u8 *addn_status)
  1525. {
  1526. struct be_mcc_wrb *wrb;
  1527. struct lancer_cmd_req_read_object *req;
  1528. struct lancer_cmd_resp_read_object *resp;
  1529. int status;
  1530. spin_lock_bh(&adapter->mcc_lock);
  1531. wrb = wrb_from_mccq(adapter);
  1532. if (!wrb) {
  1533. status = -EBUSY;
  1534. goto err_unlock;
  1535. }
  1536. req = embedded_payload(wrb);
  1537. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1538. OPCODE_COMMON_READ_OBJECT,
  1539. sizeof(struct lancer_cmd_req_read_object), wrb,
  1540. NULL);
  1541. req->desired_read_len = cpu_to_le32(data_size);
  1542. req->read_offset = cpu_to_le32(data_offset);
  1543. strcpy(req->object_name, obj_name);
  1544. req->descriptor_count = cpu_to_le32(1);
  1545. req->buf_len = cpu_to_le32(data_size);
  1546. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1547. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1548. status = be_mcc_notify_wait(adapter);
  1549. resp = embedded_payload(wrb);
  1550. if (!status) {
  1551. *data_read = le32_to_cpu(resp->actual_read_len);
  1552. *eof = le32_to_cpu(resp->eof);
  1553. } else {
  1554. *addn_status = resp->additional_status;
  1555. }
  1556. err_unlock:
  1557. spin_unlock_bh(&adapter->mcc_lock);
  1558. return status;
  1559. }
  1560. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1561. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1562. {
  1563. struct be_mcc_wrb *wrb;
  1564. struct be_cmd_write_flashrom *req;
  1565. int status;
  1566. spin_lock_bh(&adapter->mcc_lock);
  1567. adapter->flash_status = 0;
  1568. wrb = wrb_from_mccq(adapter);
  1569. if (!wrb) {
  1570. status = -EBUSY;
  1571. goto err_unlock;
  1572. }
  1573. req = cmd->va;
  1574. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1575. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1576. req->params.op_type = cpu_to_le32(flash_type);
  1577. req->params.op_code = cpu_to_le32(flash_opcode);
  1578. req->params.data_buf_size = cpu_to_le32(buf_size);
  1579. be_mcc_notify(adapter);
  1580. spin_unlock_bh(&adapter->mcc_lock);
  1581. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1582. msecs_to_jiffies(40000)))
  1583. status = -1;
  1584. else
  1585. status = adapter->flash_status;
  1586. return status;
  1587. err_unlock:
  1588. spin_unlock_bh(&adapter->mcc_lock);
  1589. return status;
  1590. }
  1591. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1592. int offset)
  1593. {
  1594. struct be_mcc_wrb *wrb;
  1595. struct be_cmd_write_flashrom *req;
  1596. int status;
  1597. spin_lock_bh(&adapter->mcc_lock);
  1598. wrb = wrb_from_mccq(adapter);
  1599. if (!wrb) {
  1600. status = -EBUSY;
  1601. goto err;
  1602. }
  1603. req = embedded_payload(wrb);
  1604. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1605. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1606. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1607. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1608. req->params.offset = cpu_to_le32(offset);
  1609. req->params.data_buf_size = cpu_to_le32(0x4);
  1610. status = be_mcc_notify_wait(adapter);
  1611. if (!status)
  1612. memcpy(flashed_crc, req->params.data_buf, 4);
  1613. err:
  1614. spin_unlock_bh(&adapter->mcc_lock);
  1615. return status;
  1616. }
  1617. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1618. struct be_dma_mem *nonemb_cmd)
  1619. {
  1620. struct be_mcc_wrb *wrb;
  1621. struct be_cmd_req_acpi_wol_magic_config *req;
  1622. int status;
  1623. spin_lock_bh(&adapter->mcc_lock);
  1624. wrb = wrb_from_mccq(adapter);
  1625. if (!wrb) {
  1626. status = -EBUSY;
  1627. goto err;
  1628. }
  1629. req = nonemb_cmd->va;
  1630. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1631. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1632. nonemb_cmd);
  1633. memcpy(req->magic_mac, mac, ETH_ALEN);
  1634. status = be_mcc_notify_wait(adapter);
  1635. err:
  1636. spin_unlock_bh(&adapter->mcc_lock);
  1637. return status;
  1638. }
  1639. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1640. u8 loopback_type, u8 enable)
  1641. {
  1642. struct be_mcc_wrb *wrb;
  1643. struct be_cmd_req_set_lmode *req;
  1644. int status;
  1645. spin_lock_bh(&adapter->mcc_lock);
  1646. wrb = wrb_from_mccq(adapter);
  1647. if (!wrb) {
  1648. status = -EBUSY;
  1649. goto err;
  1650. }
  1651. req = embedded_payload(wrb);
  1652. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1653. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1654. NULL);
  1655. req->src_port = port_num;
  1656. req->dest_port = port_num;
  1657. req->loopback_type = loopback_type;
  1658. req->loopback_state = enable;
  1659. status = be_mcc_notify_wait(adapter);
  1660. err:
  1661. spin_unlock_bh(&adapter->mcc_lock);
  1662. return status;
  1663. }
  1664. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1665. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1666. {
  1667. struct be_mcc_wrb *wrb;
  1668. struct be_cmd_req_loopback_test *req;
  1669. int status;
  1670. spin_lock_bh(&adapter->mcc_lock);
  1671. wrb = wrb_from_mccq(adapter);
  1672. if (!wrb) {
  1673. status = -EBUSY;
  1674. goto err;
  1675. }
  1676. req = embedded_payload(wrb);
  1677. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1678. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1679. req->hdr.timeout = cpu_to_le32(4);
  1680. req->pattern = cpu_to_le64(pattern);
  1681. req->src_port = cpu_to_le32(port_num);
  1682. req->dest_port = cpu_to_le32(port_num);
  1683. req->pkt_size = cpu_to_le32(pkt_size);
  1684. req->num_pkts = cpu_to_le32(num_pkts);
  1685. req->loopback_type = cpu_to_le32(loopback_type);
  1686. status = be_mcc_notify_wait(adapter);
  1687. if (!status) {
  1688. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1689. status = le32_to_cpu(resp->status);
  1690. }
  1691. err:
  1692. spin_unlock_bh(&adapter->mcc_lock);
  1693. return status;
  1694. }
  1695. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1696. u32 byte_cnt, struct be_dma_mem *cmd)
  1697. {
  1698. struct be_mcc_wrb *wrb;
  1699. struct be_cmd_req_ddrdma_test *req;
  1700. int status;
  1701. int i, j = 0;
  1702. spin_lock_bh(&adapter->mcc_lock);
  1703. wrb = wrb_from_mccq(adapter);
  1704. if (!wrb) {
  1705. status = -EBUSY;
  1706. goto err;
  1707. }
  1708. req = cmd->va;
  1709. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1710. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1711. req->pattern = cpu_to_le64(pattern);
  1712. req->byte_count = cpu_to_le32(byte_cnt);
  1713. for (i = 0; i < byte_cnt; i++) {
  1714. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1715. j++;
  1716. if (j > 7)
  1717. j = 0;
  1718. }
  1719. status = be_mcc_notify_wait(adapter);
  1720. if (!status) {
  1721. struct be_cmd_resp_ddrdma_test *resp;
  1722. resp = cmd->va;
  1723. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1724. resp->snd_err) {
  1725. status = -1;
  1726. }
  1727. }
  1728. err:
  1729. spin_unlock_bh(&adapter->mcc_lock);
  1730. return status;
  1731. }
  1732. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1733. struct be_dma_mem *nonemb_cmd)
  1734. {
  1735. struct be_mcc_wrb *wrb;
  1736. struct be_cmd_req_seeprom_read *req;
  1737. struct be_sge *sge;
  1738. int status;
  1739. spin_lock_bh(&adapter->mcc_lock);
  1740. wrb = wrb_from_mccq(adapter);
  1741. if (!wrb) {
  1742. status = -EBUSY;
  1743. goto err;
  1744. }
  1745. req = nonemb_cmd->va;
  1746. sge = nonembedded_sgl(wrb);
  1747. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1748. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1749. nonemb_cmd);
  1750. status = be_mcc_notify_wait(adapter);
  1751. err:
  1752. spin_unlock_bh(&adapter->mcc_lock);
  1753. return status;
  1754. }
  1755. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1756. struct be_phy_info *phy_info)
  1757. {
  1758. struct be_mcc_wrb *wrb;
  1759. struct be_cmd_req_get_phy_info *req;
  1760. struct be_dma_mem cmd;
  1761. int status;
  1762. spin_lock_bh(&adapter->mcc_lock);
  1763. wrb = wrb_from_mccq(adapter);
  1764. if (!wrb) {
  1765. status = -EBUSY;
  1766. goto err;
  1767. }
  1768. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1769. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1770. &cmd.dma);
  1771. if (!cmd.va) {
  1772. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1773. status = -ENOMEM;
  1774. goto err;
  1775. }
  1776. req = cmd.va;
  1777. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1778. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1779. wrb, &cmd);
  1780. status = be_mcc_notify_wait(adapter);
  1781. if (!status) {
  1782. struct be_phy_info *resp_phy_info =
  1783. cmd.va + sizeof(struct be_cmd_req_hdr);
  1784. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1785. phy_info->interface_type =
  1786. le16_to_cpu(resp_phy_info->interface_type);
  1787. }
  1788. pci_free_consistent(adapter->pdev, cmd.size,
  1789. cmd.va, cmd.dma);
  1790. err:
  1791. spin_unlock_bh(&adapter->mcc_lock);
  1792. return status;
  1793. }
  1794. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1795. {
  1796. struct be_mcc_wrb *wrb;
  1797. struct be_cmd_req_set_qos *req;
  1798. int status;
  1799. spin_lock_bh(&adapter->mcc_lock);
  1800. wrb = wrb_from_mccq(adapter);
  1801. if (!wrb) {
  1802. status = -EBUSY;
  1803. goto err;
  1804. }
  1805. req = embedded_payload(wrb);
  1806. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1807. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1808. req->hdr.domain = domain;
  1809. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1810. req->max_bps_nic = cpu_to_le32(bps);
  1811. status = be_mcc_notify_wait(adapter);
  1812. err:
  1813. spin_unlock_bh(&adapter->mcc_lock);
  1814. return status;
  1815. }
  1816. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1817. {
  1818. struct be_mcc_wrb *wrb;
  1819. struct be_cmd_req_cntl_attribs *req;
  1820. struct be_cmd_resp_cntl_attribs *resp;
  1821. int status;
  1822. int payload_len = max(sizeof(*req), sizeof(*resp));
  1823. struct mgmt_controller_attrib *attribs;
  1824. struct be_dma_mem attribs_cmd;
  1825. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1826. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1827. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1828. &attribs_cmd.dma);
  1829. if (!attribs_cmd.va) {
  1830. dev_err(&adapter->pdev->dev,
  1831. "Memory allocation failure\n");
  1832. return -ENOMEM;
  1833. }
  1834. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1835. return -1;
  1836. wrb = wrb_from_mbox(adapter);
  1837. if (!wrb) {
  1838. status = -EBUSY;
  1839. goto err;
  1840. }
  1841. req = attribs_cmd.va;
  1842. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1843. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1844. &attribs_cmd);
  1845. status = be_mbox_notify_wait(adapter);
  1846. if (!status) {
  1847. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1848. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1849. }
  1850. err:
  1851. mutex_unlock(&adapter->mbox_lock);
  1852. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1853. attribs_cmd.dma);
  1854. return status;
  1855. }
  1856. /* Uses mbox */
  1857. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1858. {
  1859. struct be_mcc_wrb *wrb;
  1860. struct be_cmd_req_set_func_cap *req;
  1861. int status;
  1862. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1863. return -1;
  1864. wrb = wrb_from_mbox(adapter);
  1865. if (!wrb) {
  1866. status = -EBUSY;
  1867. goto err;
  1868. }
  1869. req = embedded_payload(wrb);
  1870. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1871. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1872. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1873. CAPABILITY_BE3_NATIVE_ERX_API);
  1874. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1875. status = be_mbox_notify_wait(adapter);
  1876. if (!status) {
  1877. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1878. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1879. CAPABILITY_BE3_NATIVE_ERX_API;
  1880. }
  1881. err:
  1882. mutex_unlock(&adapter->mbox_lock);
  1883. return status;
  1884. }
  1885. /* Uses synchronous MCCQ */
  1886. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
  1887. u32 *pmac_id)
  1888. {
  1889. struct be_mcc_wrb *wrb;
  1890. struct be_cmd_req_get_mac_list *req;
  1891. int status;
  1892. int mac_count;
  1893. spin_lock_bh(&adapter->mcc_lock);
  1894. wrb = wrb_from_mccq(adapter);
  1895. if (!wrb) {
  1896. status = -EBUSY;
  1897. goto err;
  1898. }
  1899. req = embedded_payload(wrb);
  1900. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1901. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1902. wrb, NULL);
  1903. req->hdr.domain = domain;
  1904. status = be_mcc_notify_wait(adapter);
  1905. if (!status) {
  1906. struct be_cmd_resp_get_mac_list *resp =
  1907. embedded_payload(wrb);
  1908. int i;
  1909. u8 *ctxt = &resp->context[0][0];
  1910. status = -EIO;
  1911. mac_count = resp->mac_count;
  1912. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  1913. for (i = 0; i < mac_count; i++) {
  1914. if (!AMAP_GET_BITS(struct amap_get_mac_list_context,
  1915. act, ctxt)) {
  1916. *pmac_id = AMAP_GET_BITS
  1917. (struct amap_get_mac_list_context,
  1918. macid, ctxt);
  1919. status = 0;
  1920. break;
  1921. }
  1922. ctxt += sizeof(struct amap_get_mac_list_context) / 8;
  1923. }
  1924. }
  1925. err:
  1926. spin_unlock_bh(&adapter->mcc_lock);
  1927. return status;
  1928. }
  1929. /* Uses synchronous MCCQ */
  1930. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1931. u8 mac_count, u32 domain)
  1932. {
  1933. struct be_mcc_wrb *wrb;
  1934. struct be_cmd_req_set_mac_list *req;
  1935. int status;
  1936. struct be_dma_mem cmd;
  1937. memset(&cmd, 0, sizeof(struct be_dma_mem));
  1938. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  1939. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  1940. &cmd.dma, GFP_KERNEL);
  1941. if (!cmd.va) {
  1942. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1943. return -ENOMEM;
  1944. }
  1945. spin_lock_bh(&adapter->mcc_lock);
  1946. wrb = wrb_from_mccq(adapter);
  1947. if (!wrb) {
  1948. status = -EBUSY;
  1949. goto err;
  1950. }
  1951. req = cmd.va;
  1952. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1953. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  1954. wrb, &cmd);
  1955. req->hdr.domain = domain;
  1956. req->mac_count = mac_count;
  1957. if (mac_count)
  1958. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  1959. status = be_mcc_notify_wait(adapter);
  1960. err:
  1961. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  1962. cmd.va, cmd.dma);
  1963. spin_unlock_bh(&adapter->mcc_lock);
  1964. return status;
  1965. }