bnx2x_reg.h 370 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202
  1. /* bnx2x_reg.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2011 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * The registers description starts with the register Access type followed
  10. * by size in bits. For example [RW 32]. The access types are:
  11. * R - Read only
  12. * RC - Clear on read
  13. * RW - Read/Write
  14. * ST - Statistics register (clear on read)
  15. * W - Write only
  16. * WB - Wide bus register - the size is over 32 bits and it should be
  17. * read/write in consecutive 32 bits accesses
  18. * WR - Write Clear (write 1 to clear the bit)
  19. *
  20. */
  21. #ifndef BNX2X_REG_H
  22. #define BNX2X_REG_H
  23. #define ATC_ATC_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  24. #define ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS (0x1<<2)
  25. #define ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU (0x1<<5)
  26. #define ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT (0x1<<3)
  27. #define ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR (0x1<<4)
  28. #define ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND (0x1<<1)
  29. /* [RW 1] Initiate the ATC array - reset all the valid bits */
  30. #define ATC_REG_ATC_INIT_ARRAY 0x1100b8
  31. /* [R 1] ATC initalization done */
  32. #define ATC_REG_ATC_INIT_DONE 0x1100bc
  33. /* [RC 6] Interrupt register #0 read clear */
  34. #define ATC_REG_ATC_INT_STS_CLR 0x1101c0
  35. /* [RW 5] Parity mask register #0 read/write */
  36. #define ATC_REG_ATC_PRTY_MASK 0x1101d8
  37. /* [RC 5] Parity register #0 read clear */
  38. #define ATC_REG_ATC_PRTY_STS_CLR 0x1101d0
  39. /* [RW 19] Interrupt mask register #0 read/write */
  40. #define BRB1_REG_BRB1_INT_MASK 0x60128
  41. /* [R 19] Interrupt register #0 read */
  42. #define BRB1_REG_BRB1_INT_STS 0x6011c
  43. /* [RW 4] Parity mask register #0 read/write */
  44. #define BRB1_REG_BRB1_PRTY_MASK 0x60138
  45. /* [R 4] Parity register #0 read */
  46. #define BRB1_REG_BRB1_PRTY_STS 0x6012c
  47. /* [RC 4] Parity register #0 read clear */
  48. #define BRB1_REG_BRB1_PRTY_STS_CLR 0x60130
  49. /* [RW 10] At address BRB1_IND_FREE_LIST_PRS_CRDT initialize free head. At
  50. * address BRB1_IND_FREE_LIST_PRS_CRDT+1 initialize free tail. At address
  51. * BRB1_IND_FREE_LIST_PRS_CRDT+2 initialize parser initial credit. Warning -
  52. * following reset the first rbc access to this reg must be write; there can
  53. * be no more rbc writes after the first one; there can be any number of rbc
  54. * read following the first write; rbc access not following these rules will
  55. * result in hang condition. */
  56. #define BRB1_REG_FREE_LIST_PRS_CRDT 0x60200
  57. /* [RW 10] The number of free blocks below which the full signal to class 0
  58. * is asserted */
  59. #define BRB1_REG_FULL_0_XOFF_THRESHOLD_0 0x601d0
  60. #define BRB1_REG_FULL_0_XOFF_THRESHOLD_1 0x60230
  61. /* [RW 11] The number of free blocks above which the full signal to class 0
  62. * is de-asserted */
  63. #define BRB1_REG_FULL_0_XON_THRESHOLD_0 0x601d4
  64. #define BRB1_REG_FULL_0_XON_THRESHOLD_1 0x60234
  65. /* [RW 11] The number of free blocks below which the full signal to class 1
  66. * is asserted */
  67. #define BRB1_REG_FULL_1_XOFF_THRESHOLD_0 0x601d8
  68. #define BRB1_REG_FULL_1_XOFF_THRESHOLD_1 0x60238
  69. /* [RW 11] The number of free blocks above which the full signal to class 1
  70. * is de-asserted */
  71. #define BRB1_REG_FULL_1_XON_THRESHOLD_0 0x601dc
  72. #define BRB1_REG_FULL_1_XON_THRESHOLD_1 0x6023c
  73. /* [RW 11] The number of free blocks below which the full signal to the LB
  74. * port is asserted */
  75. #define BRB1_REG_FULL_LB_XOFF_THRESHOLD 0x601e0
  76. /* [RW 10] The number of free blocks above which the full signal to the LB
  77. * port is de-asserted */
  78. #define BRB1_REG_FULL_LB_XON_THRESHOLD 0x601e4
  79. /* [RW 10] The number of free blocks above which the High_llfc signal to
  80. interface #n is de-asserted. */
  81. #define BRB1_REG_HIGH_LLFC_HIGH_THRESHOLD_0 0x6014c
  82. /* [RW 10] The number of free blocks below which the High_llfc signal to
  83. interface #n is asserted. */
  84. #define BRB1_REG_HIGH_LLFC_LOW_THRESHOLD_0 0x6013c
  85. /* [RW 11] The number of blocks guarantied for the LB port */
  86. #define BRB1_REG_LB_GUARANTIED 0x601ec
  87. /* [RW 11] The hysteresis on the guarantied buffer space for the Lb port
  88. * before signaling XON. */
  89. #define BRB1_REG_LB_GUARANTIED_HYST 0x60264
  90. /* [RW 24] LL RAM data. */
  91. #define BRB1_REG_LL_RAM 0x61000
  92. /* [RW 10] The number of free blocks above which the Low_llfc signal to
  93. interface #n is de-asserted. */
  94. #define BRB1_REG_LOW_LLFC_HIGH_THRESHOLD_0 0x6016c
  95. /* [RW 10] The number of free blocks below which the Low_llfc signal to
  96. interface #n is asserted. */
  97. #define BRB1_REG_LOW_LLFC_LOW_THRESHOLD_0 0x6015c
  98. /* [RW 11] The number of blocks guarantied for class 0 in MAC 0. The
  99. * register is applicable only when per_class_guaranty_mode is set. */
  100. #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED 0x60244
  101. /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
  102. * 1 before signaling XON. The register is applicable only when
  103. * per_class_guaranty_mode is set. */
  104. #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST 0x60254
  105. /* [RW 11] The number of blocks guarantied for class 1 in MAC 0. The
  106. * register is applicable only when per_class_guaranty_mode is set. */
  107. #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED 0x60248
  108. /* [RW 11] The hysteresis on the guarantied buffer space for class 1in MAC 0
  109. * before signaling XON. The register is applicable only when
  110. * per_class_guaranty_mode is set. */
  111. #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST 0x60258
  112. /* [RW 11] The number of blocks guarantied for class 0in MAC1.The register
  113. * is applicable only when per_class_guaranty_mode is set. */
  114. #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED 0x6024c
  115. /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
  116. * 1 before signaling XON. The register is applicable only when
  117. * per_class_guaranty_mode is set. */
  118. #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST 0x6025c
  119. /* [RW 11] The number of blocks guarantied for class 1 in MAC 1. The
  120. * register is applicable only when per_class_guaranty_mode is set. */
  121. #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED 0x60250
  122. /* [RW 11] The hysteresis on the guarantied buffer space for class 1 in MAC
  123. * 1 before signaling XON. The register is applicable only when
  124. * per_class_guaranty_mode is set. */
  125. #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST 0x60260
  126. /* [RW 11] The number of blocks guarantied for the MAC port. The register is
  127. * applicable only when per_class_guaranty_mode is reset. */
  128. #define BRB1_REG_MAC_GUARANTIED_0 0x601e8
  129. #define BRB1_REG_MAC_GUARANTIED_1 0x60240
  130. /* [R 24] The number of full blocks. */
  131. #define BRB1_REG_NUM_OF_FULL_BLOCKS 0x60090
  132. /* [ST 32] The number of cycles that the write_full signal towards MAC #0
  133. was asserted. */
  134. #define BRB1_REG_NUM_OF_FULL_CYCLES_0 0x600c8
  135. #define BRB1_REG_NUM_OF_FULL_CYCLES_1 0x600cc
  136. #define BRB1_REG_NUM_OF_FULL_CYCLES_4 0x600d8
  137. /* [ST 32] The number of cycles that the pause signal towards MAC #0 was
  138. asserted. */
  139. #define BRB1_REG_NUM_OF_PAUSE_CYCLES_0 0x600b8
  140. #define BRB1_REG_NUM_OF_PAUSE_CYCLES_1 0x600bc
  141. /* [RW 10] The number of free blocks below which the pause signal to class 0
  142. * is asserted */
  143. #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 0x601c0
  144. #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1 0x60220
  145. /* [RW 11] The number of free blocks above which the pause signal to class 0
  146. * is de-asserted */
  147. #define BRB1_REG_PAUSE_0_XON_THRESHOLD_0 0x601c4
  148. #define BRB1_REG_PAUSE_0_XON_THRESHOLD_1 0x60224
  149. /* [RW 11] The number of free blocks below which the pause signal to class 1
  150. * is asserted */
  151. #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0 0x601c8
  152. #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1 0x60228
  153. /* [RW 11] The number of free blocks above which the pause signal to class 1
  154. * is de-asserted */
  155. #define BRB1_REG_PAUSE_1_XON_THRESHOLD_0 0x601cc
  156. #define BRB1_REG_PAUSE_1_XON_THRESHOLD_1 0x6022c
  157. /* [RW 10] Write client 0: De-assert pause threshold. Not Functional */
  158. #define BRB1_REG_PAUSE_HIGH_THRESHOLD_0 0x60078
  159. #define BRB1_REG_PAUSE_HIGH_THRESHOLD_1 0x6007c
  160. /* [RW 10] Write client 0: Assert pause threshold. */
  161. #define BRB1_REG_PAUSE_LOW_THRESHOLD_0 0x60068
  162. /* [RW 1] Indicates if to use per-class guaranty mode (new mode) or per-MAC
  163. * guaranty mode (backwards-compatible mode). 0=per-MAC guaranty mode (BC
  164. * mode). 1=per-class guaranty mode (new mode). */
  165. #define BRB1_REG_PER_CLASS_GUARANTY_MODE 0x60268
  166. /* [R 24] The number of full blocks occpied by port. */
  167. #define BRB1_REG_PORT_NUM_OCC_BLOCKS_0 0x60094
  168. /* [RW 1] Reset the design by software. */
  169. #define BRB1_REG_SOFT_RESET 0x600dc
  170. /* [R 5] Used to read the value of the XX protection CAM occupancy counter. */
  171. #define CCM_REG_CAM_OCCUP 0xd0188
  172. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  173. acknowledge output is deasserted; all other signals are treated as usual;
  174. if 1 - normal activity. */
  175. #define CCM_REG_CCM_CFC_IFEN 0xd003c
  176. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  177. disregarded; valid is deasserted; all other signals are treated as usual;
  178. if 1 - normal activity. */
  179. #define CCM_REG_CCM_CQM_IFEN 0xd000c
  180. /* [RW 1] If set the Q index; received from the QM is inserted to event ID.
  181. Otherwise 0 is inserted. */
  182. #define CCM_REG_CCM_CQM_USE_Q 0xd00c0
  183. /* [RW 11] Interrupt mask register #0 read/write */
  184. #define CCM_REG_CCM_INT_MASK 0xd01e4
  185. /* [R 11] Interrupt register #0 read */
  186. #define CCM_REG_CCM_INT_STS 0xd01d8
  187. /* [RW 27] Parity mask register #0 read/write */
  188. #define CCM_REG_CCM_PRTY_MASK 0xd01f4
  189. /* [R 27] Parity register #0 read */
  190. #define CCM_REG_CCM_PRTY_STS 0xd01e8
  191. /* [RC 27] Parity register #0 read clear */
  192. #define CCM_REG_CCM_PRTY_STS_CLR 0xd01ec
  193. /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
  194. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  195. Is used to determine the number of the AG context REG-pairs written back;
  196. when the input message Reg1WbFlg isn't set. */
  197. #define CCM_REG_CCM_REG0_SZ 0xd00c4
  198. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  199. disregarded; valid is deasserted; all other signals are treated as usual;
  200. if 1 - normal activity. */
  201. #define CCM_REG_CCM_STORM0_IFEN 0xd0004
  202. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  203. disregarded; valid is deasserted; all other signals are treated as usual;
  204. if 1 - normal activity. */
  205. #define CCM_REG_CCM_STORM1_IFEN 0xd0008
  206. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  207. disregarded; valid output is deasserted; all other signals are treated as
  208. usual; if 1 - normal activity. */
  209. #define CCM_REG_CDU_AG_RD_IFEN 0xd0030
  210. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  211. are disregarded; all other signals are treated as usual; if 1 - normal
  212. activity. */
  213. #define CCM_REG_CDU_AG_WR_IFEN 0xd002c
  214. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  215. disregarded; valid output is deasserted; all other signals are treated as
  216. usual; if 1 - normal activity. */
  217. #define CCM_REG_CDU_SM_RD_IFEN 0xd0038
  218. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  219. input is disregarded; all other signals are treated as usual; if 1 -
  220. normal activity. */
  221. #define CCM_REG_CDU_SM_WR_IFEN 0xd0034
  222. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  223. the initial credit value; read returns the current value of the credit
  224. counter. Must be initialized to 1 at start-up. */
  225. #define CCM_REG_CFC_INIT_CRD 0xd0204
  226. /* [RW 2] Auxiliary counter flag Q number 1. */
  227. #define CCM_REG_CNT_AUX1_Q 0xd00c8
  228. /* [RW 2] Auxiliary counter flag Q number 2. */
  229. #define CCM_REG_CNT_AUX2_Q 0xd00cc
  230. /* [RW 28] The CM header value for QM request (primary). */
  231. #define CCM_REG_CQM_CCM_HDR_P 0xd008c
  232. /* [RW 28] The CM header value for QM request (secondary). */
  233. #define CCM_REG_CQM_CCM_HDR_S 0xd0090
  234. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  235. acknowledge output is deasserted; all other signals are treated as usual;
  236. if 1 - normal activity. */
  237. #define CCM_REG_CQM_CCM_IFEN 0xd0014
  238. /* [RW 6] QM output initial credit. Max credit available - 32. Write writes
  239. the initial credit value; read returns the current value of the credit
  240. counter. Must be initialized to 32 at start-up. */
  241. #define CCM_REG_CQM_INIT_CRD 0xd020c
  242. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  243. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  244. prioritised); 2 stands for weight 2; tc. */
  245. #define CCM_REG_CQM_P_WEIGHT 0xd00b8
  246. /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
  247. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  248. prioritised); 2 stands for weight 2; tc. */
  249. #define CCM_REG_CQM_S_WEIGHT 0xd00bc
  250. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  251. acknowledge output is deasserted; all other signals are treated as usual;
  252. if 1 - normal activity. */
  253. #define CCM_REG_CSDM_IFEN 0xd0018
  254. /* [RC 1] Set when the message length mismatch (relative to last indication)
  255. at the SDM interface is detected. */
  256. #define CCM_REG_CSDM_LENGTH_MIS 0xd0170
  257. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  258. weight 8 (the most prioritised); 1 stands for weight 1(least
  259. prioritised); 2 stands for weight 2; tc. */
  260. #define CCM_REG_CSDM_WEIGHT 0xd00b4
  261. /* [RW 28] The CM header for QM formatting in case of an error in the QM
  262. inputs. */
  263. #define CCM_REG_ERR_CCM_HDR 0xd0094
  264. /* [RW 8] The Event ID in case the input message ErrorFlg is set. */
  265. #define CCM_REG_ERR_EVNT_ID 0xd0098
  266. /* [RW 8] FIC0 output initial credit. Max credit available - 255. Write
  267. writes the initial credit value; read returns the current value of the
  268. credit counter. Must be initialized to 64 at start-up. */
  269. #define CCM_REG_FIC0_INIT_CRD 0xd0210
  270. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  271. writes the initial credit value; read returns the current value of the
  272. credit counter. Must be initialized to 64 at start-up. */
  273. #define CCM_REG_FIC1_INIT_CRD 0xd0214
  274. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  275. - strict priority defined by ~ccm_registers_gr_ag_pr.gr_ag_pr;
  276. ~ccm_registers_gr_ld0_pr.gr_ld0_pr and
  277. ~ccm_registers_gr_ld1_pr.gr_ld1_pr. Groups are according to channels and
  278. outputs to STORM: aggregation; load FIC0; load FIC1 and store. */
  279. #define CCM_REG_GR_ARB_TYPE 0xd015c
  280. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  281. highest priority is 3. It is supposed; that the Store channel priority is
  282. the compliment to 4 of the rest priorities - Aggregation channel; Load
  283. (FIC0) channel and Load (FIC1). */
  284. #define CCM_REG_GR_LD0_PR 0xd0164
  285. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  286. highest priority is 3. It is supposed; that the Store channel priority is
  287. the compliment to 4 of the rest priorities - Aggregation channel; Load
  288. (FIC0) channel and Load (FIC1). */
  289. #define CCM_REG_GR_LD1_PR 0xd0168
  290. /* [RW 2] General flags index. */
  291. #define CCM_REG_INV_DONE_Q 0xd0108
  292. /* [RW 4] The number of double REG-pairs(128 bits); loaded from the STORM
  293. context and sent to STORM; for a specific connection type. The double
  294. REG-pairs are used in order to align to STORM context row size of 128
  295. bits. The offset of these data in the STORM context is always 0. Index
  296. _(0..15) stands for the connection type (one of 16). */
  297. #define CCM_REG_N_SM_CTX_LD_0 0xd004c
  298. #define CCM_REG_N_SM_CTX_LD_1 0xd0050
  299. #define CCM_REG_N_SM_CTX_LD_2 0xd0054
  300. #define CCM_REG_N_SM_CTX_LD_3 0xd0058
  301. #define CCM_REG_N_SM_CTX_LD_4 0xd005c
  302. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  303. acknowledge output is deasserted; all other signals are treated as usual;
  304. if 1 - normal activity. */
  305. #define CCM_REG_PBF_IFEN 0xd0028
  306. /* [RC 1] Set when the message length mismatch (relative to last indication)
  307. at the pbf interface is detected. */
  308. #define CCM_REG_PBF_LENGTH_MIS 0xd0180
  309. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  310. weight 8 (the most prioritised); 1 stands for weight 1(least
  311. prioritised); 2 stands for weight 2; tc. */
  312. #define CCM_REG_PBF_WEIGHT 0xd00ac
  313. #define CCM_REG_PHYS_QNUM1_0 0xd0134
  314. #define CCM_REG_PHYS_QNUM1_1 0xd0138
  315. #define CCM_REG_PHYS_QNUM2_0 0xd013c
  316. #define CCM_REG_PHYS_QNUM2_1 0xd0140
  317. #define CCM_REG_PHYS_QNUM3_0 0xd0144
  318. #define CCM_REG_PHYS_QNUM3_1 0xd0148
  319. #define CCM_REG_QOS_PHYS_QNUM0_0 0xd0114
  320. #define CCM_REG_QOS_PHYS_QNUM0_1 0xd0118
  321. #define CCM_REG_QOS_PHYS_QNUM1_0 0xd011c
  322. #define CCM_REG_QOS_PHYS_QNUM1_1 0xd0120
  323. #define CCM_REG_QOS_PHYS_QNUM2_0 0xd0124
  324. #define CCM_REG_QOS_PHYS_QNUM2_1 0xd0128
  325. #define CCM_REG_QOS_PHYS_QNUM3_0 0xd012c
  326. #define CCM_REG_QOS_PHYS_QNUM3_1 0xd0130
  327. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  328. disregarded; acknowledge output is deasserted; all other signals are
  329. treated as usual; if 1 - normal activity. */
  330. #define CCM_REG_STORM_CCM_IFEN 0xd0010
  331. /* [RC 1] Set when the message length mismatch (relative to last indication)
  332. at the STORM interface is detected. */
  333. #define CCM_REG_STORM_LENGTH_MIS 0xd016c
  334. /* [RW 3] The weight of the STORM input in the WRR (Weighted Round robin)
  335. mechanism. 0 stands for weight 8 (the most prioritised); 1 stands for
  336. weight 1(least prioritised); 2 stands for weight 2 (more prioritised);
  337. tc. */
  338. #define CCM_REG_STORM_WEIGHT 0xd009c
  339. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  340. disregarded; acknowledge output is deasserted; all other signals are
  341. treated as usual; if 1 - normal activity. */
  342. #define CCM_REG_TSEM_IFEN 0xd001c
  343. /* [RC 1] Set when the message length mismatch (relative to last indication)
  344. at the tsem interface is detected. */
  345. #define CCM_REG_TSEM_LENGTH_MIS 0xd0174
  346. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  347. weight 8 (the most prioritised); 1 stands for weight 1(least
  348. prioritised); 2 stands for weight 2; tc. */
  349. #define CCM_REG_TSEM_WEIGHT 0xd00a0
  350. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  351. disregarded; acknowledge output is deasserted; all other signals are
  352. treated as usual; if 1 - normal activity. */
  353. #define CCM_REG_USEM_IFEN 0xd0024
  354. /* [RC 1] Set when message length mismatch (relative to last indication) at
  355. the usem interface is detected. */
  356. #define CCM_REG_USEM_LENGTH_MIS 0xd017c
  357. /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
  358. weight 8 (the most prioritised); 1 stands for weight 1(least
  359. prioritised); 2 stands for weight 2; tc. */
  360. #define CCM_REG_USEM_WEIGHT 0xd00a8
  361. /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
  362. disregarded; acknowledge output is deasserted; all other signals are
  363. treated as usual; if 1 - normal activity. */
  364. #define CCM_REG_XSEM_IFEN 0xd0020
  365. /* [RC 1] Set when the message length mismatch (relative to last indication)
  366. at the xsem interface is detected. */
  367. #define CCM_REG_XSEM_LENGTH_MIS 0xd0178
  368. /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
  369. weight 8 (the most prioritised); 1 stands for weight 1(least
  370. prioritised); 2 stands for weight 2; tc. */
  371. #define CCM_REG_XSEM_WEIGHT 0xd00a4
  372. /* [RW 19] Indirect access to the descriptor table of the XX protection
  373. mechanism. The fields are: [5:0] - message length; [12:6] - message
  374. pointer; 18:13] - next pointer. */
  375. #define CCM_REG_XX_DESCR_TABLE 0xd0300
  376. #define CCM_REG_XX_DESCR_TABLE_SIZE 24
  377. /* [R 7] Used to read the value of XX protection Free counter. */
  378. #define CCM_REG_XX_FREE 0xd0184
  379. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  380. of the Input Stage XX protection buffer by the XX protection pending
  381. messages. Max credit available - 127. Write writes the initial credit
  382. value; read returns the current value of the credit counter. Must be
  383. initialized to maximum XX protected message size - 2 at start-up. */
  384. #define CCM_REG_XX_INIT_CRD 0xd0220
  385. /* [RW 7] The maximum number of pending messages; which may be stored in XX
  386. protection. At read the ~ccm_registers_xx_free.xx_free counter is read.
  387. At write comprises the start value of the ~ccm_registers_xx_free.xx_free
  388. counter. */
  389. #define CCM_REG_XX_MSG_NUM 0xd0224
  390. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  391. #define CCM_REG_XX_OVFL_EVNT_ID 0xd0044
  392. /* [RW 18] Indirect access to the XX table of the XX protection mechanism.
  393. The fields are: [5:0] - tail pointer; 11:6] - Link List size; 17:12] -
  394. header pointer. */
  395. #define CCM_REG_XX_TABLE 0xd0280
  396. #define CDU_REG_CDU_CHK_MASK0 0x101000
  397. #define CDU_REG_CDU_CHK_MASK1 0x101004
  398. #define CDU_REG_CDU_CONTROL0 0x101008
  399. #define CDU_REG_CDU_DEBUG 0x101010
  400. #define CDU_REG_CDU_GLOBAL_PARAMS 0x101020
  401. /* [RW 7] Interrupt mask register #0 read/write */
  402. #define CDU_REG_CDU_INT_MASK 0x10103c
  403. /* [R 7] Interrupt register #0 read */
  404. #define CDU_REG_CDU_INT_STS 0x101030
  405. /* [RW 5] Parity mask register #0 read/write */
  406. #define CDU_REG_CDU_PRTY_MASK 0x10104c
  407. /* [R 5] Parity register #0 read */
  408. #define CDU_REG_CDU_PRTY_STS 0x101040
  409. /* [RC 5] Parity register #0 read clear */
  410. #define CDU_REG_CDU_PRTY_STS_CLR 0x101044
  411. /* [RC 32] logging of error data in case of a CDU load error:
  412. {expected_cid[15:0]; xpected_type[2:0]; xpected_region[2:0]; ctive_error;
  413. ype_error; ctual_active; ctual_compressed_context}; */
  414. #define CDU_REG_ERROR_DATA 0x101014
  415. /* [WB 216] L1TT ram access. each entry has the following format :
  416. {mrege_regions[7:0]; ffset12[5:0]...offset0[5:0];
  417. ength12[5:0]...length0[5:0]; d12[3:0]...id0[3:0]} */
  418. #define CDU_REG_L1TT 0x101800
  419. /* [WB 24] MATT ram access. each entry has the following
  420. format:{RegionLength[11:0]; egionOffset[11:0]} */
  421. #define CDU_REG_MATT 0x101100
  422. /* [RW 1] when this bit is set the CDU operates in e1hmf mode */
  423. #define CDU_REG_MF_MODE 0x101050
  424. /* [R 1] indication the initializing the activity counter by the hardware
  425. was done. */
  426. #define CFC_REG_AC_INIT_DONE 0x104078
  427. /* [RW 13] activity counter ram access */
  428. #define CFC_REG_ACTIVITY_COUNTER 0x104400
  429. #define CFC_REG_ACTIVITY_COUNTER_SIZE 256
  430. /* [R 1] indication the initializing the cams by the hardware was done. */
  431. #define CFC_REG_CAM_INIT_DONE 0x10407c
  432. /* [RW 2] Interrupt mask register #0 read/write */
  433. #define CFC_REG_CFC_INT_MASK 0x104108
  434. /* [R 2] Interrupt register #0 read */
  435. #define CFC_REG_CFC_INT_STS 0x1040fc
  436. /* [RC 2] Interrupt register #0 read clear */
  437. #define CFC_REG_CFC_INT_STS_CLR 0x104100
  438. /* [RW 4] Parity mask register #0 read/write */
  439. #define CFC_REG_CFC_PRTY_MASK 0x104118
  440. /* [R 4] Parity register #0 read */
  441. #define CFC_REG_CFC_PRTY_STS 0x10410c
  442. /* [RC 4] Parity register #0 read clear */
  443. #define CFC_REG_CFC_PRTY_STS_CLR 0x104110
  444. /* [RW 21] CID cam access (21:1 - Data; alid - 0) */
  445. #define CFC_REG_CID_CAM 0x104800
  446. #define CFC_REG_CONTROL0 0x104028
  447. #define CFC_REG_DEBUG0 0x104050
  448. /* [RW 14] indicates per error (in #cfc_registers_cfc_error_vector.cfc_error
  449. vector) whether the cfc should be disabled upon it */
  450. #define CFC_REG_DISABLE_ON_ERROR 0x104044
  451. /* [RC 14] CFC error vector. when the CFC detects an internal error it will
  452. set one of these bits. the bit description can be found in CFC
  453. specifications */
  454. #define CFC_REG_ERROR_VECTOR 0x10403c
  455. /* [WB 93] LCID info ram access */
  456. #define CFC_REG_INFO_RAM 0x105000
  457. #define CFC_REG_INFO_RAM_SIZE 1024
  458. #define CFC_REG_INIT_REG 0x10404c
  459. #define CFC_REG_INTERFACES 0x104058
  460. /* [RW 24] {weight_load_client7[2:0] to weight_load_client0[2:0]}. this
  461. field allows changing the priorities of the weighted-round-robin arbiter
  462. which selects which CFC load client should be served next */
  463. #define CFC_REG_LCREQ_WEIGHTS 0x104084
  464. /* [RW 16] Link List ram access; data = {prev_lcid; ext_lcid} */
  465. #define CFC_REG_LINK_LIST 0x104c00
  466. #define CFC_REG_LINK_LIST_SIZE 256
  467. /* [R 1] indication the initializing the link list by the hardware was done. */
  468. #define CFC_REG_LL_INIT_DONE 0x104074
  469. /* [R 9] Number of allocated LCIDs which are at empty state */
  470. #define CFC_REG_NUM_LCIDS_ALLOC 0x104020
  471. /* [R 9] Number of Arriving LCIDs in Link List Block */
  472. #define CFC_REG_NUM_LCIDS_ARRIVING 0x104004
  473. #define CFC_REG_NUM_LCIDS_INSIDE_PF 0x104120
  474. /* [R 9] Number of Leaving LCIDs in Link List Block */
  475. #define CFC_REG_NUM_LCIDS_LEAVING 0x104018
  476. #define CFC_REG_WEAK_ENABLE_PF 0x104124
  477. /* [RW 8] The event id for aggregated interrupt 0 */
  478. #define CSDM_REG_AGG_INT_EVENT_0 0xc2038
  479. #define CSDM_REG_AGG_INT_EVENT_10 0xc2060
  480. #define CSDM_REG_AGG_INT_EVENT_11 0xc2064
  481. #define CSDM_REG_AGG_INT_EVENT_12 0xc2068
  482. #define CSDM_REG_AGG_INT_EVENT_13 0xc206c
  483. #define CSDM_REG_AGG_INT_EVENT_14 0xc2070
  484. #define CSDM_REG_AGG_INT_EVENT_15 0xc2074
  485. #define CSDM_REG_AGG_INT_EVENT_16 0xc2078
  486. #define CSDM_REG_AGG_INT_EVENT_2 0xc2040
  487. #define CSDM_REG_AGG_INT_EVENT_3 0xc2044
  488. #define CSDM_REG_AGG_INT_EVENT_4 0xc2048
  489. #define CSDM_REG_AGG_INT_EVENT_5 0xc204c
  490. #define CSDM_REG_AGG_INT_EVENT_6 0xc2050
  491. #define CSDM_REG_AGG_INT_EVENT_7 0xc2054
  492. #define CSDM_REG_AGG_INT_EVENT_8 0xc2058
  493. #define CSDM_REG_AGG_INT_EVENT_9 0xc205c
  494. /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
  495. or auto-mask-mode (1) */
  496. #define CSDM_REG_AGG_INT_MODE_10 0xc21e0
  497. #define CSDM_REG_AGG_INT_MODE_11 0xc21e4
  498. #define CSDM_REG_AGG_INT_MODE_12 0xc21e8
  499. #define CSDM_REG_AGG_INT_MODE_13 0xc21ec
  500. #define CSDM_REG_AGG_INT_MODE_14 0xc21f0
  501. #define CSDM_REG_AGG_INT_MODE_15 0xc21f4
  502. #define CSDM_REG_AGG_INT_MODE_16 0xc21f8
  503. #define CSDM_REG_AGG_INT_MODE_6 0xc21d0
  504. #define CSDM_REG_AGG_INT_MODE_7 0xc21d4
  505. #define CSDM_REG_AGG_INT_MODE_8 0xc21d8
  506. #define CSDM_REG_AGG_INT_MODE_9 0xc21dc
  507. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  508. #define CSDM_REG_CFC_RSP_START_ADDR 0xc2008
  509. /* [RW 16] The maximum value of the completion counter #0 */
  510. #define CSDM_REG_CMP_COUNTER_MAX0 0xc201c
  511. /* [RW 16] The maximum value of the completion counter #1 */
  512. #define CSDM_REG_CMP_COUNTER_MAX1 0xc2020
  513. /* [RW 16] The maximum value of the completion counter #2 */
  514. #define CSDM_REG_CMP_COUNTER_MAX2 0xc2024
  515. /* [RW 16] The maximum value of the completion counter #3 */
  516. #define CSDM_REG_CMP_COUNTER_MAX3 0xc2028
  517. /* [RW 13] The start address in the internal RAM for the completion
  518. counters. */
  519. #define CSDM_REG_CMP_COUNTER_START_ADDR 0xc200c
  520. /* [RW 32] Interrupt mask register #0 read/write */
  521. #define CSDM_REG_CSDM_INT_MASK_0 0xc229c
  522. #define CSDM_REG_CSDM_INT_MASK_1 0xc22ac
  523. /* [R 32] Interrupt register #0 read */
  524. #define CSDM_REG_CSDM_INT_STS_0 0xc2290
  525. #define CSDM_REG_CSDM_INT_STS_1 0xc22a0
  526. /* [RW 11] Parity mask register #0 read/write */
  527. #define CSDM_REG_CSDM_PRTY_MASK 0xc22bc
  528. /* [R 11] Parity register #0 read */
  529. #define CSDM_REG_CSDM_PRTY_STS 0xc22b0
  530. /* [RC 11] Parity register #0 read clear */
  531. #define CSDM_REG_CSDM_PRTY_STS_CLR 0xc22b4
  532. #define CSDM_REG_ENABLE_IN1 0xc2238
  533. #define CSDM_REG_ENABLE_IN2 0xc223c
  534. #define CSDM_REG_ENABLE_OUT1 0xc2240
  535. #define CSDM_REG_ENABLE_OUT2 0xc2244
  536. /* [RW 4] The initial number of messages that can be sent to the pxp control
  537. interface without receiving any ACK. */
  538. #define CSDM_REG_INIT_CREDIT_PXP_CTRL 0xc24bc
  539. /* [ST 32] The number of ACK after placement messages received */
  540. #define CSDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc227c
  541. /* [ST 32] The number of packet end messages received from the parser */
  542. #define CSDM_REG_NUM_OF_PKT_END_MSG 0xc2274
  543. /* [ST 32] The number of requests received from the pxp async if */
  544. #define CSDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc2278
  545. /* [ST 32] The number of commands received in queue 0 */
  546. #define CSDM_REG_NUM_OF_Q0_CMD 0xc2248
  547. /* [ST 32] The number of commands received in queue 10 */
  548. #define CSDM_REG_NUM_OF_Q10_CMD 0xc226c
  549. /* [ST 32] The number of commands received in queue 11 */
  550. #define CSDM_REG_NUM_OF_Q11_CMD 0xc2270
  551. /* [ST 32] The number of commands received in queue 1 */
  552. #define CSDM_REG_NUM_OF_Q1_CMD 0xc224c
  553. /* [ST 32] The number of commands received in queue 3 */
  554. #define CSDM_REG_NUM_OF_Q3_CMD 0xc2250
  555. /* [ST 32] The number of commands received in queue 4 */
  556. #define CSDM_REG_NUM_OF_Q4_CMD 0xc2254
  557. /* [ST 32] The number of commands received in queue 5 */
  558. #define CSDM_REG_NUM_OF_Q5_CMD 0xc2258
  559. /* [ST 32] The number of commands received in queue 6 */
  560. #define CSDM_REG_NUM_OF_Q6_CMD 0xc225c
  561. /* [ST 32] The number of commands received in queue 7 */
  562. #define CSDM_REG_NUM_OF_Q7_CMD 0xc2260
  563. /* [ST 32] The number of commands received in queue 8 */
  564. #define CSDM_REG_NUM_OF_Q8_CMD 0xc2264
  565. /* [ST 32] The number of commands received in queue 9 */
  566. #define CSDM_REG_NUM_OF_Q9_CMD 0xc2268
  567. /* [RW 13] The start address in the internal RAM for queue counters */
  568. #define CSDM_REG_Q_COUNTER_START_ADDR 0xc2010
  569. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  570. #define CSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc2548
  571. /* [R 1] parser fifo empty in sdm_sync block */
  572. #define CSDM_REG_SYNC_PARSER_EMPTY 0xc2550
  573. /* [R 1] parser serial fifo empty in sdm_sync block */
  574. #define CSDM_REG_SYNC_SYNC_EMPTY 0xc2558
  575. /* [RW 32] Tick for timer counter. Applicable only when
  576. ~csdm_registers_timer_tick_enable.timer_tick_enable =1 */
  577. #define CSDM_REG_TIMER_TICK 0xc2000
  578. /* [RW 5] The number of time_slots in the arbitration cycle */
  579. #define CSEM_REG_ARB_CYCLE_SIZE 0x200034
  580. /* [RW 3] The source that is associated with arbitration element 0. Source
  581. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  582. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  583. #define CSEM_REG_ARB_ELEMENT0 0x200020
  584. /* [RW 3] The source that is associated with arbitration element 1. Source
  585. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  586. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  587. Could not be equal to register ~csem_registers_arb_element0.arb_element0 */
  588. #define CSEM_REG_ARB_ELEMENT1 0x200024
  589. /* [RW 3] The source that is associated with arbitration element 2. Source
  590. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  591. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  592. Could not be equal to register ~csem_registers_arb_element0.arb_element0
  593. and ~csem_registers_arb_element1.arb_element1 */
  594. #define CSEM_REG_ARB_ELEMENT2 0x200028
  595. /* [RW 3] The source that is associated with arbitration element 3. Source
  596. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  597. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  598. not be equal to register ~csem_registers_arb_element0.arb_element0 and
  599. ~csem_registers_arb_element1.arb_element1 and
  600. ~csem_registers_arb_element2.arb_element2 */
  601. #define CSEM_REG_ARB_ELEMENT3 0x20002c
  602. /* [RW 3] The source that is associated with arbitration element 4. Source
  603. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  604. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  605. Could not be equal to register ~csem_registers_arb_element0.arb_element0
  606. and ~csem_registers_arb_element1.arb_element1 and
  607. ~csem_registers_arb_element2.arb_element2 and
  608. ~csem_registers_arb_element3.arb_element3 */
  609. #define CSEM_REG_ARB_ELEMENT4 0x200030
  610. /* [RW 32] Interrupt mask register #0 read/write */
  611. #define CSEM_REG_CSEM_INT_MASK_0 0x200110
  612. #define CSEM_REG_CSEM_INT_MASK_1 0x200120
  613. /* [R 32] Interrupt register #0 read */
  614. #define CSEM_REG_CSEM_INT_STS_0 0x200104
  615. #define CSEM_REG_CSEM_INT_STS_1 0x200114
  616. /* [RW 32] Parity mask register #0 read/write */
  617. #define CSEM_REG_CSEM_PRTY_MASK_0 0x200130
  618. #define CSEM_REG_CSEM_PRTY_MASK_1 0x200140
  619. /* [R 32] Parity register #0 read */
  620. #define CSEM_REG_CSEM_PRTY_STS_0 0x200124
  621. #define CSEM_REG_CSEM_PRTY_STS_1 0x200134
  622. /* [RC 32] Parity register #0 read clear */
  623. #define CSEM_REG_CSEM_PRTY_STS_CLR_0 0x200128
  624. #define CSEM_REG_CSEM_PRTY_STS_CLR_1 0x200138
  625. #define CSEM_REG_ENABLE_IN 0x2000a4
  626. #define CSEM_REG_ENABLE_OUT 0x2000a8
  627. /* [RW 32] This address space contains all registers and memories that are
  628. placed in SEM_FAST block. The SEM_FAST registers are described in
  629. appendix B. In order to access the sem_fast registers the base address
  630. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  631. #define CSEM_REG_FAST_MEMORY 0x220000
  632. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  633. by the microcode */
  634. #define CSEM_REG_FIC0_DISABLE 0x200224
  635. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  636. by the microcode */
  637. #define CSEM_REG_FIC1_DISABLE 0x200234
  638. /* [RW 15] Interrupt table Read and write access to it is not possible in
  639. the middle of the work */
  640. #define CSEM_REG_INT_TABLE 0x200400
  641. /* [ST 24] Statistics register. The number of messages that entered through
  642. FIC0 */
  643. #define CSEM_REG_MSG_NUM_FIC0 0x200000
  644. /* [ST 24] Statistics register. The number of messages that entered through
  645. FIC1 */
  646. #define CSEM_REG_MSG_NUM_FIC1 0x200004
  647. /* [ST 24] Statistics register. The number of messages that were sent to
  648. FOC0 */
  649. #define CSEM_REG_MSG_NUM_FOC0 0x200008
  650. /* [ST 24] Statistics register. The number of messages that were sent to
  651. FOC1 */
  652. #define CSEM_REG_MSG_NUM_FOC1 0x20000c
  653. /* [ST 24] Statistics register. The number of messages that were sent to
  654. FOC2 */
  655. #define CSEM_REG_MSG_NUM_FOC2 0x200010
  656. /* [ST 24] Statistics register. The number of messages that were sent to
  657. FOC3 */
  658. #define CSEM_REG_MSG_NUM_FOC3 0x200014
  659. /* [RW 1] Disables input messages from the passive buffer May be updated
  660. during run_time by the microcode */
  661. #define CSEM_REG_PAS_DISABLE 0x20024c
  662. /* [WB 128] Debug only. Passive buffer memory */
  663. #define CSEM_REG_PASSIVE_BUFFER 0x202000
  664. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  665. #define CSEM_REG_PRAM 0x240000
  666. /* [R 16] Valid sleeping threads indication have bit per thread */
  667. #define CSEM_REG_SLEEP_THREADS_VALID 0x20026c
  668. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  669. #define CSEM_REG_SLOW_EXT_STORE_EMPTY 0x2002a0
  670. /* [RW 16] List of free threads . There is a bit per thread. */
  671. #define CSEM_REG_THREADS_LIST 0x2002e4
  672. /* [RW 3] The arbitration scheme of time_slot 0 */
  673. #define CSEM_REG_TS_0_AS 0x200038
  674. /* [RW 3] The arbitration scheme of time_slot 10 */
  675. #define CSEM_REG_TS_10_AS 0x200060
  676. /* [RW 3] The arbitration scheme of time_slot 11 */
  677. #define CSEM_REG_TS_11_AS 0x200064
  678. /* [RW 3] The arbitration scheme of time_slot 12 */
  679. #define CSEM_REG_TS_12_AS 0x200068
  680. /* [RW 3] The arbitration scheme of time_slot 13 */
  681. #define CSEM_REG_TS_13_AS 0x20006c
  682. /* [RW 3] The arbitration scheme of time_slot 14 */
  683. #define CSEM_REG_TS_14_AS 0x200070
  684. /* [RW 3] The arbitration scheme of time_slot 15 */
  685. #define CSEM_REG_TS_15_AS 0x200074
  686. /* [RW 3] The arbitration scheme of time_slot 16 */
  687. #define CSEM_REG_TS_16_AS 0x200078
  688. /* [RW 3] The arbitration scheme of time_slot 17 */
  689. #define CSEM_REG_TS_17_AS 0x20007c
  690. /* [RW 3] The arbitration scheme of time_slot 18 */
  691. #define CSEM_REG_TS_18_AS 0x200080
  692. /* [RW 3] The arbitration scheme of time_slot 1 */
  693. #define CSEM_REG_TS_1_AS 0x20003c
  694. /* [RW 3] The arbitration scheme of time_slot 2 */
  695. #define CSEM_REG_TS_2_AS 0x200040
  696. /* [RW 3] The arbitration scheme of time_slot 3 */
  697. #define CSEM_REG_TS_3_AS 0x200044
  698. /* [RW 3] The arbitration scheme of time_slot 4 */
  699. #define CSEM_REG_TS_4_AS 0x200048
  700. /* [RW 3] The arbitration scheme of time_slot 5 */
  701. #define CSEM_REG_TS_5_AS 0x20004c
  702. /* [RW 3] The arbitration scheme of time_slot 6 */
  703. #define CSEM_REG_TS_6_AS 0x200050
  704. /* [RW 3] The arbitration scheme of time_slot 7 */
  705. #define CSEM_REG_TS_7_AS 0x200054
  706. /* [RW 3] The arbitration scheme of time_slot 8 */
  707. #define CSEM_REG_TS_8_AS 0x200058
  708. /* [RW 3] The arbitration scheme of time_slot 9 */
  709. #define CSEM_REG_TS_9_AS 0x20005c
  710. /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
  711. * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
  712. #define CSEM_REG_VFPF_ERR_NUM 0x200380
  713. /* [RW 1] Parity mask register #0 read/write */
  714. #define DBG_REG_DBG_PRTY_MASK 0xc0a8
  715. /* [R 1] Parity register #0 read */
  716. #define DBG_REG_DBG_PRTY_STS 0xc09c
  717. /* [RC 1] Parity register #0 read clear */
  718. #define DBG_REG_DBG_PRTY_STS_CLR 0xc0a0
  719. /* [RW 1] When set the DMAE will process the commands as in E1.5. 1.The
  720. * function that is used is always SRC-PCI; 2.VF_Valid = 0; 3.VFID=0;
  721. * 4.Completion function=0; 5.Error handling=0 */
  722. #define DMAE_REG_BACKWARD_COMP_EN 0x10207c
  723. /* [RW 32] Commands memory. The address to command X; row Y is to calculated
  724. as 14*X+Y. */
  725. #define DMAE_REG_CMD_MEM 0x102400
  726. #define DMAE_REG_CMD_MEM_SIZE 224
  727. /* [RW 1] If 0 - the CRC-16c initial value is all zeroes; if 1 - the CRC-16c
  728. initial value is all ones. */
  729. #define DMAE_REG_CRC16C_INIT 0x10201c
  730. /* [RW 1] If 0 - the CRC-16 T10 initial value is all zeroes; if 1 - the
  731. CRC-16 T10 initial value is all ones. */
  732. #define DMAE_REG_CRC16T10_INIT 0x102020
  733. /* [RW 2] Interrupt mask register #0 read/write */
  734. #define DMAE_REG_DMAE_INT_MASK 0x102054
  735. /* [RW 4] Parity mask register #0 read/write */
  736. #define DMAE_REG_DMAE_PRTY_MASK 0x102064
  737. /* [R 4] Parity register #0 read */
  738. #define DMAE_REG_DMAE_PRTY_STS 0x102058
  739. /* [RC 4] Parity register #0 read clear */
  740. #define DMAE_REG_DMAE_PRTY_STS_CLR 0x10205c
  741. /* [RW 1] Command 0 go. */
  742. #define DMAE_REG_GO_C0 0x102080
  743. /* [RW 1] Command 1 go. */
  744. #define DMAE_REG_GO_C1 0x102084
  745. /* [RW 1] Command 10 go. */
  746. #define DMAE_REG_GO_C10 0x102088
  747. /* [RW 1] Command 11 go. */
  748. #define DMAE_REG_GO_C11 0x10208c
  749. /* [RW 1] Command 12 go. */
  750. #define DMAE_REG_GO_C12 0x102090
  751. /* [RW 1] Command 13 go. */
  752. #define DMAE_REG_GO_C13 0x102094
  753. /* [RW 1] Command 14 go. */
  754. #define DMAE_REG_GO_C14 0x102098
  755. /* [RW 1] Command 15 go. */
  756. #define DMAE_REG_GO_C15 0x10209c
  757. /* [RW 1] Command 2 go. */
  758. #define DMAE_REG_GO_C2 0x1020a0
  759. /* [RW 1] Command 3 go. */
  760. #define DMAE_REG_GO_C3 0x1020a4
  761. /* [RW 1] Command 4 go. */
  762. #define DMAE_REG_GO_C4 0x1020a8
  763. /* [RW 1] Command 5 go. */
  764. #define DMAE_REG_GO_C5 0x1020ac
  765. /* [RW 1] Command 6 go. */
  766. #define DMAE_REG_GO_C6 0x1020b0
  767. /* [RW 1] Command 7 go. */
  768. #define DMAE_REG_GO_C7 0x1020b4
  769. /* [RW 1] Command 8 go. */
  770. #define DMAE_REG_GO_C8 0x1020b8
  771. /* [RW 1] Command 9 go. */
  772. #define DMAE_REG_GO_C9 0x1020bc
  773. /* [RW 1] DMAE GRC Interface (Target; aster) enable. If 0 - the acknowledge
  774. input is disregarded; valid is deasserted; all other signals are treated
  775. as usual; if 1 - normal activity. */
  776. #define DMAE_REG_GRC_IFEN 0x102008
  777. /* [RW 1] DMAE PCI Interface (Request; ead; rite) enable. If 0 - the
  778. acknowledge input is disregarded; valid is deasserted; full is asserted;
  779. all other signals are treated as usual; if 1 - normal activity. */
  780. #define DMAE_REG_PCI_IFEN 0x102004
  781. /* [RW 4] DMAE- PCI Request Interface initial credit. Write writes the
  782. initial value to the credit counter; related to the address. Read returns
  783. the current value of the counter. */
  784. #define DMAE_REG_PXP_REQ_INIT_CRD 0x1020c0
  785. /* [RW 8] Aggregation command. */
  786. #define DORQ_REG_AGG_CMD0 0x170060
  787. /* [RW 8] Aggregation command. */
  788. #define DORQ_REG_AGG_CMD1 0x170064
  789. /* [RW 8] Aggregation command. */
  790. #define DORQ_REG_AGG_CMD2 0x170068
  791. /* [RW 8] Aggregation command. */
  792. #define DORQ_REG_AGG_CMD3 0x17006c
  793. /* [RW 28] UCM Header. */
  794. #define DORQ_REG_CMHEAD_RX 0x170050
  795. /* [RW 32] Doorbell address for RBC doorbells (function 0). */
  796. #define DORQ_REG_DB_ADDR0 0x17008c
  797. /* [RW 5] Interrupt mask register #0 read/write */
  798. #define DORQ_REG_DORQ_INT_MASK 0x170180
  799. /* [R 5] Interrupt register #0 read */
  800. #define DORQ_REG_DORQ_INT_STS 0x170174
  801. /* [RC 5] Interrupt register #0 read clear */
  802. #define DORQ_REG_DORQ_INT_STS_CLR 0x170178
  803. /* [RW 2] Parity mask register #0 read/write */
  804. #define DORQ_REG_DORQ_PRTY_MASK 0x170190
  805. /* [R 2] Parity register #0 read */
  806. #define DORQ_REG_DORQ_PRTY_STS 0x170184
  807. /* [RC 2] Parity register #0 read clear */
  808. #define DORQ_REG_DORQ_PRTY_STS_CLR 0x170188
  809. /* [RW 8] The address to write the DPM CID to STORM. */
  810. #define DORQ_REG_DPM_CID_ADDR 0x170044
  811. /* [RW 5] The DPM mode CID extraction offset. */
  812. #define DORQ_REG_DPM_CID_OFST 0x170030
  813. /* [RW 12] The threshold of the DQ FIFO to send the almost full interrupt. */
  814. #define DORQ_REG_DQ_FIFO_AFULL_TH 0x17007c
  815. /* [RW 12] The threshold of the DQ FIFO to send the full interrupt. */
  816. #define DORQ_REG_DQ_FIFO_FULL_TH 0x170078
  817. /* [R 13] Current value of the DQ FIFO fill level according to following
  818. pointer. The range is 0 - 256 FIFO rows; where each row stands for the
  819. doorbell. */
  820. #define DORQ_REG_DQ_FILL_LVLF 0x1700a4
  821. /* [R 1] DQ FIFO full status. Is set; when FIFO filling level is more or
  822. equal to full threshold; reset on full clear. */
  823. #define DORQ_REG_DQ_FULL_ST 0x1700c0
  824. /* [RW 28] The value sent to CM header in the case of CFC load error. */
  825. #define DORQ_REG_ERR_CMHEAD 0x170058
  826. #define DORQ_REG_IF_EN 0x170004
  827. #define DORQ_REG_MODE_ACT 0x170008
  828. /* [RW 5] The normal mode CID extraction offset. */
  829. #define DORQ_REG_NORM_CID_OFST 0x17002c
  830. /* [RW 28] TCM Header when only TCP context is loaded. */
  831. #define DORQ_REG_NORM_CMHEAD_TX 0x17004c
  832. /* [RW 3] The number of simultaneous outstanding requests to Context Fetch
  833. Interface. */
  834. #define DORQ_REG_OUTST_REQ 0x17003c
  835. #define DORQ_REG_PF_USAGE_CNT 0x1701d0
  836. #define DORQ_REG_REGN 0x170038
  837. /* [R 4] Current value of response A counter credit. Initial credit is
  838. configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
  839. register. */
  840. #define DORQ_REG_RSPA_CRD_CNT 0x1700ac
  841. /* [R 4] Current value of response B counter credit. Initial credit is
  842. configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
  843. register. */
  844. #define DORQ_REG_RSPB_CRD_CNT 0x1700b0
  845. /* [RW 4] The initial credit at the Doorbell Response Interface. The write
  846. writes the same initial credit to the rspa_crd_cnt and rspb_crd_cnt. The
  847. read reads this written value. */
  848. #define DORQ_REG_RSP_INIT_CRD 0x170048
  849. /* [RW 4] Initial activity counter value on the load request; when the
  850. shortcut is done. */
  851. #define DORQ_REG_SHRT_ACT_CNT 0x170070
  852. /* [RW 28] TCM Header when both ULP and TCP context is loaded. */
  853. #define DORQ_REG_SHRT_CMHEAD 0x170054
  854. #define HC_CONFIG_0_REG_ATTN_BIT_EN_0 (0x1<<4)
  855. #define HC_CONFIG_0_REG_BLOCK_DISABLE_0 (0x1<<0)
  856. #define HC_CONFIG_0_REG_INT_LINE_EN_0 (0x1<<3)
  857. #define HC_CONFIG_0_REG_MSI_ATTN_EN_0 (0x1<<7)
  858. #define HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 (0x1<<2)
  859. #define HC_CONFIG_0_REG_SINGLE_ISR_EN_0 (0x1<<1)
  860. #define HC_CONFIG_1_REG_BLOCK_DISABLE_1 (0x1<<0)
  861. #define HC_REG_AGG_INT_0 0x108050
  862. #define HC_REG_AGG_INT_1 0x108054
  863. #define HC_REG_ATTN_BIT 0x108120
  864. #define HC_REG_ATTN_IDX 0x108100
  865. #define HC_REG_ATTN_MSG0_ADDR_L 0x108018
  866. #define HC_REG_ATTN_MSG1_ADDR_L 0x108020
  867. #define HC_REG_ATTN_NUM_P0 0x108038
  868. #define HC_REG_ATTN_NUM_P1 0x10803c
  869. #define HC_REG_COMMAND_REG 0x108180
  870. #define HC_REG_CONFIG_0 0x108000
  871. #define HC_REG_CONFIG_1 0x108004
  872. #define HC_REG_FUNC_NUM_P0 0x1080ac
  873. #define HC_REG_FUNC_NUM_P1 0x1080b0
  874. /* [RW 3] Parity mask register #0 read/write */
  875. #define HC_REG_HC_PRTY_MASK 0x1080a0
  876. /* [R 3] Parity register #0 read */
  877. #define HC_REG_HC_PRTY_STS 0x108094
  878. /* [RC 3] Parity register #0 read clear */
  879. #define HC_REG_HC_PRTY_STS_CLR 0x108098
  880. #define HC_REG_INT_MASK 0x108108
  881. #define HC_REG_LEADING_EDGE_0 0x108040
  882. #define HC_REG_LEADING_EDGE_1 0x108048
  883. #define HC_REG_MAIN_MEMORY 0x108800
  884. #define HC_REG_MAIN_MEMORY_SIZE 152
  885. #define HC_REG_P0_PROD_CONS 0x108200
  886. #define HC_REG_P1_PROD_CONS 0x108400
  887. #define HC_REG_PBA_COMMAND 0x108140
  888. #define HC_REG_PCI_CONFIG_0 0x108010
  889. #define HC_REG_PCI_CONFIG_1 0x108014
  890. #define HC_REG_STATISTIC_COUNTERS 0x109000
  891. #define HC_REG_TRAILING_EDGE_0 0x108044
  892. #define HC_REG_TRAILING_EDGE_1 0x10804c
  893. #define HC_REG_UC_RAM_ADDR_0 0x108028
  894. #define HC_REG_UC_RAM_ADDR_1 0x108030
  895. #define HC_REG_USTORM_ADDR_FOR_COALESCE 0x108068
  896. #define HC_REG_VQID_0 0x108008
  897. #define HC_REG_VQID_1 0x10800c
  898. #define IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN (0x1<<1)
  899. #define IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE (0x1<<0)
  900. #define IGU_REG_ATTENTION_ACK_BITS 0x130108
  901. /* [R 4] Debug: attn_fsm */
  902. #define IGU_REG_ATTN_FSM 0x130054
  903. #define IGU_REG_ATTN_MSG_ADDR_H 0x13011c
  904. #define IGU_REG_ATTN_MSG_ADDR_L 0x130120
  905. /* [R 4] Debug: [3] - attention write done message is pending (0-no pending;
  906. * 1-pending). [2:0] = PFID. Pending means attention message was sent; but
  907. * write done didn't receive. */
  908. #define IGU_REG_ATTN_WRITE_DONE_PENDING 0x130030
  909. #define IGU_REG_BLOCK_CONFIGURATION 0x130000
  910. #define IGU_REG_COMMAND_REG_32LSB_DATA 0x130124
  911. #define IGU_REG_COMMAND_REG_CTRL 0x13012c
  912. /* [WB_R 32] Cleanup bit status per SB. 1 = cleanup is set. 0 = cleanup bit
  913. * is clear. The bits in this registers are set and clear via the producer
  914. * command. Data valid only in addresses 0-4. all the rest are zero. */
  915. #define IGU_REG_CSTORM_TYPE_0_SB_CLEANUP 0x130200
  916. /* [R 5] Debug: ctrl_fsm */
  917. #define IGU_REG_CTRL_FSM 0x130064
  918. /* [R 1] data available for error memory. If this bit is clear do not red
  919. * from error_handling_memory. */
  920. #define IGU_REG_ERROR_HANDLING_DATA_VALID 0x130130
  921. /* [RW 11] Parity mask register #0 read/write */
  922. #define IGU_REG_IGU_PRTY_MASK 0x1300a8
  923. /* [R 11] Parity register #0 read */
  924. #define IGU_REG_IGU_PRTY_STS 0x13009c
  925. /* [RC 11] Parity register #0 read clear */
  926. #define IGU_REG_IGU_PRTY_STS_CLR 0x1300a0
  927. /* [R 4] Debug: int_handle_fsm */
  928. #define IGU_REG_INT_HANDLE_FSM 0x130050
  929. #define IGU_REG_LEADING_EDGE_LATCH 0x130134
  930. /* [RW 14] mapping CAM; relevant for E2 operating mode only. [0] - valid.
  931. * [6:1] - vector number; [13:7] - FID (if VF - [13] = 0; [12:7] = VF
  932. * number; if PF - [13] = 1; [12:10] = 0; [9:7] = PF number); */
  933. #define IGU_REG_MAPPING_MEMORY 0x131000
  934. #define IGU_REG_MAPPING_MEMORY_SIZE 136
  935. #define IGU_REG_PBA_STATUS_LSB 0x130138
  936. #define IGU_REG_PBA_STATUS_MSB 0x13013c
  937. #define IGU_REG_PCI_PF_MSI_EN 0x130140
  938. #define IGU_REG_PCI_PF_MSIX_EN 0x130144
  939. #define IGU_REG_PCI_PF_MSIX_FUNC_MASK 0x130148
  940. /* [WB_R 32] Each bit represent the pending bits status for that SB. 0 = no
  941. * pending; 1 = pending. Pendings means interrupt was asserted; and write
  942. * done was not received. Data valid only in addresses 0-4. all the rest are
  943. * zero. */
  944. #define IGU_REG_PENDING_BITS_STATUS 0x130300
  945. #define IGU_REG_PF_CONFIGURATION 0x130154
  946. /* [RW 20] producers only. E2 mode: address 0-135 match to the mapping
  947. * memory; 136 - PF0 default prod; 137 PF1 default prod; 138 - PF2 default
  948. * prod; 139 PF3 default prod; 140 - PF0 - ATTN prod; 141 - PF1 - ATTN prod;
  949. * 142 - PF2 - ATTN prod; 143 - PF3 - ATTN prod; 144-147 reserved. E1.5 mode
  950. * - In backward compatible mode; for non default SB; each even line in the
  951. * memory holds the U producer and each odd line hold the C producer. The
  952. * first 128 producer are for NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The
  953. * last 20 producers are for the DSB for each PF. each PF has five segments
  954. * (the order inside each segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
  955. * 132-135 C prods; 136-139 X prods; 140-143 T prods; 144-147 ATTN prods; */
  956. #define IGU_REG_PROD_CONS_MEMORY 0x132000
  957. /* [R 3] Debug: pxp_arb_fsm */
  958. #define IGU_REG_PXP_ARB_FSM 0x130068
  959. /* [RW 6] Write one for each bit will reset the appropriate memory. When the
  960. * memory reset finished the appropriate bit will be clear. Bit 0 - mapping
  961. * memory; Bit 1 - SB memory; Bit 2 - SB interrupt and mask register; Bit 3
  962. * - MSIX memory; Bit 4 - PBA memory; Bit 5 - statistics; */
  963. #define IGU_REG_RESET_MEMORIES 0x130158
  964. /* [R 4] Debug: sb_ctrl_fsm */
  965. #define IGU_REG_SB_CTRL_FSM 0x13004c
  966. #define IGU_REG_SB_INT_BEFORE_MASK_LSB 0x13015c
  967. #define IGU_REG_SB_INT_BEFORE_MASK_MSB 0x130160
  968. #define IGU_REG_SB_MASK_LSB 0x130164
  969. #define IGU_REG_SB_MASK_MSB 0x130168
  970. /* [RW 16] Number of command that were dropped without causing an interrupt
  971. * due to: read access for WO BAR address; or write access for RO BAR
  972. * address or any access for reserved address or PCI function error is set
  973. * and address is not MSIX; PBA or cleanup */
  974. #define IGU_REG_SILENT_DROP 0x13016c
  975. /* [RW 10] Number of MSI/MSIX/ATTN messages sent for the function: 0-63 -
  976. * number of MSIX messages per VF; 64-67 - number of MSI/MSIX messages per
  977. * PF; 68-71 number of ATTN messages per PF */
  978. #define IGU_REG_STATISTIC_NUM_MESSAGE_SENT 0x130800
  979. /* [RW 32] Number of cycles the timer mask masking the IGU interrupt when a
  980. * timer mask command arrives. Value must be bigger than 100. */
  981. #define IGU_REG_TIMER_MASKING_VALUE 0x13003c
  982. #define IGU_REG_TRAILING_EDGE_LATCH 0x130104
  983. #define IGU_REG_VF_CONFIGURATION 0x130170
  984. /* [WB_R 32] Each bit represent write done pending bits status for that SB
  985. * (MSI/MSIX message was sent and write done was not received yet). 0 =
  986. * clear; 1 = set. Data valid only in addresses 0-4. all the rest are zero. */
  987. #define IGU_REG_WRITE_DONE_PENDING 0x130480
  988. #define MCP_A_REG_MCPR_SCRATCH 0x3a0000
  989. #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER 0x8501c
  990. #define MCP_REG_MCPR_GP_INPUTS 0x800c0
  991. #define MCP_REG_MCPR_GP_OENABLE 0x800c8
  992. #define MCP_REG_MCPR_GP_OUTPUTS 0x800c4
  993. #define MCP_REG_MCPR_IMC_COMMAND 0x85900
  994. #define MCP_REG_MCPR_IMC_DATAREG0 0x85920
  995. #define MCP_REG_MCPR_IMC_SLAVE_CONTROL 0x85904
  996. #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER 0x8501c
  997. #define MCP_REG_MCPR_NVM_ACCESS_ENABLE 0x86424
  998. #define MCP_REG_MCPR_NVM_ADDR 0x8640c
  999. #define MCP_REG_MCPR_NVM_CFG4 0x8642c
  1000. #define MCP_REG_MCPR_NVM_COMMAND 0x86400
  1001. #define MCP_REG_MCPR_NVM_READ 0x86410
  1002. #define MCP_REG_MCPR_NVM_SW_ARB 0x86420
  1003. #define MCP_REG_MCPR_NVM_WRITE 0x86408
  1004. #define MCP_REG_MCPR_SCRATCH 0xa0000
  1005. #define MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK (0x1<<1)
  1006. #define MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK (0x1<<0)
  1007. /* [R 32] read first 32 bit after inversion of function 0. mapped as
  1008. follows: [0] NIG attention for function0; [1] NIG attention for
  1009. function1; [2] GPIO1 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp;
  1010. [6] GPIO1 function 1; [7] GPIO2 function 1; [8] GPIO3 function 1; [9]
  1011. GPIO4 function 1; [10] PCIE glue/PXP VPD event function0; [11] PCIE
  1012. glue/PXP VPD event function1; [12] PCIE glue/PXP Expansion ROM event0;
  1013. [13] PCIE glue/PXP Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16]
  1014. MSI/X indication for mcp; [17] MSI/X indication for function 1; [18] BRB
  1015. Parity error; [19] BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw
  1016. interrupt; [22] SRC Parity error; [23] SRC Hw interrupt; [24] TSDM Parity
  1017. error; [25] TSDM Hw interrupt; [26] TCM Parity error; [27] TCM Hw
  1018. interrupt; [28] TSEMI Parity error; [29] TSEMI Hw interrupt; [30] PBF
  1019. Parity error; [31] PBF Hw interrupt; */
  1020. #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 0xa42c
  1021. #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_1 0xa430
  1022. /* [R 32] read first 32 bit after inversion of mcp. mapped as follows: [0]
  1023. NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
  1024. mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
  1025. [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
  1026. PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
  1027. function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
  1028. Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
  1029. mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
  1030. BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
  1031. Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
  1032. interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
  1033. Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
  1034. interrupt; */
  1035. #define MISC_REG_AEU_AFTER_INVERT_1_MCP 0xa434
  1036. /* [R 32] read second 32 bit after inversion of function 0. mapped as
  1037. follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  1038. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  1039. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  1040. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  1041. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  1042. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  1043. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1044. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1045. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1046. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1047. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1048. interrupt; */
  1049. #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 0xa438
  1050. #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_1 0xa43c
  1051. /* [R 32] read second 32 bit after inversion of mcp. mapped as follows: [0]
  1052. PBClient Parity error; [1] PBClient Hw interrupt; [2] QM Parity error;
  1053. [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw interrupt;
  1054. [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9]
  1055. XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
  1056. DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
  1057. error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
  1058. PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
  1059. [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
  1060. [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
  1061. [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
  1062. [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
  1063. #define MISC_REG_AEU_AFTER_INVERT_2_MCP 0xa440
  1064. /* [R 32] read third 32 bit after inversion of function 0. mapped as
  1065. follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity
  1066. error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error; [5]
  1067. PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1068. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1069. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1070. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1071. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1072. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1073. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1074. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1075. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1076. attn1; */
  1077. #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 0xa444
  1078. #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_1 0xa448
  1079. /* [R 32] read third 32 bit after inversion of mcp. mapped as follows: [0]
  1080. CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity error; [3] PXP
  1081. Hw interrupt; [4] PXPpciClockClient Parity error; [5] PXPpciClockClient
  1082. Hw interrupt; [6] CFC Parity error; [7] CFC Hw interrupt; [8] CDU Parity
  1083. error; [9] CDU Hw interrupt; [10] DMAE Parity error; [11] DMAE Hw
  1084. interrupt; [12] IGU (HC) Parity error; [13] IGU (HC) Hw interrupt; [14]
  1085. MISC Parity error; [15] MISC Hw interrupt; [16] pxp_misc_mps_attn; [17]
  1086. Flash event; [18] SMB event; [19] MCP attn0; [20] MCP attn1; [21] SW
  1087. timers attn_1 func0; [22] SW timers attn_2 func0; [23] SW timers attn_3
  1088. func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW timers attn_1
  1089. func1; [27] SW timers attn_2 func1; [28] SW timers attn_3 func1; [29] SW
  1090. timers attn_4 func1; [30] General attn0; [31] General attn1; */
  1091. #define MISC_REG_AEU_AFTER_INVERT_3_MCP 0xa44c
  1092. /* [R 32] read fourth 32 bit after inversion of function 0. mapped as
  1093. follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1094. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1095. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1096. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1097. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1098. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1099. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1100. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1101. Latched timeout attention; [27] GRC Latched reserved access attention;
  1102. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1103. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1104. #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 0xa450
  1105. #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_1 0xa454
  1106. /* [R 32] read fourth 32 bit after inversion of mcp. mapped as follows: [0]
  1107. General attn2; [1] General attn3; [2] General attn4; [3] General attn5;
  1108. [4] General attn6; [5] General attn7; [6] General attn8; [7] General
  1109. attn9; [8] General attn10; [9] General attn11; [10] General attn12; [11]
  1110. General attn13; [12] General attn14; [13] General attn15; [14] General
  1111. attn16; [15] General attn17; [16] General attn18; [17] General attn19;
  1112. [18] General attn20; [19] General attn21; [20] Main power interrupt; [21]
  1113. RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN Latched attn; [24]
  1114. RBCU Latched attn; [25] RBCP Latched attn; [26] GRC Latched timeout
  1115. attention; [27] GRC Latched reserved access attention; [28] MCP Latched
  1116. rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP Latched
  1117. ump_tx_parity; [31] MCP Latched scpad_parity; */
  1118. #define MISC_REG_AEU_AFTER_INVERT_4_MCP 0xa458
  1119. /* [R 32] Read fifth 32 bit after inversion of function 0. Mapped as
  1120. * follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
  1121. * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
  1122. * CNIG attention (reserved); [7] CNIG parity (reserved); [31-8] Reserved; */
  1123. #define MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 0xa700
  1124. /* [W 14] write to this register results with the clear of the latched
  1125. signals; one in d0 clears RBCR latch; one in d1 clears RBCT latch; one in
  1126. d2 clears RBCN latch; one in d3 clears RBCU latch; one in d4 clears RBCP
  1127. latch; one in d5 clears GRC Latched timeout attention; one in d6 clears
  1128. GRC Latched reserved access attention; one in d7 clears Latched
  1129. rom_parity; one in d8 clears Latched ump_rx_parity; one in d9 clears
  1130. Latched ump_tx_parity; one in d10 clears Latched scpad_parity (both
  1131. ports); one in d11 clears pxpv_misc_mps_attn; one in d12 clears
  1132. pxp_misc_exp_rom_attn0; one in d13 clears pxp_misc_exp_rom_attn1; read
  1133. from this register return zero */
  1134. #define MISC_REG_AEU_CLR_LATCH_SIGNAL 0xa45c
  1135. /* [RW 32] first 32b for enabling the output for function 0 output0. mapped
  1136. as follows: [0] NIG attention for function0; [1] NIG attention for
  1137. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  1138. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  1139. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  1140. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  1141. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  1142. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  1143. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  1144. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  1145. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  1146. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  1147. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  1148. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0 0xa06c
  1149. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1 0xa07c
  1150. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2 0xa08c
  1151. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_3 0xa09c
  1152. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_5 0xa0bc
  1153. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_6 0xa0cc
  1154. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_7 0xa0dc
  1155. /* [RW 32] first 32b for enabling the output for function 1 output0. mapped
  1156. as follows: [0] NIG attention for function0; [1] NIG attention for
  1157. function1; [2] GPIO1 function 1; [3] GPIO2 function 1; [4] GPIO3 function
  1158. 1; [5] GPIO4 function 1; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  1159. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  1160. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  1161. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  1162. SPIO4; [15] SPIO5; [16] MSI/X indication for function 1; [17] MSI/X
  1163. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  1164. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  1165. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  1166. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  1167. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  1168. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 0xa10c
  1169. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 0xa11c
  1170. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 0xa12c
  1171. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_3 0xa13c
  1172. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_5 0xa15c
  1173. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_6 0xa16c
  1174. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_7 0xa17c
  1175. /* [RW 32] first 32b for enabling the output for close the gate nig. mapped
  1176. as follows: [0] NIG attention for function0; [1] NIG attention for
  1177. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  1178. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  1179. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  1180. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  1181. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  1182. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  1183. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  1184. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  1185. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  1186. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  1187. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  1188. #define MISC_REG_AEU_ENABLE1_NIG_0 0xa0ec
  1189. #define MISC_REG_AEU_ENABLE1_NIG_1 0xa18c
  1190. /* [RW 32] first 32b for enabling the output for close the gate pxp. mapped
  1191. as follows: [0] NIG attention for function0; [1] NIG attention for
  1192. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  1193. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  1194. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  1195. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  1196. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  1197. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  1198. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  1199. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  1200. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  1201. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  1202. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  1203. #define MISC_REG_AEU_ENABLE1_PXP_0 0xa0fc
  1204. #define MISC_REG_AEU_ENABLE1_PXP_1 0xa19c
  1205. /* [RW 32] second 32b for enabling the output for function 0 output0. mapped
  1206. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  1207. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  1208. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  1209. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  1210. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  1211. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  1212. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1213. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1214. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1215. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1216. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1217. interrupt; */
  1218. #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_0 0xa070
  1219. #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_1 0xa080
  1220. /* [RW 32] second 32b for enabling the output for function 1 output0. mapped
  1221. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  1222. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  1223. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  1224. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  1225. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  1226. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  1227. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1228. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1229. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1230. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1231. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1232. interrupt; */
  1233. #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_0 0xa110
  1234. #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_1 0xa120
  1235. /* [RW 32] second 32b for enabling the output for close the gate nig. mapped
  1236. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  1237. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  1238. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  1239. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  1240. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  1241. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  1242. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1243. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1244. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1245. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1246. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1247. interrupt; */
  1248. #define MISC_REG_AEU_ENABLE2_NIG_0 0xa0f0
  1249. #define MISC_REG_AEU_ENABLE2_NIG_1 0xa190
  1250. /* [RW 32] second 32b for enabling the output for close the gate pxp. mapped
  1251. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  1252. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  1253. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  1254. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  1255. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  1256. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  1257. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1258. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1259. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1260. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1261. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1262. interrupt; */
  1263. #define MISC_REG_AEU_ENABLE2_PXP_0 0xa100
  1264. #define MISC_REG_AEU_ENABLE2_PXP_1 0xa1a0
  1265. /* [RW 32] third 32b for enabling the output for function 0 output0. mapped
  1266. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1267. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1268. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1269. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1270. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1271. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1272. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1273. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1274. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1275. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1276. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1277. attn1; */
  1278. #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_0 0xa074
  1279. #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_1 0xa084
  1280. /* [RW 32] third 32b for enabling the output for function 1 output0. mapped
  1281. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1282. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1283. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1284. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1285. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1286. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1287. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1288. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1289. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1290. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1291. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1292. attn1; */
  1293. #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_0 0xa114
  1294. #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_1 0xa124
  1295. /* [RW 32] third 32b for enabling the output for close the gate nig. mapped
  1296. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1297. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1298. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1299. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1300. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1301. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1302. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1303. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1304. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1305. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1306. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1307. attn1; */
  1308. #define MISC_REG_AEU_ENABLE3_NIG_0 0xa0f4
  1309. #define MISC_REG_AEU_ENABLE3_NIG_1 0xa194
  1310. /* [RW 32] third 32b for enabling the output for close the gate pxp. mapped
  1311. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1312. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1313. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1314. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1315. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1316. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1317. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1318. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1319. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1320. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1321. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1322. attn1; */
  1323. #define MISC_REG_AEU_ENABLE3_PXP_0 0xa104
  1324. #define MISC_REG_AEU_ENABLE3_PXP_1 0xa1a4
  1325. /* [RW 32] fourth 32b for enabling the output for function 0 output0.mapped
  1326. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1327. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1328. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1329. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1330. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1331. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1332. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1333. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1334. Latched timeout attention; [27] GRC Latched reserved access attention;
  1335. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1336. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1337. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0 0xa078
  1338. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_2 0xa098
  1339. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_4 0xa0b8
  1340. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_5 0xa0c8
  1341. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_6 0xa0d8
  1342. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_7 0xa0e8
  1343. /* [RW 32] fourth 32b for enabling the output for function 1 output0.mapped
  1344. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1345. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1346. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1347. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1348. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1349. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1350. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1351. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1352. Latched timeout attention; [27] GRC Latched reserved access attention;
  1353. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1354. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1355. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0 0xa118
  1356. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_2 0xa138
  1357. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_4 0xa158
  1358. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_5 0xa168
  1359. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_6 0xa178
  1360. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_7 0xa188
  1361. /* [RW 32] fourth 32b for enabling the output for close the gate nig.mapped
  1362. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1363. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1364. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1365. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1366. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1367. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1368. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1369. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1370. Latched timeout attention; [27] GRC Latched reserved access attention;
  1371. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1372. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1373. #define MISC_REG_AEU_ENABLE4_NIG_0 0xa0f8
  1374. #define MISC_REG_AEU_ENABLE4_NIG_1 0xa198
  1375. /* [RW 32] fourth 32b for enabling the output for close the gate pxp.mapped
  1376. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1377. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1378. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1379. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1380. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1381. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1382. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1383. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1384. Latched timeout attention; [27] GRC Latched reserved access attention;
  1385. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1386. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1387. #define MISC_REG_AEU_ENABLE4_PXP_0 0xa108
  1388. #define MISC_REG_AEU_ENABLE4_PXP_1 0xa1a8
  1389. /* [RW 32] fifth 32b for enabling the output for function 0 output0. Mapped
  1390. * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
  1391. * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
  1392. * mstat0 attention; [7] mstat0 parity; [8] mstat1 attention; [9] mstat1
  1393. * parity; [31-10] Reserved; */
  1394. #define MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0 0xa688
  1395. /* [RW 32] Fifth 32b for enabling the output for function 1 output0. Mapped
  1396. * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
  1397. * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
  1398. * mstat0 attention; [7] mstat0 parity; [8] mstat1 attention; [9] mstat1
  1399. * parity; [31-10] Reserved; */
  1400. #define MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 0xa6b0
  1401. /* [RW 1] set/clr general attention 0; this will set/clr bit 94 in the aeu
  1402. 128 bit vector */
  1403. #define MISC_REG_AEU_GENERAL_ATTN_0 0xa000
  1404. #define MISC_REG_AEU_GENERAL_ATTN_1 0xa004
  1405. #define MISC_REG_AEU_GENERAL_ATTN_10 0xa028
  1406. #define MISC_REG_AEU_GENERAL_ATTN_11 0xa02c
  1407. #define MISC_REG_AEU_GENERAL_ATTN_12 0xa030
  1408. #define MISC_REG_AEU_GENERAL_ATTN_2 0xa008
  1409. #define MISC_REG_AEU_GENERAL_ATTN_3 0xa00c
  1410. #define MISC_REG_AEU_GENERAL_ATTN_4 0xa010
  1411. #define MISC_REG_AEU_GENERAL_ATTN_5 0xa014
  1412. #define MISC_REG_AEU_GENERAL_ATTN_6 0xa018
  1413. #define MISC_REG_AEU_GENERAL_ATTN_7 0xa01c
  1414. #define MISC_REG_AEU_GENERAL_ATTN_8 0xa020
  1415. #define MISC_REG_AEU_GENERAL_ATTN_9 0xa024
  1416. #define MISC_REG_AEU_GENERAL_MASK 0xa61c
  1417. /* [RW 32] first 32b for inverting the input for function 0; for each bit:
  1418. 0= do not invert; 1= invert; mapped as follows: [0] NIG attention for
  1419. function0; [1] NIG attention for function1; [2] GPIO1 mcp; [3] GPIO2 mcp;
  1420. [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1; [7] GPIO2 function 1;
  1421. [8] GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  1422. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  1423. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  1424. SPIO4; [15] SPIO5; [16] MSI/X indication for mcp; [17] MSI/X indication
  1425. for function 1; [18] BRB Parity error; [19] BRB Hw interrupt; [20] PRS
  1426. Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23] SRC Hw
  1427. interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26] TCM
  1428. Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29] TSEMI
  1429. Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  1430. #define MISC_REG_AEU_INVERTER_1_FUNC_0 0xa22c
  1431. #define MISC_REG_AEU_INVERTER_1_FUNC_1 0xa23c
  1432. /* [RW 32] second 32b for inverting the input for function 0; for each bit:
  1433. 0= do not invert; 1= invert. mapped as follows: [0] PBClient Parity
  1434. error; [1] PBClient Hw interrupt; [2] QM Parity error; [3] QM Hw
  1435. interrupt; [4] Timers Parity error; [5] Timers Hw interrupt; [6] XSDM
  1436. Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9] XCM Hw
  1437. interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
  1438. DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
  1439. error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
  1440. PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
  1441. [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
  1442. [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
  1443. [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
  1444. [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
  1445. #define MISC_REG_AEU_INVERTER_2_FUNC_0 0xa230
  1446. #define MISC_REG_AEU_INVERTER_2_FUNC_1 0xa240
  1447. /* [RW 10] [7:0] = mask 8 attention output signals toward IGU function0;
  1448. [9:8] = raserved. Zero = mask; one = unmask */
  1449. #define MISC_REG_AEU_MASK_ATTN_FUNC_0 0xa060
  1450. #define MISC_REG_AEU_MASK_ATTN_FUNC_1 0xa064
  1451. /* [RW 1] If set a system kill occurred */
  1452. #define MISC_REG_AEU_SYS_KILL_OCCURRED 0xa610
  1453. /* [RW 32] Represent the status of the input vector to the AEU when a system
  1454. kill occurred. The register is reset in por reset. Mapped as follows: [0]
  1455. NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
  1456. mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
  1457. [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
  1458. PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
  1459. function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
  1460. Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
  1461. mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
  1462. BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
  1463. Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
  1464. interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
  1465. Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
  1466. interrupt; */
  1467. #define MISC_REG_AEU_SYS_KILL_STATUS_0 0xa600
  1468. #define MISC_REG_AEU_SYS_KILL_STATUS_1 0xa604
  1469. #define MISC_REG_AEU_SYS_KILL_STATUS_2 0xa608
  1470. #define MISC_REG_AEU_SYS_KILL_STATUS_3 0xa60c
  1471. /* [R 4] This field indicates the type of the device. '0' - 2 Ports; '1' - 1
  1472. Port. */
  1473. #define MISC_REG_BOND_ID 0xa400
  1474. /* [R 8] These bits indicate the metal revision of the chip. This value
  1475. starts at 0x00 for each all-layer tape-out and increments by one for each
  1476. tape-out. */
  1477. #define MISC_REG_CHIP_METAL 0xa404
  1478. /* [R 16] These bits indicate the part number for the chip. */
  1479. #define MISC_REG_CHIP_NUM 0xa408
  1480. /* [R 4] These bits indicate the base revision of the chip. This value
  1481. starts at 0x0 for the A0 tape-out and increments by one for each
  1482. all-layer tape-out. */
  1483. #define MISC_REG_CHIP_REV 0xa40c
  1484. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1485. 32 clients. Each client can be controlled by one driver only. One in each
  1486. bit represent that this driver control the appropriate client (Ex: bit 5
  1487. is set means this driver control client number 5). addr1 = set; addr0 =
  1488. clear; read from both addresses will give the same result = status. write
  1489. to address 1 will set a request to control all the clients that their
  1490. appropriate bit (in the write command) is set. if the client is free (the
  1491. appropriate bit in all the other drivers is clear) one will be written to
  1492. that driver register; if the client isn't free the bit will remain zero.
  1493. if the appropriate bit is set (the driver request to gain control on a
  1494. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1495. interrupt will be asserted). write to address 0 will set a request to
  1496. free all the clients that their appropriate bit (in the write command) is
  1497. set. if the appropriate bit is clear (the driver request to free a client
  1498. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1499. be asserted). */
  1500. #define MISC_REG_DRIVER_CONTROL_1 0xa510
  1501. #define MISC_REG_DRIVER_CONTROL_7 0xa3c8
  1502. /* [RW 1] e1hmf for WOL. If clr WOL signal o the PXP will be send on bit 0
  1503. only. */
  1504. #define MISC_REG_E1HMF_MODE 0xa5f8
  1505. /* [R 1] Status of four port mode path swap input pin. */
  1506. #define MISC_REG_FOUR_PORT_PATH_SWAP 0xa75c
  1507. /* [RW 2] 4 port path swap overwrite.[0] - Overwrite control; if it is 0 -
  1508. the path_swap output is equal to 4 port mode path swap input pin; if it
  1509. is 1 - the path_swap output is equal to bit[1] of this register; [1] -
  1510. Overwrite value. If bit[0] of this register is 1 this is the value that
  1511. receives the path_swap output. Reset on Hard reset. */
  1512. #define MISC_REG_FOUR_PORT_PATH_SWAP_OVWR 0xa738
  1513. /* [R 1] Status of 4 port mode port swap input pin. */
  1514. #define MISC_REG_FOUR_PORT_PORT_SWAP 0xa754
  1515. /* [RW 2] 4 port port swap overwrite.[0] - Overwrite control; if it is 0 -
  1516. the port_swap output is equal to 4 port mode port swap input pin; if it
  1517. is 1 - the port_swap output is equal to bit[1] of this register; [1] -
  1518. Overwrite value. If bit[0] of this register is 1 this is the value that
  1519. receives the port_swap output. Reset on Hard reset. */
  1520. #define MISC_REG_FOUR_PORT_PORT_SWAP_OVWR 0xa734
  1521. /* [RW 32] Debug only: spare RW register reset by core reset */
  1522. #define MISC_REG_GENERIC_CR_0 0xa460
  1523. #define MISC_REG_GENERIC_CR_1 0xa464
  1524. /* [RW 32] Debug only: spare RW register reset by por reset */
  1525. #define MISC_REG_GENERIC_POR_1 0xa474
  1526. /* [RW 32] Bit[0]: EPIO MODE SEL: Setting this bit to 1 will allow SW/FW to
  1527. use all of the 32 Extended GPIO pins. Without setting this bit; an EPIO
  1528. can not be configured as an output. Each output has its output enable in
  1529. the MCP register space; but this bit needs to be set to make use of that.
  1530. Bit[3:1] spare. Bit[4]: WCVTMON_PWRDN: Powerdown for Warpcore VTMON. When
  1531. set to 1 - Powerdown. Bit[5]: WCVTMON_RESETB: Reset for Warpcore VTMON.
  1532. When set to 0 - vTMON is in reset. Bit[6]: setting this bit will change
  1533. the i/o to an output and will drive the TimeSync output. Bit[31:7]:
  1534. spare. Global register. Reset by hard reset. */
  1535. #define MISC_REG_GEN_PURP_HWG 0xa9a0
  1536. /* [RW 32] GPIO. [31-28] FLOAT port 0; [27-24] FLOAT port 0; When any of
  1537. these bits is written as a '1'; the corresponding SPIO bit will turn off
  1538. it's drivers and become an input. This is the reset state of all GPIO
  1539. pins. The read value of these bits will be a '1' if that last command
  1540. (#SET; #CLR; or #FLOAT) for this bit was a #FLOAT. (reset value 0xff).
  1541. [23-20] CLR port 1; 19-16] CLR port 0; When any of these bits is written
  1542. as a '1'; the corresponding GPIO bit will drive low. The read value of
  1543. these bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for
  1544. this bit was a #CLR. (reset value 0). [15-12] SET port 1; 11-8] port 0;
  1545. SET When any of these bits is written as a '1'; the corresponding GPIO
  1546. bit will drive high (if it has that capability). The read value of these
  1547. bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for this
  1548. bit was a #SET. (reset value 0). [7-4] VALUE port 1; [3-0] VALUE port 0;
  1549. RO; These bits indicate the read value of each of the eight GPIO pins.
  1550. This is the result value of the pin; not the drive value. Writing these
  1551. bits will have not effect. */
  1552. #define MISC_REG_GPIO 0xa490
  1553. /* [RW 8] These bits enable the GPIO_INTs to signals event to the
  1554. IGU/MCP.according to the following map: [0] p0_gpio_0; [1] p0_gpio_1; [2]
  1555. p0_gpio_2; [3] p0_gpio_3; [4] p1_gpio_0; [5] p1_gpio_1; [6] p1_gpio_2;
  1556. [7] p1_gpio_3; */
  1557. #define MISC_REG_GPIO_EVENT_EN 0xa2bc
  1558. /* [RW 32] GPIO INT. [31-28] OLD_CLR port1; [27-24] OLD_CLR port0; Writing a
  1559. '1' to these bit clears the corresponding bit in the #OLD_VALUE register.
  1560. This will acknowledge an interrupt on the falling edge of corresponding
  1561. GPIO input (reset value 0). [23-16] OLD_SET [23-16] port1; OLD_SET port0;
  1562. Writing a '1' to these bit sets the corresponding bit in the #OLD_VALUE
  1563. register. This will acknowledge an interrupt on the rising edge of
  1564. corresponding SPIO input (reset value 0). [15-12] OLD_VALUE [11-8] port1;
  1565. OLD_VALUE port0; RO; These bits indicate the old value of the GPIO input
  1566. value. When the ~INT_STATE bit is set; this bit indicates the OLD value
  1567. of the pin such that if ~INT_STATE is set and this bit is '0'; then the
  1568. interrupt is due to a low to high edge. If ~INT_STATE is set and this bit
  1569. is '1'; then the interrupt is due to a high to low edge (reset value 0).
  1570. [7-4] INT_STATE port1; [3-0] INT_STATE RO port0; These bits indicate the
  1571. current GPIO interrupt state for each GPIO pin. This bit is cleared when
  1572. the appropriate #OLD_SET or #OLD_CLR command bit is written. This bit is
  1573. set when the GPIO input does not match the current value in #OLD_VALUE
  1574. (reset value 0). */
  1575. #define MISC_REG_GPIO_INT 0xa494
  1576. /* [R 28] this field hold the last information that caused reserved
  1577. attention. bits [19:0] - address; [22:20] function; [23] reserved;
  1578. [27:24] the master that caused the attention - according to the following
  1579. encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
  1580. dbu; 8 = dmae */
  1581. #define MISC_REG_GRC_RSV_ATTN 0xa3c0
  1582. /* [R 28] this field hold the last information that caused timeout
  1583. attention. bits [19:0] - address; [22:20] function; [23] reserved;
  1584. [27:24] the master that caused the attention - according to the following
  1585. encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
  1586. dbu; 8 = dmae */
  1587. #define MISC_REG_GRC_TIMEOUT_ATTN 0xa3c4
  1588. /* [RW 1] Setting this bit enables a timer in the GRC block to timeout any
  1589. access that does not finish within
  1590. ~misc_registers_grc_timout_val.grc_timeout_val cycles. When this bit is
  1591. cleared; this timeout is disabled. If this timeout occurs; the GRC shall
  1592. assert it attention output. */
  1593. #define MISC_REG_GRC_TIMEOUT_EN 0xa280
  1594. /* [RW 28] 28 LSB of LCPLL first register; reset val = 521. inside order of
  1595. the bits is: [2:0] OAC reset value 001) CML output buffer bias control;
  1596. 111 for +40%; 011 for +20%; 001 for 0%; 000 for -20%. [5:3] Icp_ctrl
  1597. (reset value 001) Charge pump current control; 111 for 720u; 011 for
  1598. 600u; 001 for 480u and 000 for 360u. [7:6] Bias_ctrl (reset value 00)
  1599. Global bias control; When bit 7 is high bias current will be 10 0gh; When
  1600. bit 6 is high bias will be 100w; Valid values are 00; 10; 01. [10:8]
  1601. Pll_observe (reset value 010) Bits to control observability. bit 10 is
  1602. for test bias; bit 9 is for test CK; bit 8 is test Vc. [12:11] Vth_ctrl
  1603. (reset value 00) Comparator threshold control. 00 for 0.6V; 01 for 0.54V
  1604. and 10 for 0.66V. [13] pllSeqStart (reset value 0) Enables VCO tuning
  1605. sequencer: 1= sequencer disabled; 0= sequencer enabled (inverted
  1606. internally). [14] reserved (reset value 0) Reset for VCO sequencer is
  1607. connected to RESET input directly. [15] capRetry_en (reset value 0)
  1608. enable retry on cap search failure (inverted). [16] freqMonitor_e (reset
  1609. value 0) bit to continuously monitor vco freq (inverted). [17]
  1610. freqDetRestart_en (reset value 0) bit to enable restart when not freq
  1611. locked (inverted). [18] freqDetRetry_en (reset value 0) bit to enable
  1612. retry on freq det failure(inverted). [19] pllForceFdone_en (reset value
  1613. 0) bit to enable pllForceFdone & pllForceFpass into pllSeq. [20]
  1614. pllForceFdone (reset value 0) bit to force freqDone. [21] pllForceFpass
  1615. (reset value 0) bit to force freqPass. [22] pllForceDone_en (reset value
  1616. 0) bit to enable pllForceCapDone. [23] pllForceCapDone (reset value 0)
  1617. bit to force capDone. [24] pllForceCapPass_en (reset value 0) bit to
  1618. enable pllForceCapPass. [25] pllForceCapPass (reset value 0) bit to force
  1619. capPass. [26] capRestart (reset value 0) bit to force cap sequencer to
  1620. restart. [27] capSelectM_en (reset value 0) bit to enable cap select
  1621. register bits. */
  1622. #define MISC_REG_LCPLL_CTRL_1 0xa2a4
  1623. #define MISC_REG_LCPLL_CTRL_REG_2 0xa2a8
  1624. /* [RW 1] LCPLL power down. Global register. Active High. Reset on POR
  1625. * reset. */
  1626. #define MISC_REG_LCPLL_E40_PWRDWN 0xaa74
  1627. /* [RW 1] LCPLL VCO reset. Global register. Active Low Reset on POR reset. */
  1628. #define MISC_REG_LCPLL_E40_RESETB_ANA 0xaa78
  1629. /* [RW 1] LCPLL post-divider reset. Global register. Active Low Reset on POR
  1630. * reset. */
  1631. #define MISC_REG_LCPLL_E40_RESETB_DIG 0xaa7c
  1632. /* [RW 4] Interrupt mask register #0 read/write */
  1633. #define MISC_REG_MISC_INT_MASK 0xa388
  1634. /* [RW 1] Parity mask register #0 read/write */
  1635. #define MISC_REG_MISC_PRTY_MASK 0xa398
  1636. /* [R 1] Parity register #0 read */
  1637. #define MISC_REG_MISC_PRTY_STS 0xa38c
  1638. /* [RC 1] Parity register #0 read clear */
  1639. #define MISC_REG_MISC_PRTY_STS_CLR 0xa390
  1640. #define MISC_REG_NIG_WOL_P0 0xa270
  1641. #define MISC_REG_NIG_WOL_P1 0xa274
  1642. /* [R 1] If set indicate that the pcie_rst_b was asserted without perst
  1643. assertion */
  1644. #define MISC_REG_PCIE_HOT_RESET 0xa618
  1645. /* [RW 32] 32 LSB of storm PLL first register; reset val = 0x 071d2911.
  1646. inside order of the bits is: [0] P1 divider[0] (reset value 1); [1] P1
  1647. divider[1] (reset value 0); [2] P1 divider[2] (reset value 0); [3] P1
  1648. divider[3] (reset value 0); [4] P2 divider[0] (reset value 1); [5] P2
  1649. divider[1] (reset value 0); [6] P2 divider[2] (reset value 0); [7] P2
  1650. divider[3] (reset value 0); [8] ph_det_dis (reset value 1); [9]
  1651. freq_det_dis (reset value 0); [10] Icpx[0] (reset value 0); [11] Icpx[1]
  1652. (reset value 1); [12] Icpx[2] (reset value 0); [13] Icpx[3] (reset value
  1653. 1); [14] Icpx[4] (reset value 0); [15] Icpx[5] (reset value 0); [16]
  1654. Rx[0] (reset value 1); [17] Rx[1] (reset value 0); [18] vc_en (reset
  1655. value 1); [19] vco_rng[0] (reset value 1); [20] vco_rng[1] (reset value
  1656. 1); [21] Kvco_xf[0] (reset value 0); [22] Kvco_xf[1] (reset value 0);
  1657. [23] Kvco_xf[2] (reset value 0); [24] Kvco_xs[0] (reset value 1); [25]
  1658. Kvco_xs[1] (reset value 1); [26] Kvco_xs[2] (reset value 1); [27]
  1659. testd_en (reset value 0); [28] testd_sel[0] (reset value 0); [29]
  1660. testd_sel[1] (reset value 0); [30] testd_sel[2] (reset value 0); [31]
  1661. testa_en (reset value 0); */
  1662. #define MISC_REG_PLL_STORM_CTRL_1 0xa294
  1663. #define MISC_REG_PLL_STORM_CTRL_2 0xa298
  1664. #define MISC_REG_PLL_STORM_CTRL_3 0xa29c
  1665. #define MISC_REG_PLL_STORM_CTRL_4 0xa2a0
  1666. /* [R 1] Status of 4 port mode enable input pin. */
  1667. #define MISC_REG_PORT4MODE_EN 0xa750
  1668. /* [RW 2] 4 port mode enable overwrite.[0] - Overwrite control; if it is 0 -
  1669. * the port4mode_en output is equal to 4 port mode input pin; if it is 1 -
  1670. * the port4mode_en output is equal to bit[1] of this register; [1] -
  1671. * Overwrite value. If bit[0] of this register is 1 this is the value that
  1672. * receives the port4mode_en output . */
  1673. #define MISC_REG_PORT4MODE_EN_OVWR 0xa720
  1674. /* [RW 32] reset reg#2; rite/read one = the specific block is out of reset;
  1675. write/read zero = the specific block is in reset; addr 0-wr- the write
  1676. value will be written to the register; addr 1-set - one will be written
  1677. to all the bits that have the value of one in the data written (bits that
  1678. have the value of zero will not be change) ; addr 2-clear - zero will be
  1679. written to all the bits that have the value of one in the data written
  1680. (bits that have the value of zero will not be change); addr 3-ignore;
  1681. read ignore from all addr except addr 00; inside order of the bits is:
  1682. [0] rst_bmac0; [1] rst_bmac1; [2] rst_emac0; [3] rst_emac1; [4] rst_grc;
  1683. [5] rst_mcp_n_reset_reg_hard_core; [6] rst_ mcp_n_hard_core_rst_b; [7]
  1684. rst_ mcp_n_reset_cmn_cpu; [8] rst_ mcp_n_reset_cmn_core; [9] rst_rbcn;
  1685. [10] rst_dbg; [11] rst_misc_core; [12] rst_dbue (UART); [13]
  1686. Pci_resetmdio_n; [14] rst_emac0_hard_core; [15] rst_emac1_hard_core; 16]
  1687. rst_pxp_rq_rd_wr; 31:17] reserved */
  1688. #define MISC_REG_RESET_REG_2 0xa590
  1689. /* [RW 20] 20 bit GRC address where the scratch-pad of the MCP that is
  1690. shared with the driver resides */
  1691. #define MISC_REG_SHARED_MEM_ADDR 0xa2b4
  1692. /* [RW 32] SPIO. [31-24] FLOAT When any of these bits is written as a '1';
  1693. the corresponding SPIO bit will turn off it's drivers and become an
  1694. input. This is the reset state of all SPIO pins. The read value of these
  1695. bits will be a '1' if that last command (#SET; #CL; or #FLOAT) for this
  1696. bit was a #FLOAT. (reset value 0xff). [23-16] CLR When any of these bits
  1697. is written as a '1'; the corresponding SPIO bit will drive low. The read
  1698. value of these bits will be a '1' if that last command (#SET; #CLR; or
  1699. #FLOAT) for this bit was a #CLR. (reset value 0). [15-8] SET When any of
  1700. these bits is written as a '1'; the corresponding SPIO bit will drive
  1701. high (if it has that capability). The read value of these bits will be a
  1702. '1' if that last command (#SET; #CLR; or #FLOAT) for this bit was a #SET.
  1703. (reset value 0). [7-0] VALUE RO; These bits indicate the read value of
  1704. each of the eight SPIO pins. This is the result value of the pin; not the
  1705. drive value. Writing these bits will have not effect. Each 8 bits field
  1706. is divided as follows: [0] VAUX Enable; when pulsed low; enables supply
  1707. from VAUX. (This is an output pin only; the FLOAT field is not applicable
  1708. for this pin); [1] VAUX Disable; when pulsed low; disables supply form
  1709. VAUX. (This is an output pin only; FLOAT field is not applicable for this
  1710. pin); [2] SEL_VAUX_B - Control to power switching logic. Drive low to
  1711. select VAUX supply. (This is an output pin only; it is not controlled by
  1712. the SET and CLR fields; it is controlled by the Main Power SM; the FLOAT
  1713. field is not applicable for this pin; only the VALUE fields is relevant -
  1714. it reflects the output value); [3] port swap [4] spio_4; [5] spio_5; [6]
  1715. Bit 0 of UMP device ID select; read by UMP firmware; [7] Bit 1 of UMP
  1716. device ID select; read by UMP firmware. */
  1717. #define MISC_REG_SPIO 0xa4fc
  1718. /* [RW 8] These bits enable the SPIO_INTs to signals event to the IGU/MC.
  1719. according to the following map: [3:0] reserved; [4] spio_4 [5] spio_5;
  1720. [7:0] reserved */
  1721. #define MISC_REG_SPIO_EVENT_EN 0xa2b8
  1722. /* [RW 32] SPIO INT. [31-24] OLD_CLR Writing a '1' to these bit clears the
  1723. corresponding bit in the #OLD_VALUE register. This will acknowledge an
  1724. interrupt on the falling edge of corresponding SPIO input (reset value
  1725. 0). [23-16] OLD_SET Writing a '1' to these bit sets the corresponding bit
  1726. in the #OLD_VALUE register. This will acknowledge an interrupt on the
  1727. rising edge of corresponding SPIO input (reset value 0). [15-8] OLD_VALUE
  1728. RO; These bits indicate the old value of the SPIO input value. When the
  1729. ~INT_STATE bit is set; this bit indicates the OLD value of the pin such
  1730. that if ~INT_STATE is set and this bit is '0'; then the interrupt is due
  1731. to a low to high edge. If ~INT_STATE is set and this bit is '1'; then the
  1732. interrupt is due to a high to low edge (reset value 0). [7-0] INT_STATE
  1733. RO; These bits indicate the current SPIO interrupt state for each SPIO
  1734. pin. This bit is cleared when the appropriate #OLD_SET or #OLD_CLR
  1735. command bit is written. This bit is set when the SPIO input does not
  1736. match the current value in #OLD_VALUE (reset value 0). */
  1737. #define MISC_REG_SPIO_INT 0xa500
  1738. /* [RW 32] reload value for counter 4 if reload; the value will be reload if
  1739. the counter reached zero and the reload bit
  1740. (~misc_registers_sw_timer_cfg_4.sw_timer_cfg_4[1] ) is set */
  1741. #define MISC_REG_SW_TIMER_RELOAD_VAL_4 0xa2fc
  1742. /* [RW 32] the value of the counter for sw timers1-8. there are 8 addresses
  1743. in this register. address 0 - timer 1; address 1 - timer 2, ... address 7 -
  1744. timer 8 */
  1745. #define MISC_REG_SW_TIMER_VAL 0xa5c0
  1746. /* [R 1] Status of two port mode path swap input pin. */
  1747. #define MISC_REG_TWO_PORT_PATH_SWAP 0xa758
  1748. /* [RW 2] 2 port swap overwrite.[0] - Overwrite control; if it is 0 - the
  1749. path_swap output is equal to 2 port mode path swap input pin; if it is 1
  1750. - the path_swap output is equal to bit[1] of this register; [1] -
  1751. Overwrite value. If bit[0] of this register is 1 this is the value that
  1752. receives the path_swap output. Reset on Hard reset. */
  1753. #define MISC_REG_TWO_PORT_PATH_SWAP_OVWR 0xa72c
  1754. /* [RW 1] Set by the MCP to remember if one or more of the drivers is/are
  1755. loaded; 0-prepare; -unprepare */
  1756. #define MISC_REG_UNPREPARED 0xa424
  1757. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
  1758. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
  1759. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
  1760. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
  1761. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
  1762. /* [RW 5] MDIO PHY Address. The WC uses this address to determine whether or
  1763. * not it is the recipient of the message on the MDIO interface. The value
  1764. * is compared to the value on ctrl_md_devad. Drives output
  1765. * misc_xgxs0_phy_addr. Global register. */
  1766. #define MISC_REG_WC0_CTRL_PHY_ADDR 0xa9cc
  1767. #define MISC_REG_WC0_RESET 0xac30
  1768. /* [RW 2] XMAC Core port mode. Indicates the number of ports on the system
  1769. side. This should be less than or equal to phy_port_mode; if some of the
  1770. ports are not used. This enables reduction of frequency on the core side.
  1771. This is a strap input for the XMAC_MP core. 00 - Single Port Mode; 01 -
  1772. Dual Port Mode; 10 - Tri Port Mode; 11 - Quad Port Mode. This is a strap
  1773. input for the XMAC_MP core; and should be changed only while reset is
  1774. held low. Reset on Hard reset. */
  1775. #define MISC_REG_XMAC_CORE_PORT_MODE 0xa964
  1776. /* [RW 2] XMAC PHY port mode. Indicates the number of ports on the Warp
  1777. Core. This is a strap input for the XMAC_MP core. 00 - Single Port Mode;
  1778. 01 - Dual Port Mode; 1x - Quad Port Mode; This is a strap input for the
  1779. XMAC_MP core; and should be changed only while reset is held low. Reset
  1780. on Hard reset. */
  1781. #define MISC_REG_XMAC_PHY_PORT_MODE 0xa960
  1782. /* [RW 32] 1 [47] Packet Size = 64 Write to this register write bits 31:0.
  1783. * Reads from this register will clear bits 31:0. */
  1784. #define MSTAT_REG_RX_STAT_GR64_LO 0x200
  1785. /* [RW 32] 1 [00] Tx Good Packet Count Write to this register write bits
  1786. * 31:0. Reads from this register will clear bits 31:0. */
  1787. #define MSTAT_REG_TX_STAT_GTXPOK_LO 0
  1788. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
  1789. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
  1790. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
  1791. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
  1792. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
  1793. #define NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN (0x1<<0)
  1794. #define NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN (0x1<<0)
  1795. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT (0x1<<0)
  1796. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS (0x1<<9)
  1797. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G (0x1<<15)
  1798. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS (0xf<<18)
  1799. /* [RW 1] Input enable for RX_BMAC0 IF */
  1800. #define NIG_REG_BMAC0_IN_EN 0x100ac
  1801. /* [RW 1] output enable for TX_BMAC0 IF */
  1802. #define NIG_REG_BMAC0_OUT_EN 0x100e0
  1803. /* [RW 1] output enable for TX BMAC pause port 0 IF */
  1804. #define NIG_REG_BMAC0_PAUSE_OUT_EN 0x10110
  1805. /* [RW 1] output enable for RX_BMAC0_REGS IF */
  1806. #define NIG_REG_BMAC0_REGS_OUT_EN 0x100e8
  1807. /* [RW 1] output enable for RX BRB1 port0 IF */
  1808. #define NIG_REG_BRB0_OUT_EN 0x100f8
  1809. /* [RW 1] Input enable for TX BRB1 pause port 0 IF */
  1810. #define NIG_REG_BRB0_PAUSE_IN_EN 0x100c4
  1811. /* [RW 1] output enable for RX BRB1 port1 IF */
  1812. #define NIG_REG_BRB1_OUT_EN 0x100fc
  1813. /* [RW 1] Input enable for TX BRB1 pause port 1 IF */
  1814. #define NIG_REG_BRB1_PAUSE_IN_EN 0x100c8
  1815. /* [RW 1] output enable for RX BRB1 LP IF */
  1816. #define NIG_REG_BRB_LB_OUT_EN 0x10100
  1817. /* [WB_W 82] Debug packet to LP from RBC; Data spelling:[63:0] data; 64]
  1818. error; [67:65]eop_bvalid; [68]eop; [69]sop; [70]port_id; 71]flush;
  1819. 72:73]-vnic_num; 81:74]-sideband_info */
  1820. #define NIG_REG_DEBUG_PACKET_LB 0x10800
  1821. /* [RW 1] Input enable for TX Debug packet */
  1822. #define NIG_REG_EGRESS_DEBUG_IN_EN 0x100dc
  1823. /* [RW 1] If 1 - egress drain mode for port0 is active. In this mode all
  1824. packets from PBFare not forwarded to the MAC and just deleted from FIFO.
  1825. First packet may be deleted from the middle. And last packet will be
  1826. always deleted till the end. */
  1827. #define NIG_REG_EGRESS_DRAIN0_MODE 0x10060
  1828. /* [RW 1] Output enable to EMAC0 */
  1829. #define NIG_REG_EGRESS_EMAC0_OUT_EN 0x10120
  1830. /* [RW 1] MAC configuration for packets of port0. If 1 - all packet outputs
  1831. to emac for port0; other way to bmac for port0 */
  1832. #define NIG_REG_EGRESS_EMAC0_PORT 0x10058
  1833. /* [RW 1] Input enable for TX PBF user packet port0 IF */
  1834. #define NIG_REG_EGRESS_PBF0_IN_EN 0x100cc
  1835. /* [RW 1] Input enable for TX PBF user packet port1 IF */
  1836. #define NIG_REG_EGRESS_PBF1_IN_EN 0x100d0
  1837. /* [RW 1] Input enable for TX UMP management packet port0 IF */
  1838. #define NIG_REG_EGRESS_UMP0_IN_EN 0x100d4
  1839. /* [RW 1] Input enable for RX_EMAC0 IF */
  1840. #define NIG_REG_EMAC0_IN_EN 0x100a4
  1841. /* [RW 1] output enable for TX EMAC pause port 0 IF */
  1842. #define NIG_REG_EMAC0_PAUSE_OUT_EN 0x10118
  1843. /* [R 1] status from emac0. This bit is set when MDINT from either the
  1844. EXT_MDINT pin or from the Copper PHY is driven low. This condition must
  1845. be cleared in the attached PHY device that is driving the MINT pin. */
  1846. #define NIG_REG_EMAC0_STATUS_MISC_MI_INT 0x10494
  1847. /* [WB 48] This address space contains BMAC0 registers. The BMAC registers
  1848. are described in appendix A. In order to access the BMAC0 registers; the
  1849. base address; NIG_REGISTERS_INGRESS_BMAC0_MEM; Offset: 0x10c00; should be
  1850. added to each BMAC register offset */
  1851. #define NIG_REG_INGRESS_BMAC0_MEM 0x10c00
  1852. /* [WB 48] This address space contains BMAC1 registers. The BMAC registers
  1853. are described in appendix A. In order to access the BMAC0 registers; the
  1854. base address; NIG_REGISTERS_INGRESS_BMAC1_MEM; Offset: 0x11000; should be
  1855. added to each BMAC register offset */
  1856. #define NIG_REG_INGRESS_BMAC1_MEM 0x11000
  1857. /* [R 1] FIFO empty in EOP descriptor FIFO of LP in NIG_RX_EOP */
  1858. #define NIG_REG_INGRESS_EOP_LB_EMPTY 0x104e0
  1859. /* [RW 17] Debug only. RX_EOP_DSCR_lb_FIFO in NIG_RX_EOP. Data
  1860. packet_length[13:0]; mac_error[14]; trunc_error[15]; parity[16] */
  1861. #define NIG_REG_INGRESS_EOP_LB_FIFO 0x104e4
  1862. /* [RW 27] 0 - must be active for Everest A0; 1- for Everest B0 when latch
  1863. logic for interrupts must be used. Enable per bit of interrupt of
  1864. ~latch_status.latch_status */
  1865. #define NIG_REG_LATCH_BC_0 0x16210
  1866. /* [RW 27] Latch for each interrupt from Unicore.b[0]
  1867. status_emac0_misc_mi_int; b[1] status_emac0_misc_mi_complete;
  1868. b[2]status_emac0_misc_cfg_change; b[3]status_emac0_misc_link_status;
  1869. b[4]status_emac0_misc_link_change; b[5]status_emac0_misc_attn;
  1870. b[6]status_serdes0_mac_crs; b[7]status_serdes0_autoneg_complete;
  1871. b[8]status_serdes0_fiber_rxact; b[9]status_serdes0_link_status;
  1872. b[10]status_serdes0_mr_page_rx; b[11]status_serdes0_cl73_an_complete;
  1873. b[12]status_serdes0_cl73_mr_page_rx; b[13]status_serdes0_rx_sigdet;
  1874. b[14]status_xgxs0_remotemdioreq; b[15]status_xgxs0_link10g;
  1875. b[16]status_xgxs0_autoneg_complete; b[17]status_xgxs0_fiber_rxact;
  1876. b[21:18]status_xgxs0_link_status; b[22]status_xgxs0_mr_page_rx;
  1877. b[23]status_xgxs0_cl73_an_complete; b[24]status_xgxs0_cl73_mr_page_rx;
  1878. b[25]status_xgxs0_rx_sigdet; b[26]status_xgxs0_mac_crs */
  1879. #define NIG_REG_LATCH_STATUS_0 0x18000
  1880. /* [RW 1] led 10g for port 0 */
  1881. #define NIG_REG_LED_10G_P0 0x10320
  1882. /* [RW 1] led 10g for port 1 */
  1883. #define NIG_REG_LED_10G_P1 0x10324
  1884. /* [RW 1] Port0: This bit is set to enable the use of the
  1885. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 field
  1886. defined below. If this bit is cleared; then the blink rate will be about
  1887. 8Hz. */
  1888. #define NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 0x10318
  1889. /* [RW 12] Port0: Specifies the period of each blink cycle (on + off) for
  1890. Traffic LED in milliseconds. Must be a non-zero value. This 12-bit field
  1891. is reset to 0x080; giving a default blink period of approximately 8Hz. */
  1892. #define NIG_REG_LED_CONTROL_BLINK_RATE_P0 0x10310
  1893. /* [RW 1] Port0: If set along with the
  1894. ~nig_registers_led_control_override_traffic_p0.led_control_override_traffic_p0
  1895. bit and ~nig_registers_led_control_traffic_p0.led_control_traffic_p0 LED
  1896. bit; the Traffic LED will blink with the blink rate specified in
  1897. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
  1898. ~nig_registers_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
  1899. fields. */
  1900. #define NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 0x10308
  1901. /* [RW 1] Port0: If set overrides hardware control of the Traffic LED. The
  1902. Traffic LED will then be controlled via bit ~nig_registers_
  1903. led_control_traffic_p0.led_control_traffic_p0 and bit
  1904. ~nig_registers_led_control_blink_traffic_p0.led_control_blink_traffic_p0 */
  1905. #define NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 0x102f8
  1906. /* [RW 1] Port0: If set along with the led_control_override_trafic_p0 bit;
  1907. turns on the Traffic LED. If the led_control_blink_traffic_p0 bit is also
  1908. set; the LED will blink with blink rate specified in
  1909. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
  1910. ~nig_regsters_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
  1911. fields. */
  1912. #define NIG_REG_LED_CONTROL_TRAFFIC_P0 0x10300
  1913. /* [RW 4] led mode for port0: 0 MAC; 1-3 PHY1; 4 MAC2; 5-7 PHY4; 8-MAC3;
  1914. 9-11PHY7; 12 MAC4; 13-15 PHY10; */
  1915. #define NIG_REG_LED_MODE_P0 0x102f0
  1916. /* [RW 3] for port0 enable for llfc ppp and pause. b0 - brb1 enable; b1-
  1917. tsdm enable; b2- usdm enable */
  1918. #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 0x16070
  1919. #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 0x16074
  1920. /* [RW 1] SAFC enable for port0. This register may get 1 only when
  1921. ~ppp_enable.ppp_enable = 0 and pause_enable.pause_enable =0 for the same
  1922. port */
  1923. #define NIG_REG_LLFC_ENABLE_0 0x16208
  1924. #define NIG_REG_LLFC_ENABLE_1 0x1620c
  1925. /* [RW 16] classes are high-priority for port0 */
  1926. #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0 0x16058
  1927. #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 0x1605c
  1928. /* [RW 16] classes are low-priority for port0 */
  1929. #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0 0x16060
  1930. #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 0x16064
  1931. /* [RW 1] Output enable of message to LLFC BMAC IF for port0 */
  1932. #define NIG_REG_LLFC_OUT_EN_0 0x160c8
  1933. #define NIG_REG_LLFC_OUT_EN_1 0x160cc
  1934. #define NIG_REG_LLH0_ACPI_PAT_0_CRC 0x1015c
  1935. #define NIG_REG_LLH0_ACPI_PAT_6_LEN 0x10154
  1936. #define NIG_REG_LLH0_BRB1_DRV_MASK 0x10244
  1937. #define NIG_REG_LLH0_BRB1_DRV_MASK_MF 0x16048
  1938. /* [RW 1] send to BRB1 if no match on any of RMP rules. */
  1939. #define NIG_REG_LLH0_BRB1_NOT_MCP 0x1025c
  1940. /* [RW 2] Determine the classification participants. 0: no classification.1:
  1941. classification upon VLAN id. 2: classification upon MAC address. 3:
  1942. classification upon both VLAN id & MAC addr. */
  1943. #define NIG_REG_LLH0_CLS_TYPE 0x16080
  1944. /* [RW 32] cm header for llh0 */
  1945. #define NIG_REG_LLH0_CM_HEADER 0x1007c
  1946. #define NIG_REG_LLH0_DEST_IP_0_1 0x101dc
  1947. #define NIG_REG_LLH0_DEST_MAC_0_0 0x101c0
  1948. /* [RW 16] destination TCP address 1. The LLH will look for this address in
  1949. all incoming packets. */
  1950. #define NIG_REG_LLH0_DEST_TCP_0 0x10220
  1951. /* [RW 16] destination UDP address 1 The LLH will look for this address in
  1952. all incoming packets. */
  1953. #define NIG_REG_LLH0_DEST_UDP_0 0x10214
  1954. #define NIG_REG_LLH0_ERROR_MASK 0x1008c
  1955. /* [RW 8] event id for llh0 */
  1956. #define NIG_REG_LLH0_EVENT_ID 0x10084
  1957. #define NIG_REG_LLH0_FUNC_EN 0x160fc
  1958. #define NIG_REG_LLH0_FUNC_MEM 0x16180
  1959. #define NIG_REG_LLH0_FUNC_MEM_ENABLE 0x16140
  1960. #define NIG_REG_LLH0_FUNC_VLAN_ID 0x16100
  1961. /* [RW 1] Determine the IP version to look for in
  1962. ~nig_registers_llh0_dest_ip_0.llh0_dest_ip_0. 0 - IPv6; 1-IPv4 */
  1963. #define NIG_REG_LLH0_IPV4_IPV6_0 0x10208
  1964. /* [RW 1] t bit for llh0 */
  1965. #define NIG_REG_LLH0_T_BIT 0x10074
  1966. /* [RW 12] VLAN ID 1. In case of VLAN packet the LLH will look for this ID. */
  1967. #define NIG_REG_LLH0_VLAN_ID_0 0x1022c
  1968. /* [RW 8] init credit counter for port0 in LLH */
  1969. #define NIG_REG_LLH0_XCM_INIT_CREDIT 0x10554
  1970. #define NIG_REG_LLH0_XCM_MASK 0x10130
  1971. #define NIG_REG_LLH1_BRB1_DRV_MASK 0x10248
  1972. /* [RW 1] send to BRB1 if no match on any of RMP rules. */
  1973. #define NIG_REG_LLH1_BRB1_NOT_MCP 0x102dc
  1974. /* [RW 2] Determine the classification participants. 0: no classification.1:
  1975. classification upon VLAN id. 2: classification upon MAC address. 3:
  1976. classification upon both VLAN id & MAC addr. */
  1977. #define NIG_REG_LLH1_CLS_TYPE 0x16084
  1978. /* [RW 32] cm header for llh1 */
  1979. #define NIG_REG_LLH1_CM_HEADER 0x10080
  1980. #define NIG_REG_LLH1_ERROR_MASK 0x10090
  1981. /* [RW 8] event id for llh1 */
  1982. #define NIG_REG_LLH1_EVENT_ID 0x10088
  1983. #define NIG_REG_LLH1_FUNC_MEM 0x161c0
  1984. #define NIG_REG_LLH1_FUNC_MEM_ENABLE 0x16160
  1985. #define NIG_REG_LLH1_FUNC_MEM_SIZE 16
  1986. /* [RW 1] When this bit is set; the LLH will classify the packet before
  1987. * sending it to the BRB or calculating WoL on it. This bit controls port 1
  1988. * only. The legacy llh_multi_function_mode bit controls port 0. */
  1989. #define NIG_REG_LLH1_MF_MODE 0x18614
  1990. /* [RW 8] init credit counter for port1 in LLH */
  1991. #define NIG_REG_LLH1_XCM_INIT_CREDIT 0x10564
  1992. #define NIG_REG_LLH1_XCM_MASK 0x10134
  1993. /* [RW 1] When this bit is set; the LLH will expect all packets to be with
  1994. e1hov */
  1995. #define NIG_REG_LLH_E1HOV_MODE 0x160d8
  1996. /* [RW 1] When this bit is set; the LLH will classify the packet before
  1997. sending it to the BRB or calculating WoL on it. */
  1998. #define NIG_REG_LLH_MF_MODE 0x16024
  1999. #define NIG_REG_MASK_INTERRUPT_PORT0 0x10330
  2000. #define NIG_REG_MASK_INTERRUPT_PORT1 0x10334
  2001. /* [RW 1] Output signal from NIG to EMAC0. When set enables the EMAC0 block. */
  2002. #define NIG_REG_NIG_EMAC0_EN 0x1003c
  2003. /* [RW 1] Output signal from NIG to EMAC1. When set enables the EMAC1 block. */
  2004. #define NIG_REG_NIG_EMAC1_EN 0x10040
  2005. /* [RW 1] Output signal from NIG to TX_EMAC0. When set indicates to the
  2006. EMAC0 to strip the CRC from the ingress packets. */
  2007. #define NIG_REG_NIG_INGRESS_EMAC0_NO_CRC 0x10044
  2008. /* [R 32] Interrupt register #0 read */
  2009. #define NIG_REG_NIG_INT_STS_0 0x103b0
  2010. #define NIG_REG_NIG_INT_STS_1 0x103c0
  2011. /* [R 32] Legacy E1 and E1H location for parity error mask register. */
  2012. #define NIG_REG_NIG_PRTY_MASK 0x103dc
  2013. /* [RW 32] Parity mask register #0 read/write */
  2014. #define NIG_REG_NIG_PRTY_MASK_0 0x183c8
  2015. #define NIG_REG_NIG_PRTY_MASK_1 0x183d8
  2016. /* [R 32] Legacy E1 and E1H location for parity error status register. */
  2017. #define NIG_REG_NIG_PRTY_STS 0x103d0
  2018. /* [R 32] Parity register #0 read */
  2019. #define NIG_REG_NIG_PRTY_STS_0 0x183bc
  2020. #define NIG_REG_NIG_PRTY_STS_1 0x183cc
  2021. /* [R 32] Legacy E1 and E1H location for parity error status clear register. */
  2022. #define NIG_REG_NIG_PRTY_STS_CLR 0x103d4
  2023. /* [RC 32] Parity register #0 read clear */
  2024. #define NIG_REG_NIG_PRTY_STS_CLR_0 0x183c0
  2025. #define NIG_REG_NIG_PRTY_STS_CLR_1 0x183d0
  2026. #define MCPR_IMC_COMMAND_ENABLE (1L<<31)
  2027. #define MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT 16
  2028. #define MCPR_IMC_COMMAND_OPERATION_BITSHIFT 28
  2029. #define MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT 8
  2030. /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
  2031. * Ethernet header. */
  2032. #define NIG_REG_P0_HDRS_AFTER_BASIC 0x18038
  2033. /* [RW 1] HW PFC enable bit. Set this bit to enable the PFC functionality in
  2034. * the NIG. Other flow control modes such as PAUSE and SAFC/LLFC should be
  2035. * disabled when this bit is set. */
  2036. #define NIG_REG_P0_HWPFC_ENABLE 0x18078
  2037. #define NIG_REG_P0_LLH_FUNC_MEM2 0x18480
  2038. #define NIG_REG_P0_LLH_FUNC_MEM2_ENABLE 0x18440
  2039. /* [RW 1] Input enable for RX MAC interface. */
  2040. #define NIG_REG_P0_MAC_IN_EN 0x185ac
  2041. /* [RW 1] Output enable for TX MAC interface */
  2042. #define NIG_REG_P0_MAC_OUT_EN 0x185b0
  2043. /* [RW 1] Output enable for TX PAUSE signal to the MAC. */
  2044. #define NIG_REG_P0_MAC_PAUSE_OUT_EN 0x185b4
  2045. /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
  2046. * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
  2047. * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
  2048. * priority field is extracted from the outer-most VLAN in receive packet.
  2049. * Only COS 0 and COS 1 are supported in E2. */
  2050. #define NIG_REG_P0_PKT_PRIORITY_TO_COS 0x18054
  2051. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
  2052. * priority is mapped to COS 0 when the corresponding mask bit is 1. More
  2053. * than one bit may be set; allowing multiple priorities to be mapped to one
  2054. * COS. */
  2055. #define NIG_REG_P0_RX_COS0_PRIORITY_MASK 0x18058
  2056. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
  2057. * priority is mapped to COS 1 when the corresponding mask bit is 1. More
  2058. * than one bit may be set; allowing multiple priorities to be mapped to one
  2059. * COS. */
  2060. #define NIG_REG_P0_RX_COS1_PRIORITY_MASK 0x1805c
  2061. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
  2062. * priority is mapped to COS 2 when the corresponding mask bit is 1. More
  2063. * than one bit may be set; allowing multiple priorities to be mapped to one
  2064. * COS. */
  2065. #define NIG_REG_P0_RX_COS2_PRIORITY_MASK 0x186b0
  2066. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 3. A
  2067. * priority is mapped to COS 3 when the corresponding mask bit is 1. More
  2068. * than one bit may be set; allowing multiple priorities to be mapped to one
  2069. * COS. */
  2070. #define NIG_REG_P0_RX_COS3_PRIORITY_MASK 0x186b4
  2071. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 4. A
  2072. * priority is mapped to COS 4 when the corresponding mask bit is 1. More
  2073. * than one bit may be set; allowing multiple priorities to be mapped to one
  2074. * COS. */
  2075. #define NIG_REG_P0_RX_COS4_PRIORITY_MASK 0x186b8
  2076. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 5. A
  2077. * priority is mapped to COS 5 when the corresponding mask bit is 1. More
  2078. * than one bit may be set; allowing multiple priorities to be mapped to one
  2079. * COS. */
  2080. #define NIG_REG_P0_RX_COS5_PRIORITY_MASK 0x186bc
  2081. /* [R 1] RX FIFO for receiving data from MAC is empty. */
  2082. /* [RW 15] Specify which of the credit registers the client is to be mapped
  2083. * to. Bits[2:0] are for client 0; bits [14:12] are for client 4. For
  2084. * clients that are not subject to WFQ credit blocking - their
  2085. * specifications here are not used. */
  2086. #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP 0x180f0
  2087. /* [RW 32] Specify which of the credit registers the client is to be mapped
  2088. * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
  2089. * for client 0; bits [35:32] are for client 8. For clients that are not
  2090. * subject to WFQ credit blocking - their specifications here are not used.
  2091. * This is a new register (with 2_) added in E3 B0 to accommodate the 9
  2092. * input clients to ETS arbiter. The reset default is set for management and
  2093. * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
  2094. * use credit registers 0-5 respectively (0x543210876). Note that credit
  2095. * registers can not be shared between clients. */
  2096. #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB 0x18688
  2097. /* [RW 4] Specify which of the credit registers the client is to be mapped
  2098. * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
  2099. * for client 0; bits [35:32] are for client 8. For clients that are not
  2100. * subject to WFQ credit blocking - their specifications here are not used.
  2101. * This is a new register (with 2_) added in E3 B0 to accommodate the 9
  2102. * input clients to ETS arbiter. The reset default is set for management and
  2103. * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
  2104. * use credit registers 0-5 respectively (0x543210876). Note that credit
  2105. * registers can not be shared between clients. */
  2106. #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB 0x1868c
  2107. /* [RW 5] Specify whether the client competes directly in the strict
  2108. * priority arbiter. The bits are mapped according to client ID (client IDs
  2109. * are defined in tx_arb_priority_client). Default value is set to enable
  2110. * strict priorities for clients 0-2 -- management and debug traffic. */
  2111. #define NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT 0x180e8
  2112. /* [RW 5] Specify whether the client is subject to WFQ credit blocking. The
  2113. * bits are mapped according to client ID (client IDs are defined in
  2114. * tx_arb_priority_client). Default value is 0 for not using WFQ credit
  2115. * blocking. */
  2116. #define NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ 0x180ec
  2117. /* [RW 32] Specify the upper bound that credit register 0 is allowed to
  2118. * reach. */
  2119. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0 0x1810c
  2120. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1 0x18110
  2121. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2 0x18114
  2122. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3 0x18118
  2123. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4 0x1811c
  2124. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5 0x186a0
  2125. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6 0x186a4
  2126. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7 0x186a8
  2127. #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8 0x186ac
  2128. /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
  2129. * when it is time to increment. */
  2130. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0 0x180f8
  2131. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1 0x180fc
  2132. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2 0x18100
  2133. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3 0x18104
  2134. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4 0x18108
  2135. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5 0x18690
  2136. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6 0x18694
  2137. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7 0x18698
  2138. #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8 0x1869c
  2139. /* [RW 12] Specify the number of strict priority arbitration slots between
  2140. * two round-robin arbitration slots to avoid starvation. A value of 0 means
  2141. * no strict priority cycles - the strict priority with anti-starvation
  2142. * arbiter becomes a round-robin arbiter. */
  2143. #define NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS 0x180f4
  2144. /* [RW 15] Specify the client number to be assigned to each priority of the
  2145. * strict priority arbiter. Priority 0 is the highest priority. Bits [2:0]
  2146. * are for priority 0 client; bits [14:12] are for priority 4 client. The
  2147. * clients are assigned the following IDs: 0-management; 1-debug traffic
  2148. * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
  2149. * traffic. The reset value[14:0] is set to 0x4688 (15'b100_011_010_001_000)
  2150. * for management at priority 0; debug traffic at priorities 1 and 2; COS0
  2151. * traffic at priority 3; and COS1 traffic at priority 4. */
  2152. #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT 0x180e4
  2153. /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
  2154. * Ethernet header. */
  2155. #define NIG_REG_P1_HDRS_AFTER_BASIC 0x1818c
  2156. #define NIG_REG_P1_LLH_FUNC_MEM2 0x184c0
  2157. #define NIG_REG_P1_LLH_FUNC_MEM2_ENABLE 0x18460
  2158. /* [RW 32] Specify the client number to be assigned to each priority of the
  2159. * strict priority arbiter. This register specifies bits 31:0 of the 36-bit
  2160. * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
  2161. * client; bits [35-32] are for priority 8 client. The clients are assigned
  2162. * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
  2163. * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
  2164. * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
  2165. * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
  2166. * accommodate the 9 input clients to ETS arbiter. */
  2167. #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB 0x18680
  2168. /* [RW 4] Specify the client number to be assigned to each priority of the
  2169. * strict priority arbiter. This register specifies bits 35:32 of the 36-bit
  2170. * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
  2171. * client; bits [35-32] are for priority 8 client. The clients are assigned
  2172. * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
  2173. * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
  2174. * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
  2175. * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
  2176. * accommodate the 9 input clients to ETS arbiter. */
  2177. #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB 0x18684
  2178. #define NIG_REG_P1_HWPFC_ENABLE 0x181d0
  2179. #define NIG_REG_P1_MAC_IN_EN 0x185c0
  2180. /* [RW 1] Output enable for TX MAC interface */
  2181. #define NIG_REG_P1_MAC_OUT_EN 0x185c4
  2182. /* [RW 1] Output enable for TX PAUSE signal to the MAC. */
  2183. #define NIG_REG_P1_MAC_PAUSE_OUT_EN 0x185c8
  2184. /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
  2185. * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
  2186. * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
  2187. * priority field is extracted from the outer-most VLAN in receive packet.
  2188. * Only COS 0 and COS 1 are supported in E2. */
  2189. #define NIG_REG_P1_PKT_PRIORITY_TO_COS 0x181a8
  2190. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
  2191. * priority is mapped to COS 0 when the corresponding mask bit is 1. More
  2192. * than one bit may be set; allowing multiple priorities to be mapped to one
  2193. * COS. */
  2194. #define NIG_REG_P1_RX_COS0_PRIORITY_MASK 0x181ac
  2195. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
  2196. * priority is mapped to COS 1 when the corresponding mask bit is 1. More
  2197. * than one bit may be set; allowing multiple priorities to be mapped to one
  2198. * COS. */
  2199. #define NIG_REG_P1_RX_COS1_PRIORITY_MASK 0x181b0
  2200. /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
  2201. * priority is mapped to COS 2 when the corresponding mask bit is 1. More
  2202. * than one bit may be set; allowing multiple priorities to be mapped to one
  2203. * COS. */
  2204. #define NIG_REG_P1_RX_COS2_PRIORITY_MASK 0x186f8
  2205. /* [R 1] RX FIFO for receiving data from MAC is empty. */
  2206. #define NIG_REG_P1_RX_MACFIFO_EMPTY 0x1858c
  2207. /* [R 1] TLLH FIFO is empty. */
  2208. #define NIG_REG_P1_TLLH_FIFO_EMPTY 0x18338
  2209. /* [RW 32] Specify which of the credit registers the client is to be mapped
  2210. * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
  2211. * for client 0; bits [35:32] are for client 8. For clients that are not
  2212. * subject to WFQ credit blocking - their specifications here are not used.
  2213. * This is a new register (with 2_) added in E3 B0 to accommodate the 9
  2214. * input clients to ETS arbiter. The reset default is set for management and
  2215. * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
  2216. * use credit registers 0-5 respectively (0x543210876). Note that credit
  2217. * registers can not be shared between clients. Note also that there are
  2218. * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
  2219. * credit registers 0-5 are valid. This register should be configured
  2220. * appropriately before enabling WFQ. */
  2221. #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB 0x186e8
  2222. /* [RW 4] Specify which of the credit registers the client is to be mapped
  2223. * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
  2224. * for client 0; bits [35:32] are for client 8. For clients that are not
  2225. * subject to WFQ credit blocking - their specifications here are not used.
  2226. * This is a new register (with 2_) added in E3 B0 to accommodate the 9
  2227. * input clients to ETS arbiter. The reset default is set for management and
  2228. * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
  2229. * use credit registers 0-5 respectively (0x543210876). Note that credit
  2230. * registers can not be shared between clients. Note also that there are
  2231. * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
  2232. * credit registers 0-5 are valid. This register should be configured
  2233. * appropriately before enabling WFQ. */
  2234. #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB 0x186ec
  2235. /* [RW 9] Specify whether the client competes directly in the strict
  2236. * priority arbiter. The bits are mapped according to client ID (client IDs
  2237. * are defined in tx_arb_priority_client2): 0-management; 1-debug traffic
  2238. * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
  2239. * traffic; 5-COS2 traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic.
  2240. * Default value is set to enable strict priorities for all clients. */
  2241. #define NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT 0x18234
  2242. /* [RW 9] Specify whether the client is subject to WFQ credit blocking. The
  2243. * bits are mapped according to client ID (client IDs are defined in
  2244. * tx_arb_priority_client2): 0-management; 1-debug traffic from this port;
  2245. * 2-debug traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2
  2246. * traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. Default value is
  2247. * 0 for not using WFQ credit blocking. */
  2248. #define NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ 0x18238
  2249. #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 0x18258
  2250. #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 0x1825c
  2251. #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 0x18260
  2252. #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 0x18264
  2253. #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 0x18268
  2254. #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 0x186f4
  2255. /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
  2256. * when it is time to increment. */
  2257. #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 0x18244
  2258. #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 0x18248
  2259. #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 0x1824c
  2260. #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 0x18250
  2261. #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 0x18254
  2262. #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 0x186f0
  2263. /* [RW 12] Specify the number of strict priority arbitration slots between
  2264. two round-robin arbitration slots to avoid starvation. A value of 0 means
  2265. no strict priority cycles - the strict priority with anti-starvation
  2266. arbiter becomes a round-robin arbiter. */
  2267. #define NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS 0x18240
  2268. /* [RW 32] Specify the client number to be assigned to each priority of the
  2269. strict priority arbiter. This register specifies bits 31:0 of the 36-bit
  2270. value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
  2271. client; bits [35-32] are for priority 8 client. The clients are assigned
  2272. the following IDs: 0-management; 1-debug traffic from this port; 2-debug
  2273. traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
  2274. 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
  2275. set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
  2276. accommodate the 9 input clients to ETS arbiter. Note that this register
  2277. is the same as the one for port 0, except that port 1 only has COS 0-2
  2278. traffic. There is no traffic for COS 3-5 of port 1. */
  2279. #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB 0x186e0
  2280. /* [RW 4] Specify the client number to be assigned to each priority of the
  2281. strict priority arbiter. This register specifies bits 35:32 of the 36-bit
  2282. value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
  2283. client; bits [35-32] are for priority 8 client. The clients are assigned
  2284. the following IDs: 0-management; 1-debug traffic from this port; 2-debug
  2285. traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
  2286. 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
  2287. set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
  2288. accommodate the 9 input clients to ETS arbiter. Note that this register
  2289. is the same as the one for port 0, except that port 1 only has COS 0-2
  2290. traffic. There is no traffic for COS 3-5 of port 1. */
  2291. #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB 0x186e4
  2292. /* [R 1] TX FIFO for transmitting data to MAC is empty. */
  2293. #define NIG_REG_P1_TX_MACFIFO_EMPTY 0x18594
  2294. /* [R 1] FIFO empty status of the MCP TX FIFO used for storing MCP packets
  2295. forwarded to the host. */
  2296. #define NIG_REG_P1_TX_MNG_HOST_FIFO_EMPTY 0x182b8
  2297. /* [RW 32] Specify the upper bound that credit register 0 is allowed to
  2298. * reach. */
  2299. /* [RW 1] Pause enable for port0. This register may get 1 only when
  2300. ~safc_enable.safc_enable = 0 and ppp_enable.ppp_enable =0 for the same
  2301. port */
  2302. #define NIG_REG_PAUSE_ENABLE_0 0x160c0
  2303. #define NIG_REG_PAUSE_ENABLE_1 0x160c4
  2304. /* [RW 1] Input enable for RX PBF LP IF */
  2305. #define NIG_REG_PBF_LB_IN_EN 0x100b4
  2306. /* [RW 1] Value of this register will be transmitted to port swap when
  2307. ~nig_registers_strap_override.strap_override =1 */
  2308. #define NIG_REG_PORT_SWAP 0x10394
  2309. /* [RW 1] PPP enable for port0. This register may get 1 only when
  2310. * ~safc_enable.safc_enable = 0 and pause_enable.pause_enable =0 for the
  2311. * same port */
  2312. #define NIG_REG_PPP_ENABLE_0 0x160b0
  2313. #define NIG_REG_PPP_ENABLE_1 0x160b4
  2314. /* [RW 1] output enable for RX parser descriptor IF */
  2315. #define NIG_REG_PRS_EOP_OUT_EN 0x10104
  2316. /* [RW 1] Input enable for RX parser request IF */
  2317. #define NIG_REG_PRS_REQ_IN_EN 0x100b8
  2318. /* [RW 5] control to serdes - CL45 DEVAD */
  2319. #define NIG_REG_SERDES0_CTRL_MD_DEVAD 0x10370
  2320. /* [RW 1] control to serdes; 0 - clause 45; 1 - clause 22 */
  2321. #define NIG_REG_SERDES0_CTRL_MD_ST 0x1036c
  2322. /* [RW 5] control to serdes - CL22 PHY_ADD and CL45 PRTAD */
  2323. #define NIG_REG_SERDES0_CTRL_PHY_ADDR 0x10374
  2324. /* [R 1] status from serdes0 that inputs to interrupt logic of link status */
  2325. #define NIG_REG_SERDES0_STATUS_LINK_STATUS 0x10578
  2326. /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
  2327. for port0 */
  2328. #define NIG_REG_STAT0_BRB_DISCARD 0x105f0
  2329. /* [R 32] Rx statistics : In user packets truncated due to BRB backpressure
  2330. for port0 */
  2331. #define NIG_REG_STAT0_BRB_TRUNCATE 0x105f8
  2332. /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
  2333. between 1024 and 1522 bytes for port0 */
  2334. #define NIG_REG_STAT0_EGRESS_MAC_PKT0 0x10750
  2335. /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
  2336. between 1523 bytes and above for port0 */
  2337. #define NIG_REG_STAT0_EGRESS_MAC_PKT1 0x10760
  2338. /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
  2339. for port1 */
  2340. #define NIG_REG_STAT1_BRB_DISCARD 0x10628
  2341. /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
  2342. between 1024 and 1522 bytes for port1 */
  2343. #define NIG_REG_STAT1_EGRESS_MAC_PKT0 0x107a0
  2344. /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
  2345. between 1523 bytes and above for port1 */
  2346. #define NIG_REG_STAT1_EGRESS_MAC_PKT1 0x107b0
  2347. /* [WB_R 64] Rx statistics : User octets received for LP */
  2348. #define NIG_REG_STAT2_BRB_OCTET 0x107e0
  2349. #define NIG_REG_STATUS_INTERRUPT_PORT0 0x10328
  2350. #define NIG_REG_STATUS_INTERRUPT_PORT1 0x1032c
  2351. /* [RW 1] port swap mux selection. If this register equal to 0 then port
  2352. swap is equal to SPIO pin that inputs from ifmux_serdes_swap. If 1 then
  2353. ort swap is equal to ~nig_registers_port_swap.port_swap */
  2354. #define NIG_REG_STRAP_OVERRIDE 0x10398
  2355. /* [RW 1] output enable for RX_XCM0 IF */
  2356. #define NIG_REG_XCM0_OUT_EN 0x100f0
  2357. /* [RW 1] output enable for RX_XCM1 IF */
  2358. #define NIG_REG_XCM1_OUT_EN 0x100f4
  2359. /* [RW 1] control to xgxs - remote PHY in-band MDIO */
  2360. #define NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST 0x10348
  2361. /* [RW 5] control to xgxs - CL45 DEVAD */
  2362. #define NIG_REG_XGXS0_CTRL_MD_DEVAD 0x1033c
  2363. /* [RW 1] control to xgxs; 0 - clause 45; 1 - clause 22 */
  2364. #define NIG_REG_XGXS0_CTRL_MD_ST 0x10338
  2365. /* [RW 5] control to xgxs - CL22 PHY_ADD and CL45 PRTAD */
  2366. #define NIG_REG_XGXS0_CTRL_PHY_ADDR 0x10340
  2367. /* [R 1] status from xgxs0 that inputs to interrupt logic of link10g. */
  2368. #define NIG_REG_XGXS0_STATUS_LINK10G 0x10680
  2369. /* [R 4] status from xgxs0 that inputs to interrupt logic of link status */
  2370. #define NIG_REG_XGXS0_STATUS_LINK_STATUS 0x10684
  2371. /* [RW 2] selection for XGXS lane of port 0 in NIG_MUX block */
  2372. #define NIG_REG_XGXS_LANE_SEL_P0 0x102e8
  2373. /* [RW 1] selection for port0 for NIG_MUX block : 0 = SerDes; 1 = XGXS */
  2374. #define NIG_REG_XGXS_SERDES0_MODE_SEL 0x102e0
  2375. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT (0x1<<0)
  2376. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS (0x1<<9)
  2377. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G (0x1<<15)
  2378. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS (0xf<<18)
  2379. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE 18
  2380. /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter. */
  2381. #define PBF_REG_COS0_UPPER_BOUND 0x15c05c
  2382. /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
  2383. * of port 0. */
  2384. #define PBF_REG_COS0_UPPER_BOUND_P0 0x15c2cc
  2385. /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
  2386. * of port 1. */
  2387. #define PBF_REG_COS0_UPPER_BOUND_P1 0x15c2e4
  2388. /* [RW 31] The weight of COS0 in the ETS command arbiter. */
  2389. #define PBF_REG_COS0_WEIGHT 0x15c054
  2390. /* [RW 31] The weight of COS0 in port 0 ETS command arbiter. */
  2391. #define PBF_REG_COS0_WEIGHT_P0 0x15c2a8
  2392. /* [RW 31] The weight of COS0 in port 1 ETS command arbiter. */
  2393. #define PBF_REG_COS0_WEIGHT_P1 0x15c2c0
  2394. /* [RW 31] The upper bound of the weight of COS1 in the ETS command arbiter. */
  2395. #define PBF_REG_COS1_UPPER_BOUND 0x15c060
  2396. /* [RW 31] The weight of COS1 in the ETS command arbiter. */
  2397. #define PBF_REG_COS1_WEIGHT 0x15c058
  2398. /* [RW 31] The weight of COS1 in port 0 ETS command arbiter. */
  2399. #define PBF_REG_COS1_WEIGHT_P0 0x15c2ac
  2400. /* [RW 31] The weight of COS1 in port 1 ETS command arbiter. */
  2401. #define PBF_REG_COS1_WEIGHT_P1 0x15c2c4
  2402. /* [RW 31] The weight of COS2 in port 0 ETS command arbiter. */
  2403. #define PBF_REG_COS2_WEIGHT_P0 0x15c2b0
  2404. /* [RW 31] The weight of COS2 in port 1 ETS command arbiter. */
  2405. #define PBF_REG_COS2_WEIGHT_P1 0x15c2c8
  2406. /* [RW 31] The weight of COS3 in port 0 ETS command arbiter. */
  2407. #define PBF_REG_COS3_WEIGHT_P0 0x15c2b4
  2408. /* [RW 31] The weight of COS4 in port 0 ETS command arbiter. */
  2409. #define PBF_REG_COS4_WEIGHT_P0 0x15c2b8
  2410. /* [RW 31] The weight of COS5 in port 0 ETS command arbiter. */
  2411. #define PBF_REG_COS5_WEIGHT_P0 0x15c2bc
  2412. /* [R 11] Current credit for the LB queue in the tx port buffers in 16 byte
  2413. * lines. */
  2414. #define PBF_REG_CREDIT_LB_Q 0x140338
  2415. /* [R 11] Current credit for queue 0 in the tx port buffers in 16 byte
  2416. * lines. */
  2417. #define PBF_REG_CREDIT_Q0 0x14033c
  2418. /* [R 11] Current credit for queue 1 in the tx port buffers in 16 byte
  2419. * lines. */
  2420. #define PBF_REG_CREDIT_Q1 0x140340
  2421. /* [RW 1] Disable processing further tasks from port 0 (after ending the
  2422. current task in process). */
  2423. #define PBF_REG_DISABLE_NEW_TASK_PROC_P0 0x14005c
  2424. /* [RW 1] Disable processing further tasks from port 1 (after ending the
  2425. current task in process). */
  2426. #define PBF_REG_DISABLE_NEW_TASK_PROC_P1 0x140060
  2427. /* [RW 1] Disable processing further tasks from port 4 (after ending the
  2428. current task in process). */
  2429. #define PBF_REG_DISABLE_NEW_TASK_PROC_P4 0x14006c
  2430. #define PBF_REG_DISABLE_PF 0x1402e8
  2431. /* [RW 18] For port 0: For each client that is subject to WFQ (the
  2432. * corresponding bit is 1); indicates to which of the credit registers this
  2433. * client is mapped. For clients which are not credit blocked; their mapping
  2434. * is dont care. */
  2435. #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0 0x15c288
  2436. /* [RW 9] For port 1: For each client that is subject to WFQ (the
  2437. * corresponding bit is 1); indicates to which of the credit registers this
  2438. * client is mapped. For clients which are not credit blocked; their mapping
  2439. * is dont care. */
  2440. #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1 0x15c28c
  2441. /* [RW 6] For port 0: Bit per client to indicate if the client competes in
  2442. * the strict priority arbiter directly (corresponding bit = 1); or first
  2443. * goes to the RR arbiter (corresponding bit = 0); and then competes in the
  2444. * lowest priority in the strict-priority arbiter. */
  2445. #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 0x15c278
  2446. /* [RW 3] For port 1: Bit per client to indicate if the client competes in
  2447. * the strict priority arbiter directly (corresponding bit = 1); or first
  2448. * goes to the RR arbiter (corresponding bit = 0); and then competes in the
  2449. * lowest priority in the strict-priority arbiter. */
  2450. #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 0x15c27c
  2451. /* [RW 6] For port 0: Bit per client to indicate if the client is subject to
  2452. * WFQ credit blocking (corresponding bit = 1). */
  2453. #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 0x15c280
  2454. /* [RW 3] For port 0: Bit per client to indicate if the client is subject to
  2455. * WFQ credit blocking (corresponding bit = 1). */
  2456. #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 0x15c284
  2457. /* [RW 16] For port 0: The number of strict priority arbitration slots
  2458. * between 2 RR arbitration slots. A value of 0 means no strict priority
  2459. * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
  2460. * arbiter. */
  2461. #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 0x15c2a0
  2462. /* [RW 16] For port 1: The number of strict priority arbitration slots
  2463. * between 2 RR arbitration slots. A value of 0 means no strict priority
  2464. * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
  2465. * arbiter. */
  2466. #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 0x15c2a4
  2467. /* [RW 18] For port 0: Indicates which client is connected to each priority
  2468. * in the strict-priority arbiter. Priority 0 is the highest priority, and
  2469. * priority 5 is the lowest; to which the RR output is connected to (this is
  2470. * not configurable). */
  2471. #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 0x15c270
  2472. /* [RW 9] For port 1: Indicates which client is connected to each priority
  2473. * in the strict-priority arbiter. Priority 0 is the highest priority, and
  2474. * priority 5 is the lowest; to which the RR output is connected to (this is
  2475. * not configurable). */
  2476. #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 0x15c274
  2477. /* [RW 1] Indicates that ETS is performed between the COSes in the command
  2478. * arbiter. If reset strict priority w/ anti-starvation will be performed
  2479. * w/o WFQ. */
  2480. #define PBF_REG_ETS_ENABLED 0x15c050
  2481. /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
  2482. * Ethernet header. */
  2483. #define PBF_REG_HDRS_AFTER_BASIC 0x15c0a8
  2484. /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
  2485. #define PBF_REG_HDRS_AFTER_TAG_0 0x15c0b8
  2486. /* [R 1] Removed for E3 B0 - Indicates which COS is conncted to the highest
  2487. * priority in the command arbiter. */
  2488. #define PBF_REG_HIGH_PRIORITY_COS_NUM 0x15c04c
  2489. #define PBF_REG_IF_ENABLE_REG 0x140044
  2490. /* [RW 1] Init bit. When set the initial credits are copied to the credit
  2491. registers (except the port credits). Should be set and then reset after
  2492. the configuration of the block has ended. */
  2493. #define PBF_REG_INIT 0x140000
  2494. /* [RW 11] Initial credit for the LB queue in the tx port buffers in 16 byte
  2495. * lines. */
  2496. #define PBF_REG_INIT_CRD_LB_Q 0x15c248
  2497. /* [RW 11] Initial credit for queue 0 in the tx port buffers in 16 byte
  2498. * lines. */
  2499. #define PBF_REG_INIT_CRD_Q0 0x15c230
  2500. /* [RW 11] Initial credit for queue 1 in the tx port buffers in 16 byte
  2501. * lines. */
  2502. #define PBF_REG_INIT_CRD_Q1 0x15c234
  2503. /* [RW 1] Init bit for port 0. When set the initial credit of port 0 is
  2504. copied to the credit register. Should be set and then reset after the
  2505. configuration of the port has ended. */
  2506. #define PBF_REG_INIT_P0 0x140004
  2507. /* [RW 1] Init bit for port 1. When set the initial credit of port 1 is
  2508. copied to the credit register. Should be set and then reset after the
  2509. configuration of the port has ended. */
  2510. #define PBF_REG_INIT_P1 0x140008
  2511. /* [RW 1] Init bit for port 4. When set the initial credit of port 4 is
  2512. copied to the credit register. Should be set and then reset after the
  2513. configuration of the port has ended. */
  2514. #define PBF_REG_INIT_P4 0x14000c
  2515. /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
  2516. * the LB queue. Reset upon init. */
  2517. #define PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q 0x140354
  2518. /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
  2519. * queue 0. Reset upon init. */
  2520. #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 0x140358
  2521. /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
  2522. * queue 1. Reset upon init. */
  2523. #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 0x14035c
  2524. /* [RW 1] Enable for mac interface 0. */
  2525. #define PBF_REG_MAC_IF0_ENABLE 0x140030
  2526. /* [RW 1] Enable for mac interface 1. */
  2527. #define PBF_REG_MAC_IF1_ENABLE 0x140034
  2528. /* [RW 1] Enable for the loopback interface. */
  2529. #define PBF_REG_MAC_LB_ENABLE 0x140040
  2530. /* [RW 6] Bit-map indicating which headers must appear in the packet */
  2531. #define PBF_REG_MUST_HAVE_HDRS 0x15c0c4
  2532. /* [RW 16] The number of strict priority arbitration slots between 2 RR
  2533. * arbitration slots. A value of 0 means no strict priority cycles; i.e. the
  2534. * strict-priority w/ anti-starvation arbiter is a RR arbiter. */
  2535. #define PBF_REG_NUM_STRICT_ARB_SLOTS 0x15c064
  2536. /* [RW 10] Port 0 threshold used by arbiter in 16 byte lines used when pause
  2537. not suppoterd. */
  2538. #define PBF_REG_P0_ARB_THRSH 0x1400e4
  2539. /* [R 11] Current credit for port 0 in the tx port buffers in 16 byte lines. */
  2540. #define PBF_REG_P0_CREDIT 0x140200
  2541. /* [RW 11] Initial credit for port 0 in the tx port buffers in 16 byte
  2542. lines. */
  2543. #define PBF_REG_P0_INIT_CRD 0x1400d0
  2544. /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
  2545. * port 0. Reset upon init. */
  2546. #define PBF_REG_P0_INTERNAL_CRD_FREED_CNT 0x140308
  2547. /* [R 1] Removed for E3 B0 - Indication that pause is enabled for port 0. */
  2548. #define PBF_REG_P0_PAUSE_ENABLE 0x140014
  2549. /* [R 8] Removed for E3 B0 - Number of tasks in port 0 task queue. */
  2550. #define PBF_REG_P0_TASK_CNT 0x140204
  2551. /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
  2552. * freed from the task queue of port 0. Reset upon init. */
  2553. #define PBF_REG_P0_TQ_LINES_FREED_CNT 0x1402f0
  2554. /* [R 12] Number of 8 bytes lines occupied in the task queue of port 0. */
  2555. #define PBF_REG_P0_TQ_OCCUPANCY 0x1402fc
  2556. /* [R 11] Removed for E3 B0 - Current credit for port 1 in the tx port
  2557. * buffers in 16 byte lines. */
  2558. #define PBF_REG_P1_CREDIT 0x140208
  2559. /* [R 11] Removed for E3 B0 - Initial credit for port 0 in the tx port
  2560. * buffers in 16 byte lines. */
  2561. #define PBF_REG_P1_INIT_CRD 0x1400d4
  2562. /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
  2563. * port 1. Reset upon init. */
  2564. #define PBF_REG_P1_INTERNAL_CRD_FREED_CNT 0x14030c
  2565. /* [R 8] Removed for E3 B0 - Number of tasks in port 1 task queue. */
  2566. #define PBF_REG_P1_TASK_CNT 0x14020c
  2567. /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
  2568. * freed from the task queue of port 1. Reset upon init. */
  2569. #define PBF_REG_P1_TQ_LINES_FREED_CNT 0x1402f4
  2570. /* [R 12] Number of 8 bytes lines occupied in the task queue of port 1. */
  2571. #define PBF_REG_P1_TQ_OCCUPANCY 0x140300
  2572. /* [R 11] Current credit for port 4 in the tx port buffers in 16 byte lines. */
  2573. #define PBF_REG_P4_CREDIT 0x140210
  2574. /* [RW 11] Initial credit for port 4 in the tx port buffers in 16 byte
  2575. lines. */
  2576. #define PBF_REG_P4_INIT_CRD 0x1400e0
  2577. /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
  2578. * port 4. Reset upon init. */
  2579. #define PBF_REG_P4_INTERNAL_CRD_FREED_CNT 0x140310
  2580. /* [R 8] Removed for E3 B0 - Number of tasks in port 4 task queue. */
  2581. #define PBF_REG_P4_TASK_CNT 0x140214
  2582. /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
  2583. * freed from the task queue of port 4. Reset upon init. */
  2584. #define PBF_REG_P4_TQ_LINES_FREED_CNT 0x1402f8
  2585. /* [R 12] Number of 8 bytes lines occupied in the task queue of port 4. */
  2586. #define PBF_REG_P4_TQ_OCCUPANCY 0x140304
  2587. /* [RW 5] Interrupt mask register #0 read/write */
  2588. #define PBF_REG_PBF_INT_MASK 0x1401d4
  2589. /* [R 5] Interrupt register #0 read */
  2590. #define PBF_REG_PBF_INT_STS 0x1401c8
  2591. /* [RW 20] Parity mask register #0 read/write */
  2592. #define PBF_REG_PBF_PRTY_MASK 0x1401e4
  2593. /* [RC 20] Parity register #0 read clear */
  2594. #define PBF_REG_PBF_PRTY_STS_CLR 0x1401dc
  2595. /* [RW 16] The Ethernet type value for L2 tag 0 */
  2596. #define PBF_REG_TAG_ETHERTYPE_0 0x15c090
  2597. /* [RW 4] The length of the info field for L2 tag 0. The length is between
  2598. * 2B and 14B; in 2B granularity */
  2599. #define PBF_REG_TAG_LEN_0 0x15c09c
  2600. /* [R 32] Cyclic counter for number of 8 byte lines freed from the LB task
  2601. * queue. Reset upon init. */
  2602. #define PBF_REG_TQ_LINES_FREED_CNT_LB_Q 0x14038c
  2603. /* [R 32] Cyclic counter for number of 8 byte lines freed from the task
  2604. * queue 0. Reset upon init. */
  2605. #define PBF_REG_TQ_LINES_FREED_CNT_Q0 0x140390
  2606. /* [R 32] Cyclic counter for number of 8 byte lines freed from task queue 1.
  2607. * Reset upon init. */
  2608. #define PBF_REG_TQ_LINES_FREED_CNT_Q1 0x140394
  2609. /* [R 13] Number of 8 bytes lines occupied in the task queue of the LB
  2610. * queue. */
  2611. #define PBF_REG_TQ_OCCUPANCY_LB_Q 0x1403a8
  2612. /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 0. */
  2613. #define PBF_REG_TQ_OCCUPANCY_Q0 0x1403ac
  2614. /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 1. */
  2615. #define PBF_REG_TQ_OCCUPANCY_Q1 0x1403b0
  2616. #define PB_REG_CONTROL 0
  2617. /* [RW 2] Interrupt mask register #0 read/write */
  2618. #define PB_REG_PB_INT_MASK 0x28
  2619. /* [R 2] Interrupt register #0 read */
  2620. #define PB_REG_PB_INT_STS 0x1c
  2621. /* [RW 4] Parity mask register #0 read/write */
  2622. #define PB_REG_PB_PRTY_MASK 0x38
  2623. /* [R 4] Parity register #0 read */
  2624. #define PB_REG_PB_PRTY_STS 0x2c
  2625. /* [RC 4] Parity register #0 read clear */
  2626. #define PB_REG_PB_PRTY_STS_CLR 0x30
  2627. #define PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  2628. #define PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW (0x1<<8)
  2629. #define PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR (0x1<<1)
  2630. #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN (0x1<<6)
  2631. #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN (0x1<<7)
  2632. #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN (0x1<<4)
  2633. #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN (0x1<<3)
  2634. #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN (0x1<<5)
  2635. #define PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN (0x1<<2)
  2636. /* [R 8] Config space A attention dirty bits. Each bit indicates that the
  2637. * corresponding PF generates config space A attention. Set by PXP. Reset by
  2638. * MCP writing 1 to icfg_space_a_request_clr. Note: register contains bits
  2639. * from both paths. */
  2640. #define PGLUE_B_REG_CFG_SPACE_A_REQUEST 0x9010
  2641. /* [R 8] Config space B attention dirty bits. Each bit indicates that the
  2642. * corresponding PF generates config space B attention. Set by PXP. Reset by
  2643. * MCP writing 1 to icfg_space_b_request_clr. Note: register contains bits
  2644. * from both paths. */
  2645. #define PGLUE_B_REG_CFG_SPACE_B_REQUEST 0x9014
  2646. /* [RW 1] Type A PF enable inbound interrupt table for CSDM. 0 - disable; 1
  2647. * - enable. */
  2648. #define PGLUE_B_REG_CSDM_INB_INT_A_PF_ENABLE 0x9194
  2649. /* [RW 18] Type B VF inbound interrupt table for CSDM: bits[17:9]-mask;
  2650. * its[8:0]-address. Bits [1:0] must be zero (DW resolution address). */
  2651. #define PGLUE_B_REG_CSDM_INB_INT_B_VF 0x916c
  2652. /* [RW 1] Type B VF enable inbound interrupt table for CSDM. 0 - disable; 1
  2653. * - enable. */
  2654. #define PGLUE_B_REG_CSDM_INB_INT_B_VF_ENABLE 0x919c
  2655. /* [RW 16] Start offset of CSDM zone A (queue zone) in the internal RAM */
  2656. #define PGLUE_B_REG_CSDM_START_OFFSET_A 0x9100
  2657. /* [RW 16] Start offset of CSDM zone B (legacy zone) in the internal RAM */
  2658. #define PGLUE_B_REG_CSDM_START_OFFSET_B 0x9108
  2659. /* [RW 5] VF Shift of CSDM zone B (legacy zone) in the internal RAM */
  2660. #define PGLUE_B_REG_CSDM_VF_SHIFT_B 0x9110
  2661. /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
  2662. #define PGLUE_B_REG_CSDM_ZONE_A_SIZE_PF 0x91ac
  2663. /* [R 8] FLR request attention dirty bits for PFs 0 to 7. Each bit indicates
  2664. * that the FLR register of the corresponding PF was set. Set by PXP. Reset
  2665. * by MCP writing 1 to flr_request_pf_7_0_clr. Note: register contains bits
  2666. * from both paths. */
  2667. #define PGLUE_B_REG_FLR_REQUEST_PF_7_0 0x9028
  2668. /* [W 8] FLR request attention dirty bits clear for PFs 0 to 7. MCP writes 1
  2669. * to a bit in this register in order to clear the corresponding bit in
  2670. * flr_request_pf_7_0 register. Note: register contains bits from both
  2671. * paths. */
  2672. #define PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR 0x9418
  2673. /* [R 32] FLR request attention dirty bits for VFs 96 to 127. Each bit
  2674. * indicates that the FLR register of the corresponding VF was set. Set by
  2675. * PXP. Reset by MCP writing 1 to flr_request_vf_127_96_clr. */
  2676. #define PGLUE_B_REG_FLR_REQUEST_VF_127_96 0x9024
  2677. /* [R 32] FLR request attention dirty bits for VFs 0 to 31. Each bit
  2678. * indicates that the FLR register of the corresponding VF was set. Set by
  2679. * PXP. Reset by MCP writing 1 to flr_request_vf_31_0_clr. */
  2680. #define PGLUE_B_REG_FLR_REQUEST_VF_31_0 0x9018
  2681. /* [R 32] FLR request attention dirty bits for VFs 32 to 63. Each bit
  2682. * indicates that the FLR register of the corresponding VF was set. Set by
  2683. * PXP. Reset by MCP writing 1 to flr_request_vf_63_32_clr. */
  2684. #define PGLUE_B_REG_FLR_REQUEST_VF_63_32 0x901c
  2685. /* [R 32] FLR request attention dirty bits for VFs 64 to 95. Each bit
  2686. * indicates that the FLR register of the corresponding VF was set. Set by
  2687. * PXP. Reset by MCP writing 1 to flr_request_vf_95_64_clr. */
  2688. #define PGLUE_B_REG_FLR_REQUEST_VF_95_64 0x9020
  2689. /* [R 8] Each bit indicates an incorrect behavior in user RX interface. Bit
  2690. * 0 - Target memory read arrived with a correctable error. Bit 1 - Target
  2691. * memory read arrived with an uncorrectable error. Bit 2 - Configuration RW
  2692. * arrived with a correctable error. Bit 3 - Configuration RW arrived with
  2693. * an uncorrectable error. Bit 4 - Completion with Configuration Request
  2694. * Retry Status. Bit 5 - Expansion ROM access received with a write request.
  2695. * Bit 6 - Completion with pcie_rx_err of 0000; CMPL_STATUS of non-zero; and
  2696. * pcie_rx_last not asserted. Bit 7 - Completion with pcie_rx_err of 1010;
  2697. * and pcie_rx_last not asserted. */
  2698. #define PGLUE_B_REG_INCORRECT_RCV_DETAILS 0x9068
  2699. #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER 0x942c
  2700. #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ 0x9430
  2701. #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_WRITE 0x9434
  2702. #define PGLUE_B_REG_INTERNAL_VFID_ENABLE 0x9438
  2703. /* [R 9] Interrupt register #0 read */
  2704. #define PGLUE_B_REG_PGLUE_B_INT_STS 0x9298
  2705. /* [RC 9] Interrupt register #0 read clear */
  2706. #define PGLUE_B_REG_PGLUE_B_INT_STS_CLR 0x929c
  2707. /* [RW 2] Parity mask register #0 read/write */
  2708. #define PGLUE_B_REG_PGLUE_B_PRTY_MASK 0x92b4
  2709. /* [R 2] Parity register #0 read */
  2710. #define PGLUE_B_REG_PGLUE_B_PRTY_STS 0x92a8
  2711. /* [RC 2] Parity register #0 read clear */
  2712. #define PGLUE_B_REG_PGLUE_B_PRTY_STS_CLR 0x92ac
  2713. /* [R 13] Details of first request received with error. [2:0] - PFID. [3] -
  2714. * VF_VALID. [9:4] - VFID. [11:10] - Error Code - 0 - Indicates Completion
  2715. * Timeout of a User Tx non-posted request. 1 - unsupported request. 2 -
  2716. * completer abort. 3 - Illegal value for this field. [12] valid - indicates
  2717. * if there was a completion error since the last time this register was
  2718. * cleared. */
  2719. #define PGLUE_B_REG_RX_ERR_DETAILS 0x9080
  2720. /* [R 18] Details of first ATS Translation Completion request received with
  2721. * error. [2:0] - PFID. [3] - VF_VALID. [9:4] - VFID. [11:10] - Error Code -
  2722. * 0 - Indicates Completion Timeout of a User Tx non-posted request. 1 -
  2723. * unsupported request. 2 - completer abort. 3 - Illegal value for this
  2724. * field. [16:12] - ATC OTB EntryID. [17] valid - indicates if there was a
  2725. * completion error since the last time this register was cleared. */
  2726. #define PGLUE_B_REG_RX_TCPL_ERR_DETAILS 0x9084
  2727. /* [W 8] Debug only - Shadow BME bits clear for PFs 0 to 7. MCP writes 1 to
  2728. * a bit in this register in order to clear the corresponding bit in
  2729. * shadow_bme_pf_7_0 register. MCP should never use this unless a
  2730. * work-around is needed. Note: register contains bits from both paths. */
  2731. #define PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR 0x9458
  2732. /* [R 8] SR IOV disabled attention dirty bits. Each bit indicates that the
  2733. * VF enable register of the corresponding PF is written to 0 and was
  2734. * previously 1. Set by PXP. Reset by MCP writing 1 to
  2735. * sr_iov_disabled_request_clr. Note: register contains bits from both
  2736. * paths. */
  2737. #define PGLUE_B_REG_SR_IOV_DISABLED_REQUEST 0x9030
  2738. /* [R 32] Indicates the status of tags 32-63. 0 - tags is used - read
  2739. * completion did not return yet. 1 - tag is unused. Same functionality as
  2740. * pxp2_registers_pgl_exp_rom_data2 for tags 0-31. */
  2741. #define PGLUE_B_REG_TAGS_63_32 0x9244
  2742. /* [RW 1] Type A PF enable inbound interrupt table for TSDM. 0 - disable; 1
  2743. * - enable. */
  2744. #define PGLUE_B_REG_TSDM_INB_INT_A_PF_ENABLE 0x9170
  2745. /* [RW 16] Start offset of TSDM zone A (queue zone) in the internal RAM */
  2746. #define PGLUE_B_REG_TSDM_START_OFFSET_A 0x90c4
  2747. /* [RW 16] Start offset of TSDM zone B (legacy zone) in the internal RAM */
  2748. #define PGLUE_B_REG_TSDM_START_OFFSET_B 0x90cc
  2749. /* [RW 5] VF Shift of TSDM zone B (legacy zone) in the internal RAM */
  2750. #define PGLUE_B_REG_TSDM_VF_SHIFT_B 0x90d4
  2751. /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
  2752. #define PGLUE_B_REG_TSDM_ZONE_A_SIZE_PF 0x91a0
  2753. /* [R 32] Address [31:0] of first read request not submitted due to error */
  2754. #define PGLUE_B_REG_TX_ERR_RD_ADD_31_0 0x9098
  2755. /* [R 32] Address [63:32] of first read request not submitted due to error */
  2756. #define PGLUE_B_REG_TX_ERR_RD_ADD_63_32 0x909c
  2757. /* [R 31] Details of first read request not submitted due to error. [4:0]
  2758. * VQID. [5] TREQ. 1 - Indicates the request is a Translation Request.
  2759. * [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25] -
  2760. * VFID. */
  2761. #define PGLUE_B_REG_TX_ERR_RD_DETAILS 0x90a0
  2762. /* [R 26] Details of first read request not submitted due to error. [15:0]
  2763. * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
  2764. * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
  2765. * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
  2766. * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
  2767. * indicates if there was a request not submitted due to error since the
  2768. * last time this register was cleared. */
  2769. #define PGLUE_B_REG_TX_ERR_RD_DETAILS2 0x90a4
  2770. /* [R 32] Address [31:0] of first write request not submitted due to error */
  2771. #define PGLUE_B_REG_TX_ERR_WR_ADD_31_0 0x9088
  2772. /* [R 32] Address [63:32] of first write request not submitted due to error */
  2773. #define PGLUE_B_REG_TX_ERR_WR_ADD_63_32 0x908c
  2774. /* [R 31] Details of first write request not submitted due to error. [4:0]
  2775. * VQID. [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25]
  2776. * - VFID. */
  2777. #define PGLUE_B_REG_TX_ERR_WR_DETAILS 0x9090
  2778. /* [R 26] Details of first write request not submitted due to error. [15:0]
  2779. * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
  2780. * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
  2781. * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
  2782. * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
  2783. * indicates if there was a request not submitted due to error since the
  2784. * last time this register was cleared. */
  2785. #define PGLUE_B_REG_TX_ERR_WR_DETAILS2 0x9094
  2786. /* [RW 10] Type A PF/VF inbound interrupt table for USDM: bits[9:5]-mask;
  2787. * its[4:0]-address relative to start_offset_a. Bits [1:0] can have any
  2788. * value (Byte resolution address). */
  2789. #define PGLUE_B_REG_USDM_INB_INT_A_0 0x9128
  2790. #define PGLUE_B_REG_USDM_INB_INT_A_1 0x912c
  2791. #define PGLUE_B_REG_USDM_INB_INT_A_2 0x9130
  2792. #define PGLUE_B_REG_USDM_INB_INT_A_3 0x9134
  2793. #define PGLUE_B_REG_USDM_INB_INT_A_4 0x9138
  2794. #define PGLUE_B_REG_USDM_INB_INT_A_5 0x913c
  2795. #define PGLUE_B_REG_USDM_INB_INT_A_6 0x9140
  2796. /* [RW 1] Type A PF enable inbound interrupt table for USDM. 0 - disable; 1
  2797. * - enable. */
  2798. #define PGLUE_B_REG_USDM_INB_INT_A_PF_ENABLE 0x917c
  2799. /* [RW 1] Type A VF enable inbound interrupt table for USDM. 0 - disable; 1
  2800. * - enable. */
  2801. #define PGLUE_B_REG_USDM_INB_INT_A_VF_ENABLE 0x9180
  2802. /* [RW 1] Type B VF enable inbound interrupt table for USDM. 0 - disable; 1
  2803. * - enable. */
  2804. #define PGLUE_B_REG_USDM_INB_INT_B_VF_ENABLE 0x9184
  2805. /* [RW 16] Start offset of USDM zone A (queue zone) in the internal RAM */
  2806. #define PGLUE_B_REG_USDM_START_OFFSET_A 0x90d8
  2807. /* [RW 16] Start offset of USDM zone B (legacy zone) in the internal RAM */
  2808. #define PGLUE_B_REG_USDM_START_OFFSET_B 0x90e0
  2809. /* [RW 5] VF Shift of USDM zone B (legacy zone) in the internal RAM */
  2810. #define PGLUE_B_REG_USDM_VF_SHIFT_B 0x90e8
  2811. /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
  2812. #define PGLUE_B_REG_USDM_ZONE_A_SIZE_PF 0x91a4
  2813. /* [R 26] Details of first target VF request accessing VF GRC space that
  2814. * failed permission check. [14:0] Address. [15] w_nr: 0 - Read; 1 - Write.
  2815. * [21:16] VFID. [24:22] - PFID. [25] valid - indicates if there was a
  2816. * request accessing VF GRC space that failed permission check since the
  2817. * last time this register was cleared. Permission checks are: function
  2818. * permission; R/W permission; address range permission. */
  2819. #define PGLUE_B_REG_VF_GRC_SPACE_VIOLATION_DETAILS 0x9234
  2820. /* [R 31] Details of first target VF request with length violation (too many
  2821. * DWs) accessing BAR0. [12:0] Address in DWs (bits [14:2] of byte address).
  2822. * [14:13] BAR. [20:15] VFID. [23:21] - PFID. [29:24] - Length in DWs. [30]
  2823. * valid - indicates if there was a request with length violation since the
  2824. * last time this register was cleared. Length violations: length of more
  2825. * than 2DWs; length of 2DWs and address not QW aligned; window is GRC and
  2826. * length is more than 1 DW. */
  2827. #define PGLUE_B_REG_VF_LENGTH_VIOLATION_DETAILS 0x9230
  2828. /* [R 8] Was_error indication dirty bits for PFs 0 to 7. Each bit indicates
  2829. * that there was a completion with uncorrectable error for the
  2830. * corresponding PF. Set by PXP. Reset by MCP writing 1 to
  2831. * was_error_pf_7_0_clr. */
  2832. #define PGLUE_B_REG_WAS_ERROR_PF_7_0 0x907c
  2833. /* [W 8] Was_error indication dirty bits clear for PFs 0 to 7. MCP writes 1
  2834. * to a bit in this register in order to clear the corresponding bit in
  2835. * flr_request_pf_7_0 register. */
  2836. #define PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR 0x9470
  2837. /* [R 32] Was_error indication dirty bits for VFs 96 to 127. Each bit
  2838. * indicates that there was a completion with uncorrectable error for the
  2839. * corresponding VF. Set by PXP. Reset by MCP writing 1 to
  2840. * was_error_vf_127_96_clr. */
  2841. #define PGLUE_B_REG_WAS_ERROR_VF_127_96 0x9078
  2842. /* [W 32] Was_error indication dirty bits clear for VFs 96 to 127. MCP
  2843. * writes 1 to a bit in this register in order to clear the corresponding
  2844. * bit in was_error_vf_127_96 register. */
  2845. #define PGLUE_B_REG_WAS_ERROR_VF_127_96_CLR 0x9474
  2846. /* [R 32] Was_error indication dirty bits for VFs 0 to 31. Each bit
  2847. * indicates that there was a completion with uncorrectable error for the
  2848. * corresponding VF. Set by PXP. Reset by MCP writing 1 to
  2849. * was_error_vf_31_0_clr. */
  2850. #define PGLUE_B_REG_WAS_ERROR_VF_31_0 0x906c
  2851. /* [W 32] Was_error indication dirty bits clear for VFs 0 to 31. MCP writes
  2852. * 1 to a bit in this register in order to clear the corresponding bit in
  2853. * was_error_vf_31_0 register. */
  2854. #define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR 0x9478
  2855. /* [R 32] Was_error indication dirty bits for VFs 32 to 63. Each bit
  2856. * indicates that there was a completion with uncorrectable error for the
  2857. * corresponding VF. Set by PXP. Reset by MCP writing 1 to
  2858. * was_error_vf_63_32_clr. */
  2859. #define PGLUE_B_REG_WAS_ERROR_VF_63_32 0x9070
  2860. /* [W 32] Was_error indication dirty bits clear for VFs 32 to 63. MCP writes
  2861. * 1 to a bit in this register in order to clear the corresponding bit in
  2862. * was_error_vf_63_32 register. */
  2863. #define PGLUE_B_REG_WAS_ERROR_VF_63_32_CLR 0x947c
  2864. /* [R 32] Was_error indication dirty bits for VFs 64 to 95. Each bit
  2865. * indicates that there was a completion with uncorrectable error for the
  2866. * corresponding VF. Set by PXP. Reset by MCP writing 1 to
  2867. * was_error_vf_95_64_clr. */
  2868. #define PGLUE_B_REG_WAS_ERROR_VF_95_64 0x9074
  2869. /* [W 32] Was_error indication dirty bits clear for VFs 64 to 95. MCP writes
  2870. * 1 to a bit in this register in order to clear the corresponding bit in
  2871. * was_error_vf_95_64 register. */
  2872. #define PGLUE_B_REG_WAS_ERROR_VF_95_64_CLR 0x9480
  2873. /* [RW 1] Type A PF enable inbound interrupt table for XSDM. 0 - disable; 1
  2874. * - enable. */
  2875. #define PGLUE_B_REG_XSDM_INB_INT_A_PF_ENABLE 0x9188
  2876. /* [RW 16] Start offset of XSDM zone A (queue zone) in the internal RAM */
  2877. #define PGLUE_B_REG_XSDM_START_OFFSET_A 0x90ec
  2878. /* [RW 16] Start offset of XSDM zone B (legacy zone) in the internal RAM */
  2879. #define PGLUE_B_REG_XSDM_START_OFFSET_B 0x90f4
  2880. /* [RW 5] VF Shift of XSDM zone B (legacy zone) in the internal RAM */
  2881. #define PGLUE_B_REG_XSDM_VF_SHIFT_B 0x90fc
  2882. /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
  2883. #define PGLUE_B_REG_XSDM_ZONE_A_SIZE_PF 0x91a8
  2884. #define PRS_REG_A_PRSU_20 0x40134
  2885. /* [R 8] debug only: CFC load request current credit. Transaction based. */
  2886. #define PRS_REG_CFC_LD_CURRENT_CREDIT 0x40164
  2887. /* [R 8] debug only: CFC search request current credit. Transaction based. */
  2888. #define PRS_REG_CFC_SEARCH_CURRENT_CREDIT 0x40168
  2889. /* [RW 6] The initial credit for the search message to the CFC interface.
  2890. Credit is transaction based. */
  2891. #define PRS_REG_CFC_SEARCH_INITIAL_CREDIT 0x4011c
  2892. /* [RW 24] CID for port 0 if no match */
  2893. #define PRS_REG_CID_PORT_0 0x400fc
  2894. /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
  2895. load response is reset and packet type is 0. Used in packet start message
  2896. to TCM. */
  2897. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_0 0x400dc
  2898. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_1 0x400e0
  2899. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_2 0x400e4
  2900. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_3 0x400e8
  2901. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_4 0x400ec
  2902. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_5 0x400f0
  2903. /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
  2904. load response is set and packet type is 0. Used in packet start message
  2905. to TCM. */
  2906. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_0 0x400bc
  2907. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_1 0x400c0
  2908. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_2 0x400c4
  2909. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_3 0x400c8
  2910. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_4 0x400cc
  2911. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_5 0x400d0
  2912. /* [RW 32] The CM header for a match and packet type 1 for loopback port.
  2913. Used in packet start message to TCM. */
  2914. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_1 0x4009c
  2915. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_2 0x400a0
  2916. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_3 0x400a4
  2917. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_4 0x400a8
  2918. /* [RW 32] The CM header for a match and packet type 0. Used in packet start
  2919. message to TCM. */
  2920. #define PRS_REG_CM_HDR_TYPE_0 0x40078
  2921. #define PRS_REG_CM_HDR_TYPE_1 0x4007c
  2922. #define PRS_REG_CM_HDR_TYPE_2 0x40080
  2923. #define PRS_REG_CM_HDR_TYPE_3 0x40084
  2924. #define PRS_REG_CM_HDR_TYPE_4 0x40088
  2925. /* [RW 32] The CM header in case there was not a match on the connection */
  2926. #define PRS_REG_CM_NO_MATCH_HDR 0x400b8
  2927. /* [RW 1] Indicates if in e1hov mode. 0=non-e1hov mode; 1=e1hov mode. */
  2928. #define PRS_REG_E1HOV_MODE 0x401c8
  2929. /* [RW 8] The 8-bit event ID for a match and packet type 1. Used in packet
  2930. start message to TCM. */
  2931. #define PRS_REG_EVENT_ID_1 0x40054
  2932. #define PRS_REG_EVENT_ID_2 0x40058
  2933. #define PRS_REG_EVENT_ID_3 0x4005c
  2934. /* [RW 16] The Ethernet type value for FCoE */
  2935. #define PRS_REG_FCOE_TYPE 0x401d0
  2936. /* [RW 8] Context region for flush packet with packet type 0. Used in CFC
  2937. load request message. */
  2938. #define PRS_REG_FLUSH_REGIONS_TYPE_0 0x40004
  2939. #define PRS_REG_FLUSH_REGIONS_TYPE_1 0x40008
  2940. #define PRS_REG_FLUSH_REGIONS_TYPE_2 0x4000c
  2941. #define PRS_REG_FLUSH_REGIONS_TYPE_3 0x40010
  2942. #define PRS_REG_FLUSH_REGIONS_TYPE_4 0x40014
  2943. #define PRS_REG_FLUSH_REGIONS_TYPE_5 0x40018
  2944. #define PRS_REG_FLUSH_REGIONS_TYPE_6 0x4001c
  2945. #define PRS_REG_FLUSH_REGIONS_TYPE_7 0x40020
  2946. /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
  2947. * Ethernet header. */
  2948. #define PRS_REG_HDRS_AFTER_BASIC 0x40238
  2949. /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
  2950. * Ethernet header for port 0 packets. */
  2951. #define PRS_REG_HDRS_AFTER_BASIC_PORT_0 0x40270
  2952. #define PRS_REG_HDRS_AFTER_BASIC_PORT_1 0x40290
  2953. /* [R 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
  2954. #define PRS_REG_HDRS_AFTER_TAG_0 0x40248
  2955. /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 for
  2956. * port 0 packets */
  2957. #define PRS_REG_HDRS_AFTER_TAG_0_PORT_0 0x40280
  2958. #define PRS_REG_HDRS_AFTER_TAG_0_PORT_1 0x402a0
  2959. /* [RW 4] The increment value to send in the CFC load request message */
  2960. #define PRS_REG_INC_VALUE 0x40048
  2961. /* [RW 6] Bit-map indicating which headers must appear in the packet */
  2962. #define PRS_REG_MUST_HAVE_HDRS 0x40254
  2963. /* [RW 6] Bit-map indicating which headers must appear in the packet for
  2964. * port 0 packets */
  2965. #define PRS_REG_MUST_HAVE_HDRS_PORT_0 0x4028c
  2966. #define PRS_REG_MUST_HAVE_HDRS_PORT_1 0x402ac
  2967. #define PRS_REG_NIC_MODE 0x40138
  2968. /* [RW 8] The 8-bit event ID for cases where there is no match on the
  2969. connection. Used in packet start message to TCM. */
  2970. #define PRS_REG_NO_MATCH_EVENT_ID 0x40070
  2971. /* [ST 24] The number of input CFC flush packets */
  2972. #define PRS_REG_NUM_OF_CFC_FLUSH_MESSAGES 0x40128
  2973. /* [ST 32] The number of cycles the Parser halted its operation since it
  2974. could not allocate the next serial number */
  2975. #define PRS_REG_NUM_OF_DEAD_CYCLES 0x40130
  2976. /* [ST 24] The number of input packets */
  2977. #define PRS_REG_NUM_OF_PACKETS 0x40124
  2978. /* [ST 24] The number of input transparent flush packets */
  2979. #define PRS_REG_NUM_OF_TRANSPARENT_FLUSH_MESSAGES 0x4012c
  2980. /* [RW 8] Context region for received Ethernet packet with a match and
  2981. packet type 0. Used in CFC load request message */
  2982. #define PRS_REG_PACKET_REGIONS_TYPE_0 0x40028
  2983. #define PRS_REG_PACKET_REGIONS_TYPE_1 0x4002c
  2984. #define PRS_REG_PACKET_REGIONS_TYPE_2 0x40030
  2985. #define PRS_REG_PACKET_REGIONS_TYPE_3 0x40034
  2986. #define PRS_REG_PACKET_REGIONS_TYPE_4 0x40038
  2987. #define PRS_REG_PACKET_REGIONS_TYPE_5 0x4003c
  2988. #define PRS_REG_PACKET_REGIONS_TYPE_6 0x40040
  2989. #define PRS_REG_PACKET_REGIONS_TYPE_7 0x40044
  2990. /* [R 2] debug only: Number of pending requests for CAC on port 0. */
  2991. #define PRS_REG_PENDING_BRB_CAC0_RQ 0x40174
  2992. /* [R 2] debug only: Number of pending requests for header parsing. */
  2993. #define PRS_REG_PENDING_BRB_PRS_RQ 0x40170
  2994. /* [R 1] Interrupt register #0 read */
  2995. #define PRS_REG_PRS_INT_STS 0x40188
  2996. /* [RW 8] Parity mask register #0 read/write */
  2997. #define PRS_REG_PRS_PRTY_MASK 0x401a4
  2998. /* [R 8] Parity register #0 read */
  2999. #define PRS_REG_PRS_PRTY_STS 0x40198
  3000. /* [RC 8] Parity register #0 read clear */
  3001. #define PRS_REG_PRS_PRTY_STS_CLR 0x4019c
  3002. /* [RW 8] Context region for pure acknowledge packets. Used in CFC load
  3003. request message */
  3004. #define PRS_REG_PURE_REGIONS 0x40024
  3005. /* [R 32] debug only: Serial number status lsb 32 bits. '1' indicates this
  3006. serail number was released by SDM but cannot be used because a previous
  3007. serial number was not released. */
  3008. #define PRS_REG_SERIAL_NUM_STATUS_LSB 0x40154
  3009. /* [R 32] debug only: Serial number status msb 32 bits. '1' indicates this
  3010. serail number was released by SDM but cannot be used because a previous
  3011. serial number was not released. */
  3012. #define PRS_REG_SERIAL_NUM_STATUS_MSB 0x40158
  3013. /* [R 4] debug only: SRC current credit. Transaction based. */
  3014. #define PRS_REG_SRC_CURRENT_CREDIT 0x4016c
  3015. /* [RW 16] The Ethernet type value for L2 tag 0 */
  3016. #define PRS_REG_TAG_ETHERTYPE_0 0x401d4
  3017. /* [RW 4] The length of the info field for L2 tag 0. The length is between
  3018. * 2B and 14B; in 2B granularity */
  3019. #define PRS_REG_TAG_LEN_0 0x4022c
  3020. /* [R 8] debug only: TCM current credit. Cycle based. */
  3021. #define PRS_REG_TCM_CURRENT_CREDIT 0x40160
  3022. /* [R 8] debug only: TSDM current credit. Transaction based. */
  3023. #define PRS_REG_TSDM_CURRENT_CREDIT 0x4015c
  3024. #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT (0x1<<19)
  3025. #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF (0x1<<20)
  3026. #define PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN (0x1<<22)
  3027. #define PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED (0x1<<23)
  3028. #define PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED (0x1<<24)
  3029. #define PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR (0x1<<7)
  3030. #define PXP2_PXP2_INT_STS_CLR_0_REG_WR_PGLUE_EOP_ERROR (0x1<<7)
  3031. /* [R 6] Debug only: Number of used entries in the data FIFO */
  3032. #define PXP2_REG_HST_DATA_FIFO_STATUS 0x12047c
  3033. /* [R 7] Debug only: Number of used entries in the header FIFO */
  3034. #define PXP2_REG_HST_HEADER_FIFO_STATUS 0x120478
  3035. #define PXP2_REG_PGL_ADDR_88_F0 0x120534
  3036. /* [R 32] GRC address for configuration access to PCIE config address 0x88.
  3037. * any write to this PCIE address will cause a GRC write access to the
  3038. * address that's in t this register */
  3039. #define PXP2_REG_PGL_ADDR_88_F1 0x120544
  3040. #define PXP2_REG_PGL_ADDR_8C_F0 0x120538
  3041. /* [R 32] GRC address for configuration access to PCIE config address 0x8c.
  3042. * any write to this PCIE address will cause a GRC write access to the
  3043. * address that's in t this register */
  3044. #define PXP2_REG_PGL_ADDR_8C_F1 0x120548
  3045. #define PXP2_REG_PGL_ADDR_90_F0 0x12053c
  3046. /* [R 32] GRC address for configuration access to PCIE config address 0x90.
  3047. * any write to this PCIE address will cause a GRC write access to the
  3048. * address that's in t this register */
  3049. #define PXP2_REG_PGL_ADDR_90_F1 0x12054c
  3050. #define PXP2_REG_PGL_ADDR_94_F0 0x120540
  3051. /* [R 32] GRC address for configuration access to PCIE config address 0x94.
  3052. * any write to this PCIE address will cause a GRC write access to the
  3053. * address that's in t this register */
  3054. #define PXP2_REG_PGL_ADDR_94_F1 0x120550
  3055. #define PXP2_REG_PGL_CONTROL0 0x120490
  3056. #define PXP2_REG_PGL_CONTROL1 0x120514
  3057. #define PXP2_REG_PGL_DEBUG 0x120520
  3058. /* [RW 32] third dword data of expansion rom request. this register is
  3059. special. reading from it provides a vector outstanding read requests. if
  3060. a bit is zero it means that a read request on the corresponding tag did
  3061. not finish yet (not all completions have arrived for it) */
  3062. #define PXP2_REG_PGL_EXP_ROM2 0x120808
  3063. /* [RW 32] Inbound interrupt table for CSDM: bits[31:16]-mask;
  3064. its[15:0]-address */
  3065. #define PXP2_REG_PGL_INT_CSDM_0 0x1204f4
  3066. #define PXP2_REG_PGL_INT_CSDM_1 0x1204f8
  3067. #define PXP2_REG_PGL_INT_CSDM_2 0x1204fc
  3068. #define PXP2_REG_PGL_INT_CSDM_3 0x120500
  3069. #define PXP2_REG_PGL_INT_CSDM_4 0x120504
  3070. #define PXP2_REG_PGL_INT_CSDM_5 0x120508
  3071. #define PXP2_REG_PGL_INT_CSDM_6 0x12050c
  3072. #define PXP2_REG_PGL_INT_CSDM_7 0x120510
  3073. /* [RW 32] Inbound interrupt table for TSDM: bits[31:16]-mask;
  3074. its[15:0]-address */
  3075. #define PXP2_REG_PGL_INT_TSDM_0 0x120494
  3076. #define PXP2_REG_PGL_INT_TSDM_1 0x120498
  3077. #define PXP2_REG_PGL_INT_TSDM_2 0x12049c
  3078. #define PXP2_REG_PGL_INT_TSDM_3 0x1204a0
  3079. #define PXP2_REG_PGL_INT_TSDM_4 0x1204a4
  3080. #define PXP2_REG_PGL_INT_TSDM_5 0x1204a8
  3081. #define PXP2_REG_PGL_INT_TSDM_6 0x1204ac
  3082. #define PXP2_REG_PGL_INT_TSDM_7 0x1204b0
  3083. /* [RW 32] Inbound interrupt table for USDM: bits[31:16]-mask;
  3084. its[15:0]-address */
  3085. #define PXP2_REG_PGL_INT_USDM_0 0x1204b4
  3086. #define PXP2_REG_PGL_INT_USDM_1 0x1204b8
  3087. #define PXP2_REG_PGL_INT_USDM_2 0x1204bc
  3088. #define PXP2_REG_PGL_INT_USDM_3 0x1204c0
  3089. #define PXP2_REG_PGL_INT_USDM_4 0x1204c4
  3090. #define PXP2_REG_PGL_INT_USDM_5 0x1204c8
  3091. #define PXP2_REG_PGL_INT_USDM_6 0x1204cc
  3092. #define PXP2_REG_PGL_INT_USDM_7 0x1204d0
  3093. /* [RW 32] Inbound interrupt table for XSDM: bits[31:16]-mask;
  3094. its[15:0]-address */
  3095. #define PXP2_REG_PGL_INT_XSDM_0 0x1204d4
  3096. #define PXP2_REG_PGL_INT_XSDM_1 0x1204d8
  3097. #define PXP2_REG_PGL_INT_XSDM_2 0x1204dc
  3098. #define PXP2_REG_PGL_INT_XSDM_3 0x1204e0
  3099. #define PXP2_REG_PGL_INT_XSDM_4 0x1204e4
  3100. #define PXP2_REG_PGL_INT_XSDM_5 0x1204e8
  3101. #define PXP2_REG_PGL_INT_XSDM_6 0x1204ec
  3102. #define PXP2_REG_PGL_INT_XSDM_7 0x1204f0
  3103. /* [RW 3] this field allows one function to pretend being another function
  3104. when accessing any BAR mapped resource within the device. the value of
  3105. the field is the number of the function that will be accessed
  3106. effectively. after software write to this bit it must read it in order to
  3107. know that the new value is updated */
  3108. #define PXP2_REG_PGL_PRETEND_FUNC_F0 0x120674
  3109. #define PXP2_REG_PGL_PRETEND_FUNC_F1 0x120678
  3110. #define PXP2_REG_PGL_PRETEND_FUNC_F2 0x12067c
  3111. #define PXP2_REG_PGL_PRETEND_FUNC_F3 0x120680
  3112. #define PXP2_REG_PGL_PRETEND_FUNC_F4 0x120684
  3113. #define PXP2_REG_PGL_PRETEND_FUNC_F5 0x120688
  3114. #define PXP2_REG_PGL_PRETEND_FUNC_F6 0x12068c
  3115. #define PXP2_REG_PGL_PRETEND_FUNC_F7 0x120690
  3116. /* [R 1] this bit indicates that a read request was blocked because of
  3117. bus_master_en was deasserted */
  3118. #define PXP2_REG_PGL_READ_BLOCKED 0x120568
  3119. #define PXP2_REG_PGL_TAGS_LIMIT 0x1205a8
  3120. /* [R 18] debug only */
  3121. #define PXP2_REG_PGL_TXW_CDTS 0x12052c
  3122. /* [R 1] this bit indicates that a write request was blocked because of
  3123. bus_master_en was deasserted */
  3124. #define PXP2_REG_PGL_WRITE_BLOCKED 0x120564
  3125. #define PXP2_REG_PSWRQ_BW_ADD1 0x1201c0
  3126. #define PXP2_REG_PSWRQ_BW_ADD10 0x1201e4
  3127. #define PXP2_REG_PSWRQ_BW_ADD11 0x1201e8
  3128. #define PXP2_REG_PSWRQ_BW_ADD2 0x1201c4
  3129. #define PXP2_REG_PSWRQ_BW_ADD28 0x120228
  3130. #define PXP2_REG_PSWRQ_BW_ADD3 0x1201c8
  3131. #define PXP2_REG_PSWRQ_BW_ADD6 0x1201d4
  3132. #define PXP2_REG_PSWRQ_BW_ADD7 0x1201d8
  3133. #define PXP2_REG_PSWRQ_BW_ADD8 0x1201dc
  3134. #define PXP2_REG_PSWRQ_BW_ADD9 0x1201e0
  3135. #define PXP2_REG_PSWRQ_BW_CREDIT 0x12032c
  3136. #define PXP2_REG_PSWRQ_BW_L1 0x1202b0
  3137. #define PXP2_REG_PSWRQ_BW_L10 0x1202d4
  3138. #define PXP2_REG_PSWRQ_BW_L11 0x1202d8
  3139. #define PXP2_REG_PSWRQ_BW_L2 0x1202b4
  3140. #define PXP2_REG_PSWRQ_BW_L28 0x120318
  3141. #define PXP2_REG_PSWRQ_BW_L3 0x1202b8
  3142. #define PXP2_REG_PSWRQ_BW_L6 0x1202c4
  3143. #define PXP2_REG_PSWRQ_BW_L7 0x1202c8
  3144. #define PXP2_REG_PSWRQ_BW_L8 0x1202cc
  3145. #define PXP2_REG_PSWRQ_BW_L9 0x1202d0
  3146. #define PXP2_REG_PSWRQ_BW_RD 0x120324
  3147. #define PXP2_REG_PSWRQ_BW_UB1 0x120238
  3148. #define PXP2_REG_PSWRQ_BW_UB10 0x12025c
  3149. #define PXP2_REG_PSWRQ_BW_UB11 0x120260
  3150. #define PXP2_REG_PSWRQ_BW_UB2 0x12023c
  3151. #define PXP2_REG_PSWRQ_BW_UB28 0x1202a0
  3152. #define PXP2_REG_PSWRQ_BW_UB3 0x120240
  3153. #define PXP2_REG_PSWRQ_BW_UB6 0x12024c
  3154. #define PXP2_REG_PSWRQ_BW_UB7 0x120250
  3155. #define PXP2_REG_PSWRQ_BW_UB8 0x120254
  3156. #define PXP2_REG_PSWRQ_BW_UB9 0x120258
  3157. #define PXP2_REG_PSWRQ_BW_WR 0x120328
  3158. #define PXP2_REG_PSWRQ_CDU0_L2P 0x120000
  3159. #define PXP2_REG_PSWRQ_QM0_L2P 0x120038
  3160. #define PXP2_REG_PSWRQ_SRC0_L2P 0x120054
  3161. #define PXP2_REG_PSWRQ_TM0_L2P 0x12001c
  3162. #define PXP2_REG_PSWRQ_TSDM0_L2P 0x1200e0
  3163. /* [RW 32] Interrupt mask register #0 read/write */
  3164. #define PXP2_REG_PXP2_INT_MASK_0 0x120578
  3165. /* [R 32] Interrupt register #0 read */
  3166. #define PXP2_REG_PXP2_INT_STS_0 0x12056c
  3167. #define PXP2_REG_PXP2_INT_STS_1 0x120608
  3168. /* [RC 32] Interrupt register #0 read clear */
  3169. #define PXP2_REG_PXP2_INT_STS_CLR_0 0x120570
  3170. /* [RW 32] Parity mask register #0 read/write */
  3171. #define PXP2_REG_PXP2_PRTY_MASK_0 0x120588
  3172. #define PXP2_REG_PXP2_PRTY_MASK_1 0x120598
  3173. /* [R 32] Parity register #0 read */
  3174. #define PXP2_REG_PXP2_PRTY_STS_0 0x12057c
  3175. #define PXP2_REG_PXP2_PRTY_STS_1 0x12058c
  3176. /* [RC 32] Parity register #0 read clear */
  3177. #define PXP2_REG_PXP2_PRTY_STS_CLR_0 0x120580
  3178. #define PXP2_REG_PXP2_PRTY_STS_CLR_1 0x120590
  3179. /* [R 1] Debug only: The 'almost full' indication from each fifo (gives
  3180. indication about backpressure) */
  3181. #define PXP2_REG_RD_ALMOST_FULL_0 0x120424
  3182. /* [R 8] Debug only: The blocks counter - number of unused block ids */
  3183. #define PXP2_REG_RD_BLK_CNT 0x120418
  3184. /* [RW 8] Debug only: Total number of available blocks in Tetris Buffer.
  3185. Must be bigger than 6. Normally should not be changed. */
  3186. #define PXP2_REG_RD_BLK_NUM_CFG 0x12040c
  3187. /* [RW 2] CDU byte swapping mode configuration for master read requests */
  3188. #define PXP2_REG_RD_CDURD_SWAP_MODE 0x120404
  3189. /* [RW 1] When '1'; inputs to the PSWRD block are ignored */
  3190. #define PXP2_REG_RD_DISABLE_INPUTS 0x120374
  3191. /* [R 1] PSWRD internal memories initialization is done */
  3192. #define PXP2_REG_RD_INIT_DONE 0x120370
  3193. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3194. allocated for vq10 */
  3195. #define PXP2_REG_RD_MAX_BLKS_VQ10 0x1203a0
  3196. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3197. allocated for vq11 */
  3198. #define PXP2_REG_RD_MAX_BLKS_VQ11 0x1203a4
  3199. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3200. allocated for vq17 */
  3201. #define PXP2_REG_RD_MAX_BLKS_VQ17 0x1203bc
  3202. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3203. allocated for vq18 */
  3204. #define PXP2_REG_RD_MAX_BLKS_VQ18 0x1203c0
  3205. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3206. allocated for vq19 */
  3207. #define PXP2_REG_RD_MAX_BLKS_VQ19 0x1203c4
  3208. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3209. allocated for vq22 */
  3210. #define PXP2_REG_RD_MAX_BLKS_VQ22 0x1203d0
  3211. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3212. allocated for vq25 */
  3213. #define PXP2_REG_RD_MAX_BLKS_VQ25 0x1203dc
  3214. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3215. allocated for vq6 */
  3216. #define PXP2_REG_RD_MAX_BLKS_VQ6 0x120390
  3217. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  3218. allocated for vq9 */
  3219. #define PXP2_REG_RD_MAX_BLKS_VQ9 0x12039c
  3220. /* [RW 2] PBF byte swapping mode configuration for master read requests */
  3221. #define PXP2_REG_RD_PBF_SWAP_MODE 0x1203f4
  3222. /* [R 1] Debug only: Indication if delivery ports are idle */
  3223. #define PXP2_REG_RD_PORT_IS_IDLE_0 0x12041c
  3224. #define PXP2_REG_RD_PORT_IS_IDLE_1 0x120420
  3225. /* [RW 2] QM byte swapping mode configuration for master read requests */
  3226. #define PXP2_REG_RD_QM_SWAP_MODE 0x1203f8
  3227. /* [R 7] Debug only: The SR counter - number of unused sub request ids */
  3228. #define PXP2_REG_RD_SR_CNT 0x120414
  3229. /* [RW 2] SRC byte swapping mode configuration for master read requests */
  3230. #define PXP2_REG_RD_SRC_SWAP_MODE 0x120400
  3231. /* [RW 7] Debug only: Total number of available PCI read sub-requests. Must
  3232. be bigger than 1. Normally should not be changed. */
  3233. #define PXP2_REG_RD_SR_NUM_CFG 0x120408
  3234. /* [RW 1] Signals the PSWRD block to start initializing internal memories */
  3235. #define PXP2_REG_RD_START_INIT 0x12036c
  3236. /* [RW 2] TM byte swapping mode configuration for master read requests */
  3237. #define PXP2_REG_RD_TM_SWAP_MODE 0x1203fc
  3238. /* [RW 10] Bandwidth addition to VQ0 write requests */
  3239. #define PXP2_REG_RQ_BW_RD_ADD0 0x1201bc
  3240. /* [RW 10] Bandwidth addition to VQ12 read requests */
  3241. #define PXP2_REG_RQ_BW_RD_ADD12 0x1201ec
  3242. /* [RW 10] Bandwidth addition to VQ13 read requests */
  3243. #define PXP2_REG_RQ_BW_RD_ADD13 0x1201f0
  3244. /* [RW 10] Bandwidth addition to VQ14 read requests */
  3245. #define PXP2_REG_RQ_BW_RD_ADD14 0x1201f4
  3246. /* [RW 10] Bandwidth addition to VQ15 read requests */
  3247. #define PXP2_REG_RQ_BW_RD_ADD15 0x1201f8
  3248. /* [RW 10] Bandwidth addition to VQ16 read requests */
  3249. #define PXP2_REG_RQ_BW_RD_ADD16 0x1201fc
  3250. /* [RW 10] Bandwidth addition to VQ17 read requests */
  3251. #define PXP2_REG_RQ_BW_RD_ADD17 0x120200
  3252. /* [RW 10] Bandwidth addition to VQ18 read requests */
  3253. #define PXP2_REG_RQ_BW_RD_ADD18 0x120204
  3254. /* [RW 10] Bandwidth addition to VQ19 read requests */
  3255. #define PXP2_REG_RQ_BW_RD_ADD19 0x120208
  3256. /* [RW 10] Bandwidth addition to VQ20 read requests */
  3257. #define PXP2_REG_RQ_BW_RD_ADD20 0x12020c
  3258. /* [RW 10] Bandwidth addition to VQ22 read requests */
  3259. #define PXP2_REG_RQ_BW_RD_ADD22 0x120210
  3260. /* [RW 10] Bandwidth addition to VQ23 read requests */
  3261. #define PXP2_REG_RQ_BW_RD_ADD23 0x120214
  3262. /* [RW 10] Bandwidth addition to VQ24 read requests */
  3263. #define PXP2_REG_RQ_BW_RD_ADD24 0x120218
  3264. /* [RW 10] Bandwidth addition to VQ25 read requests */
  3265. #define PXP2_REG_RQ_BW_RD_ADD25 0x12021c
  3266. /* [RW 10] Bandwidth addition to VQ26 read requests */
  3267. #define PXP2_REG_RQ_BW_RD_ADD26 0x120220
  3268. /* [RW 10] Bandwidth addition to VQ27 read requests */
  3269. #define PXP2_REG_RQ_BW_RD_ADD27 0x120224
  3270. /* [RW 10] Bandwidth addition to VQ4 read requests */
  3271. #define PXP2_REG_RQ_BW_RD_ADD4 0x1201cc
  3272. /* [RW 10] Bandwidth addition to VQ5 read requests */
  3273. #define PXP2_REG_RQ_BW_RD_ADD5 0x1201d0
  3274. /* [RW 10] Bandwidth Typical L for VQ0 Read requests */
  3275. #define PXP2_REG_RQ_BW_RD_L0 0x1202ac
  3276. /* [RW 10] Bandwidth Typical L for VQ12 Read requests */
  3277. #define PXP2_REG_RQ_BW_RD_L12 0x1202dc
  3278. /* [RW 10] Bandwidth Typical L for VQ13 Read requests */
  3279. #define PXP2_REG_RQ_BW_RD_L13 0x1202e0
  3280. /* [RW 10] Bandwidth Typical L for VQ14 Read requests */
  3281. #define PXP2_REG_RQ_BW_RD_L14 0x1202e4
  3282. /* [RW 10] Bandwidth Typical L for VQ15 Read requests */
  3283. #define PXP2_REG_RQ_BW_RD_L15 0x1202e8
  3284. /* [RW 10] Bandwidth Typical L for VQ16 Read requests */
  3285. #define PXP2_REG_RQ_BW_RD_L16 0x1202ec
  3286. /* [RW 10] Bandwidth Typical L for VQ17 Read requests */
  3287. #define PXP2_REG_RQ_BW_RD_L17 0x1202f0
  3288. /* [RW 10] Bandwidth Typical L for VQ18 Read requests */
  3289. #define PXP2_REG_RQ_BW_RD_L18 0x1202f4
  3290. /* [RW 10] Bandwidth Typical L for VQ19 Read requests */
  3291. #define PXP2_REG_RQ_BW_RD_L19 0x1202f8
  3292. /* [RW 10] Bandwidth Typical L for VQ20 Read requests */
  3293. #define PXP2_REG_RQ_BW_RD_L20 0x1202fc
  3294. /* [RW 10] Bandwidth Typical L for VQ22 Read requests */
  3295. #define PXP2_REG_RQ_BW_RD_L22 0x120300
  3296. /* [RW 10] Bandwidth Typical L for VQ23 Read requests */
  3297. #define PXP2_REG_RQ_BW_RD_L23 0x120304
  3298. /* [RW 10] Bandwidth Typical L for VQ24 Read requests */
  3299. #define PXP2_REG_RQ_BW_RD_L24 0x120308
  3300. /* [RW 10] Bandwidth Typical L for VQ25 Read requests */
  3301. #define PXP2_REG_RQ_BW_RD_L25 0x12030c
  3302. /* [RW 10] Bandwidth Typical L for VQ26 Read requests */
  3303. #define PXP2_REG_RQ_BW_RD_L26 0x120310
  3304. /* [RW 10] Bandwidth Typical L for VQ27 Read requests */
  3305. #define PXP2_REG_RQ_BW_RD_L27 0x120314
  3306. /* [RW 10] Bandwidth Typical L for VQ4 Read requests */
  3307. #define PXP2_REG_RQ_BW_RD_L4 0x1202bc
  3308. /* [RW 10] Bandwidth Typical L for VQ5 Read- currently not used */
  3309. #define PXP2_REG_RQ_BW_RD_L5 0x1202c0
  3310. /* [RW 7] Bandwidth upper bound for VQ0 read requests */
  3311. #define PXP2_REG_RQ_BW_RD_UBOUND0 0x120234
  3312. /* [RW 7] Bandwidth upper bound for VQ12 read requests */
  3313. #define PXP2_REG_RQ_BW_RD_UBOUND12 0x120264
  3314. /* [RW 7] Bandwidth upper bound for VQ13 read requests */
  3315. #define PXP2_REG_RQ_BW_RD_UBOUND13 0x120268
  3316. /* [RW 7] Bandwidth upper bound for VQ14 read requests */
  3317. #define PXP2_REG_RQ_BW_RD_UBOUND14 0x12026c
  3318. /* [RW 7] Bandwidth upper bound for VQ15 read requests */
  3319. #define PXP2_REG_RQ_BW_RD_UBOUND15 0x120270
  3320. /* [RW 7] Bandwidth upper bound for VQ16 read requests */
  3321. #define PXP2_REG_RQ_BW_RD_UBOUND16 0x120274
  3322. /* [RW 7] Bandwidth upper bound for VQ17 read requests */
  3323. #define PXP2_REG_RQ_BW_RD_UBOUND17 0x120278
  3324. /* [RW 7] Bandwidth upper bound for VQ18 read requests */
  3325. #define PXP2_REG_RQ_BW_RD_UBOUND18 0x12027c
  3326. /* [RW 7] Bandwidth upper bound for VQ19 read requests */
  3327. #define PXP2_REG_RQ_BW_RD_UBOUND19 0x120280
  3328. /* [RW 7] Bandwidth upper bound for VQ20 read requests */
  3329. #define PXP2_REG_RQ_BW_RD_UBOUND20 0x120284
  3330. /* [RW 7] Bandwidth upper bound for VQ22 read requests */
  3331. #define PXP2_REG_RQ_BW_RD_UBOUND22 0x120288
  3332. /* [RW 7] Bandwidth upper bound for VQ23 read requests */
  3333. #define PXP2_REG_RQ_BW_RD_UBOUND23 0x12028c
  3334. /* [RW 7] Bandwidth upper bound for VQ24 read requests */
  3335. #define PXP2_REG_RQ_BW_RD_UBOUND24 0x120290
  3336. /* [RW 7] Bandwidth upper bound for VQ25 read requests */
  3337. #define PXP2_REG_RQ_BW_RD_UBOUND25 0x120294
  3338. /* [RW 7] Bandwidth upper bound for VQ26 read requests */
  3339. #define PXP2_REG_RQ_BW_RD_UBOUND26 0x120298
  3340. /* [RW 7] Bandwidth upper bound for VQ27 read requests */
  3341. #define PXP2_REG_RQ_BW_RD_UBOUND27 0x12029c
  3342. /* [RW 7] Bandwidth upper bound for VQ4 read requests */
  3343. #define PXP2_REG_RQ_BW_RD_UBOUND4 0x120244
  3344. /* [RW 7] Bandwidth upper bound for VQ5 read requests */
  3345. #define PXP2_REG_RQ_BW_RD_UBOUND5 0x120248
  3346. /* [RW 10] Bandwidth addition to VQ29 write requests */
  3347. #define PXP2_REG_RQ_BW_WR_ADD29 0x12022c
  3348. /* [RW 10] Bandwidth addition to VQ30 write requests */
  3349. #define PXP2_REG_RQ_BW_WR_ADD30 0x120230
  3350. /* [RW 10] Bandwidth Typical L for VQ29 Write requests */
  3351. #define PXP2_REG_RQ_BW_WR_L29 0x12031c
  3352. /* [RW 10] Bandwidth Typical L for VQ30 Write requests */
  3353. #define PXP2_REG_RQ_BW_WR_L30 0x120320
  3354. /* [RW 7] Bandwidth upper bound for VQ29 */
  3355. #define PXP2_REG_RQ_BW_WR_UBOUND29 0x1202a4
  3356. /* [RW 7] Bandwidth upper bound for VQ30 */
  3357. #define PXP2_REG_RQ_BW_WR_UBOUND30 0x1202a8
  3358. /* [RW 18] external first_mem_addr field in L2P table for CDU module port 0 */
  3359. #define PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR 0x120008
  3360. /* [RW 2] Endian mode for cdu */
  3361. #define PXP2_REG_RQ_CDU_ENDIAN_M 0x1201a0
  3362. #define PXP2_REG_RQ_CDU_FIRST_ILT 0x12061c
  3363. #define PXP2_REG_RQ_CDU_LAST_ILT 0x120620
  3364. /* [RW 3] page size in L2P table for CDU module; -4k; -8k; -16k; -32k; -64k;
  3365. -128k */
  3366. #define PXP2_REG_RQ_CDU_P_SIZE 0x120018
  3367. /* [R 1] 1' indicates that the requester has finished its internal
  3368. configuration */
  3369. #define PXP2_REG_RQ_CFG_DONE 0x1201b4
  3370. /* [RW 2] Endian mode for debug */
  3371. #define PXP2_REG_RQ_DBG_ENDIAN_M 0x1201a4
  3372. /* [RW 1] When '1'; requests will enter input buffers but wont get out
  3373. towards the glue */
  3374. #define PXP2_REG_RQ_DISABLE_INPUTS 0x120330
  3375. /* [RW 4] Determines alignment of write SRs when a request is split into
  3376. * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
  3377. * aligned. 4 - 512B aligned. */
  3378. #define PXP2_REG_RQ_DRAM_ALIGN 0x1205b0
  3379. /* [RW 4] Determines alignment of read SRs when a request is split into
  3380. * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
  3381. * aligned. 4 - 512B aligned. */
  3382. #define PXP2_REG_RQ_DRAM_ALIGN_RD 0x12092c
  3383. /* [RW 1] when set the new alignment method (E2) will be applied; when reset
  3384. * the original alignment method (E1 E1H) will be applied */
  3385. #define PXP2_REG_RQ_DRAM_ALIGN_SEL 0x120930
  3386. /* [RW 1] If 1 ILT failiue will not result in ELT access; An interrupt will
  3387. be asserted */
  3388. #define PXP2_REG_RQ_ELT_DISABLE 0x12066c
  3389. /* [RW 2] Endian mode for hc */
  3390. #define PXP2_REG_RQ_HC_ENDIAN_M 0x1201a8
  3391. /* [RW 1] when '0' ILT logic will work as in A0; otherwise B0; for back
  3392. compatibility needs; Note that different registers are used per mode */
  3393. #define PXP2_REG_RQ_ILT_MODE 0x1205b4
  3394. /* [WB 53] Onchip address table */
  3395. #define PXP2_REG_RQ_ONCHIP_AT 0x122000
  3396. /* [WB 53] Onchip address table - B0 */
  3397. #define PXP2_REG_RQ_ONCHIP_AT_B0 0x128000
  3398. /* [RW 13] Pending read limiter threshold; in Dwords */
  3399. #define PXP2_REG_RQ_PDR_LIMIT 0x12033c
  3400. /* [RW 2] Endian mode for qm */
  3401. #define PXP2_REG_RQ_QM_ENDIAN_M 0x120194
  3402. #define PXP2_REG_RQ_QM_FIRST_ILT 0x120634
  3403. #define PXP2_REG_RQ_QM_LAST_ILT 0x120638
  3404. /* [RW 3] page size in L2P table for QM module; -4k; -8k; -16k; -32k; -64k;
  3405. -128k */
  3406. #define PXP2_REG_RQ_QM_P_SIZE 0x120050
  3407. /* [RW 1] 1' indicates that the RBC has finished configuring the PSWRQ */
  3408. #define PXP2_REG_RQ_RBC_DONE 0x1201b0
  3409. /* [RW 3] Max burst size filed for read requests port 0; 000 - 128B;
  3410. 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
  3411. #define PXP2_REG_RQ_RD_MBS0 0x120160
  3412. /* [RW 3] Max burst size filed for read requests port 1; 000 - 128B;
  3413. 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
  3414. #define PXP2_REG_RQ_RD_MBS1 0x120168
  3415. /* [RW 2] Endian mode for src */
  3416. #define PXP2_REG_RQ_SRC_ENDIAN_M 0x12019c
  3417. #define PXP2_REG_RQ_SRC_FIRST_ILT 0x12063c
  3418. #define PXP2_REG_RQ_SRC_LAST_ILT 0x120640
  3419. /* [RW 3] page size in L2P table for SRC module; -4k; -8k; -16k; -32k; -64k;
  3420. -128k */
  3421. #define PXP2_REG_RQ_SRC_P_SIZE 0x12006c
  3422. /* [RW 2] Endian mode for tm */
  3423. #define PXP2_REG_RQ_TM_ENDIAN_M 0x120198
  3424. #define PXP2_REG_RQ_TM_FIRST_ILT 0x120644
  3425. #define PXP2_REG_RQ_TM_LAST_ILT 0x120648
  3426. /* [RW 3] page size in L2P table for TM module; -4k; -8k; -16k; -32k; -64k;
  3427. -128k */
  3428. #define PXP2_REG_RQ_TM_P_SIZE 0x120034
  3429. /* [R 5] Number of entries in the ufifo; his fifo has l2p completions */
  3430. #define PXP2_REG_RQ_UFIFO_NUM_OF_ENTRY 0x12080c
  3431. /* [RW 18] external first_mem_addr field in L2P table for USDM module port 0 */
  3432. #define PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR 0x120094
  3433. /* [R 8] Number of entries occupied by vq 0 in pswrq memory */
  3434. #define PXP2_REG_RQ_VQ0_ENTRY_CNT 0x120810
  3435. /* [R 8] Number of entries occupied by vq 10 in pswrq memory */
  3436. #define PXP2_REG_RQ_VQ10_ENTRY_CNT 0x120818
  3437. /* [R 8] Number of entries occupied by vq 11 in pswrq memory */
  3438. #define PXP2_REG_RQ_VQ11_ENTRY_CNT 0x120820
  3439. /* [R 8] Number of entries occupied by vq 12 in pswrq memory */
  3440. #define PXP2_REG_RQ_VQ12_ENTRY_CNT 0x120828
  3441. /* [R 8] Number of entries occupied by vq 13 in pswrq memory */
  3442. #define PXP2_REG_RQ_VQ13_ENTRY_CNT 0x120830
  3443. /* [R 8] Number of entries occupied by vq 14 in pswrq memory */
  3444. #define PXP2_REG_RQ_VQ14_ENTRY_CNT 0x120838
  3445. /* [R 8] Number of entries occupied by vq 15 in pswrq memory */
  3446. #define PXP2_REG_RQ_VQ15_ENTRY_CNT 0x120840
  3447. /* [R 8] Number of entries occupied by vq 16 in pswrq memory */
  3448. #define PXP2_REG_RQ_VQ16_ENTRY_CNT 0x120848
  3449. /* [R 8] Number of entries occupied by vq 17 in pswrq memory */
  3450. #define PXP2_REG_RQ_VQ17_ENTRY_CNT 0x120850
  3451. /* [R 8] Number of entries occupied by vq 18 in pswrq memory */
  3452. #define PXP2_REG_RQ_VQ18_ENTRY_CNT 0x120858
  3453. /* [R 8] Number of entries occupied by vq 19 in pswrq memory */
  3454. #define PXP2_REG_RQ_VQ19_ENTRY_CNT 0x120860
  3455. /* [R 8] Number of entries occupied by vq 1 in pswrq memory */
  3456. #define PXP2_REG_RQ_VQ1_ENTRY_CNT 0x120868
  3457. /* [R 8] Number of entries occupied by vq 20 in pswrq memory */
  3458. #define PXP2_REG_RQ_VQ20_ENTRY_CNT 0x120870
  3459. /* [R 8] Number of entries occupied by vq 21 in pswrq memory */
  3460. #define PXP2_REG_RQ_VQ21_ENTRY_CNT 0x120878
  3461. /* [R 8] Number of entries occupied by vq 22 in pswrq memory */
  3462. #define PXP2_REG_RQ_VQ22_ENTRY_CNT 0x120880
  3463. /* [R 8] Number of entries occupied by vq 23 in pswrq memory */
  3464. #define PXP2_REG_RQ_VQ23_ENTRY_CNT 0x120888
  3465. /* [R 8] Number of entries occupied by vq 24 in pswrq memory */
  3466. #define PXP2_REG_RQ_VQ24_ENTRY_CNT 0x120890
  3467. /* [R 8] Number of entries occupied by vq 25 in pswrq memory */
  3468. #define PXP2_REG_RQ_VQ25_ENTRY_CNT 0x120898
  3469. /* [R 8] Number of entries occupied by vq 26 in pswrq memory */
  3470. #define PXP2_REG_RQ_VQ26_ENTRY_CNT 0x1208a0
  3471. /* [R 8] Number of entries occupied by vq 27 in pswrq memory */
  3472. #define PXP2_REG_RQ_VQ27_ENTRY_CNT 0x1208a8
  3473. /* [R 8] Number of entries occupied by vq 28 in pswrq memory */
  3474. #define PXP2_REG_RQ_VQ28_ENTRY_CNT 0x1208b0
  3475. /* [R 8] Number of entries occupied by vq 29 in pswrq memory */
  3476. #define PXP2_REG_RQ_VQ29_ENTRY_CNT 0x1208b8
  3477. /* [R 8] Number of entries occupied by vq 2 in pswrq memory */
  3478. #define PXP2_REG_RQ_VQ2_ENTRY_CNT 0x1208c0
  3479. /* [R 8] Number of entries occupied by vq 30 in pswrq memory */
  3480. #define PXP2_REG_RQ_VQ30_ENTRY_CNT 0x1208c8
  3481. /* [R 8] Number of entries occupied by vq 31 in pswrq memory */
  3482. #define PXP2_REG_RQ_VQ31_ENTRY_CNT 0x1208d0
  3483. /* [R 8] Number of entries occupied by vq 3 in pswrq memory */
  3484. #define PXP2_REG_RQ_VQ3_ENTRY_CNT 0x1208d8
  3485. /* [R 8] Number of entries occupied by vq 4 in pswrq memory */
  3486. #define PXP2_REG_RQ_VQ4_ENTRY_CNT 0x1208e0
  3487. /* [R 8] Number of entries occupied by vq 5 in pswrq memory */
  3488. #define PXP2_REG_RQ_VQ5_ENTRY_CNT 0x1208e8
  3489. /* [R 8] Number of entries occupied by vq 6 in pswrq memory */
  3490. #define PXP2_REG_RQ_VQ6_ENTRY_CNT 0x1208f0
  3491. /* [R 8] Number of entries occupied by vq 7 in pswrq memory */
  3492. #define PXP2_REG_RQ_VQ7_ENTRY_CNT 0x1208f8
  3493. /* [R 8] Number of entries occupied by vq 8 in pswrq memory */
  3494. #define PXP2_REG_RQ_VQ8_ENTRY_CNT 0x120900
  3495. /* [R 8] Number of entries occupied by vq 9 in pswrq memory */
  3496. #define PXP2_REG_RQ_VQ9_ENTRY_CNT 0x120908
  3497. /* [RW 3] Max burst size filed for write requests port 0; 000 - 128B;
  3498. 001:256B; 010: 512B; */
  3499. #define PXP2_REG_RQ_WR_MBS0 0x12015c
  3500. /* [RW 3] Max burst size filed for write requests port 1; 000 - 128B;
  3501. 001:256B; 010: 512B; */
  3502. #define PXP2_REG_RQ_WR_MBS1 0x120164
  3503. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3504. buffer reaches this number has_payload will be asserted */
  3505. #define PXP2_REG_WR_CDU_MPS 0x1205f0
  3506. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3507. buffer reaches this number has_payload will be asserted */
  3508. #define PXP2_REG_WR_CSDM_MPS 0x1205d0
  3509. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3510. buffer reaches this number has_payload will be asserted */
  3511. #define PXP2_REG_WR_DBG_MPS 0x1205e8
  3512. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3513. buffer reaches this number has_payload will be asserted */
  3514. #define PXP2_REG_WR_DMAE_MPS 0x1205ec
  3515. /* [RW 10] if Number of entries in dmae fifo will be higher than this
  3516. threshold then has_payload indication will be asserted; the default value
  3517. should be equal to &gt; write MBS size! */
  3518. #define PXP2_REG_WR_DMAE_TH 0x120368
  3519. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3520. buffer reaches this number has_payload will be asserted */
  3521. #define PXP2_REG_WR_HC_MPS 0x1205c8
  3522. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3523. buffer reaches this number has_payload will be asserted */
  3524. #define PXP2_REG_WR_QM_MPS 0x1205dc
  3525. /* [RW 1] 0 - working in A0 mode; - working in B0 mode */
  3526. #define PXP2_REG_WR_REV_MODE 0x120670
  3527. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3528. buffer reaches this number has_payload will be asserted */
  3529. #define PXP2_REG_WR_SRC_MPS 0x1205e4
  3530. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3531. buffer reaches this number has_payload will be asserted */
  3532. #define PXP2_REG_WR_TM_MPS 0x1205e0
  3533. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3534. buffer reaches this number has_payload will be asserted */
  3535. #define PXP2_REG_WR_TSDM_MPS 0x1205d4
  3536. /* [RW 10] if Number of entries in usdmdp fifo will be higher than this
  3537. threshold then has_payload indication will be asserted; the default value
  3538. should be equal to &gt; write MBS size! */
  3539. #define PXP2_REG_WR_USDMDP_TH 0x120348
  3540. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3541. buffer reaches this number has_payload will be asserted */
  3542. #define PXP2_REG_WR_USDM_MPS 0x1205cc
  3543. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  3544. buffer reaches this number has_payload will be asserted */
  3545. #define PXP2_REG_WR_XSDM_MPS 0x1205d8
  3546. /* [R 1] debug only: Indication if PSWHST arbiter is idle */
  3547. #define PXP_REG_HST_ARB_IS_IDLE 0x103004
  3548. /* [R 8] debug only: A bit mask for all PSWHST arbiter clients. '1' means
  3549. this client is waiting for the arbiter. */
  3550. #define PXP_REG_HST_CLIENTS_WAITING_TO_ARB 0x103008
  3551. /* [RW 1] When 1; doorbells are discarded and not passed to doorbell queue
  3552. block. Should be used for close the gates. */
  3553. #define PXP_REG_HST_DISCARD_DOORBELLS 0x1030a4
  3554. /* [R 1] debug only: '1' means this PSWHST is discarding doorbells. This bit
  3555. should update according to 'hst_discard_doorbells' register when the state
  3556. machine is idle */
  3557. #define PXP_REG_HST_DISCARD_DOORBELLS_STATUS 0x1030a0
  3558. /* [RW 1] When 1; new internal writes arriving to the block are discarded.
  3559. Should be used for close the gates. */
  3560. #define PXP_REG_HST_DISCARD_INTERNAL_WRITES 0x1030a8
  3561. /* [R 6] debug only: A bit mask for all PSWHST internal write clients. '1'
  3562. means this PSWHST is discarding inputs from this client. Each bit should
  3563. update according to 'hst_discard_internal_writes' register when the state
  3564. machine is idle. */
  3565. #define PXP_REG_HST_DISCARD_INTERNAL_WRITES_STATUS 0x10309c
  3566. /* [WB 160] Used for initialization of the inbound interrupts memory */
  3567. #define PXP_REG_HST_INBOUND_INT 0x103800
  3568. /* [RW 32] Interrupt mask register #0 read/write */
  3569. #define PXP_REG_PXP_INT_MASK_0 0x103074
  3570. #define PXP_REG_PXP_INT_MASK_1 0x103084
  3571. /* [R 32] Interrupt register #0 read */
  3572. #define PXP_REG_PXP_INT_STS_0 0x103068
  3573. #define PXP_REG_PXP_INT_STS_1 0x103078
  3574. /* [RC 32] Interrupt register #0 read clear */
  3575. #define PXP_REG_PXP_INT_STS_CLR_0 0x10306c
  3576. #define PXP_REG_PXP_INT_STS_CLR_1 0x10307c
  3577. /* [RW 27] Parity mask register #0 read/write */
  3578. #define PXP_REG_PXP_PRTY_MASK 0x103094
  3579. /* [R 26] Parity register #0 read */
  3580. #define PXP_REG_PXP_PRTY_STS 0x103088
  3581. /* [RC 27] Parity register #0 read clear */
  3582. #define PXP_REG_PXP_PRTY_STS_CLR 0x10308c
  3583. /* [RW 4] The activity counter initial increment value sent in the load
  3584. request */
  3585. #define QM_REG_ACTCTRINITVAL_0 0x168040
  3586. #define QM_REG_ACTCTRINITVAL_1 0x168044
  3587. #define QM_REG_ACTCTRINITVAL_2 0x168048
  3588. #define QM_REG_ACTCTRINITVAL_3 0x16804c
  3589. /* [RW 32] The base logical address (in bytes) of each physical queue. The
  3590. index I represents the physical queue number. The 12 lsbs are ignore and
  3591. considered zero so practically there are only 20 bits in this register;
  3592. queues 63-0 */
  3593. #define QM_REG_BASEADDR 0x168900
  3594. /* [RW 32] The base logical address (in bytes) of each physical queue. The
  3595. index I represents the physical queue number. The 12 lsbs are ignore and
  3596. considered zero so practically there are only 20 bits in this register;
  3597. queues 127-64 */
  3598. #define QM_REG_BASEADDR_EXT_A 0x16e100
  3599. /* [RW 16] The byte credit cost for each task. This value is for both ports */
  3600. #define QM_REG_BYTECRDCOST 0x168234
  3601. /* [RW 16] The initial byte credit value for both ports. */
  3602. #define QM_REG_BYTECRDINITVAL 0x168238
  3603. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  3604. queue uses port 0 else it uses port 1; queues 31-0 */
  3605. #define QM_REG_BYTECRDPORT_LSB 0x168228
  3606. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  3607. queue uses port 0 else it uses port 1; queues 95-64 */
  3608. #define QM_REG_BYTECRDPORT_LSB_EXT_A 0x16e520
  3609. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  3610. queue uses port 0 else it uses port 1; queues 63-32 */
  3611. #define QM_REG_BYTECRDPORT_MSB 0x168224
  3612. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  3613. queue uses port 0 else it uses port 1; queues 127-96 */
  3614. #define QM_REG_BYTECRDPORT_MSB_EXT_A 0x16e51c
  3615. /* [RW 16] The byte credit value that if above the QM is considered almost
  3616. full */
  3617. #define QM_REG_BYTECREDITAFULLTHR 0x168094
  3618. /* [RW 4] The initial credit for interface */
  3619. #define QM_REG_CMINITCRD_0 0x1680cc
  3620. #define QM_REG_BYTECRDCMDQ_0 0x16e6e8
  3621. #define QM_REG_CMINITCRD_1 0x1680d0
  3622. #define QM_REG_CMINITCRD_2 0x1680d4
  3623. #define QM_REG_CMINITCRD_3 0x1680d8
  3624. #define QM_REG_CMINITCRD_4 0x1680dc
  3625. #define QM_REG_CMINITCRD_5 0x1680e0
  3626. #define QM_REG_CMINITCRD_6 0x1680e4
  3627. #define QM_REG_CMINITCRD_7 0x1680e8
  3628. /* [RW 8] A mask bit per CM interface. If this bit is 0 then this interface
  3629. is masked */
  3630. #define QM_REG_CMINTEN 0x1680ec
  3631. /* [RW 12] A bit vector which indicates which one of the queues are tied to
  3632. interface 0 */
  3633. #define QM_REG_CMINTVOQMASK_0 0x1681f4
  3634. #define QM_REG_CMINTVOQMASK_1 0x1681f8
  3635. #define QM_REG_CMINTVOQMASK_2 0x1681fc
  3636. #define QM_REG_CMINTVOQMASK_3 0x168200
  3637. #define QM_REG_CMINTVOQMASK_4 0x168204
  3638. #define QM_REG_CMINTVOQMASK_5 0x168208
  3639. #define QM_REG_CMINTVOQMASK_6 0x16820c
  3640. #define QM_REG_CMINTVOQMASK_7 0x168210
  3641. /* [RW 20] The number of connections divided by 16 which dictates the size
  3642. of each queue which belongs to even function number. */
  3643. #define QM_REG_CONNNUM_0 0x168020
  3644. /* [R 6] Keep the fill level of the fifo from write client 4 */
  3645. #define QM_REG_CQM_WRC_FIFOLVL 0x168018
  3646. /* [RW 8] The context regions sent in the CFC load request */
  3647. #define QM_REG_CTXREG_0 0x168030
  3648. #define QM_REG_CTXREG_1 0x168034
  3649. #define QM_REG_CTXREG_2 0x168038
  3650. #define QM_REG_CTXREG_3 0x16803c
  3651. /* [RW 12] The VOQ mask used to select the VOQs which needs to be full for
  3652. bypass enable */
  3653. #define QM_REG_ENBYPVOQMASK 0x16823c
  3654. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  3655. physical queue uses the byte credit; queues 31-0 */
  3656. #define QM_REG_ENBYTECRD_LSB 0x168220
  3657. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  3658. physical queue uses the byte credit; queues 95-64 */
  3659. #define QM_REG_ENBYTECRD_LSB_EXT_A 0x16e518
  3660. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  3661. physical queue uses the byte credit; queues 63-32 */
  3662. #define QM_REG_ENBYTECRD_MSB 0x16821c
  3663. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  3664. physical queue uses the byte credit; queues 127-96 */
  3665. #define QM_REG_ENBYTECRD_MSB_EXT_A 0x16e514
  3666. /* [RW 4] If cleared then the secondary interface will not be served by the
  3667. RR arbiter */
  3668. #define QM_REG_ENSEC 0x1680f0
  3669. /* [RW 32] NA */
  3670. #define QM_REG_FUNCNUMSEL_LSB 0x168230
  3671. /* [RW 32] NA */
  3672. #define QM_REG_FUNCNUMSEL_MSB 0x16822c
  3673. /* [RW 32] A mask register to mask the Almost empty signals which will not
  3674. be use for the almost empty indication to the HW block; queues 31:0 */
  3675. #define QM_REG_HWAEMPTYMASK_LSB 0x168218
  3676. /* [RW 32] A mask register to mask the Almost empty signals which will not
  3677. be use for the almost empty indication to the HW block; queues 95-64 */
  3678. #define QM_REG_HWAEMPTYMASK_LSB_EXT_A 0x16e510
  3679. /* [RW 32] A mask register to mask the Almost empty signals which will not
  3680. be use for the almost empty indication to the HW block; queues 63:32 */
  3681. #define QM_REG_HWAEMPTYMASK_MSB 0x168214
  3682. /* [RW 32] A mask register to mask the Almost empty signals which will not
  3683. be use for the almost empty indication to the HW block; queues 127-96 */
  3684. #define QM_REG_HWAEMPTYMASK_MSB_EXT_A 0x16e50c
  3685. /* [RW 4] The number of outstanding request to CFC */
  3686. #define QM_REG_OUTLDREQ 0x168804
  3687. /* [RC 1] A flag to indicate that overflow error occurred in one of the
  3688. queues. */
  3689. #define QM_REG_OVFERROR 0x16805c
  3690. /* [RC 7] the Q where the overflow occurs */
  3691. #define QM_REG_OVFQNUM 0x168058
  3692. /* [R 16] Pause state for physical queues 15-0 */
  3693. #define QM_REG_PAUSESTATE0 0x168410
  3694. /* [R 16] Pause state for physical queues 31-16 */
  3695. #define QM_REG_PAUSESTATE1 0x168414
  3696. /* [R 16] Pause state for physical queues 47-32 */
  3697. #define QM_REG_PAUSESTATE2 0x16e684
  3698. /* [R 16] Pause state for physical queues 63-48 */
  3699. #define QM_REG_PAUSESTATE3 0x16e688
  3700. /* [R 16] Pause state for physical queues 79-64 */
  3701. #define QM_REG_PAUSESTATE4 0x16e68c
  3702. /* [R 16] Pause state for physical queues 95-80 */
  3703. #define QM_REG_PAUSESTATE5 0x16e690
  3704. /* [R 16] Pause state for physical queues 111-96 */
  3705. #define QM_REG_PAUSESTATE6 0x16e694
  3706. /* [R 16] Pause state for physical queues 127-112 */
  3707. #define QM_REG_PAUSESTATE7 0x16e698
  3708. /* [RW 2] The PCI attributes field used in the PCI request. */
  3709. #define QM_REG_PCIREQAT 0x168054
  3710. #define QM_REG_PF_EN 0x16e70c
  3711. /* [R 24] The number of tasks stored in the QM for the PF. only even
  3712. * functions are valid in E2 (odd I registers will be hard wired to 0) */
  3713. #define QM_REG_PF_USG_CNT_0 0x16e040
  3714. /* [R 16] NOT USED */
  3715. #define QM_REG_PORT0BYTECRD 0x168300
  3716. /* [R 16] The byte credit of port 1 */
  3717. #define QM_REG_PORT1BYTECRD 0x168304
  3718. /* [RW 3] pci function number of queues 15-0 */
  3719. #define QM_REG_PQ2PCIFUNC_0 0x16e6bc
  3720. #define QM_REG_PQ2PCIFUNC_1 0x16e6c0
  3721. #define QM_REG_PQ2PCIFUNC_2 0x16e6c4
  3722. #define QM_REG_PQ2PCIFUNC_3 0x16e6c8
  3723. #define QM_REG_PQ2PCIFUNC_4 0x16e6cc
  3724. #define QM_REG_PQ2PCIFUNC_5 0x16e6d0
  3725. #define QM_REG_PQ2PCIFUNC_6 0x16e6d4
  3726. #define QM_REG_PQ2PCIFUNC_7 0x16e6d8
  3727. /* [WB 54] Pointer Table Memory for queues 63-0; The mapping is as follow:
  3728. ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
  3729. bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
  3730. #define QM_REG_PTRTBL 0x168a00
  3731. /* [WB 54] Pointer Table Memory for queues 127-64; The mapping is as follow:
  3732. ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
  3733. bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
  3734. #define QM_REG_PTRTBL_EXT_A 0x16e200
  3735. /* [RW 2] Interrupt mask register #0 read/write */
  3736. #define QM_REG_QM_INT_MASK 0x168444
  3737. /* [R 2] Interrupt register #0 read */
  3738. #define QM_REG_QM_INT_STS 0x168438
  3739. /* [RW 12] Parity mask register #0 read/write */
  3740. #define QM_REG_QM_PRTY_MASK 0x168454
  3741. /* [R 12] Parity register #0 read */
  3742. #define QM_REG_QM_PRTY_STS 0x168448
  3743. /* [RC 12] Parity register #0 read clear */
  3744. #define QM_REG_QM_PRTY_STS_CLR 0x16844c
  3745. /* [R 32] Current queues in pipeline: Queues from 32 to 63 */
  3746. #define QM_REG_QSTATUS_HIGH 0x16802c
  3747. /* [R 32] Current queues in pipeline: Queues from 96 to 127 */
  3748. #define QM_REG_QSTATUS_HIGH_EXT_A 0x16e408
  3749. /* [R 32] Current queues in pipeline: Queues from 0 to 31 */
  3750. #define QM_REG_QSTATUS_LOW 0x168028
  3751. /* [R 32] Current queues in pipeline: Queues from 64 to 95 */
  3752. #define QM_REG_QSTATUS_LOW_EXT_A 0x16e404
  3753. /* [R 24] The number of tasks queued for each queue; queues 63-0 */
  3754. #define QM_REG_QTASKCTR_0 0x168308
  3755. /* [R 24] The number of tasks queued for each queue; queues 127-64 */
  3756. #define QM_REG_QTASKCTR_EXT_A_0 0x16e584
  3757. /* [RW 4] Queue tied to VOQ */
  3758. #define QM_REG_QVOQIDX_0 0x1680f4
  3759. #define QM_REG_QVOQIDX_10 0x16811c
  3760. #define QM_REG_QVOQIDX_100 0x16e49c
  3761. #define QM_REG_QVOQIDX_101 0x16e4a0
  3762. #define QM_REG_QVOQIDX_102 0x16e4a4
  3763. #define QM_REG_QVOQIDX_103 0x16e4a8
  3764. #define QM_REG_QVOQIDX_104 0x16e4ac
  3765. #define QM_REG_QVOQIDX_105 0x16e4b0
  3766. #define QM_REG_QVOQIDX_106 0x16e4b4
  3767. #define QM_REG_QVOQIDX_107 0x16e4b8
  3768. #define QM_REG_QVOQIDX_108 0x16e4bc
  3769. #define QM_REG_QVOQIDX_109 0x16e4c0
  3770. #define QM_REG_QVOQIDX_11 0x168120
  3771. #define QM_REG_QVOQIDX_110 0x16e4c4
  3772. #define QM_REG_QVOQIDX_111 0x16e4c8
  3773. #define QM_REG_QVOQIDX_112 0x16e4cc
  3774. #define QM_REG_QVOQIDX_113 0x16e4d0
  3775. #define QM_REG_QVOQIDX_114 0x16e4d4
  3776. #define QM_REG_QVOQIDX_115 0x16e4d8
  3777. #define QM_REG_QVOQIDX_116 0x16e4dc
  3778. #define QM_REG_QVOQIDX_117 0x16e4e0
  3779. #define QM_REG_QVOQIDX_118 0x16e4e4
  3780. #define QM_REG_QVOQIDX_119 0x16e4e8
  3781. #define QM_REG_QVOQIDX_12 0x168124
  3782. #define QM_REG_QVOQIDX_120 0x16e4ec
  3783. #define QM_REG_QVOQIDX_121 0x16e4f0
  3784. #define QM_REG_QVOQIDX_122 0x16e4f4
  3785. #define QM_REG_QVOQIDX_123 0x16e4f8
  3786. #define QM_REG_QVOQIDX_124 0x16e4fc
  3787. #define QM_REG_QVOQIDX_125 0x16e500
  3788. #define QM_REG_QVOQIDX_126 0x16e504
  3789. #define QM_REG_QVOQIDX_127 0x16e508
  3790. #define QM_REG_QVOQIDX_13 0x168128
  3791. #define QM_REG_QVOQIDX_14 0x16812c
  3792. #define QM_REG_QVOQIDX_15 0x168130
  3793. #define QM_REG_QVOQIDX_16 0x168134
  3794. #define QM_REG_QVOQIDX_17 0x168138
  3795. #define QM_REG_QVOQIDX_21 0x168148
  3796. #define QM_REG_QVOQIDX_22 0x16814c
  3797. #define QM_REG_QVOQIDX_23 0x168150
  3798. #define QM_REG_QVOQIDX_24 0x168154
  3799. #define QM_REG_QVOQIDX_25 0x168158
  3800. #define QM_REG_QVOQIDX_26 0x16815c
  3801. #define QM_REG_QVOQIDX_27 0x168160
  3802. #define QM_REG_QVOQIDX_28 0x168164
  3803. #define QM_REG_QVOQIDX_29 0x168168
  3804. #define QM_REG_QVOQIDX_30 0x16816c
  3805. #define QM_REG_QVOQIDX_31 0x168170
  3806. #define QM_REG_QVOQIDX_32 0x168174
  3807. #define QM_REG_QVOQIDX_33 0x168178
  3808. #define QM_REG_QVOQIDX_34 0x16817c
  3809. #define QM_REG_QVOQIDX_35 0x168180
  3810. #define QM_REG_QVOQIDX_36 0x168184
  3811. #define QM_REG_QVOQIDX_37 0x168188
  3812. #define QM_REG_QVOQIDX_38 0x16818c
  3813. #define QM_REG_QVOQIDX_39 0x168190
  3814. #define QM_REG_QVOQIDX_40 0x168194
  3815. #define QM_REG_QVOQIDX_41 0x168198
  3816. #define QM_REG_QVOQIDX_42 0x16819c
  3817. #define QM_REG_QVOQIDX_43 0x1681a0
  3818. #define QM_REG_QVOQIDX_44 0x1681a4
  3819. #define QM_REG_QVOQIDX_45 0x1681a8
  3820. #define QM_REG_QVOQIDX_46 0x1681ac
  3821. #define QM_REG_QVOQIDX_47 0x1681b0
  3822. #define QM_REG_QVOQIDX_48 0x1681b4
  3823. #define QM_REG_QVOQIDX_49 0x1681b8
  3824. #define QM_REG_QVOQIDX_5 0x168108
  3825. #define QM_REG_QVOQIDX_50 0x1681bc
  3826. #define QM_REG_QVOQIDX_51 0x1681c0
  3827. #define QM_REG_QVOQIDX_52 0x1681c4
  3828. #define QM_REG_QVOQIDX_53 0x1681c8
  3829. #define QM_REG_QVOQIDX_54 0x1681cc
  3830. #define QM_REG_QVOQIDX_55 0x1681d0
  3831. #define QM_REG_QVOQIDX_56 0x1681d4
  3832. #define QM_REG_QVOQIDX_57 0x1681d8
  3833. #define QM_REG_QVOQIDX_58 0x1681dc
  3834. #define QM_REG_QVOQIDX_59 0x1681e0
  3835. #define QM_REG_QVOQIDX_6 0x16810c
  3836. #define QM_REG_QVOQIDX_60 0x1681e4
  3837. #define QM_REG_QVOQIDX_61 0x1681e8
  3838. #define QM_REG_QVOQIDX_62 0x1681ec
  3839. #define QM_REG_QVOQIDX_63 0x1681f0
  3840. #define QM_REG_QVOQIDX_64 0x16e40c
  3841. #define QM_REG_QVOQIDX_65 0x16e410
  3842. #define QM_REG_QVOQIDX_69 0x16e420
  3843. #define QM_REG_QVOQIDX_7 0x168110
  3844. #define QM_REG_QVOQIDX_70 0x16e424
  3845. #define QM_REG_QVOQIDX_71 0x16e428
  3846. #define QM_REG_QVOQIDX_72 0x16e42c
  3847. #define QM_REG_QVOQIDX_73 0x16e430
  3848. #define QM_REG_QVOQIDX_74 0x16e434
  3849. #define QM_REG_QVOQIDX_75 0x16e438
  3850. #define QM_REG_QVOQIDX_76 0x16e43c
  3851. #define QM_REG_QVOQIDX_77 0x16e440
  3852. #define QM_REG_QVOQIDX_78 0x16e444
  3853. #define QM_REG_QVOQIDX_79 0x16e448
  3854. #define QM_REG_QVOQIDX_8 0x168114
  3855. #define QM_REG_QVOQIDX_80 0x16e44c
  3856. #define QM_REG_QVOQIDX_81 0x16e450
  3857. #define QM_REG_QVOQIDX_85 0x16e460
  3858. #define QM_REG_QVOQIDX_86 0x16e464
  3859. #define QM_REG_QVOQIDX_87 0x16e468
  3860. #define QM_REG_QVOQIDX_88 0x16e46c
  3861. #define QM_REG_QVOQIDX_89 0x16e470
  3862. #define QM_REG_QVOQIDX_9 0x168118
  3863. #define QM_REG_QVOQIDX_90 0x16e474
  3864. #define QM_REG_QVOQIDX_91 0x16e478
  3865. #define QM_REG_QVOQIDX_92 0x16e47c
  3866. #define QM_REG_QVOQIDX_93 0x16e480
  3867. #define QM_REG_QVOQIDX_94 0x16e484
  3868. #define QM_REG_QVOQIDX_95 0x16e488
  3869. #define QM_REG_QVOQIDX_96 0x16e48c
  3870. #define QM_REG_QVOQIDX_97 0x16e490
  3871. #define QM_REG_QVOQIDX_98 0x16e494
  3872. #define QM_REG_QVOQIDX_99 0x16e498
  3873. /* [RW 1] Initialization bit command */
  3874. #define QM_REG_SOFT_RESET 0x168428
  3875. /* [RW 8] The credit cost per every task in the QM. A value per each VOQ */
  3876. #define QM_REG_TASKCRDCOST_0 0x16809c
  3877. #define QM_REG_TASKCRDCOST_1 0x1680a0
  3878. #define QM_REG_TASKCRDCOST_2 0x1680a4
  3879. #define QM_REG_TASKCRDCOST_4 0x1680ac
  3880. #define QM_REG_TASKCRDCOST_5 0x1680b0
  3881. /* [R 6] Keep the fill level of the fifo from write client 3 */
  3882. #define QM_REG_TQM_WRC_FIFOLVL 0x168010
  3883. /* [R 6] Keep the fill level of the fifo from write client 2 */
  3884. #define QM_REG_UQM_WRC_FIFOLVL 0x168008
  3885. /* [RC 32] Credit update error register */
  3886. #define QM_REG_VOQCRDERRREG 0x168408
  3887. /* [R 16] The credit value for each VOQ */
  3888. #define QM_REG_VOQCREDIT_0 0x1682d0
  3889. #define QM_REG_VOQCREDIT_1 0x1682d4
  3890. #define QM_REG_VOQCREDIT_4 0x1682e0
  3891. /* [RW 16] The credit value that if above the QM is considered almost full */
  3892. #define QM_REG_VOQCREDITAFULLTHR 0x168090
  3893. /* [RW 16] The init and maximum credit for each VoQ */
  3894. #define QM_REG_VOQINITCREDIT_0 0x168060
  3895. #define QM_REG_VOQINITCREDIT_1 0x168064
  3896. #define QM_REG_VOQINITCREDIT_2 0x168068
  3897. #define QM_REG_VOQINITCREDIT_4 0x168070
  3898. #define QM_REG_VOQINITCREDIT_5 0x168074
  3899. /* [RW 1] The port of which VOQ belongs */
  3900. #define QM_REG_VOQPORT_0 0x1682a0
  3901. #define QM_REG_VOQPORT_1 0x1682a4
  3902. #define QM_REG_VOQPORT_2 0x1682a8
  3903. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3904. #define QM_REG_VOQQMASK_0_LSB 0x168240
  3905. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3906. #define QM_REG_VOQQMASK_0_LSB_EXT_A 0x16e524
  3907. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3908. #define QM_REG_VOQQMASK_0_MSB 0x168244
  3909. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3910. #define QM_REG_VOQQMASK_0_MSB_EXT_A 0x16e528
  3911. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3912. #define QM_REG_VOQQMASK_10_LSB 0x168290
  3913. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3914. #define QM_REG_VOQQMASK_10_LSB_EXT_A 0x16e574
  3915. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3916. #define QM_REG_VOQQMASK_10_MSB 0x168294
  3917. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3918. #define QM_REG_VOQQMASK_10_MSB_EXT_A 0x16e578
  3919. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3920. #define QM_REG_VOQQMASK_11_LSB 0x168298
  3921. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3922. #define QM_REG_VOQQMASK_11_LSB_EXT_A 0x16e57c
  3923. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3924. #define QM_REG_VOQQMASK_11_MSB 0x16829c
  3925. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3926. #define QM_REG_VOQQMASK_11_MSB_EXT_A 0x16e580
  3927. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3928. #define QM_REG_VOQQMASK_1_LSB 0x168248
  3929. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3930. #define QM_REG_VOQQMASK_1_LSB_EXT_A 0x16e52c
  3931. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3932. #define QM_REG_VOQQMASK_1_MSB 0x16824c
  3933. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3934. #define QM_REG_VOQQMASK_1_MSB_EXT_A 0x16e530
  3935. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3936. #define QM_REG_VOQQMASK_2_LSB 0x168250
  3937. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3938. #define QM_REG_VOQQMASK_2_LSB_EXT_A 0x16e534
  3939. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3940. #define QM_REG_VOQQMASK_2_MSB 0x168254
  3941. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3942. #define QM_REG_VOQQMASK_2_MSB_EXT_A 0x16e538
  3943. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3944. #define QM_REG_VOQQMASK_3_LSB 0x168258
  3945. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3946. #define QM_REG_VOQQMASK_3_LSB_EXT_A 0x16e53c
  3947. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3948. #define QM_REG_VOQQMASK_3_MSB_EXT_A 0x16e540
  3949. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3950. #define QM_REG_VOQQMASK_4_LSB 0x168260
  3951. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3952. #define QM_REG_VOQQMASK_4_LSB_EXT_A 0x16e544
  3953. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3954. #define QM_REG_VOQQMASK_4_MSB 0x168264
  3955. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3956. #define QM_REG_VOQQMASK_4_MSB_EXT_A 0x16e548
  3957. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3958. #define QM_REG_VOQQMASK_5_LSB 0x168268
  3959. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3960. #define QM_REG_VOQQMASK_5_LSB_EXT_A 0x16e54c
  3961. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3962. #define QM_REG_VOQQMASK_5_MSB 0x16826c
  3963. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3964. #define QM_REG_VOQQMASK_5_MSB_EXT_A 0x16e550
  3965. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3966. #define QM_REG_VOQQMASK_6_LSB 0x168270
  3967. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3968. #define QM_REG_VOQQMASK_6_LSB_EXT_A 0x16e554
  3969. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3970. #define QM_REG_VOQQMASK_6_MSB 0x168274
  3971. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3972. #define QM_REG_VOQQMASK_6_MSB_EXT_A 0x16e558
  3973. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3974. #define QM_REG_VOQQMASK_7_LSB 0x168278
  3975. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3976. #define QM_REG_VOQQMASK_7_LSB_EXT_A 0x16e55c
  3977. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3978. #define QM_REG_VOQQMASK_7_MSB 0x16827c
  3979. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3980. #define QM_REG_VOQQMASK_7_MSB_EXT_A 0x16e560
  3981. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3982. #define QM_REG_VOQQMASK_8_LSB 0x168280
  3983. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3984. #define QM_REG_VOQQMASK_8_LSB_EXT_A 0x16e564
  3985. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  3986. #define QM_REG_VOQQMASK_8_MSB 0x168284
  3987. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3988. #define QM_REG_VOQQMASK_8_MSB_EXT_A 0x16e568
  3989. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  3990. #define QM_REG_VOQQMASK_9_LSB 0x168288
  3991. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  3992. #define QM_REG_VOQQMASK_9_LSB_EXT_A 0x16e56c
  3993. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  3994. #define QM_REG_VOQQMASK_9_MSB_EXT_A 0x16e570
  3995. /* [RW 32] Wrr weights */
  3996. #define QM_REG_WRRWEIGHTS_0 0x16880c
  3997. #define QM_REG_WRRWEIGHTS_1 0x168810
  3998. #define QM_REG_WRRWEIGHTS_10 0x168814
  3999. #define QM_REG_WRRWEIGHTS_11 0x168818
  4000. #define QM_REG_WRRWEIGHTS_12 0x16881c
  4001. #define QM_REG_WRRWEIGHTS_13 0x168820
  4002. #define QM_REG_WRRWEIGHTS_14 0x168824
  4003. #define QM_REG_WRRWEIGHTS_15 0x168828
  4004. #define QM_REG_WRRWEIGHTS_16 0x16e000
  4005. #define QM_REG_WRRWEIGHTS_17 0x16e004
  4006. #define QM_REG_WRRWEIGHTS_18 0x16e008
  4007. #define QM_REG_WRRWEIGHTS_19 0x16e00c
  4008. #define QM_REG_WRRWEIGHTS_2 0x16882c
  4009. #define QM_REG_WRRWEIGHTS_20 0x16e010
  4010. #define QM_REG_WRRWEIGHTS_21 0x16e014
  4011. #define QM_REG_WRRWEIGHTS_22 0x16e018
  4012. #define QM_REG_WRRWEIGHTS_23 0x16e01c
  4013. #define QM_REG_WRRWEIGHTS_24 0x16e020
  4014. #define QM_REG_WRRWEIGHTS_25 0x16e024
  4015. #define QM_REG_WRRWEIGHTS_26 0x16e028
  4016. #define QM_REG_WRRWEIGHTS_27 0x16e02c
  4017. #define QM_REG_WRRWEIGHTS_28 0x16e030
  4018. #define QM_REG_WRRWEIGHTS_29 0x16e034
  4019. #define QM_REG_WRRWEIGHTS_3 0x168830
  4020. #define QM_REG_WRRWEIGHTS_30 0x16e038
  4021. #define QM_REG_WRRWEIGHTS_31 0x16e03c
  4022. #define QM_REG_WRRWEIGHTS_4 0x168834
  4023. #define QM_REG_WRRWEIGHTS_5 0x168838
  4024. #define QM_REG_WRRWEIGHTS_6 0x16883c
  4025. #define QM_REG_WRRWEIGHTS_7 0x168840
  4026. #define QM_REG_WRRWEIGHTS_8 0x168844
  4027. #define QM_REG_WRRWEIGHTS_9 0x168848
  4028. /* [R 6] Keep the fill level of the fifo from write client 1 */
  4029. #define QM_REG_XQM_WRC_FIFOLVL 0x168000
  4030. /* [W 1] reset to parity interrupt */
  4031. #define SEM_FAST_REG_PARITY_RST 0x18840
  4032. #define SRC_REG_COUNTFREE0 0x40500
  4033. /* [RW 1] If clr the searcher is compatible to E1 A0 - support only two
  4034. ports. If set the searcher support 8 functions. */
  4035. #define SRC_REG_E1HMF_ENABLE 0x404cc
  4036. #define SRC_REG_FIRSTFREE0 0x40510
  4037. #define SRC_REG_KEYRSS0_0 0x40408
  4038. #define SRC_REG_KEYRSS0_7 0x40424
  4039. #define SRC_REG_KEYRSS1_9 0x40454
  4040. #define SRC_REG_KEYSEARCH_0 0x40458
  4041. #define SRC_REG_KEYSEARCH_1 0x4045c
  4042. #define SRC_REG_KEYSEARCH_2 0x40460
  4043. #define SRC_REG_KEYSEARCH_3 0x40464
  4044. #define SRC_REG_KEYSEARCH_4 0x40468
  4045. #define SRC_REG_KEYSEARCH_5 0x4046c
  4046. #define SRC_REG_KEYSEARCH_6 0x40470
  4047. #define SRC_REG_KEYSEARCH_7 0x40474
  4048. #define SRC_REG_KEYSEARCH_8 0x40478
  4049. #define SRC_REG_KEYSEARCH_9 0x4047c
  4050. #define SRC_REG_LASTFREE0 0x40530
  4051. #define SRC_REG_NUMBER_HASH_BITS0 0x40400
  4052. /* [RW 1] Reset internal state machines. */
  4053. #define SRC_REG_SOFT_RST 0x4049c
  4054. /* [R 3] Interrupt register #0 read */
  4055. #define SRC_REG_SRC_INT_STS 0x404ac
  4056. /* [RW 3] Parity mask register #0 read/write */
  4057. #define SRC_REG_SRC_PRTY_MASK 0x404c8
  4058. /* [R 3] Parity register #0 read */
  4059. #define SRC_REG_SRC_PRTY_STS 0x404bc
  4060. /* [RC 3] Parity register #0 read clear */
  4061. #define SRC_REG_SRC_PRTY_STS_CLR 0x404c0
  4062. /* [R 4] Used to read the value of the XX protection CAM occupancy counter. */
  4063. #define TCM_REG_CAM_OCCUP 0x5017c
  4064. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  4065. disregarded; valid output is deasserted; all other signals are treated as
  4066. usual; if 1 - normal activity. */
  4067. #define TCM_REG_CDU_AG_RD_IFEN 0x50034
  4068. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  4069. are disregarded; all other signals are treated as usual; if 1 - normal
  4070. activity. */
  4071. #define TCM_REG_CDU_AG_WR_IFEN 0x50030
  4072. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  4073. disregarded; valid output is deasserted; all other signals are treated as
  4074. usual; if 1 - normal activity. */
  4075. #define TCM_REG_CDU_SM_RD_IFEN 0x5003c
  4076. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  4077. input is disregarded; all other signals are treated as usual; if 1 -
  4078. normal activity. */
  4079. #define TCM_REG_CDU_SM_WR_IFEN 0x50038
  4080. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  4081. the initial credit value; read returns the current value of the credit
  4082. counter. Must be initialized to 1 at start-up. */
  4083. #define TCM_REG_CFC_INIT_CRD 0x50204
  4084. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  4085. weight 8 (the most prioritised); 1 stands for weight 1(least
  4086. prioritised); 2 stands for weight 2; tc. */
  4087. #define TCM_REG_CP_WEIGHT 0x500c0
  4088. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  4089. disregarded; acknowledge output is deasserted; all other signals are
  4090. treated as usual; if 1 - normal activity. */
  4091. #define TCM_REG_CSEM_IFEN 0x5002c
  4092. /* [RC 1] Message length mismatch (relative to last indication) at the In#9
  4093. interface. */
  4094. #define TCM_REG_CSEM_LENGTH_MIS 0x50174
  4095. /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
  4096. weight 8 (the most prioritised); 1 stands for weight 1(least
  4097. prioritised); 2 stands for weight 2; tc. */
  4098. #define TCM_REG_CSEM_WEIGHT 0x500bc
  4099. /* [RW 8] The Event ID in case of ErrorFlg is set in the input message. */
  4100. #define TCM_REG_ERR_EVNT_ID 0x500a0
  4101. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  4102. #define TCM_REG_ERR_TCM_HDR 0x5009c
  4103. /* [RW 8] The Event ID for Timers expiration. */
  4104. #define TCM_REG_EXPR_EVNT_ID 0x500a4
  4105. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  4106. writes the initial credit value; read returns the current value of the
  4107. credit counter. Must be initialized to 64 at start-up. */
  4108. #define TCM_REG_FIC0_INIT_CRD 0x5020c
  4109. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  4110. writes the initial credit value; read returns the current value of the
  4111. credit counter. Must be initialized to 64 at start-up. */
  4112. #define TCM_REG_FIC1_INIT_CRD 0x50210
  4113. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  4114. - strict priority defined by ~tcm_registers_gr_ag_pr.gr_ag_pr;
  4115. ~tcm_registers_gr_ld0_pr.gr_ld0_pr and
  4116. ~tcm_registers_gr_ld1_pr.gr_ld1_pr. */
  4117. #define TCM_REG_GR_ARB_TYPE 0x50114
  4118. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  4119. highest priority is 3. It is supposed that the Store channel is the
  4120. compliment of the other 3 groups. */
  4121. #define TCM_REG_GR_LD0_PR 0x5011c
  4122. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  4123. highest priority is 3. It is supposed that the Store channel is the
  4124. compliment of the other 3 groups. */
  4125. #define TCM_REG_GR_LD1_PR 0x50120
  4126. /* [RW 4] The number of double REG-pairs; loaded from the STORM context and
  4127. sent to STORM; for a specific connection type. The double REG-pairs are
  4128. used to align to STORM context row size of 128 bits. The offset of these
  4129. data in the STORM context is always 0. Index _i stands for the connection
  4130. type (one of 16). */
  4131. #define TCM_REG_N_SM_CTX_LD_0 0x50050
  4132. #define TCM_REG_N_SM_CTX_LD_1 0x50054
  4133. #define TCM_REG_N_SM_CTX_LD_2 0x50058
  4134. #define TCM_REG_N_SM_CTX_LD_3 0x5005c
  4135. #define TCM_REG_N_SM_CTX_LD_4 0x50060
  4136. #define TCM_REG_N_SM_CTX_LD_5 0x50064
  4137. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  4138. acknowledge output is deasserted; all other signals are treated as usual;
  4139. if 1 - normal activity. */
  4140. #define TCM_REG_PBF_IFEN 0x50024
  4141. /* [RC 1] Message length mismatch (relative to last indication) at the In#7
  4142. interface. */
  4143. #define TCM_REG_PBF_LENGTH_MIS 0x5016c
  4144. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  4145. weight 8 (the most prioritised); 1 stands for weight 1(least
  4146. prioritised); 2 stands for weight 2; tc. */
  4147. #define TCM_REG_PBF_WEIGHT 0x500b4
  4148. #define TCM_REG_PHYS_QNUM0_0 0x500e0
  4149. #define TCM_REG_PHYS_QNUM0_1 0x500e4
  4150. #define TCM_REG_PHYS_QNUM1_0 0x500e8
  4151. #define TCM_REG_PHYS_QNUM1_1 0x500ec
  4152. #define TCM_REG_PHYS_QNUM2_0 0x500f0
  4153. #define TCM_REG_PHYS_QNUM2_1 0x500f4
  4154. #define TCM_REG_PHYS_QNUM3_0 0x500f8
  4155. #define TCM_REG_PHYS_QNUM3_1 0x500fc
  4156. /* [RW 1] Input prs Interface enable. If 0 - the valid input is disregarded;
  4157. acknowledge output is deasserted; all other signals are treated as usual;
  4158. if 1 - normal activity. */
  4159. #define TCM_REG_PRS_IFEN 0x50020
  4160. /* [RC 1] Message length mismatch (relative to last indication) at the In#6
  4161. interface. */
  4162. #define TCM_REG_PRS_LENGTH_MIS 0x50168
  4163. /* [RW 3] The weight of the input prs in the WRR mechanism. 0 stands for
  4164. weight 8 (the most prioritised); 1 stands for weight 1(least
  4165. prioritised); 2 stands for weight 2; tc. */
  4166. #define TCM_REG_PRS_WEIGHT 0x500b0
  4167. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  4168. #define TCM_REG_STOP_EVNT_ID 0x500a8
  4169. /* [RC 1] Message length mismatch (relative to last indication) at the STORM
  4170. interface. */
  4171. #define TCM_REG_STORM_LENGTH_MIS 0x50160
  4172. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  4173. disregarded; acknowledge output is deasserted; all other signals are
  4174. treated as usual; if 1 - normal activity. */
  4175. #define TCM_REG_STORM_TCM_IFEN 0x50010
  4176. /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
  4177. weight 8 (the most prioritised); 1 stands for weight 1(least
  4178. prioritised); 2 stands for weight 2; tc. */
  4179. #define TCM_REG_STORM_WEIGHT 0x500ac
  4180. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  4181. acknowledge output is deasserted; all other signals are treated as usual;
  4182. if 1 - normal activity. */
  4183. #define TCM_REG_TCM_CFC_IFEN 0x50040
  4184. /* [RW 11] Interrupt mask register #0 read/write */
  4185. #define TCM_REG_TCM_INT_MASK 0x501dc
  4186. /* [R 11] Interrupt register #0 read */
  4187. #define TCM_REG_TCM_INT_STS 0x501d0
  4188. /* [RW 27] Parity mask register #0 read/write */
  4189. #define TCM_REG_TCM_PRTY_MASK 0x501ec
  4190. /* [R 27] Parity register #0 read */
  4191. #define TCM_REG_TCM_PRTY_STS 0x501e0
  4192. /* [RC 27] Parity register #0 read clear */
  4193. #define TCM_REG_TCM_PRTY_STS_CLR 0x501e4
  4194. /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
  4195. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  4196. Is used to determine the number of the AG context REG-pairs written back;
  4197. when the input message Reg1WbFlg isn't set. */
  4198. #define TCM_REG_TCM_REG0_SZ 0x500d8
  4199. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  4200. disregarded; valid is deasserted; all other signals are treated as usual;
  4201. if 1 - normal activity. */
  4202. #define TCM_REG_TCM_STORM0_IFEN 0x50004
  4203. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  4204. disregarded; valid is deasserted; all other signals are treated as usual;
  4205. if 1 - normal activity. */
  4206. #define TCM_REG_TCM_STORM1_IFEN 0x50008
  4207. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  4208. disregarded; valid is deasserted; all other signals are treated as usual;
  4209. if 1 - normal activity. */
  4210. #define TCM_REG_TCM_TQM_IFEN 0x5000c
  4211. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  4212. #define TCM_REG_TCM_TQM_USE_Q 0x500d4
  4213. /* [RW 28] The CM header for Timers expiration command. */
  4214. #define TCM_REG_TM_TCM_HDR 0x50098
  4215. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  4216. disregarded; acknowledge output is deasserted; all other signals are
  4217. treated as usual; if 1 - normal activity. */
  4218. #define TCM_REG_TM_TCM_IFEN 0x5001c
  4219. /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
  4220. weight 8 (the most prioritised); 1 stands for weight 1(least
  4221. prioritised); 2 stands for weight 2; tc. */
  4222. #define TCM_REG_TM_WEIGHT 0x500d0
  4223. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  4224. the initial credit value; read returns the current value of the credit
  4225. counter. Must be initialized to 32 at start-up. */
  4226. #define TCM_REG_TQM_INIT_CRD 0x5021c
  4227. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  4228. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  4229. prioritised); 2 stands for weight 2; tc. */
  4230. #define TCM_REG_TQM_P_WEIGHT 0x500c8
  4231. /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
  4232. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  4233. prioritised); 2 stands for weight 2; tc. */
  4234. #define TCM_REG_TQM_S_WEIGHT 0x500cc
  4235. /* [RW 28] The CM header value for QM request (primary). */
  4236. #define TCM_REG_TQM_TCM_HDR_P 0x50090
  4237. /* [RW 28] The CM header value for QM request (secondary). */
  4238. #define TCM_REG_TQM_TCM_HDR_S 0x50094
  4239. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  4240. acknowledge output is deasserted; all other signals are treated as usual;
  4241. if 1 - normal activity. */
  4242. #define TCM_REG_TQM_TCM_IFEN 0x50014
  4243. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  4244. acknowledge output is deasserted; all other signals are treated as usual;
  4245. if 1 - normal activity. */
  4246. #define TCM_REG_TSDM_IFEN 0x50018
  4247. /* [RC 1] Message length mismatch (relative to last indication) at the SDM
  4248. interface. */
  4249. #define TCM_REG_TSDM_LENGTH_MIS 0x50164
  4250. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  4251. weight 8 (the most prioritised); 1 stands for weight 1(least
  4252. prioritised); 2 stands for weight 2; tc. */
  4253. #define TCM_REG_TSDM_WEIGHT 0x500c4
  4254. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  4255. disregarded; acknowledge output is deasserted; all other signals are
  4256. treated as usual; if 1 - normal activity. */
  4257. #define TCM_REG_USEM_IFEN 0x50028
  4258. /* [RC 1] Message length mismatch (relative to last indication) at the In#8
  4259. interface. */
  4260. #define TCM_REG_USEM_LENGTH_MIS 0x50170
  4261. /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
  4262. weight 8 (the most prioritised); 1 stands for weight 1(least
  4263. prioritised); 2 stands for weight 2; tc. */
  4264. #define TCM_REG_USEM_WEIGHT 0x500b8
  4265. /* [RW 21] Indirect access to the descriptor table of the XX protection
  4266. mechanism. The fields are: [5:0] - length of the message; 15:6] - message
  4267. pointer; 20:16] - next pointer. */
  4268. #define TCM_REG_XX_DESCR_TABLE 0x50280
  4269. #define TCM_REG_XX_DESCR_TABLE_SIZE 29
  4270. /* [R 6] Use to read the value of XX protection Free counter. */
  4271. #define TCM_REG_XX_FREE 0x50178
  4272. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  4273. of the Input Stage XX protection buffer by the XX protection pending
  4274. messages. Max credit available - 127.Write writes the initial credit
  4275. value; read returns the current value of the credit counter. Must be
  4276. initialized to 19 at start-up. */
  4277. #define TCM_REG_XX_INIT_CRD 0x50220
  4278. /* [RW 6] Maximum link list size (messages locked) per connection in the XX
  4279. protection. */
  4280. #define TCM_REG_XX_MAX_LL_SZ 0x50044
  4281. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  4282. protection. ~tcm_registers_xx_free.xx_free is read on read. */
  4283. #define TCM_REG_XX_MSG_NUM 0x50224
  4284. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  4285. #define TCM_REG_XX_OVFL_EVNT_ID 0x50048
  4286. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  4287. The fields are:[4:0] - tail pointer; [10:5] - Link List size; 15:11] -
  4288. header pointer. */
  4289. #define TCM_REG_XX_TABLE 0x50240
  4290. /* [RW 4] Load value for cfc ac credit cnt. */
  4291. #define TM_REG_CFC_AC_CRDCNT_VAL 0x164208
  4292. /* [RW 4] Load value for cfc cld credit cnt. */
  4293. #define TM_REG_CFC_CLD_CRDCNT_VAL 0x164210
  4294. /* [RW 8] Client0 context region. */
  4295. #define TM_REG_CL0_CONT_REGION 0x164030
  4296. /* [RW 8] Client1 context region. */
  4297. #define TM_REG_CL1_CONT_REGION 0x164034
  4298. /* [RW 8] Client2 context region. */
  4299. #define TM_REG_CL2_CONT_REGION 0x164038
  4300. /* [RW 2] Client in High priority client number. */
  4301. #define TM_REG_CLIN_PRIOR0_CLIENT 0x164024
  4302. /* [RW 4] Load value for clout0 cred cnt. */
  4303. #define TM_REG_CLOUT_CRDCNT0_VAL 0x164220
  4304. /* [RW 4] Load value for clout1 cred cnt. */
  4305. #define TM_REG_CLOUT_CRDCNT1_VAL 0x164228
  4306. /* [RW 4] Load value for clout2 cred cnt. */
  4307. #define TM_REG_CLOUT_CRDCNT2_VAL 0x164230
  4308. /* [RW 1] Enable client0 input. */
  4309. #define TM_REG_EN_CL0_INPUT 0x164008
  4310. /* [RW 1] Enable client1 input. */
  4311. #define TM_REG_EN_CL1_INPUT 0x16400c
  4312. /* [RW 1] Enable client2 input. */
  4313. #define TM_REG_EN_CL2_INPUT 0x164010
  4314. #define TM_REG_EN_LINEAR0_TIMER 0x164014
  4315. /* [RW 1] Enable real time counter. */
  4316. #define TM_REG_EN_REAL_TIME_CNT 0x1640d8
  4317. /* [RW 1] Enable for Timers state machines. */
  4318. #define TM_REG_EN_TIMERS 0x164000
  4319. /* [RW 4] Load value for expiration credit cnt. CFC max number of
  4320. outstanding load requests for timers (expiration) context loading. */
  4321. #define TM_REG_EXP_CRDCNT_VAL 0x164238
  4322. /* [RW 32] Linear0 logic address. */
  4323. #define TM_REG_LIN0_LOGIC_ADDR 0x164240
  4324. /* [RW 18] Linear0 Max active cid (in banks of 32 entries). */
  4325. #define TM_REG_LIN0_MAX_ACTIVE_CID 0x164048
  4326. /* [ST 16] Linear0 Number of scans counter. */
  4327. #define TM_REG_LIN0_NUM_SCANS 0x1640a0
  4328. /* [WB 64] Linear0 phy address. */
  4329. #define TM_REG_LIN0_PHY_ADDR 0x164270
  4330. /* [RW 1] Linear0 physical address valid. */
  4331. #define TM_REG_LIN0_PHY_ADDR_VALID 0x164248
  4332. #define TM_REG_LIN0_SCAN_ON 0x1640d0
  4333. /* [RW 24] Linear0 array scan timeout. */
  4334. #define TM_REG_LIN0_SCAN_TIME 0x16403c
  4335. #define TM_REG_LIN0_VNIC_UC 0x164128
  4336. /* [RW 32] Linear1 logic address. */
  4337. #define TM_REG_LIN1_LOGIC_ADDR 0x164250
  4338. /* [WB 64] Linear1 phy address. */
  4339. #define TM_REG_LIN1_PHY_ADDR 0x164280
  4340. /* [RW 1] Linear1 physical address valid. */
  4341. #define TM_REG_LIN1_PHY_ADDR_VALID 0x164258
  4342. /* [RW 6] Linear timer set_clear fifo threshold. */
  4343. #define TM_REG_LIN_SETCLR_FIFO_ALFULL_THR 0x164070
  4344. /* [RW 2] Load value for pci arbiter credit cnt. */
  4345. #define TM_REG_PCIARB_CRDCNT_VAL 0x164260
  4346. /* [RW 20] The amount of hardware cycles for each timer tick. */
  4347. #define TM_REG_TIMER_TICK_SIZE 0x16401c
  4348. /* [RW 8] Timers Context region. */
  4349. #define TM_REG_TM_CONTEXT_REGION 0x164044
  4350. /* [RW 1] Interrupt mask register #0 read/write */
  4351. #define TM_REG_TM_INT_MASK 0x1640fc
  4352. /* [R 1] Interrupt register #0 read */
  4353. #define TM_REG_TM_INT_STS 0x1640f0
  4354. /* [RW 7] Parity mask register #0 read/write */
  4355. #define TM_REG_TM_PRTY_MASK 0x16410c
  4356. /* [RC 7] Parity register #0 read clear */
  4357. #define TM_REG_TM_PRTY_STS_CLR 0x164104
  4358. /* [RW 8] The event id for aggregated interrupt 0 */
  4359. #define TSDM_REG_AGG_INT_EVENT_0 0x42038
  4360. #define TSDM_REG_AGG_INT_EVENT_1 0x4203c
  4361. #define TSDM_REG_AGG_INT_EVENT_2 0x42040
  4362. #define TSDM_REG_AGG_INT_EVENT_3 0x42044
  4363. #define TSDM_REG_AGG_INT_EVENT_4 0x42048
  4364. /* [RW 1] The T bit for aggregated interrupt 0 */
  4365. #define TSDM_REG_AGG_INT_T_0 0x420b8
  4366. #define TSDM_REG_AGG_INT_T_1 0x420bc
  4367. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  4368. #define TSDM_REG_CFC_RSP_START_ADDR 0x42008
  4369. /* [RW 16] The maximum value of the completion counter #0 */
  4370. #define TSDM_REG_CMP_COUNTER_MAX0 0x4201c
  4371. /* [RW 16] The maximum value of the completion counter #1 */
  4372. #define TSDM_REG_CMP_COUNTER_MAX1 0x42020
  4373. /* [RW 16] The maximum value of the completion counter #2 */
  4374. #define TSDM_REG_CMP_COUNTER_MAX2 0x42024
  4375. /* [RW 16] The maximum value of the completion counter #3 */
  4376. #define TSDM_REG_CMP_COUNTER_MAX3 0x42028
  4377. /* [RW 13] The start address in the internal RAM for the completion
  4378. counters. */
  4379. #define TSDM_REG_CMP_COUNTER_START_ADDR 0x4200c
  4380. #define TSDM_REG_ENABLE_IN1 0x42238
  4381. #define TSDM_REG_ENABLE_IN2 0x4223c
  4382. #define TSDM_REG_ENABLE_OUT1 0x42240
  4383. #define TSDM_REG_ENABLE_OUT2 0x42244
  4384. /* [RW 4] The initial number of messages that can be sent to the pxp control
  4385. interface without receiving any ACK. */
  4386. #define TSDM_REG_INIT_CREDIT_PXP_CTRL 0x424bc
  4387. /* [ST 32] The number of ACK after placement messages received */
  4388. #define TSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x4227c
  4389. /* [ST 32] The number of packet end messages received from the parser */
  4390. #define TSDM_REG_NUM_OF_PKT_END_MSG 0x42274
  4391. /* [ST 32] The number of requests received from the pxp async if */
  4392. #define TSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x42278
  4393. /* [ST 32] The number of commands received in queue 0 */
  4394. #define TSDM_REG_NUM_OF_Q0_CMD 0x42248
  4395. /* [ST 32] The number of commands received in queue 10 */
  4396. #define TSDM_REG_NUM_OF_Q10_CMD 0x4226c
  4397. /* [ST 32] The number of commands received in queue 11 */
  4398. #define TSDM_REG_NUM_OF_Q11_CMD 0x42270
  4399. /* [ST 32] The number of commands received in queue 1 */
  4400. #define TSDM_REG_NUM_OF_Q1_CMD 0x4224c
  4401. /* [ST 32] The number of commands received in queue 3 */
  4402. #define TSDM_REG_NUM_OF_Q3_CMD 0x42250
  4403. /* [ST 32] The number of commands received in queue 4 */
  4404. #define TSDM_REG_NUM_OF_Q4_CMD 0x42254
  4405. /* [ST 32] The number of commands received in queue 5 */
  4406. #define TSDM_REG_NUM_OF_Q5_CMD 0x42258
  4407. /* [ST 32] The number of commands received in queue 6 */
  4408. #define TSDM_REG_NUM_OF_Q6_CMD 0x4225c
  4409. /* [ST 32] The number of commands received in queue 7 */
  4410. #define TSDM_REG_NUM_OF_Q7_CMD 0x42260
  4411. /* [ST 32] The number of commands received in queue 8 */
  4412. #define TSDM_REG_NUM_OF_Q8_CMD 0x42264
  4413. /* [ST 32] The number of commands received in queue 9 */
  4414. #define TSDM_REG_NUM_OF_Q9_CMD 0x42268
  4415. /* [RW 13] The start address in the internal RAM for the packet end message */
  4416. #define TSDM_REG_PCK_END_MSG_START_ADDR 0x42014
  4417. /* [RW 13] The start address in the internal RAM for queue counters */
  4418. #define TSDM_REG_Q_COUNTER_START_ADDR 0x42010
  4419. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  4420. #define TSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x42548
  4421. /* [R 1] parser fifo empty in sdm_sync block */
  4422. #define TSDM_REG_SYNC_PARSER_EMPTY 0x42550
  4423. /* [R 1] parser serial fifo empty in sdm_sync block */
  4424. #define TSDM_REG_SYNC_SYNC_EMPTY 0x42558
  4425. /* [RW 32] Tick for timer counter. Applicable only when
  4426. ~tsdm_registers_timer_tick_enable.timer_tick_enable =1 */
  4427. #define TSDM_REG_TIMER_TICK 0x42000
  4428. /* [RW 32] Interrupt mask register #0 read/write */
  4429. #define TSDM_REG_TSDM_INT_MASK_0 0x4229c
  4430. #define TSDM_REG_TSDM_INT_MASK_1 0x422ac
  4431. /* [R 32] Interrupt register #0 read */
  4432. #define TSDM_REG_TSDM_INT_STS_0 0x42290
  4433. #define TSDM_REG_TSDM_INT_STS_1 0x422a0
  4434. /* [RW 11] Parity mask register #0 read/write */
  4435. #define TSDM_REG_TSDM_PRTY_MASK 0x422bc
  4436. /* [R 11] Parity register #0 read */
  4437. #define TSDM_REG_TSDM_PRTY_STS 0x422b0
  4438. /* [RC 11] Parity register #0 read clear */
  4439. #define TSDM_REG_TSDM_PRTY_STS_CLR 0x422b4
  4440. /* [RW 5] The number of time_slots in the arbitration cycle */
  4441. #define TSEM_REG_ARB_CYCLE_SIZE 0x180034
  4442. /* [RW 3] The source that is associated with arbitration element 0. Source
  4443. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4444. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  4445. #define TSEM_REG_ARB_ELEMENT0 0x180020
  4446. /* [RW 3] The source that is associated with arbitration element 1. Source
  4447. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4448. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4449. Could not be equal to register ~tsem_registers_arb_element0.arb_element0 */
  4450. #define TSEM_REG_ARB_ELEMENT1 0x180024
  4451. /* [RW 3] The source that is associated with arbitration element 2. Source
  4452. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4453. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4454. Could not be equal to register ~tsem_registers_arb_element0.arb_element0
  4455. and ~tsem_registers_arb_element1.arb_element1 */
  4456. #define TSEM_REG_ARB_ELEMENT2 0x180028
  4457. /* [RW 3] The source that is associated with arbitration element 3. Source
  4458. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4459. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  4460. not be equal to register ~tsem_registers_arb_element0.arb_element0 and
  4461. ~tsem_registers_arb_element1.arb_element1 and
  4462. ~tsem_registers_arb_element2.arb_element2 */
  4463. #define TSEM_REG_ARB_ELEMENT3 0x18002c
  4464. /* [RW 3] The source that is associated with arbitration element 4. Source
  4465. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4466. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4467. Could not be equal to register ~tsem_registers_arb_element0.arb_element0
  4468. and ~tsem_registers_arb_element1.arb_element1 and
  4469. ~tsem_registers_arb_element2.arb_element2 and
  4470. ~tsem_registers_arb_element3.arb_element3 */
  4471. #define TSEM_REG_ARB_ELEMENT4 0x180030
  4472. #define TSEM_REG_ENABLE_IN 0x1800a4
  4473. #define TSEM_REG_ENABLE_OUT 0x1800a8
  4474. /* [RW 32] This address space contains all registers and memories that are
  4475. placed in SEM_FAST block. The SEM_FAST registers are described in
  4476. appendix B. In order to access the sem_fast registers the base address
  4477. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  4478. #define TSEM_REG_FAST_MEMORY 0x1a0000
  4479. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  4480. by the microcode */
  4481. #define TSEM_REG_FIC0_DISABLE 0x180224
  4482. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  4483. by the microcode */
  4484. #define TSEM_REG_FIC1_DISABLE 0x180234
  4485. /* [RW 15] Interrupt table Read and write access to it is not possible in
  4486. the middle of the work */
  4487. #define TSEM_REG_INT_TABLE 0x180400
  4488. /* [ST 24] Statistics register. The number of messages that entered through
  4489. FIC0 */
  4490. #define TSEM_REG_MSG_NUM_FIC0 0x180000
  4491. /* [ST 24] Statistics register. The number of messages that entered through
  4492. FIC1 */
  4493. #define TSEM_REG_MSG_NUM_FIC1 0x180004
  4494. /* [ST 24] Statistics register. The number of messages that were sent to
  4495. FOC0 */
  4496. #define TSEM_REG_MSG_NUM_FOC0 0x180008
  4497. /* [ST 24] Statistics register. The number of messages that were sent to
  4498. FOC1 */
  4499. #define TSEM_REG_MSG_NUM_FOC1 0x18000c
  4500. /* [ST 24] Statistics register. The number of messages that were sent to
  4501. FOC2 */
  4502. #define TSEM_REG_MSG_NUM_FOC2 0x180010
  4503. /* [ST 24] Statistics register. The number of messages that were sent to
  4504. FOC3 */
  4505. #define TSEM_REG_MSG_NUM_FOC3 0x180014
  4506. /* [RW 1] Disables input messages from the passive buffer May be updated
  4507. during run_time by the microcode */
  4508. #define TSEM_REG_PAS_DISABLE 0x18024c
  4509. /* [WB 128] Debug only. Passive buffer memory */
  4510. #define TSEM_REG_PASSIVE_BUFFER 0x181000
  4511. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  4512. #define TSEM_REG_PRAM 0x1c0000
  4513. /* [R 8] Valid sleeping threads indication have bit per thread */
  4514. #define TSEM_REG_SLEEP_THREADS_VALID 0x18026c
  4515. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  4516. #define TSEM_REG_SLOW_EXT_STORE_EMPTY 0x1802a0
  4517. /* [RW 8] List of free threads . There is a bit per thread. */
  4518. #define TSEM_REG_THREADS_LIST 0x1802e4
  4519. /* [RC 32] Parity register #0 read clear */
  4520. #define TSEM_REG_TSEM_PRTY_STS_CLR_0 0x180118
  4521. #define TSEM_REG_TSEM_PRTY_STS_CLR_1 0x180128
  4522. /* [RW 3] The arbitration scheme of time_slot 0 */
  4523. #define TSEM_REG_TS_0_AS 0x180038
  4524. /* [RW 3] The arbitration scheme of time_slot 10 */
  4525. #define TSEM_REG_TS_10_AS 0x180060
  4526. /* [RW 3] The arbitration scheme of time_slot 11 */
  4527. #define TSEM_REG_TS_11_AS 0x180064
  4528. /* [RW 3] The arbitration scheme of time_slot 12 */
  4529. #define TSEM_REG_TS_12_AS 0x180068
  4530. /* [RW 3] The arbitration scheme of time_slot 13 */
  4531. #define TSEM_REG_TS_13_AS 0x18006c
  4532. /* [RW 3] The arbitration scheme of time_slot 14 */
  4533. #define TSEM_REG_TS_14_AS 0x180070
  4534. /* [RW 3] The arbitration scheme of time_slot 15 */
  4535. #define TSEM_REG_TS_15_AS 0x180074
  4536. /* [RW 3] The arbitration scheme of time_slot 16 */
  4537. #define TSEM_REG_TS_16_AS 0x180078
  4538. /* [RW 3] The arbitration scheme of time_slot 17 */
  4539. #define TSEM_REG_TS_17_AS 0x18007c
  4540. /* [RW 3] The arbitration scheme of time_slot 18 */
  4541. #define TSEM_REG_TS_18_AS 0x180080
  4542. /* [RW 3] The arbitration scheme of time_slot 1 */
  4543. #define TSEM_REG_TS_1_AS 0x18003c
  4544. /* [RW 3] The arbitration scheme of time_slot 2 */
  4545. #define TSEM_REG_TS_2_AS 0x180040
  4546. /* [RW 3] The arbitration scheme of time_slot 3 */
  4547. #define TSEM_REG_TS_3_AS 0x180044
  4548. /* [RW 3] The arbitration scheme of time_slot 4 */
  4549. #define TSEM_REG_TS_4_AS 0x180048
  4550. /* [RW 3] The arbitration scheme of time_slot 5 */
  4551. #define TSEM_REG_TS_5_AS 0x18004c
  4552. /* [RW 3] The arbitration scheme of time_slot 6 */
  4553. #define TSEM_REG_TS_6_AS 0x180050
  4554. /* [RW 3] The arbitration scheme of time_slot 7 */
  4555. #define TSEM_REG_TS_7_AS 0x180054
  4556. /* [RW 3] The arbitration scheme of time_slot 8 */
  4557. #define TSEM_REG_TS_8_AS 0x180058
  4558. /* [RW 3] The arbitration scheme of time_slot 9 */
  4559. #define TSEM_REG_TS_9_AS 0x18005c
  4560. /* [RW 32] Interrupt mask register #0 read/write */
  4561. #define TSEM_REG_TSEM_INT_MASK_0 0x180100
  4562. #define TSEM_REG_TSEM_INT_MASK_1 0x180110
  4563. /* [R 32] Interrupt register #0 read */
  4564. #define TSEM_REG_TSEM_INT_STS_0 0x1800f4
  4565. #define TSEM_REG_TSEM_INT_STS_1 0x180104
  4566. /* [RW 32] Parity mask register #0 read/write */
  4567. #define TSEM_REG_TSEM_PRTY_MASK_0 0x180120
  4568. #define TSEM_REG_TSEM_PRTY_MASK_1 0x180130
  4569. /* [R 32] Parity register #0 read */
  4570. #define TSEM_REG_TSEM_PRTY_STS_0 0x180114
  4571. #define TSEM_REG_TSEM_PRTY_STS_1 0x180124
  4572. /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
  4573. * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
  4574. #define TSEM_REG_VFPF_ERR_NUM 0x180380
  4575. /* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
  4576. * [10:8] of the address should be the offset within the accessed LCID
  4577. * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
  4578. * LCID100. The RBC address should be 12'ha64. */
  4579. #define UCM_REG_AG_CTX 0xe2000
  4580. /* [R 5] Used to read the XX protection CAM occupancy counter. */
  4581. #define UCM_REG_CAM_OCCUP 0xe0170
  4582. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  4583. disregarded; valid output is deasserted; all other signals are treated as
  4584. usual; if 1 - normal activity. */
  4585. #define UCM_REG_CDU_AG_RD_IFEN 0xe0038
  4586. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  4587. are disregarded; all other signals are treated as usual; if 1 - normal
  4588. activity. */
  4589. #define UCM_REG_CDU_AG_WR_IFEN 0xe0034
  4590. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  4591. disregarded; valid output is deasserted; all other signals are treated as
  4592. usual; if 1 - normal activity. */
  4593. #define UCM_REG_CDU_SM_RD_IFEN 0xe0040
  4594. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  4595. input is disregarded; all other signals are treated as usual; if 1 -
  4596. normal activity. */
  4597. #define UCM_REG_CDU_SM_WR_IFEN 0xe003c
  4598. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  4599. the initial credit value; read returns the current value of the credit
  4600. counter. Must be initialized to 1 at start-up. */
  4601. #define UCM_REG_CFC_INIT_CRD 0xe0204
  4602. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  4603. weight 8 (the most prioritised); 1 stands for weight 1(least
  4604. prioritised); 2 stands for weight 2; tc. */
  4605. #define UCM_REG_CP_WEIGHT 0xe00c4
  4606. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  4607. disregarded; acknowledge output is deasserted; all other signals are
  4608. treated as usual; if 1 - normal activity. */
  4609. #define UCM_REG_CSEM_IFEN 0xe0028
  4610. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4611. at the csem interface is detected. */
  4612. #define UCM_REG_CSEM_LENGTH_MIS 0xe0160
  4613. /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
  4614. weight 8 (the most prioritised); 1 stands for weight 1(least
  4615. prioritised); 2 stands for weight 2; tc. */
  4616. #define UCM_REG_CSEM_WEIGHT 0xe00b8
  4617. /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
  4618. disregarded; acknowledge output is deasserted; all other signals are
  4619. treated as usual; if 1 - normal activity. */
  4620. #define UCM_REG_DORQ_IFEN 0xe0030
  4621. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4622. at the dorq interface is detected. */
  4623. #define UCM_REG_DORQ_LENGTH_MIS 0xe0168
  4624. /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
  4625. weight 8 (the most prioritised); 1 stands for weight 1(least
  4626. prioritised); 2 stands for weight 2; tc. */
  4627. #define UCM_REG_DORQ_WEIGHT 0xe00c0
  4628. /* [RW 8] The Event ID in case ErrorFlg input message bit is set. */
  4629. #define UCM_REG_ERR_EVNT_ID 0xe00a4
  4630. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  4631. #define UCM_REG_ERR_UCM_HDR 0xe00a0
  4632. /* [RW 8] The Event ID for Timers expiration. */
  4633. #define UCM_REG_EXPR_EVNT_ID 0xe00a8
  4634. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  4635. writes the initial credit value; read returns the current value of the
  4636. credit counter. Must be initialized to 64 at start-up. */
  4637. #define UCM_REG_FIC0_INIT_CRD 0xe020c
  4638. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  4639. writes the initial credit value; read returns the current value of the
  4640. credit counter. Must be initialized to 64 at start-up. */
  4641. #define UCM_REG_FIC1_INIT_CRD 0xe0210
  4642. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  4643. - strict priority defined by ~ucm_registers_gr_ag_pr.gr_ag_pr;
  4644. ~ucm_registers_gr_ld0_pr.gr_ld0_pr and
  4645. ~ucm_registers_gr_ld1_pr.gr_ld1_pr. */
  4646. #define UCM_REG_GR_ARB_TYPE 0xe0144
  4647. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  4648. highest priority is 3. It is supposed that the Store channel group is
  4649. compliment to the others. */
  4650. #define UCM_REG_GR_LD0_PR 0xe014c
  4651. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  4652. highest priority is 3. It is supposed that the Store channel group is
  4653. compliment to the others. */
  4654. #define UCM_REG_GR_LD1_PR 0xe0150
  4655. /* [RW 2] The queue index for invalidate counter flag decision. */
  4656. #define UCM_REG_INV_CFLG_Q 0xe00e4
  4657. /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
  4658. sent to STORM; for a specific connection type. the double REG-pairs are
  4659. used in order to align to STORM context row size of 128 bits. The offset
  4660. of these data in the STORM context is always 0. Index _i stands for the
  4661. connection type (one of 16). */
  4662. #define UCM_REG_N_SM_CTX_LD_0 0xe0054
  4663. #define UCM_REG_N_SM_CTX_LD_1 0xe0058
  4664. #define UCM_REG_N_SM_CTX_LD_2 0xe005c
  4665. #define UCM_REG_N_SM_CTX_LD_3 0xe0060
  4666. #define UCM_REG_N_SM_CTX_LD_4 0xe0064
  4667. #define UCM_REG_N_SM_CTX_LD_5 0xe0068
  4668. #define UCM_REG_PHYS_QNUM0_0 0xe0110
  4669. #define UCM_REG_PHYS_QNUM0_1 0xe0114
  4670. #define UCM_REG_PHYS_QNUM1_0 0xe0118
  4671. #define UCM_REG_PHYS_QNUM1_1 0xe011c
  4672. #define UCM_REG_PHYS_QNUM2_0 0xe0120
  4673. #define UCM_REG_PHYS_QNUM2_1 0xe0124
  4674. #define UCM_REG_PHYS_QNUM3_0 0xe0128
  4675. #define UCM_REG_PHYS_QNUM3_1 0xe012c
  4676. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  4677. #define UCM_REG_STOP_EVNT_ID 0xe00ac
  4678. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4679. at the STORM interface is detected. */
  4680. #define UCM_REG_STORM_LENGTH_MIS 0xe0154
  4681. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  4682. disregarded; acknowledge output is deasserted; all other signals are
  4683. treated as usual; if 1 - normal activity. */
  4684. #define UCM_REG_STORM_UCM_IFEN 0xe0010
  4685. /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
  4686. weight 8 (the most prioritised); 1 stands for weight 1(least
  4687. prioritised); 2 stands for weight 2; tc. */
  4688. #define UCM_REG_STORM_WEIGHT 0xe00b0
  4689. /* [RW 4] Timers output initial credit. Max credit available - 15.Write
  4690. writes the initial credit value; read returns the current value of the
  4691. credit counter. Must be initialized to 4 at start-up. */
  4692. #define UCM_REG_TM_INIT_CRD 0xe021c
  4693. /* [RW 28] The CM header for Timers expiration command. */
  4694. #define UCM_REG_TM_UCM_HDR 0xe009c
  4695. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  4696. disregarded; acknowledge output is deasserted; all other signals are
  4697. treated as usual; if 1 - normal activity. */
  4698. #define UCM_REG_TM_UCM_IFEN 0xe001c
  4699. /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
  4700. weight 8 (the most prioritised); 1 stands for weight 1(least
  4701. prioritised); 2 stands for weight 2; tc. */
  4702. #define UCM_REG_TM_WEIGHT 0xe00d4
  4703. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  4704. disregarded; acknowledge output is deasserted; all other signals are
  4705. treated as usual; if 1 - normal activity. */
  4706. #define UCM_REG_TSEM_IFEN 0xe0024
  4707. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4708. at the tsem interface is detected. */
  4709. #define UCM_REG_TSEM_LENGTH_MIS 0xe015c
  4710. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  4711. weight 8 (the most prioritised); 1 stands for weight 1(least
  4712. prioritised); 2 stands for weight 2; tc. */
  4713. #define UCM_REG_TSEM_WEIGHT 0xe00b4
  4714. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  4715. acknowledge output is deasserted; all other signals are treated as usual;
  4716. if 1 - normal activity. */
  4717. #define UCM_REG_UCM_CFC_IFEN 0xe0044
  4718. /* [RW 11] Interrupt mask register #0 read/write */
  4719. #define UCM_REG_UCM_INT_MASK 0xe01d4
  4720. /* [R 11] Interrupt register #0 read */
  4721. #define UCM_REG_UCM_INT_STS 0xe01c8
  4722. /* [RW 27] Parity mask register #0 read/write */
  4723. #define UCM_REG_UCM_PRTY_MASK 0xe01e4
  4724. /* [R 27] Parity register #0 read */
  4725. #define UCM_REG_UCM_PRTY_STS 0xe01d8
  4726. /* [RC 27] Parity register #0 read clear */
  4727. #define UCM_REG_UCM_PRTY_STS_CLR 0xe01dc
  4728. /* [RW 2] The size of AG context region 0 in REG-pairs. Designates the MS
  4729. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  4730. Is used to determine the number of the AG context REG-pairs written back;
  4731. when the Reg1WbFlg isn't set. */
  4732. #define UCM_REG_UCM_REG0_SZ 0xe00dc
  4733. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  4734. disregarded; valid is deasserted; all other signals are treated as usual;
  4735. if 1 - normal activity. */
  4736. #define UCM_REG_UCM_STORM0_IFEN 0xe0004
  4737. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  4738. disregarded; valid is deasserted; all other signals are treated as usual;
  4739. if 1 - normal activity. */
  4740. #define UCM_REG_UCM_STORM1_IFEN 0xe0008
  4741. /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
  4742. disregarded; acknowledge output is deasserted; all other signals are
  4743. treated as usual; if 1 - normal activity. */
  4744. #define UCM_REG_UCM_TM_IFEN 0xe0020
  4745. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  4746. disregarded; valid is deasserted; all other signals are treated as usual;
  4747. if 1 - normal activity. */
  4748. #define UCM_REG_UCM_UQM_IFEN 0xe000c
  4749. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  4750. #define UCM_REG_UCM_UQM_USE_Q 0xe00d8
  4751. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  4752. the initial credit value; read returns the current value of the credit
  4753. counter. Must be initialized to 32 at start-up. */
  4754. #define UCM_REG_UQM_INIT_CRD 0xe0220
  4755. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  4756. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  4757. prioritised); 2 stands for weight 2; tc. */
  4758. #define UCM_REG_UQM_P_WEIGHT 0xe00cc
  4759. /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
  4760. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  4761. prioritised); 2 stands for weight 2; tc. */
  4762. #define UCM_REG_UQM_S_WEIGHT 0xe00d0
  4763. /* [RW 28] The CM header value for QM request (primary). */
  4764. #define UCM_REG_UQM_UCM_HDR_P 0xe0094
  4765. /* [RW 28] The CM header value for QM request (secondary). */
  4766. #define UCM_REG_UQM_UCM_HDR_S 0xe0098
  4767. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  4768. acknowledge output is deasserted; all other signals are treated as usual;
  4769. if 1 - normal activity. */
  4770. #define UCM_REG_UQM_UCM_IFEN 0xe0014
  4771. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  4772. acknowledge output is deasserted; all other signals are treated as usual;
  4773. if 1 - normal activity. */
  4774. #define UCM_REG_USDM_IFEN 0xe0018
  4775. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4776. at the SDM interface is detected. */
  4777. #define UCM_REG_USDM_LENGTH_MIS 0xe0158
  4778. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  4779. weight 8 (the most prioritised); 1 stands for weight 1(least
  4780. prioritised); 2 stands for weight 2; tc. */
  4781. #define UCM_REG_USDM_WEIGHT 0xe00c8
  4782. /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
  4783. disregarded; acknowledge output is deasserted; all other signals are
  4784. treated as usual; if 1 - normal activity. */
  4785. #define UCM_REG_XSEM_IFEN 0xe002c
  4786. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4787. at the xsem interface isdetected. */
  4788. #define UCM_REG_XSEM_LENGTH_MIS 0xe0164
  4789. /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
  4790. weight 8 (the most prioritised); 1 stands for weight 1(least
  4791. prioritised); 2 stands for weight 2; tc. */
  4792. #define UCM_REG_XSEM_WEIGHT 0xe00bc
  4793. /* [RW 20] Indirect access to the descriptor table of the XX protection
  4794. mechanism. The fields are:[5:0] - message length; 14:6] - message
  4795. pointer; 19:15] - next pointer. */
  4796. #define UCM_REG_XX_DESCR_TABLE 0xe0280
  4797. #define UCM_REG_XX_DESCR_TABLE_SIZE 27
  4798. /* [R 6] Use to read the XX protection Free counter. */
  4799. #define UCM_REG_XX_FREE 0xe016c
  4800. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  4801. of the Input Stage XX protection buffer by the XX protection pending
  4802. messages. Write writes the initial credit value; read returns the current
  4803. value of the credit counter. Must be initialized to 12 at start-up. */
  4804. #define UCM_REG_XX_INIT_CRD 0xe0224
  4805. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  4806. protection. ~ucm_registers_xx_free.xx_free read on read. */
  4807. #define UCM_REG_XX_MSG_NUM 0xe0228
  4808. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  4809. #define UCM_REG_XX_OVFL_EVNT_ID 0xe004c
  4810. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  4811. The fields are: [4:0] - tail pointer; 10:5] - Link List size; 15:11] -
  4812. header pointer. */
  4813. #define UCM_REG_XX_TABLE 0xe0300
  4814. #define UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE (0x1<<28)
  4815. #define UMAC_COMMAND_CONFIG_REG_LOOP_ENA (0x1<<15)
  4816. #define UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK (0x1<<24)
  4817. #define UMAC_COMMAND_CONFIG_REG_PAD_EN (0x1<<5)
  4818. #define UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE (0x1<<8)
  4819. #define UMAC_COMMAND_CONFIG_REG_PROMIS_EN (0x1<<4)
  4820. #define UMAC_COMMAND_CONFIG_REG_RX_ENA (0x1<<1)
  4821. #define UMAC_COMMAND_CONFIG_REG_SW_RESET (0x1<<13)
  4822. #define UMAC_COMMAND_CONFIG_REG_TX_ENA (0x1<<0)
  4823. #define UMAC_REG_COMMAND_CONFIG 0x8
  4824. /* [RW 32] Register Bit 0 refers to Bit 16 of the MAC address; Bit 1 refers
  4825. * to bit 17 of the MAC address etc. */
  4826. #define UMAC_REG_MAC_ADDR0 0xc
  4827. /* [RW 16] Register Bit 0 refers to Bit 0 of the MAC address; Register Bit 1
  4828. * refers to Bit 1 of the MAC address etc. Bits 16 to 31 are reserved. */
  4829. #define UMAC_REG_MAC_ADDR1 0x10
  4830. /* [RW 14] Defines a 14-Bit maximum frame length used by the MAC receive
  4831. * logic to check frames. */
  4832. #define UMAC_REG_MAXFR 0x14
  4833. /* [RW 8] The event id for aggregated interrupt 0 */
  4834. #define USDM_REG_AGG_INT_EVENT_0 0xc4038
  4835. #define USDM_REG_AGG_INT_EVENT_1 0xc403c
  4836. #define USDM_REG_AGG_INT_EVENT_2 0xc4040
  4837. #define USDM_REG_AGG_INT_EVENT_4 0xc4048
  4838. #define USDM_REG_AGG_INT_EVENT_5 0xc404c
  4839. #define USDM_REG_AGG_INT_EVENT_6 0xc4050
  4840. /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
  4841. or auto-mask-mode (1) */
  4842. #define USDM_REG_AGG_INT_MODE_0 0xc41b8
  4843. #define USDM_REG_AGG_INT_MODE_1 0xc41bc
  4844. #define USDM_REG_AGG_INT_MODE_4 0xc41c8
  4845. #define USDM_REG_AGG_INT_MODE_5 0xc41cc
  4846. #define USDM_REG_AGG_INT_MODE_6 0xc41d0
  4847. /* [RW 1] The T bit for aggregated interrupt 5 */
  4848. #define USDM_REG_AGG_INT_T_5 0xc40cc
  4849. #define USDM_REG_AGG_INT_T_6 0xc40d0
  4850. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  4851. #define USDM_REG_CFC_RSP_START_ADDR 0xc4008
  4852. /* [RW 16] The maximum value of the completion counter #0 */
  4853. #define USDM_REG_CMP_COUNTER_MAX0 0xc401c
  4854. /* [RW 16] The maximum value of the completion counter #1 */
  4855. #define USDM_REG_CMP_COUNTER_MAX1 0xc4020
  4856. /* [RW 16] The maximum value of the completion counter #2 */
  4857. #define USDM_REG_CMP_COUNTER_MAX2 0xc4024
  4858. /* [RW 16] The maximum value of the completion counter #3 */
  4859. #define USDM_REG_CMP_COUNTER_MAX3 0xc4028
  4860. /* [RW 13] The start address in the internal RAM for the completion
  4861. counters. */
  4862. #define USDM_REG_CMP_COUNTER_START_ADDR 0xc400c
  4863. #define USDM_REG_ENABLE_IN1 0xc4238
  4864. #define USDM_REG_ENABLE_IN2 0xc423c
  4865. #define USDM_REG_ENABLE_OUT1 0xc4240
  4866. #define USDM_REG_ENABLE_OUT2 0xc4244
  4867. /* [RW 4] The initial number of messages that can be sent to the pxp control
  4868. interface without receiving any ACK. */
  4869. #define USDM_REG_INIT_CREDIT_PXP_CTRL 0xc44c0
  4870. /* [ST 32] The number of ACK after placement messages received */
  4871. #define USDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc4280
  4872. /* [ST 32] The number of packet end messages received from the parser */
  4873. #define USDM_REG_NUM_OF_PKT_END_MSG 0xc4278
  4874. /* [ST 32] The number of requests received from the pxp async if */
  4875. #define USDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc427c
  4876. /* [ST 32] The number of commands received in queue 0 */
  4877. #define USDM_REG_NUM_OF_Q0_CMD 0xc4248
  4878. /* [ST 32] The number of commands received in queue 10 */
  4879. #define USDM_REG_NUM_OF_Q10_CMD 0xc4270
  4880. /* [ST 32] The number of commands received in queue 11 */
  4881. #define USDM_REG_NUM_OF_Q11_CMD 0xc4274
  4882. /* [ST 32] The number of commands received in queue 1 */
  4883. #define USDM_REG_NUM_OF_Q1_CMD 0xc424c
  4884. /* [ST 32] The number of commands received in queue 2 */
  4885. #define USDM_REG_NUM_OF_Q2_CMD 0xc4250
  4886. /* [ST 32] The number of commands received in queue 3 */
  4887. #define USDM_REG_NUM_OF_Q3_CMD 0xc4254
  4888. /* [ST 32] The number of commands received in queue 4 */
  4889. #define USDM_REG_NUM_OF_Q4_CMD 0xc4258
  4890. /* [ST 32] The number of commands received in queue 5 */
  4891. #define USDM_REG_NUM_OF_Q5_CMD 0xc425c
  4892. /* [ST 32] The number of commands received in queue 6 */
  4893. #define USDM_REG_NUM_OF_Q6_CMD 0xc4260
  4894. /* [ST 32] The number of commands received in queue 7 */
  4895. #define USDM_REG_NUM_OF_Q7_CMD 0xc4264
  4896. /* [ST 32] The number of commands received in queue 8 */
  4897. #define USDM_REG_NUM_OF_Q8_CMD 0xc4268
  4898. /* [ST 32] The number of commands received in queue 9 */
  4899. #define USDM_REG_NUM_OF_Q9_CMD 0xc426c
  4900. /* [RW 13] The start address in the internal RAM for the packet end message */
  4901. #define USDM_REG_PCK_END_MSG_START_ADDR 0xc4014
  4902. /* [RW 13] The start address in the internal RAM for queue counters */
  4903. #define USDM_REG_Q_COUNTER_START_ADDR 0xc4010
  4904. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  4905. #define USDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc4550
  4906. /* [R 1] parser fifo empty in sdm_sync block */
  4907. #define USDM_REG_SYNC_PARSER_EMPTY 0xc4558
  4908. /* [R 1] parser serial fifo empty in sdm_sync block */
  4909. #define USDM_REG_SYNC_SYNC_EMPTY 0xc4560
  4910. /* [RW 32] Tick for timer counter. Applicable only when
  4911. ~usdm_registers_timer_tick_enable.timer_tick_enable =1 */
  4912. #define USDM_REG_TIMER_TICK 0xc4000
  4913. /* [RW 32] Interrupt mask register #0 read/write */
  4914. #define USDM_REG_USDM_INT_MASK_0 0xc42a0
  4915. #define USDM_REG_USDM_INT_MASK_1 0xc42b0
  4916. /* [R 32] Interrupt register #0 read */
  4917. #define USDM_REG_USDM_INT_STS_0 0xc4294
  4918. #define USDM_REG_USDM_INT_STS_1 0xc42a4
  4919. /* [RW 11] Parity mask register #0 read/write */
  4920. #define USDM_REG_USDM_PRTY_MASK 0xc42c0
  4921. /* [R 11] Parity register #0 read */
  4922. #define USDM_REG_USDM_PRTY_STS 0xc42b4
  4923. /* [RC 11] Parity register #0 read clear */
  4924. #define USDM_REG_USDM_PRTY_STS_CLR 0xc42b8
  4925. /* [RW 5] The number of time_slots in the arbitration cycle */
  4926. #define USEM_REG_ARB_CYCLE_SIZE 0x300034
  4927. /* [RW 3] The source that is associated with arbitration element 0. Source
  4928. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4929. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  4930. #define USEM_REG_ARB_ELEMENT0 0x300020
  4931. /* [RW 3] The source that is associated with arbitration element 1. Source
  4932. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4933. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4934. Could not be equal to register ~usem_registers_arb_element0.arb_element0 */
  4935. #define USEM_REG_ARB_ELEMENT1 0x300024
  4936. /* [RW 3] The source that is associated with arbitration element 2. Source
  4937. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4938. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4939. Could not be equal to register ~usem_registers_arb_element0.arb_element0
  4940. and ~usem_registers_arb_element1.arb_element1 */
  4941. #define USEM_REG_ARB_ELEMENT2 0x300028
  4942. /* [RW 3] The source that is associated with arbitration element 3. Source
  4943. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4944. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  4945. not be equal to register ~usem_registers_arb_element0.arb_element0 and
  4946. ~usem_registers_arb_element1.arb_element1 and
  4947. ~usem_registers_arb_element2.arb_element2 */
  4948. #define USEM_REG_ARB_ELEMENT3 0x30002c
  4949. /* [RW 3] The source that is associated with arbitration element 4. Source
  4950. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4951. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4952. Could not be equal to register ~usem_registers_arb_element0.arb_element0
  4953. and ~usem_registers_arb_element1.arb_element1 and
  4954. ~usem_registers_arb_element2.arb_element2 and
  4955. ~usem_registers_arb_element3.arb_element3 */
  4956. #define USEM_REG_ARB_ELEMENT4 0x300030
  4957. #define USEM_REG_ENABLE_IN 0x3000a4
  4958. #define USEM_REG_ENABLE_OUT 0x3000a8
  4959. /* [RW 32] This address space contains all registers and memories that are
  4960. placed in SEM_FAST block. The SEM_FAST registers are described in
  4961. appendix B. In order to access the sem_fast registers the base address
  4962. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  4963. #define USEM_REG_FAST_MEMORY 0x320000
  4964. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  4965. by the microcode */
  4966. #define USEM_REG_FIC0_DISABLE 0x300224
  4967. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  4968. by the microcode */
  4969. #define USEM_REG_FIC1_DISABLE 0x300234
  4970. /* [RW 15] Interrupt table Read and write access to it is not possible in
  4971. the middle of the work */
  4972. #define USEM_REG_INT_TABLE 0x300400
  4973. /* [ST 24] Statistics register. The number of messages that entered through
  4974. FIC0 */
  4975. #define USEM_REG_MSG_NUM_FIC0 0x300000
  4976. /* [ST 24] Statistics register. The number of messages that entered through
  4977. FIC1 */
  4978. #define USEM_REG_MSG_NUM_FIC1 0x300004
  4979. /* [ST 24] Statistics register. The number of messages that were sent to
  4980. FOC0 */
  4981. #define USEM_REG_MSG_NUM_FOC0 0x300008
  4982. /* [ST 24] Statistics register. The number of messages that were sent to
  4983. FOC1 */
  4984. #define USEM_REG_MSG_NUM_FOC1 0x30000c
  4985. /* [ST 24] Statistics register. The number of messages that were sent to
  4986. FOC2 */
  4987. #define USEM_REG_MSG_NUM_FOC2 0x300010
  4988. /* [ST 24] Statistics register. The number of messages that were sent to
  4989. FOC3 */
  4990. #define USEM_REG_MSG_NUM_FOC3 0x300014
  4991. /* [RW 1] Disables input messages from the passive buffer May be updated
  4992. during run_time by the microcode */
  4993. #define USEM_REG_PAS_DISABLE 0x30024c
  4994. /* [WB 128] Debug only. Passive buffer memory */
  4995. #define USEM_REG_PASSIVE_BUFFER 0x302000
  4996. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  4997. #define USEM_REG_PRAM 0x340000
  4998. /* [R 16] Valid sleeping threads indication have bit per thread */
  4999. #define USEM_REG_SLEEP_THREADS_VALID 0x30026c
  5000. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  5001. #define USEM_REG_SLOW_EXT_STORE_EMPTY 0x3002a0
  5002. /* [RW 16] List of free threads . There is a bit per thread. */
  5003. #define USEM_REG_THREADS_LIST 0x3002e4
  5004. /* [RW 3] The arbitration scheme of time_slot 0 */
  5005. #define USEM_REG_TS_0_AS 0x300038
  5006. /* [RW 3] The arbitration scheme of time_slot 10 */
  5007. #define USEM_REG_TS_10_AS 0x300060
  5008. /* [RW 3] The arbitration scheme of time_slot 11 */
  5009. #define USEM_REG_TS_11_AS 0x300064
  5010. /* [RW 3] The arbitration scheme of time_slot 12 */
  5011. #define USEM_REG_TS_12_AS 0x300068
  5012. /* [RW 3] The arbitration scheme of time_slot 13 */
  5013. #define USEM_REG_TS_13_AS 0x30006c
  5014. /* [RW 3] The arbitration scheme of time_slot 14 */
  5015. #define USEM_REG_TS_14_AS 0x300070
  5016. /* [RW 3] The arbitration scheme of time_slot 15 */
  5017. #define USEM_REG_TS_15_AS 0x300074
  5018. /* [RW 3] The arbitration scheme of time_slot 16 */
  5019. #define USEM_REG_TS_16_AS 0x300078
  5020. /* [RW 3] The arbitration scheme of time_slot 17 */
  5021. #define USEM_REG_TS_17_AS 0x30007c
  5022. /* [RW 3] The arbitration scheme of time_slot 18 */
  5023. #define USEM_REG_TS_18_AS 0x300080
  5024. /* [RW 3] The arbitration scheme of time_slot 1 */
  5025. #define USEM_REG_TS_1_AS 0x30003c
  5026. /* [RW 3] The arbitration scheme of time_slot 2 */
  5027. #define USEM_REG_TS_2_AS 0x300040
  5028. /* [RW 3] The arbitration scheme of time_slot 3 */
  5029. #define USEM_REG_TS_3_AS 0x300044
  5030. /* [RW 3] The arbitration scheme of time_slot 4 */
  5031. #define USEM_REG_TS_4_AS 0x300048
  5032. /* [RW 3] The arbitration scheme of time_slot 5 */
  5033. #define USEM_REG_TS_5_AS 0x30004c
  5034. /* [RW 3] The arbitration scheme of time_slot 6 */
  5035. #define USEM_REG_TS_6_AS 0x300050
  5036. /* [RW 3] The arbitration scheme of time_slot 7 */
  5037. #define USEM_REG_TS_7_AS 0x300054
  5038. /* [RW 3] The arbitration scheme of time_slot 8 */
  5039. #define USEM_REG_TS_8_AS 0x300058
  5040. /* [RW 3] The arbitration scheme of time_slot 9 */
  5041. #define USEM_REG_TS_9_AS 0x30005c
  5042. /* [RW 32] Interrupt mask register #0 read/write */
  5043. #define USEM_REG_USEM_INT_MASK_0 0x300110
  5044. #define USEM_REG_USEM_INT_MASK_1 0x300120
  5045. /* [R 32] Interrupt register #0 read */
  5046. #define USEM_REG_USEM_INT_STS_0 0x300104
  5047. #define USEM_REG_USEM_INT_STS_1 0x300114
  5048. /* [RW 32] Parity mask register #0 read/write */
  5049. #define USEM_REG_USEM_PRTY_MASK_0 0x300130
  5050. #define USEM_REG_USEM_PRTY_MASK_1 0x300140
  5051. /* [R 32] Parity register #0 read */
  5052. #define USEM_REG_USEM_PRTY_STS_0 0x300124
  5053. #define USEM_REG_USEM_PRTY_STS_1 0x300134
  5054. /* [RC 32] Parity register #0 read clear */
  5055. #define USEM_REG_USEM_PRTY_STS_CLR_0 0x300128
  5056. #define USEM_REG_USEM_PRTY_STS_CLR_1 0x300138
  5057. /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
  5058. * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
  5059. #define USEM_REG_VFPF_ERR_NUM 0x300380
  5060. #define VFC_MEMORIES_RST_REG_CAM_RST (0x1<<0)
  5061. #define VFC_MEMORIES_RST_REG_RAM_RST (0x1<<1)
  5062. #define VFC_REG_MEMORIES_RST 0x1943c
  5063. /* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
  5064. * [12:8] of the address should be the offset within the accessed LCID
  5065. * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
  5066. * LCID100. The RBC address should be 13'ha64. */
  5067. #define XCM_REG_AG_CTX 0x28000
  5068. /* [RW 2] The queue index for registration on Aux1 counter flag. */
  5069. #define XCM_REG_AUX1_Q 0x20134
  5070. /* [RW 2] Per each decision rule the queue index to register to. */
  5071. #define XCM_REG_AUX_CNT_FLG_Q_19 0x201b0
  5072. /* [R 5] Used to read the XX protection CAM occupancy counter. */
  5073. #define XCM_REG_CAM_OCCUP 0x20244
  5074. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  5075. disregarded; valid output is deasserted; all other signals are treated as
  5076. usual; if 1 - normal activity. */
  5077. #define XCM_REG_CDU_AG_RD_IFEN 0x20044
  5078. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  5079. are disregarded; all other signals are treated as usual; if 1 - normal
  5080. activity. */
  5081. #define XCM_REG_CDU_AG_WR_IFEN 0x20040
  5082. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  5083. disregarded; valid output is deasserted; all other signals are treated as
  5084. usual; if 1 - normal activity. */
  5085. #define XCM_REG_CDU_SM_RD_IFEN 0x2004c
  5086. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  5087. input is disregarded; all other signals are treated as usual; if 1 -
  5088. normal activity. */
  5089. #define XCM_REG_CDU_SM_WR_IFEN 0x20048
  5090. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  5091. the initial credit value; read returns the current value of the credit
  5092. counter. Must be initialized to 1 at start-up. */
  5093. #define XCM_REG_CFC_INIT_CRD 0x20404
  5094. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  5095. weight 8 (the most prioritised); 1 stands for weight 1(least
  5096. prioritised); 2 stands for weight 2; tc. */
  5097. #define XCM_REG_CP_WEIGHT 0x200dc
  5098. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  5099. disregarded; acknowledge output is deasserted; all other signals are
  5100. treated as usual; if 1 - normal activity. */
  5101. #define XCM_REG_CSEM_IFEN 0x20028
  5102. /* [RC 1] Set at message length mismatch (relative to last indication) at
  5103. the csem interface. */
  5104. #define XCM_REG_CSEM_LENGTH_MIS 0x20228
  5105. /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
  5106. weight 8 (the most prioritised); 1 stands for weight 1(least
  5107. prioritised); 2 stands for weight 2; tc. */
  5108. #define XCM_REG_CSEM_WEIGHT 0x200c4
  5109. /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
  5110. disregarded; acknowledge output is deasserted; all other signals are
  5111. treated as usual; if 1 - normal activity. */
  5112. #define XCM_REG_DORQ_IFEN 0x20030
  5113. /* [RC 1] Set at message length mismatch (relative to last indication) at
  5114. the dorq interface. */
  5115. #define XCM_REG_DORQ_LENGTH_MIS 0x20230
  5116. /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
  5117. weight 8 (the most prioritised); 1 stands for weight 1(least
  5118. prioritised); 2 stands for weight 2; tc. */
  5119. #define XCM_REG_DORQ_WEIGHT 0x200cc
  5120. /* [RW 8] The Event ID in case the ErrorFlg input message bit is set. */
  5121. #define XCM_REG_ERR_EVNT_ID 0x200b0
  5122. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  5123. #define XCM_REG_ERR_XCM_HDR 0x200ac
  5124. /* [RW 8] The Event ID for Timers expiration. */
  5125. #define XCM_REG_EXPR_EVNT_ID 0x200b4
  5126. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  5127. writes the initial credit value; read returns the current value of the
  5128. credit counter. Must be initialized to 64 at start-up. */
  5129. #define XCM_REG_FIC0_INIT_CRD 0x2040c
  5130. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  5131. writes the initial credit value; read returns the current value of the
  5132. credit counter. Must be initialized to 64 at start-up. */
  5133. #define XCM_REG_FIC1_INIT_CRD 0x20410
  5134. #define XCM_REG_GLB_DEL_ACK_MAX_CNT_0 0x20118
  5135. #define XCM_REG_GLB_DEL_ACK_MAX_CNT_1 0x2011c
  5136. #define XCM_REG_GLB_DEL_ACK_TMR_VAL_0 0x20108
  5137. #define XCM_REG_GLB_DEL_ACK_TMR_VAL_1 0x2010c
  5138. /* [RW 1] Arbitratiojn between Input Arbiter groups: 0 - fair Round-Robin; 1
  5139. - strict priority defined by ~xcm_registers_gr_ag_pr.gr_ag_pr;
  5140. ~xcm_registers_gr_ld0_pr.gr_ld0_pr and
  5141. ~xcm_registers_gr_ld1_pr.gr_ld1_pr. */
  5142. #define XCM_REG_GR_ARB_TYPE 0x2020c
  5143. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  5144. highest priority is 3. It is supposed that the Channel group is the
  5145. compliment of the other 3 groups. */
  5146. #define XCM_REG_GR_LD0_PR 0x20214
  5147. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  5148. highest priority is 3. It is supposed that the Channel group is the
  5149. compliment of the other 3 groups. */
  5150. #define XCM_REG_GR_LD1_PR 0x20218
  5151. /* [RW 1] Input nig0 Interface enable. If 0 - the valid input is
  5152. disregarded; acknowledge output is deasserted; all other signals are
  5153. treated as usual; if 1 - normal activity. */
  5154. #define XCM_REG_NIG0_IFEN 0x20038
  5155. /* [RC 1] Set at message length mismatch (relative to last indication) at
  5156. the nig0 interface. */
  5157. #define XCM_REG_NIG0_LENGTH_MIS 0x20238
  5158. /* [RW 3] The weight of the input nig0 in the WRR mechanism. 0 stands for
  5159. weight 8 (the most prioritised); 1 stands for weight 1(least
  5160. prioritised); 2 stands for weight 2; tc. */
  5161. #define XCM_REG_NIG0_WEIGHT 0x200d4
  5162. /* [RW 1] Input nig1 Interface enable. If 0 - the valid input is
  5163. disregarded; acknowledge output is deasserted; all other signals are
  5164. treated as usual; if 1 - normal activity. */
  5165. #define XCM_REG_NIG1_IFEN 0x2003c
  5166. /* [RC 1] Set at message length mismatch (relative to last indication) at
  5167. the nig1 interface. */
  5168. #define XCM_REG_NIG1_LENGTH_MIS 0x2023c
  5169. /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
  5170. sent to STORM; for a specific connection type. The double REG-pairs are
  5171. used in order to align to STORM context row size of 128 bits. The offset
  5172. of these data in the STORM context is always 0. Index _i stands for the
  5173. connection type (one of 16). */
  5174. #define XCM_REG_N_SM_CTX_LD_0 0x20060
  5175. #define XCM_REG_N_SM_CTX_LD_1 0x20064
  5176. #define XCM_REG_N_SM_CTX_LD_2 0x20068
  5177. #define XCM_REG_N_SM_CTX_LD_3 0x2006c
  5178. #define XCM_REG_N_SM_CTX_LD_4 0x20070
  5179. #define XCM_REG_N_SM_CTX_LD_5 0x20074
  5180. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  5181. acknowledge output is deasserted; all other signals are treated as usual;
  5182. if 1 - normal activity. */
  5183. #define XCM_REG_PBF_IFEN 0x20034
  5184. /* [RC 1] Set at message length mismatch (relative to last indication) at
  5185. the pbf interface. */
  5186. #define XCM_REG_PBF_LENGTH_MIS 0x20234
  5187. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  5188. weight 8 (the most prioritised); 1 stands for weight 1(least
  5189. prioritised); 2 stands for weight 2; tc. */
  5190. #define XCM_REG_PBF_WEIGHT 0x200d0
  5191. #define XCM_REG_PHYS_QNUM3_0 0x20100
  5192. #define XCM_REG_PHYS_QNUM3_1 0x20104
  5193. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  5194. #define XCM_REG_STOP_EVNT_ID 0x200b8
  5195. /* [RC 1] Set at message length mismatch (relative to last indication) at
  5196. the STORM interface. */
  5197. #define XCM_REG_STORM_LENGTH_MIS 0x2021c
  5198. /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
  5199. weight 8 (the most prioritised); 1 stands for weight 1(least
  5200. prioritised); 2 stands for weight 2; tc. */
  5201. #define XCM_REG_STORM_WEIGHT 0x200bc
  5202. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  5203. disregarded; acknowledge output is deasserted; all other signals are
  5204. treated as usual; if 1 - normal activity. */
  5205. #define XCM_REG_STORM_XCM_IFEN 0x20010
  5206. /* [RW 4] Timers output initial credit. Max credit available - 15.Write
  5207. writes the initial credit value; read returns the current value of the
  5208. credit counter. Must be initialized to 4 at start-up. */
  5209. #define XCM_REG_TM_INIT_CRD 0x2041c
  5210. /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
  5211. weight 8 (the most prioritised); 1 stands for weight 1(least
  5212. prioritised); 2 stands for weight 2; tc. */
  5213. #define XCM_REG_TM_WEIGHT 0x200ec
  5214. /* [RW 28] The CM header for Timers expiration command. */
  5215. #define XCM_REG_TM_XCM_HDR 0x200a8
  5216. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  5217. disregarded; acknowledge output is deasserted; all other signals are
  5218. treated as usual; if 1 - normal activity. */
  5219. #define XCM_REG_TM_XCM_IFEN 0x2001c
  5220. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  5221. disregarded; acknowledge output is deasserted; all other signals are
  5222. treated as usual; if 1 - normal activity. */
  5223. #define XCM_REG_TSEM_IFEN 0x20024
  5224. /* [RC 1] Set at message length mismatch (relative to last indication) at
  5225. the tsem interface. */
  5226. #define XCM_REG_TSEM_LENGTH_MIS 0x20224
  5227. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  5228. weight 8 (the most prioritised); 1 stands for weight 1(least
  5229. prioritised); 2 stands for weight 2; tc. */
  5230. #define XCM_REG_TSEM_WEIGHT 0x200c0
  5231. /* [RW 2] The queue index for registration on UNA greater NXT decision rule. */
  5232. #define XCM_REG_UNA_GT_NXT_Q 0x20120
  5233. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  5234. disregarded; acknowledge output is deasserted; all other signals are
  5235. treated as usual; if 1 - normal activity. */
  5236. #define XCM_REG_USEM_IFEN 0x2002c
  5237. /* [RC 1] Message length mismatch (relative to last indication) at the usem
  5238. interface. */
  5239. #define XCM_REG_USEM_LENGTH_MIS 0x2022c
  5240. /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
  5241. weight 8 (the most prioritised); 1 stands for weight 1(least
  5242. prioritised); 2 stands for weight 2; tc. */
  5243. #define XCM_REG_USEM_WEIGHT 0x200c8
  5244. #define XCM_REG_WU_DA_CNT_CMD00 0x201d4
  5245. #define XCM_REG_WU_DA_CNT_CMD01 0x201d8
  5246. #define XCM_REG_WU_DA_CNT_CMD10 0x201dc
  5247. #define XCM_REG_WU_DA_CNT_CMD11 0x201e0
  5248. #define XCM_REG_WU_DA_CNT_UPD_VAL00 0x201e4
  5249. #define XCM_REG_WU_DA_CNT_UPD_VAL01 0x201e8
  5250. #define XCM_REG_WU_DA_CNT_UPD_VAL10 0x201ec
  5251. #define XCM_REG_WU_DA_CNT_UPD_VAL11 0x201f0
  5252. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00 0x201c4
  5253. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD01 0x201c8
  5254. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD10 0x201cc
  5255. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD11 0x201d0
  5256. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  5257. acknowledge output is deasserted; all other signals are treated as usual;
  5258. if 1 - normal activity. */
  5259. #define XCM_REG_XCM_CFC_IFEN 0x20050
  5260. /* [RW 14] Interrupt mask register #0 read/write */
  5261. #define XCM_REG_XCM_INT_MASK 0x202b4
  5262. /* [R 14] Interrupt register #0 read */
  5263. #define XCM_REG_XCM_INT_STS 0x202a8
  5264. /* [RW 30] Parity mask register #0 read/write */
  5265. #define XCM_REG_XCM_PRTY_MASK 0x202c4
  5266. /* [R 30] Parity register #0 read */
  5267. #define XCM_REG_XCM_PRTY_STS 0x202b8
  5268. /* [RC 30] Parity register #0 read clear */
  5269. #define XCM_REG_XCM_PRTY_STS_CLR 0x202bc
  5270. /* [RW 4] The size of AG context region 0 in REG-pairs. Designates the MS
  5271. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  5272. Is used to determine the number of the AG context REG-pairs written back;
  5273. when the Reg1WbFlg isn't set. */
  5274. #define XCM_REG_XCM_REG0_SZ 0x200f4
  5275. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  5276. disregarded; valid is deasserted; all other signals are treated as usual;
  5277. if 1 - normal activity. */
  5278. #define XCM_REG_XCM_STORM0_IFEN 0x20004
  5279. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  5280. disregarded; valid is deasserted; all other signals are treated as usual;
  5281. if 1 - normal activity. */
  5282. #define XCM_REG_XCM_STORM1_IFEN 0x20008
  5283. /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
  5284. disregarded; acknowledge output is deasserted; all other signals are
  5285. treated as usual; if 1 - normal activity. */
  5286. #define XCM_REG_XCM_TM_IFEN 0x20020
  5287. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  5288. disregarded; valid is deasserted; all other signals are treated as usual;
  5289. if 1 - normal activity. */
  5290. #define XCM_REG_XCM_XQM_IFEN 0x2000c
  5291. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  5292. #define XCM_REG_XCM_XQM_USE_Q 0x200f0
  5293. /* [RW 4] The value by which CFC updates the activity counter at QM bypass. */
  5294. #define XCM_REG_XQM_BYP_ACT_UPD 0x200fc
  5295. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  5296. the initial credit value; read returns the current value of the credit
  5297. counter. Must be initialized to 32 at start-up. */
  5298. #define XCM_REG_XQM_INIT_CRD 0x20420
  5299. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  5300. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  5301. prioritised); 2 stands for weight 2; tc. */
  5302. #define XCM_REG_XQM_P_WEIGHT 0x200e4
  5303. /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
  5304. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  5305. prioritised); 2 stands for weight 2; tc. */
  5306. #define XCM_REG_XQM_S_WEIGHT 0x200e8
  5307. /* [RW 28] The CM header value for QM request (primary). */
  5308. #define XCM_REG_XQM_XCM_HDR_P 0x200a0
  5309. /* [RW 28] The CM header value for QM request (secondary). */
  5310. #define XCM_REG_XQM_XCM_HDR_S 0x200a4
  5311. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  5312. acknowledge output is deasserted; all other signals are treated as usual;
  5313. if 1 - normal activity. */
  5314. #define XCM_REG_XQM_XCM_IFEN 0x20014
  5315. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  5316. acknowledge output is deasserted; all other signals are treated as usual;
  5317. if 1 - normal activity. */
  5318. #define XCM_REG_XSDM_IFEN 0x20018
  5319. /* [RC 1] Set at message length mismatch (relative to last indication) at
  5320. the SDM interface. */
  5321. #define XCM_REG_XSDM_LENGTH_MIS 0x20220
  5322. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  5323. weight 8 (the most prioritised); 1 stands for weight 1(least
  5324. prioritised); 2 stands for weight 2; tc. */
  5325. #define XCM_REG_XSDM_WEIGHT 0x200e0
  5326. /* [RW 17] Indirect access to the descriptor table of the XX protection
  5327. mechanism. The fields are: [5:0] - message length; 11:6] - message
  5328. pointer; 16:12] - next pointer. */
  5329. #define XCM_REG_XX_DESCR_TABLE 0x20480
  5330. #define XCM_REG_XX_DESCR_TABLE_SIZE 32
  5331. /* [R 6] Used to read the XX protection Free counter. */
  5332. #define XCM_REG_XX_FREE 0x20240
  5333. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  5334. of the Input Stage XX protection buffer by the XX protection pending
  5335. messages. Max credit available - 3.Write writes the initial credit value;
  5336. read returns the current value of the credit counter. Must be initialized
  5337. to 2 at start-up. */
  5338. #define XCM_REG_XX_INIT_CRD 0x20424
  5339. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  5340. protection. ~xcm_registers_xx_free.xx_free read on read. */
  5341. #define XCM_REG_XX_MSG_NUM 0x20428
  5342. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  5343. #define XCM_REG_XX_OVFL_EVNT_ID 0x20058
  5344. #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS (0x1<<0)
  5345. #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS (0x1<<1)
  5346. #define XMAC_CTRL_REG_LINE_LOCAL_LPBK (0x1<<2)
  5347. #define XMAC_CTRL_REG_RX_EN (0x1<<1)
  5348. #define XMAC_CTRL_REG_SOFT_RESET (0x1<<6)
  5349. #define XMAC_CTRL_REG_TX_EN (0x1<<0)
  5350. #define XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN (0x1<<18)
  5351. #define XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN (0x1<<17)
  5352. #define XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN (0x1<<0)
  5353. #define XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN (0x1<<3)
  5354. #define XMAC_PFC_CTRL_HI_REG_RX_PFC_EN (0x1<<4)
  5355. #define XMAC_PFC_CTRL_HI_REG_TX_PFC_EN (0x1<<5)
  5356. #define XMAC_REG_CLEAR_RX_LSS_STATUS 0x60
  5357. #define XMAC_REG_CTRL 0
  5358. /* [RW 16] Upper 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
  5359. * packets transmitted by the MAC */
  5360. #define XMAC_REG_CTRL_SA_HI 0x2c
  5361. /* [RW 32] Lower 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
  5362. * packets transmitted by the MAC */
  5363. #define XMAC_REG_CTRL_SA_LO 0x28
  5364. #define XMAC_REG_PAUSE_CTRL 0x68
  5365. #define XMAC_REG_PFC_CTRL 0x70
  5366. #define XMAC_REG_PFC_CTRL_HI 0x74
  5367. #define XMAC_REG_RX_LSS_STATUS 0x58
  5368. /* [RW 14] Maximum packet size in receive direction; exclusive of preamble &
  5369. * CRC in strip mode */
  5370. #define XMAC_REG_RX_MAX_SIZE 0x40
  5371. #define XMAC_REG_TX_CTRL 0x20
  5372. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  5373. The fields are:[4:0] - tail pointer; 9:5] - Link List size; 14:10] -
  5374. header pointer. */
  5375. #define XCM_REG_XX_TABLE 0x20500
  5376. /* [RW 8] The event id for aggregated interrupt 0 */
  5377. #define XSDM_REG_AGG_INT_EVENT_0 0x166038
  5378. #define XSDM_REG_AGG_INT_EVENT_1 0x16603c
  5379. #define XSDM_REG_AGG_INT_EVENT_10 0x166060
  5380. #define XSDM_REG_AGG_INT_EVENT_11 0x166064
  5381. #define XSDM_REG_AGG_INT_EVENT_12 0x166068
  5382. #define XSDM_REG_AGG_INT_EVENT_13 0x16606c
  5383. #define XSDM_REG_AGG_INT_EVENT_14 0x166070
  5384. #define XSDM_REG_AGG_INT_EVENT_2 0x166040
  5385. #define XSDM_REG_AGG_INT_EVENT_3 0x166044
  5386. #define XSDM_REG_AGG_INT_EVENT_4 0x166048
  5387. #define XSDM_REG_AGG_INT_EVENT_5 0x16604c
  5388. #define XSDM_REG_AGG_INT_EVENT_6 0x166050
  5389. #define XSDM_REG_AGG_INT_EVENT_7 0x166054
  5390. #define XSDM_REG_AGG_INT_EVENT_8 0x166058
  5391. #define XSDM_REG_AGG_INT_EVENT_9 0x16605c
  5392. /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
  5393. or auto-mask-mode (1) */
  5394. #define XSDM_REG_AGG_INT_MODE_0 0x1661b8
  5395. #define XSDM_REG_AGG_INT_MODE_1 0x1661bc
  5396. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  5397. #define XSDM_REG_CFC_RSP_START_ADDR 0x166008
  5398. /* [RW 16] The maximum value of the completion counter #0 */
  5399. #define XSDM_REG_CMP_COUNTER_MAX0 0x16601c
  5400. /* [RW 16] The maximum value of the completion counter #1 */
  5401. #define XSDM_REG_CMP_COUNTER_MAX1 0x166020
  5402. /* [RW 16] The maximum value of the completion counter #2 */
  5403. #define XSDM_REG_CMP_COUNTER_MAX2 0x166024
  5404. /* [RW 16] The maximum value of the completion counter #3 */
  5405. #define XSDM_REG_CMP_COUNTER_MAX3 0x166028
  5406. /* [RW 13] The start address in the internal RAM for the completion
  5407. counters. */
  5408. #define XSDM_REG_CMP_COUNTER_START_ADDR 0x16600c
  5409. #define XSDM_REG_ENABLE_IN1 0x166238
  5410. #define XSDM_REG_ENABLE_IN2 0x16623c
  5411. #define XSDM_REG_ENABLE_OUT1 0x166240
  5412. #define XSDM_REG_ENABLE_OUT2 0x166244
  5413. /* [RW 4] The initial number of messages that can be sent to the pxp control
  5414. interface without receiving any ACK. */
  5415. #define XSDM_REG_INIT_CREDIT_PXP_CTRL 0x1664bc
  5416. /* [ST 32] The number of ACK after placement messages received */
  5417. #define XSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x16627c
  5418. /* [ST 32] The number of packet end messages received from the parser */
  5419. #define XSDM_REG_NUM_OF_PKT_END_MSG 0x166274
  5420. /* [ST 32] The number of requests received from the pxp async if */
  5421. #define XSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x166278
  5422. /* [ST 32] The number of commands received in queue 0 */
  5423. #define XSDM_REG_NUM_OF_Q0_CMD 0x166248
  5424. /* [ST 32] The number of commands received in queue 10 */
  5425. #define XSDM_REG_NUM_OF_Q10_CMD 0x16626c
  5426. /* [ST 32] The number of commands received in queue 11 */
  5427. #define XSDM_REG_NUM_OF_Q11_CMD 0x166270
  5428. /* [ST 32] The number of commands received in queue 1 */
  5429. #define XSDM_REG_NUM_OF_Q1_CMD 0x16624c
  5430. /* [ST 32] The number of commands received in queue 3 */
  5431. #define XSDM_REG_NUM_OF_Q3_CMD 0x166250
  5432. /* [ST 32] The number of commands received in queue 4 */
  5433. #define XSDM_REG_NUM_OF_Q4_CMD 0x166254
  5434. /* [ST 32] The number of commands received in queue 5 */
  5435. #define XSDM_REG_NUM_OF_Q5_CMD 0x166258
  5436. /* [ST 32] The number of commands received in queue 6 */
  5437. #define XSDM_REG_NUM_OF_Q6_CMD 0x16625c
  5438. /* [ST 32] The number of commands received in queue 7 */
  5439. #define XSDM_REG_NUM_OF_Q7_CMD 0x166260
  5440. /* [ST 32] The number of commands received in queue 8 */
  5441. #define XSDM_REG_NUM_OF_Q8_CMD 0x166264
  5442. /* [ST 32] The number of commands received in queue 9 */
  5443. #define XSDM_REG_NUM_OF_Q9_CMD 0x166268
  5444. /* [RW 13] The start address in the internal RAM for queue counters */
  5445. #define XSDM_REG_Q_COUNTER_START_ADDR 0x166010
  5446. /* [W 17] Generate an operation after completion; bit-16 is
  5447. * AggVectIdx_valid; bits 15:8 are AggVectIdx; bits 7:5 are the TRIG and
  5448. * bits 4:0 are the T124Param[4:0] */
  5449. #define XSDM_REG_OPERATION_GEN 0x1664c4
  5450. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  5451. #define XSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x166548
  5452. /* [R 1] parser fifo empty in sdm_sync block */
  5453. #define XSDM_REG_SYNC_PARSER_EMPTY 0x166550
  5454. /* [R 1] parser serial fifo empty in sdm_sync block */
  5455. #define XSDM_REG_SYNC_SYNC_EMPTY 0x166558
  5456. /* [RW 32] Tick for timer counter. Applicable only when
  5457. ~xsdm_registers_timer_tick_enable.timer_tick_enable =1 */
  5458. #define XSDM_REG_TIMER_TICK 0x166000
  5459. /* [RW 32] Interrupt mask register #0 read/write */
  5460. #define XSDM_REG_XSDM_INT_MASK_0 0x16629c
  5461. #define XSDM_REG_XSDM_INT_MASK_1 0x1662ac
  5462. /* [R 32] Interrupt register #0 read */
  5463. #define XSDM_REG_XSDM_INT_STS_0 0x166290
  5464. #define XSDM_REG_XSDM_INT_STS_1 0x1662a0
  5465. /* [RW 11] Parity mask register #0 read/write */
  5466. #define XSDM_REG_XSDM_PRTY_MASK 0x1662bc
  5467. /* [R 11] Parity register #0 read */
  5468. #define XSDM_REG_XSDM_PRTY_STS 0x1662b0
  5469. /* [RC 11] Parity register #0 read clear */
  5470. #define XSDM_REG_XSDM_PRTY_STS_CLR 0x1662b4
  5471. /* [RW 5] The number of time_slots in the arbitration cycle */
  5472. #define XSEM_REG_ARB_CYCLE_SIZE 0x280034
  5473. /* [RW 3] The source that is associated with arbitration element 0. Source
  5474. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  5475. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  5476. #define XSEM_REG_ARB_ELEMENT0 0x280020
  5477. /* [RW 3] The source that is associated with arbitration element 1. Source
  5478. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  5479. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  5480. Could not be equal to register ~xsem_registers_arb_element0.arb_element0 */
  5481. #define XSEM_REG_ARB_ELEMENT1 0x280024
  5482. /* [RW 3] The source that is associated with arbitration element 2. Source
  5483. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  5484. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  5485. Could not be equal to register ~xsem_registers_arb_element0.arb_element0
  5486. and ~xsem_registers_arb_element1.arb_element1 */
  5487. #define XSEM_REG_ARB_ELEMENT2 0x280028
  5488. /* [RW 3] The source that is associated with arbitration element 3. Source
  5489. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  5490. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  5491. not be equal to register ~xsem_registers_arb_element0.arb_element0 and
  5492. ~xsem_registers_arb_element1.arb_element1 and
  5493. ~xsem_registers_arb_element2.arb_element2 */
  5494. #define XSEM_REG_ARB_ELEMENT3 0x28002c
  5495. /* [RW 3] The source that is associated with arbitration element 4. Source
  5496. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  5497. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  5498. Could not be equal to register ~xsem_registers_arb_element0.arb_element0
  5499. and ~xsem_registers_arb_element1.arb_element1 and
  5500. ~xsem_registers_arb_element2.arb_element2 and
  5501. ~xsem_registers_arb_element3.arb_element3 */
  5502. #define XSEM_REG_ARB_ELEMENT4 0x280030
  5503. #define XSEM_REG_ENABLE_IN 0x2800a4
  5504. #define XSEM_REG_ENABLE_OUT 0x2800a8
  5505. /* [RW 32] This address space contains all registers and memories that are
  5506. placed in SEM_FAST block. The SEM_FAST registers are described in
  5507. appendix B. In order to access the sem_fast registers the base address
  5508. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  5509. #define XSEM_REG_FAST_MEMORY 0x2a0000
  5510. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  5511. by the microcode */
  5512. #define XSEM_REG_FIC0_DISABLE 0x280224
  5513. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  5514. by the microcode */
  5515. #define XSEM_REG_FIC1_DISABLE 0x280234
  5516. /* [RW 15] Interrupt table Read and write access to it is not possible in
  5517. the middle of the work */
  5518. #define XSEM_REG_INT_TABLE 0x280400
  5519. /* [ST 24] Statistics register. The number of messages that entered through
  5520. FIC0 */
  5521. #define XSEM_REG_MSG_NUM_FIC0 0x280000
  5522. /* [ST 24] Statistics register. The number of messages that entered through
  5523. FIC1 */
  5524. #define XSEM_REG_MSG_NUM_FIC1 0x280004
  5525. /* [ST 24] Statistics register. The number of messages that were sent to
  5526. FOC0 */
  5527. #define XSEM_REG_MSG_NUM_FOC0 0x280008
  5528. /* [ST 24] Statistics register. The number of messages that were sent to
  5529. FOC1 */
  5530. #define XSEM_REG_MSG_NUM_FOC1 0x28000c
  5531. /* [ST 24] Statistics register. The number of messages that were sent to
  5532. FOC2 */
  5533. #define XSEM_REG_MSG_NUM_FOC2 0x280010
  5534. /* [ST 24] Statistics register. The number of messages that were sent to
  5535. FOC3 */
  5536. #define XSEM_REG_MSG_NUM_FOC3 0x280014
  5537. /* [RW 1] Disables input messages from the passive buffer May be updated
  5538. during run_time by the microcode */
  5539. #define XSEM_REG_PAS_DISABLE 0x28024c
  5540. /* [WB 128] Debug only. Passive buffer memory */
  5541. #define XSEM_REG_PASSIVE_BUFFER 0x282000
  5542. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  5543. #define XSEM_REG_PRAM 0x2c0000
  5544. /* [R 16] Valid sleeping threads indication have bit per thread */
  5545. #define XSEM_REG_SLEEP_THREADS_VALID 0x28026c
  5546. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  5547. #define XSEM_REG_SLOW_EXT_STORE_EMPTY 0x2802a0
  5548. /* [RW 16] List of free threads . There is a bit per thread. */
  5549. #define XSEM_REG_THREADS_LIST 0x2802e4
  5550. /* [RW 3] The arbitration scheme of time_slot 0 */
  5551. #define XSEM_REG_TS_0_AS 0x280038
  5552. /* [RW 3] The arbitration scheme of time_slot 10 */
  5553. #define XSEM_REG_TS_10_AS 0x280060
  5554. /* [RW 3] The arbitration scheme of time_slot 11 */
  5555. #define XSEM_REG_TS_11_AS 0x280064
  5556. /* [RW 3] The arbitration scheme of time_slot 12 */
  5557. #define XSEM_REG_TS_12_AS 0x280068
  5558. /* [RW 3] The arbitration scheme of time_slot 13 */
  5559. #define XSEM_REG_TS_13_AS 0x28006c
  5560. /* [RW 3] The arbitration scheme of time_slot 14 */
  5561. #define XSEM_REG_TS_14_AS 0x280070
  5562. /* [RW 3] The arbitration scheme of time_slot 15 */
  5563. #define XSEM_REG_TS_15_AS 0x280074
  5564. /* [RW 3] The arbitration scheme of time_slot 16 */
  5565. #define XSEM_REG_TS_16_AS 0x280078
  5566. /* [RW 3] The arbitration scheme of time_slot 17 */
  5567. #define XSEM_REG_TS_17_AS 0x28007c
  5568. /* [RW 3] The arbitration scheme of time_slot 18 */
  5569. #define XSEM_REG_TS_18_AS 0x280080
  5570. /* [RW 3] The arbitration scheme of time_slot 1 */
  5571. #define XSEM_REG_TS_1_AS 0x28003c
  5572. /* [RW 3] The arbitration scheme of time_slot 2 */
  5573. #define XSEM_REG_TS_2_AS 0x280040
  5574. /* [RW 3] The arbitration scheme of time_slot 3 */
  5575. #define XSEM_REG_TS_3_AS 0x280044
  5576. /* [RW 3] The arbitration scheme of time_slot 4 */
  5577. #define XSEM_REG_TS_4_AS 0x280048
  5578. /* [RW 3] The arbitration scheme of time_slot 5 */
  5579. #define XSEM_REG_TS_5_AS 0x28004c
  5580. /* [RW 3] The arbitration scheme of time_slot 6 */
  5581. #define XSEM_REG_TS_6_AS 0x280050
  5582. /* [RW 3] The arbitration scheme of time_slot 7 */
  5583. #define XSEM_REG_TS_7_AS 0x280054
  5584. /* [RW 3] The arbitration scheme of time_slot 8 */
  5585. #define XSEM_REG_TS_8_AS 0x280058
  5586. /* [RW 3] The arbitration scheme of time_slot 9 */
  5587. #define XSEM_REG_TS_9_AS 0x28005c
  5588. /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
  5589. * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
  5590. #define XSEM_REG_VFPF_ERR_NUM 0x280380
  5591. /* [RW 32] Interrupt mask register #0 read/write */
  5592. #define XSEM_REG_XSEM_INT_MASK_0 0x280110
  5593. #define XSEM_REG_XSEM_INT_MASK_1 0x280120
  5594. /* [R 32] Interrupt register #0 read */
  5595. #define XSEM_REG_XSEM_INT_STS_0 0x280104
  5596. #define XSEM_REG_XSEM_INT_STS_1 0x280114
  5597. /* [RW 32] Parity mask register #0 read/write */
  5598. #define XSEM_REG_XSEM_PRTY_MASK_0 0x280130
  5599. #define XSEM_REG_XSEM_PRTY_MASK_1 0x280140
  5600. /* [R 32] Parity register #0 read */
  5601. #define XSEM_REG_XSEM_PRTY_STS_0 0x280124
  5602. #define XSEM_REG_XSEM_PRTY_STS_1 0x280134
  5603. /* [RC 32] Parity register #0 read clear */
  5604. #define XSEM_REG_XSEM_PRTY_STS_CLR_0 0x280128
  5605. #define XSEM_REG_XSEM_PRTY_STS_CLR_1 0x280138
  5606. #define MCPR_NVM_ACCESS_ENABLE_EN (1L<<0)
  5607. #define MCPR_NVM_ACCESS_ENABLE_WR_EN (1L<<1)
  5608. #define MCPR_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
  5609. #define MCPR_NVM_CFG4_FLASH_SIZE (0x7L<<0)
  5610. #define MCPR_NVM_COMMAND_DOIT (1L<<4)
  5611. #define MCPR_NVM_COMMAND_DONE (1L<<3)
  5612. #define MCPR_NVM_COMMAND_FIRST (1L<<7)
  5613. #define MCPR_NVM_COMMAND_LAST (1L<<8)
  5614. #define MCPR_NVM_COMMAND_WR (1L<<5)
  5615. #define MCPR_NVM_SW_ARB_ARB_ARB1 (1L<<9)
  5616. #define MCPR_NVM_SW_ARB_ARB_REQ_CLR1 (1L<<5)
  5617. #define MCPR_NVM_SW_ARB_ARB_REQ_SET1 (1L<<1)
  5618. #define BIGMAC_REGISTER_BMAC_CONTROL (0x00<<3)
  5619. #define BIGMAC_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
  5620. #define BIGMAC_REGISTER_CNT_MAX_SIZE (0x05<<3)
  5621. #define BIGMAC_REGISTER_RX_CONTROL (0x21<<3)
  5622. #define BIGMAC_REGISTER_RX_LLFC_MSG_FLDS (0x46<<3)
  5623. #define BIGMAC_REGISTER_RX_LSS_STATUS (0x43<<3)
  5624. #define BIGMAC_REGISTER_RX_MAX_SIZE (0x23<<3)
  5625. #define BIGMAC_REGISTER_RX_STAT_GR64 (0x26<<3)
  5626. #define BIGMAC_REGISTER_RX_STAT_GRIPJ (0x42<<3)
  5627. #define BIGMAC_REGISTER_TX_CONTROL (0x07<<3)
  5628. #define BIGMAC_REGISTER_TX_MAX_SIZE (0x09<<3)
  5629. #define BIGMAC_REGISTER_TX_PAUSE_THRESHOLD (0x0A<<3)
  5630. #define BIGMAC_REGISTER_TX_SOURCE_ADDR (0x08<<3)
  5631. #define BIGMAC_REGISTER_TX_STAT_GTBYT (0x20<<3)
  5632. #define BIGMAC_REGISTER_TX_STAT_GTPKT (0x0C<<3)
  5633. #define BIGMAC2_REGISTER_BMAC_CONTROL (0x00<<3)
  5634. #define BIGMAC2_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
  5635. #define BIGMAC2_REGISTER_CNT_MAX_SIZE (0x05<<3)
  5636. #define BIGMAC2_REGISTER_PFC_CONTROL (0x06<<3)
  5637. #define BIGMAC2_REGISTER_RX_CONTROL (0x3A<<3)
  5638. #define BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS (0x62<<3)
  5639. #define BIGMAC2_REGISTER_RX_LSS_STAT (0x3E<<3)
  5640. #define BIGMAC2_REGISTER_RX_MAX_SIZE (0x3C<<3)
  5641. #define BIGMAC2_REGISTER_RX_STAT_GR64 (0x40<<3)
  5642. #define BIGMAC2_REGISTER_RX_STAT_GRIPJ (0x5f<<3)
  5643. #define BIGMAC2_REGISTER_RX_STAT_GRPP (0x51<<3)
  5644. #define BIGMAC2_REGISTER_TX_CONTROL (0x1C<<3)
  5645. #define BIGMAC2_REGISTER_TX_MAX_SIZE (0x1E<<3)
  5646. #define BIGMAC2_REGISTER_TX_PAUSE_CONTROL (0x20<<3)
  5647. #define BIGMAC2_REGISTER_TX_SOURCE_ADDR (0x1D<<3)
  5648. #define BIGMAC2_REGISTER_TX_STAT_GTBYT (0x39<<3)
  5649. #define BIGMAC2_REGISTER_TX_STAT_GTPOK (0x22<<3)
  5650. #define BIGMAC2_REGISTER_TX_STAT_GTPP (0x24<<3)
  5651. #define EMAC_LED_1000MB_OVERRIDE (1L<<1)
  5652. #define EMAC_LED_100MB_OVERRIDE (1L<<2)
  5653. #define EMAC_LED_10MB_OVERRIDE (1L<<3)
  5654. #define EMAC_LED_2500MB_OVERRIDE (1L<<12)
  5655. #define EMAC_LED_OVERRIDE (1L<<0)
  5656. #define EMAC_LED_TRAFFIC (1L<<6)
  5657. #define EMAC_MDIO_COMM_COMMAND_ADDRESS (0L<<26)
  5658. #define EMAC_MDIO_COMM_COMMAND_READ_22 (2L<<26)
  5659. #define EMAC_MDIO_COMM_COMMAND_READ_45 (3L<<26)
  5660. #define EMAC_MDIO_COMM_COMMAND_WRITE_22 (1L<<26)
  5661. #define EMAC_MDIO_COMM_COMMAND_WRITE_45 (1L<<26)
  5662. #define EMAC_MDIO_COMM_DATA (0xffffL<<0)
  5663. #define EMAC_MDIO_COMM_START_BUSY (1L<<29)
  5664. #define EMAC_MDIO_MODE_AUTO_POLL (1L<<4)
  5665. #define EMAC_MDIO_MODE_CLAUSE_45 (1L<<31)
  5666. #define EMAC_MDIO_MODE_CLOCK_CNT (0x3ffL<<16)
  5667. #define EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT 16
  5668. #define EMAC_MDIO_STATUS_10MB (1L<<1)
  5669. #define EMAC_MODE_25G_MODE (1L<<5)
  5670. #define EMAC_MODE_HALF_DUPLEX (1L<<1)
  5671. #define EMAC_MODE_PORT_GMII (2L<<2)
  5672. #define EMAC_MODE_PORT_MII (1L<<2)
  5673. #define EMAC_MODE_PORT_MII_10M (3L<<2)
  5674. #define EMAC_MODE_RESET (1L<<0)
  5675. #define EMAC_REG_EMAC_LED 0xc
  5676. #define EMAC_REG_EMAC_MAC_MATCH 0x10
  5677. #define EMAC_REG_EMAC_MDIO_COMM 0xac
  5678. #define EMAC_REG_EMAC_MDIO_MODE 0xb4
  5679. #define EMAC_REG_EMAC_MDIO_STATUS 0xb0
  5680. #define EMAC_REG_EMAC_MODE 0x0
  5681. #define EMAC_REG_EMAC_RX_MODE 0xc8
  5682. #define EMAC_REG_EMAC_RX_MTU_SIZE 0x9c
  5683. #define EMAC_REG_EMAC_RX_STAT_AC 0x180
  5684. #define EMAC_REG_EMAC_RX_STAT_AC_28 0x1f4
  5685. #define EMAC_REG_EMAC_RX_STAT_AC_COUNT 23
  5686. #define EMAC_REG_EMAC_TX_MODE 0xbc
  5687. #define EMAC_REG_EMAC_TX_STAT_AC 0x280
  5688. #define EMAC_REG_EMAC_TX_STAT_AC_COUNT 22
  5689. #define EMAC_REG_RX_PFC_MODE 0x320
  5690. #define EMAC_REG_RX_PFC_MODE_PRIORITIES (1L<<2)
  5691. #define EMAC_REG_RX_PFC_MODE_RX_EN (1L<<1)
  5692. #define EMAC_REG_RX_PFC_MODE_TX_EN (1L<<0)
  5693. #define EMAC_REG_RX_PFC_PARAM 0x324
  5694. #define EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT 0
  5695. #define EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT 16
  5696. #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD 0x328
  5697. #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT (0xffff<<0)
  5698. #define EMAC_REG_RX_PFC_STATS_XOFF_SENT 0x330
  5699. #define EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT (0xffff<<0)
  5700. #define EMAC_REG_RX_PFC_STATS_XON_RCVD 0x32c
  5701. #define EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT (0xffff<<0)
  5702. #define EMAC_REG_RX_PFC_STATS_XON_SENT 0x334
  5703. #define EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT (0xffff<<0)
  5704. #define EMAC_RX_MODE_FLOW_EN (1L<<2)
  5705. #define EMAC_RX_MODE_KEEP_MAC_CONTROL (1L<<3)
  5706. #define EMAC_RX_MODE_KEEP_VLAN_TAG (1L<<10)
  5707. #define EMAC_RX_MODE_PROMISCUOUS (1L<<8)
  5708. #define EMAC_RX_MODE_RESET (1L<<0)
  5709. #define EMAC_RX_MTU_SIZE_JUMBO_ENA (1L<<31)
  5710. #define EMAC_TX_MODE_EXT_PAUSE_EN (1L<<3)
  5711. #define EMAC_TX_MODE_FLOW_EN (1L<<4)
  5712. #define EMAC_TX_MODE_RESET (1L<<0)
  5713. #define MISC_REGISTERS_GPIO_0 0
  5714. #define MISC_REGISTERS_GPIO_1 1
  5715. #define MISC_REGISTERS_GPIO_2 2
  5716. #define MISC_REGISTERS_GPIO_3 3
  5717. #define MISC_REGISTERS_GPIO_CLR_POS 16
  5718. #define MISC_REGISTERS_GPIO_FLOAT (0xffL<<24)
  5719. #define MISC_REGISTERS_GPIO_FLOAT_POS 24
  5720. #define MISC_REGISTERS_GPIO_HIGH 1
  5721. #define MISC_REGISTERS_GPIO_INPUT_HI_Z 2
  5722. #define MISC_REGISTERS_GPIO_INT_CLR_POS 24
  5723. #define MISC_REGISTERS_GPIO_INT_OUTPUT_CLR 0
  5724. #define MISC_REGISTERS_GPIO_INT_OUTPUT_SET 1
  5725. #define MISC_REGISTERS_GPIO_INT_SET_POS 16
  5726. #define MISC_REGISTERS_GPIO_LOW 0
  5727. #define MISC_REGISTERS_GPIO_OUTPUT_HIGH 1
  5728. #define MISC_REGISTERS_GPIO_OUTPUT_LOW 0
  5729. #define MISC_REGISTERS_GPIO_PORT_SHIFT 4
  5730. #define MISC_REGISTERS_GPIO_SET_POS 8
  5731. #define MISC_REGISTERS_RESET_REG_1_CLEAR 0x588
  5732. #define MISC_REGISTERS_RESET_REG_1_RST_HC (0x1<<29)
  5733. #define MISC_REGISTERS_RESET_REG_1_RST_NIG (0x1<<7)
  5734. #define MISC_REGISTERS_RESET_REG_1_RST_PXP (0x1<<26)
  5735. #define MISC_REGISTERS_RESET_REG_1_RST_PXPV (0x1<<27)
  5736. #define MISC_REGISTERS_RESET_REG_1_SET 0x584
  5737. #define MISC_REGISTERS_RESET_REG_2_CLEAR 0x598
  5738. #define MISC_REGISTERS_RESET_REG_2_MSTAT0 (0x1<<24)
  5739. #define MISC_REGISTERS_RESET_REG_2_MSTAT1 (0x1<<25)
  5740. #define MISC_REGISTERS_RESET_REG_2_PGLC (0x1<<19)
  5741. #define MISC_REGISTERS_RESET_REG_2_RST_ATC (0x1<<17)
  5742. #define MISC_REGISTERS_RESET_REG_2_RST_BMAC0 (0x1<<0)
  5743. #define MISC_REGISTERS_RESET_REG_2_RST_BMAC1 (0x1<<1)
  5744. #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0 (0x1<<2)
  5745. #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE (0x1<<14)
  5746. #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1 (0x1<<3)
  5747. #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE (0x1<<15)
  5748. #define MISC_REGISTERS_RESET_REG_2_RST_GRC (0x1<<4)
  5749. #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B (0x1<<6)
  5750. #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE (0x1<<8)
  5751. #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU (0x1<<7)
  5752. #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE (0x1<<5)
  5753. #define MISC_REGISTERS_RESET_REG_2_RST_MDIO (0x1<<13)
  5754. #define MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE (0x1<<11)
  5755. #define MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO (0x1<<13)
  5756. #define MISC_REGISTERS_RESET_REG_2_RST_RBCN (0x1<<9)
  5757. #define MISC_REGISTERS_RESET_REG_2_SET 0x594
  5758. #define MISC_REGISTERS_RESET_REG_2_UMAC0 (0x1<<20)
  5759. #define MISC_REGISTERS_RESET_REG_2_UMAC1 (0x1<<21)
  5760. #define MISC_REGISTERS_RESET_REG_2_XMAC (0x1<<22)
  5761. #define MISC_REGISTERS_RESET_REG_2_XMAC_SOFT (0x1<<23)
  5762. #define MISC_REGISTERS_RESET_REG_3_CLEAR 0x5a8
  5763. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ (0x1<<1)
  5764. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN (0x1<<2)
  5765. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD (0x1<<3)
  5766. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW (0x1<<0)
  5767. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ (0x1<<5)
  5768. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN (0x1<<6)
  5769. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD (0x1<<7)
  5770. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW (0x1<<4)
  5771. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB (0x1<<8)
  5772. #define MISC_REGISTERS_RESET_REG_3_SET 0x5a4
  5773. #define MISC_REGISTERS_SPIO_4 4
  5774. #define MISC_REGISTERS_SPIO_5 5
  5775. #define MISC_REGISTERS_SPIO_7 7
  5776. #define MISC_REGISTERS_SPIO_CLR_POS 16
  5777. #define MISC_REGISTERS_SPIO_FLOAT (0xffL<<24)
  5778. #define MISC_REGISTERS_SPIO_FLOAT_POS 24
  5779. #define MISC_REGISTERS_SPIO_INPUT_HI_Z 2
  5780. #define MISC_REGISTERS_SPIO_INT_OLD_SET_POS 16
  5781. #define MISC_REGISTERS_SPIO_OUTPUT_HIGH 1
  5782. #define MISC_REGISTERS_SPIO_OUTPUT_LOW 0
  5783. #define MISC_REGISTERS_SPIO_SET_POS 8
  5784. #define HW_LOCK_DRV_FLAGS 10
  5785. #define HW_LOCK_MAX_RESOURCE_VALUE 31
  5786. #define HW_LOCK_RESOURCE_GPIO 1
  5787. #define HW_LOCK_RESOURCE_MDIO 0
  5788. #define HW_LOCK_RESOURCE_PORT0_ATT_MASK 3
  5789. #define HW_LOCK_RESOURCE_RECOVERY_LEADER_0 8
  5790. #define HW_LOCK_RESOURCE_RECOVERY_LEADER_1 9
  5791. #define HW_LOCK_RESOURCE_SPIO 2
  5792. #define HW_LOCK_RESOURCE_RESET 5
  5793. #define AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT (0x1<<4)
  5794. #define AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR (0x1<<5)
  5795. #define AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR (0x1<<18)
  5796. #define AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT (0x1<<31)
  5797. #define AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR (0x1<<30)
  5798. #define AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT (0x1<<9)
  5799. #define AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR (0x1<<8)
  5800. #define AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT (0x1<<7)
  5801. #define AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR (0x1<<6)
  5802. #define AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT (0x1<<29)
  5803. #define AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR (0x1<<28)
  5804. #define AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT (0x1<<1)
  5805. #define AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR (0x1<<0)
  5806. #define AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR (0x1<<18)
  5807. #define AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT (0x1<<11)
  5808. #define AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR (0x1<<10)
  5809. #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT (0x1<<13)
  5810. #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR (0x1<<12)
  5811. #define AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 (0x1<<2)
  5812. #define AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR (0x1<<12)
  5813. #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY (0x1<<28)
  5814. #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY (0x1<<31)
  5815. #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY (0x1<<29)
  5816. #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY (0x1<<30)
  5817. #define AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT (0x1<<15)
  5818. #define AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR (0x1<<14)
  5819. #define AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR (0x1<<14)
  5820. #define AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR (0x1<<20)
  5821. #define AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT (0x1<<31)
  5822. #define AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR (0x1<<30)
  5823. #define AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR (0x1<<0)
  5824. #define AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT (0x1<<2)
  5825. #define AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR (0x1<<3)
  5826. #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT (0x1<<5)
  5827. #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR (0x1<<4)
  5828. #define AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT (0x1<<3)
  5829. #define AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR (0x1<<2)
  5830. #define AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT (0x1<<3)
  5831. #define AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR (0x1<<2)
  5832. #define AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR (0x1<<22)
  5833. #define AEU_INPUTS_ATTN_BITS_SPIO5 (0x1<<15)
  5834. #define AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT (0x1<<27)
  5835. #define AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR (0x1<<26)
  5836. #define AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT (0x1<<5)
  5837. #define AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR (0x1<<4)
  5838. #define AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT (0x1<<25)
  5839. #define AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR (0x1<<24)
  5840. #define AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT (0x1<<29)
  5841. #define AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR (0x1<<28)
  5842. #define AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT (0x1<<23)
  5843. #define AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR (0x1<<22)
  5844. #define AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT (0x1<<27)
  5845. #define AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR (0x1<<26)
  5846. #define AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT (0x1<<21)
  5847. #define AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR (0x1<<20)
  5848. #define AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT (0x1<<25)
  5849. #define AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR (0x1<<24)
  5850. #define AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR (0x1<<16)
  5851. #define AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT (0x1<<9)
  5852. #define AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR (0x1<<8)
  5853. #define AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT (0x1<<7)
  5854. #define AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR (0x1<<6)
  5855. #define AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT (0x1<<11)
  5856. #define AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR (0x1<<10)
  5857. #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 (0x1<<5)
  5858. #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 (0x1<<9)
  5859. #define RESERVED_GENERAL_ATTENTION_BIT_0 0
  5860. #define EVEREST_GEN_ATTN_IN_USE_MASK 0x7ffe0
  5861. #define EVEREST_LATCHED_ATTN_IN_USE_MASK 0xffe00000
  5862. #define RESERVED_GENERAL_ATTENTION_BIT_6 6
  5863. #define RESERVED_GENERAL_ATTENTION_BIT_7 7
  5864. #define RESERVED_GENERAL_ATTENTION_BIT_8 8
  5865. #define RESERVED_GENERAL_ATTENTION_BIT_9 9
  5866. #define RESERVED_GENERAL_ATTENTION_BIT_10 10
  5867. #define RESERVED_GENERAL_ATTENTION_BIT_11 11
  5868. #define RESERVED_GENERAL_ATTENTION_BIT_12 12
  5869. #define RESERVED_GENERAL_ATTENTION_BIT_13 13
  5870. #define RESERVED_GENERAL_ATTENTION_BIT_14 14
  5871. #define RESERVED_GENERAL_ATTENTION_BIT_15 15
  5872. #define RESERVED_GENERAL_ATTENTION_BIT_16 16
  5873. #define RESERVED_GENERAL_ATTENTION_BIT_17 17
  5874. #define RESERVED_GENERAL_ATTENTION_BIT_18 18
  5875. #define RESERVED_GENERAL_ATTENTION_BIT_19 19
  5876. #define RESERVED_GENERAL_ATTENTION_BIT_20 20
  5877. #define RESERVED_GENERAL_ATTENTION_BIT_21 21
  5878. /* storm asserts attention bits */
  5879. #define TSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_7
  5880. #define USTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_8
  5881. #define CSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_9
  5882. #define XSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_10
  5883. /* mcp error attention bit */
  5884. #define MCP_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_11
  5885. /*E1H NIG status sync attention mapped to group 4-7*/
  5886. #define LINK_SYNC_ATTENTION_BIT_FUNC_0 RESERVED_GENERAL_ATTENTION_BIT_12
  5887. #define LINK_SYNC_ATTENTION_BIT_FUNC_1 RESERVED_GENERAL_ATTENTION_BIT_13
  5888. #define LINK_SYNC_ATTENTION_BIT_FUNC_2 RESERVED_GENERAL_ATTENTION_BIT_14
  5889. #define LINK_SYNC_ATTENTION_BIT_FUNC_3 RESERVED_GENERAL_ATTENTION_BIT_15
  5890. #define LINK_SYNC_ATTENTION_BIT_FUNC_4 RESERVED_GENERAL_ATTENTION_BIT_16
  5891. #define LINK_SYNC_ATTENTION_BIT_FUNC_5 RESERVED_GENERAL_ATTENTION_BIT_17
  5892. #define LINK_SYNC_ATTENTION_BIT_FUNC_6 RESERVED_GENERAL_ATTENTION_BIT_18
  5893. #define LINK_SYNC_ATTENTION_BIT_FUNC_7 RESERVED_GENERAL_ATTENTION_BIT_19
  5894. #define LATCHED_ATTN_RBCR 23
  5895. #define LATCHED_ATTN_RBCT 24
  5896. #define LATCHED_ATTN_RBCN 25
  5897. #define LATCHED_ATTN_RBCU 26
  5898. #define LATCHED_ATTN_RBCP 27
  5899. #define LATCHED_ATTN_TIMEOUT_GRC 28
  5900. #define LATCHED_ATTN_RSVD_GRC 29
  5901. #define LATCHED_ATTN_ROM_PARITY_MCP 30
  5902. #define LATCHED_ATTN_UM_RX_PARITY_MCP 31
  5903. #define LATCHED_ATTN_UM_TX_PARITY_MCP 32
  5904. #define LATCHED_ATTN_SCPAD_PARITY_MCP 33
  5905. #define GENERAL_ATTEN_WORD(atten_name) ((94 + atten_name) / 32)
  5906. #define GENERAL_ATTEN_OFFSET(atten_name)\
  5907. (1UL << ((94 + atten_name) % 32))
  5908. /*
  5909. * This file defines GRC base address for every block.
  5910. * This file is included by chipsim, asm microcode and cpp microcode.
  5911. * These values are used in Design.xml on regBase attribute
  5912. * Use the base with the generated offsets of specific registers.
  5913. */
  5914. #define GRCBASE_PXPCS 0x000000
  5915. #define GRCBASE_PCICONFIG 0x002000
  5916. #define GRCBASE_PCIREG 0x002400
  5917. #define GRCBASE_EMAC0 0x008000
  5918. #define GRCBASE_EMAC1 0x008400
  5919. #define GRCBASE_DBU 0x008800
  5920. #define GRCBASE_MISC 0x00A000
  5921. #define GRCBASE_DBG 0x00C000
  5922. #define GRCBASE_NIG 0x010000
  5923. #define GRCBASE_XCM 0x020000
  5924. #define GRCBASE_PRS 0x040000
  5925. #define GRCBASE_SRCH 0x040400
  5926. #define GRCBASE_TSDM 0x042000
  5927. #define GRCBASE_TCM 0x050000
  5928. #define GRCBASE_BRB1 0x060000
  5929. #define GRCBASE_MCP 0x080000
  5930. #define GRCBASE_UPB 0x0C1000
  5931. #define GRCBASE_CSDM 0x0C2000
  5932. #define GRCBASE_USDM 0x0C4000
  5933. #define GRCBASE_CCM 0x0D0000
  5934. #define GRCBASE_UCM 0x0E0000
  5935. #define GRCBASE_CDU 0x101000
  5936. #define GRCBASE_DMAE 0x102000
  5937. #define GRCBASE_PXP 0x103000
  5938. #define GRCBASE_CFC 0x104000
  5939. #define GRCBASE_HC 0x108000
  5940. #define GRCBASE_PXP2 0x120000
  5941. #define GRCBASE_PBF 0x140000
  5942. #define GRCBASE_UMAC0 0x160000
  5943. #define GRCBASE_UMAC1 0x160400
  5944. #define GRCBASE_XPB 0x161000
  5945. #define GRCBASE_MSTAT0 0x162000
  5946. #define GRCBASE_MSTAT1 0x162800
  5947. #define GRCBASE_XMAC0 0x163000
  5948. #define GRCBASE_XMAC1 0x163800
  5949. #define GRCBASE_TIMERS 0x164000
  5950. #define GRCBASE_XSDM 0x166000
  5951. #define GRCBASE_QM 0x168000
  5952. #define GRCBASE_DQ 0x170000
  5953. #define GRCBASE_TSEM 0x180000
  5954. #define GRCBASE_CSEM 0x200000
  5955. #define GRCBASE_XSEM 0x280000
  5956. #define GRCBASE_USEM 0x300000
  5957. #define GRCBASE_MISC_AEU GRCBASE_MISC
  5958. /* offset of configuration space in the pci core register */
  5959. #define PCICFG_OFFSET 0x2000
  5960. #define PCICFG_VENDOR_ID_OFFSET 0x00
  5961. #define PCICFG_DEVICE_ID_OFFSET 0x02
  5962. #define PCICFG_COMMAND_OFFSET 0x04
  5963. #define PCICFG_COMMAND_IO_SPACE (1<<0)
  5964. #define PCICFG_COMMAND_MEM_SPACE (1<<1)
  5965. #define PCICFG_COMMAND_BUS_MASTER (1<<2)
  5966. #define PCICFG_COMMAND_SPECIAL_CYCLES (1<<3)
  5967. #define PCICFG_COMMAND_MWI_CYCLES (1<<4)
  5968. #define PCICFG_COMMAND_VGA_SNOOP (1<<5)
  5969. #define PCICFG_COMMAND_PERR_ENA (1<<6)
  5970. #define PCICFG_COMMAND_STEPPING (1<<7)
  5971. #define PCICFG_COMMAND_SERR_ENA (1<<8)
  5972. #define PCICFG_COMMAND_FAST_B2B (1<<9)
  5973. #define PCICFG_COMMAND_INT_DISABLE (1<<10)
  5974. #define PCICFG_COMMAND_RESERVED (0x1f<<11)
  5975. #define PCICFG_STATUS_OFFSET 0x06
  5976. #define PCICFG_REVESION_ID_OFFSET 0x08
  5977. #define PCICFG_CACHE_LINE_SIZE 0x0c
  5978. #define PCICFG_LATENCY_TIMER 0x0d
  5979. #define PCICFG_BAR_1_LOW 0x10
  5980. #define PCICFG_BAR_1_HIGH 0x14
  5981. #define PCICFG_BAR_2_LOW 0x18
  5982. #define PCICFG_BAR_2_HIGH 0x1c
  5983. #define PCICFG_SUBSYSTEM_VENDOR_ID_OFFSET 0x2c
  5984. #define PCICFG_SUBSYSTEM_ID_OFFSET 0x2e
  5985. #define PCICFG_INT_LINE 0x3c
  5986. #define PCICFG_INT_PIN 0x3d
  5987. #define PCICFG_PM_CAPABILITY 0x48
  5988. #define PCICFG_PM_CAPABILITY_VERSION (0x3<<16)
  5989. #define PCICFG_PM_CAPABILITY_CLOCK (1<<19)
  5990. #define PCICFG_PM_CAPABILITY_RESERVED (1<<20)
  5991. #define PCICFG_PM_CAPABILITY_DSI (1<<21)
  5992. #define PCICFG_PM_CAPABILITY_AUX_CURRENT (0x7<<22)
  5993. #define PCICFG_PM_CAPABILITY_D1_SUPPORT (1<<25)
  5994. #define PCICFG_PM_CAPABILITY_D2_SUPPORT (1<<26)
  5995. #define PCICFG_PM_CAPABILITY_PME_IN_D0 (1<<27)
  5996. #define PCICFG_PM_CAPABILITY_PME_IN_D1 (1<<28)
  5997. #define PCICFG_PM_CAPABILITY_PME_IN_D2 (1<<29)
  5998. #define PCICFG_PM_CAPABILITY_PME_IN_D3_HOT (1<<30)
  5999. #define PCICFG_PM_CAPABILITY_PME_IN_D3_COLD (1<<31)
  6000. #define PCICFG_PM_CSR_OFFSET 0x4c
  6001. #define PCICFG_PM_CSR_STATE (0x3<<0)
  6002. #define PCICFG_PM_CSR_PME_ENABLE (1<<8)
  6003. #define PCICFG_PM_CSR_PME_STATUS (1<<15)
  6004. #define PCICFG_MSI_CAP_ID_OFFSET 0x58
  6005. #define PCICFG_MSI_CONTROL_ENABLE (0x1<<16)
  6006. #define PCICFG_MSI_CONTROL_MCAP (0x7<<17)
  6007. #define PCICFG_MSI_CONTROL_MENA (0x7<<20)
  6008. #define PCICFG_MSI_CONTROL_64_BIT_ADDR_CAP (0x1<<23)
  6009. #define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE (0x1<<24)
  6010. #define PCICFG_GRC_ADDRESS 0x78
  6011. #define PCICFG_GRC_DATA 0x80
  6012. #define PCICFG_MSIX_CAP_ID_OFFSET 0xa0
  6013. #define PCICFG_MSIX_CONTROL_TABLE_SIZE (0x7ff<<16)
  6014. #define PCICFG_MSIX_CONTROL_RESERVED (0x7<<27)
  6015. #define PCICFG_MSIX_CONTROL_FUNC_MASK (0x1<<30)
  6016. #define PCICFG_MSIX_CONTROL_MSIX_ENABLE (0x1<<31)
  6017. #define PCICFG_DEVICE_CONTROL 0xb4
  6018. #define PCICFG_DEVICE_STATUS 0xb6
  6019. #define PCICFG_DEVICE_STATUS_CORR_ERR_DET (1<<0)
  6020. #define PCICFG_DEVICE_STATUS_NON_FATAL_ERR_DET (1<<1)
  6021. #define PCICFG_DEVICE_STATUS_FATAL_ERR_DET (1<<2)
  6022. #define PCICFG_DEVICE_STATUS_UNSUP_REQ_DET (1<<3)
  6023. #define PCICFG_DEVICE_STATUS_AUX_PWR_DET (1<<4)
  6024. #define PCICFG_DEVICE_STATUS_NO_PEND (1<<5)
  6025. #define PCICFG_LINK_CONTROL 0xbc
  6026. #define BAR_USTRORM_INTMEM 0x400000
  6027. #define BAR_CSTRORM_INTMEM 0x410000
  6028. #define BAR_XSTRORM_INTMEM 0x420000
  6029. #define BAR_TSTRORM_INTMEM 0x430000
  6030. /* for accessing the IGU in case of status block ACK */
  6031. #define BAR_IGU_INTMEM 0x440000
  6032. #define BAR_DOORBELL_OFFSET 0x800000
  6033. #define BAR_ME_REGISTER 0x450000
  6034. /* config_2 offset */
  6035. #define GRC_CONFIG_2_SIZE_REG 0x408
  6036. #define PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
  6037. #define PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
  6038. #define PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
  6039. #define PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
  6040. #define PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
  6041. #define PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
  6042. #define PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
  6043. #define PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
  6044. #define PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
  6045. #define PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
  6046. #define PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
  6047. #define PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
  6048. #define PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
  6049. #define PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
  6050. #define PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
  6051. #define PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
  6052. #define PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
  6053. #define PCI_CONFIG_2_BAR1_64ENA (1L<<4)
  6054. #define PCI_CONFIG_2_EXP_ROM_RETRY (1L<<5)
  6055. #define PCI_CONFIG_2_CFG_CYCLE_RETRY (1L<<6)
  6056. #define PCI_CONFIG_2_FIRST_CFG_DONE (1L<<7)
  6057. #define PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
  6058. #define PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
  6059. #define PCI_CONFIG_2_EXP_ROM_SIZE_2K (1L<<8)
  6060. #define PCI_CONFIG_2_EXP_ROM_SIZE_4K (2L<<8)
  6061. #define PCI_CONFIG_2_EXP_ROM_SIZE_8K (3L<<8)
  6062. #define PCI_CONFIG_2_EXP_ROM_SIZE_16K (4L<<8)
  6063. #define PCI_CONFIG_2_EXP_ROM_SIZE_32K (5L<<8)
  6064. #define PCI_CONFIG_2_EXP_ROM_SIZE_64K (6L<<8)
  6065. #define PCI_CONFIG_2_EXP_ROM_SIZE_128K (7L<<8)
  6066. #define PCI_CONFIG_2_EXP_ROM_SIZE_256K (8L<<8)
  6067. #define PCI_CONFIG_2_EXP_ROM_SIZE_512K (9L<<8)
  6068. #define PCI_CONFIG_2_EXP_ROM_SIZE_1M (10L<<8)
  6069. #define PCI_CONFIG_2_EXP_ROM_SIZE_2M (11L<<8)
  6070. #define PCI_CONFIG_2_EXP_ROM_SIZE_4M (12L<<8)
  6071. #define PCI_CONFIG_2_EXP_ROM_SIZE_8M (13L<<8)
  6072. #define PCI_CONFIG_2_EXP_ROM_SIZE_16M (14L<<8)
  6073. #define PCI_CONFIG_2_EXP_ROM_SIZE_32M (15L<<8)
  6074. #define PCI_CONFIG_2_BAR_PREFETCH (1L<<16)
  6075. #define PCI_CONFIG_2_RESERVED0 (0x7fffL<<17)
  6076. /* config_3 offset */
  6077. #define GRC_CONFIG_3_SIZE_REG 0x40c
  6078. #define PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
  6079. #define PCI_CONFIG_3_FORCE_PME (1L<<24)
  6080. #define PCI_CONFIG_3_PME_STATUS (1L<<25)
  6081. #define PCI_CONFIG_3_PME_ENABLE (1L<<26)
  6082. #define PCI_CONFIG_3_PM_STATE (0x3L<<27)
  6083. #define PCI_CONFIG_3_VAUX_PRESET (1L<<30)
  6084. #define PCI_CONFIG_3_PCI_POWER (1L<<31)
  6085. #define GRC_BAR2_CONFIG 0x4e0
  6086. #define PCI_CONFIG_2_BAR2_SIZE (0xfL<<0)
  6087. #define PCI_CONFIG_2_BAR2_SIZE_DISABLED (0L<<0)
  6088. #define PCI_CONFIG_2_BAR2_SIZE_64K (1L<<0)
  6089. #define PCI_CONFIG_2_BAR2_SIZE_128K (2L<<0)
  6090. #define PCI_CONFIG_2_BAR2_SIZE_256K (3L<<0)
  6091. #define PCI_CONFIG_2_BAR2_SIZE_512K (4L<<0)
  6092. #define PCI_CONFIG_2_BAR2_SIZE_1M (5L<<0)
  6093. #define PCI_CONFIG_2_BAR2_SIZE_2M (6L<<0)
  6094. #define PCI_CONFIG_2_BAR2_SIZE_4M (7L<<0)
  6095. #define PCI_CONFIG_2_BAR2_SIZE_8M (8L<<0)
  6096. #define PCI_CONFIG_2_BAR2_SIZE_16M (9L<<0)
  6097. #define PCI_CONFIG_2_BAR2_SIZE_32M (10L<<0)
  6098. #define PCI_CONFIG_2_BAR2_SIZE_64M (11L<<0)
  6099. #define PCI_CONFIG_2_BAR2_SIZE_128M (12L<<0)
  6100. #define PCI_CONFIG_2_BAR2_SIZE_256M (13L<<0)
  6101. #define PCI_CONFIG_2_BAR2_SIZE_512M (14L<<0)
  6102. #define PCI_CONFIG_2_BAR2_SIZE_1G (15L<<0)
  6103. #define PCI_CONFIG_2_BAR2_64ENA (1L<<4)
  6104. #define PCI_PM_DATA_A 0x410
  6105. #define PCI_PM_DATA_B 0x414
  6106. #define PCI_ID_VAL1 0x434
  6107. #define PCI_ID_VAL2 0x438
  6108. #define PXPCS_TL_CONTROL_5 0x814
  6109. #define PXPCS_TL_CONTROL_5_UNKNOWNTYPE_ERR_ATTN (1 << 29) /*WC*/
  6110. #define PXPCS_TL_CONTROL_5_BOUNDARY4K_ERR_ATTN (1 << 28) /*WC*/
  6111. #define PXPCS_TL_CONTROL_5_MRRS_ERR_ATTN (1 << 27) /*WC*/
  6112. #define PXPCS_TL_CONTROL_5_MPS_ERR_ATTN (1 << 26) /*WC*/
  6113. #define PXPCS_TL_CONTROL_5_TTX_BRIDGE_FORWARD_ERR (1 << 25) /*WC*/
  6114. #define PXPCS_TL_CONTROL_5_TTX_TXINTF_OVERFLOW (1 << 24) /*WC*/
  6115. #define PXPCS_TL_CONTROL_5_PHY_ERR_ATTN (1 << 23) /*RO*/
  6116. #define PXPCS_TL_CONTROL_5_DL_ERR_ATTN (1 << 22) /*RO*/
  6117. #define PXPCS_TL_CONTROL_5_TTX_ERR_NP_TAG_IN_USE (1 << 21) /*WC*/
  6118. #define PXPCS_TL_CONTROL_5_TRX_ERR_UNEXP_RTAG (1 << 20) /*WC*/
  6119. #define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT1 (1 << 19) /*WC*/
  6120. #define PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 (1 << 18) /*WC*/
  6121. #define PXPCS_TL_CONTROL_5_ERR_ECRC1 (1 << 17) /*WC*/
  6122. #define PXPCS_TL_CONTROL_5_ERR_MALF_TLP1 (1 << 16) /*WC*/
  6123. #define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW1 (1 << 15) /*WC*/
  6124. #define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL1 (1 << 14) /*WC*/
  6125. #define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT1 (1 << 13) /*WC*/
  6126. #define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT1 (1 << 12) /*WC*/
  6127. #define PXPCS_TL_CONTROL_5_ERR_FC_PRTL1 (1 << 11) /*WC*/
  6128. #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP1 (1 << 10) /*WC*/
  6129. #define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT (1 << 9) /*WC*/
  6130. #define PXPCS_TL_CONTROL_5_ERR_UNSPPORT (1 << 8) /*WC*/
  6131. #define PXPCS_TL_CONTROL_5_ERR_ECRC (1 << 7) /*WC*/
  6132. #define PXPCS_TL_CONTROL_5_ERR_MALF_TLP (1 << 6) /*WC*/
  6133. #define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW (1 << 5) /*WC*/
  6134. #define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL (1 << 4) /*WC*/
  6135. #define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT (1 << 3) /*WC*/
  6136. #define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT (1 << 2) /*WC*/
  6137. #define PXPCS_TL_CONTROL_5_ERR_FC_PRTL (1 << 1) /*WC*/
  6138. #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP (1 << 0) /*WC*/
  6139. #define PXPCS_TL_FUNC345_STAT 0x854
  6140. #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT4 (1 << 29) /* WC */
  6141. #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4\
  6142. (1 << 28) /* Unsupported Request Error Status in function4, if \
  6143. set, generate pcie_err_attn output when this error is seen. WC */
  6144. #define PXPCS_TL_FUNC345_STAT_ERR_ECRC4\
  6145. (1 << 27) /* ECRC Error TLP Status Status in function 4, if set, \
  6146. generate pcie_err_attn output when this error is seen.. WC */
  6147. #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP4\
  6148. (1 << 26) /* Malformed TLP Status Status in function 4, if set, \
  6149. generate pcie_err_attn output when this error is seen.. WC */
  6150. #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW4\
  6151. (1 << 25) /* Receiver Overflow Status Status in function 4, if \
  6152. set, generate pcie_err_attn output when this error is seen.. WC \
  6153. */
  6154. #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL4\
  6155. (1 << 24) /* Unexpected Completion Status Status in function 4, \
  6156. if set, generate pcie_err_attn output when this error is seen. WC \
  6157. */
  6158. #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT4\
  6159. (1 << 23) /* Receive UR Statusin function 4. If set, generate \
  6160. pcie_err_attn output when this error is seen. WC */
  6161. #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT4\
  6162. (1 << 22) /* Completer Timeout Status Status in function 4, if \
  6163. set, generate pcie_err_attn output when this error is seen. WC */
  6164. #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL4\
  6165. (1 << 21) /* Flow Control Protocol Error Status Status in \
  6166. function 4, if set, generate pcie_err_attn output when this error \
  6167. is seen. WC */
  6168. #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP4\
  6169. (1 << 20) /* Poisoned Error Status Status in function 4, if set, \
  6170. generate pcie_err_attn output when this error is seen.. WC */
  6171. #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT3 (1 << 19) /* WC */
  6172. #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3\
  6173. (1 << 18) /* Unsupported Request Error Status in function3, if \
  6174. set, generate pcie_err_attn output when this error is seen. WC */
  6175. #define PXPCS_TL_FUNC345_STAT_ERR_ECRC3\
  6176. (1 << 17) /* ECRC Error TLP Status Status in function 3, if set, \
  6177. generate pcie_err_attn output when this error is seen.. WC */
  6178. #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP3\
  6179. (1 << 16) /* Malformed TLP Status Status in function 3, if set, \
  6180. generate pcie_err_attn output when this error is seen.. WC */
  6181. #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW3\
  6182. (1 << 15) /* Receiver Overflow Status Status in function 3, if \
  6183. set, generate pcie_err_attn output when this error is seen.. WC \
  6184. */
  6185. #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL3\
  6186. (1 << 14) /* Unexpected Completion Status Status in function 3, \
  6187. if set, generate pcie_err_attn output when this error is seen. WC \
  6188. */
  6189. #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT3\
  6190. (1 << 13) /* Receive UR Statusin function 3. If set, generate \
  6191. pcie_err_attn output when this error is seen. WC */
  6192. #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT3\
  6193. (1 << 12) /* Completer Timeout Status Status in function 3, if \
  6194. set, generate pcie_err_attn output when this error is seen. WC */
  6195. #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL3\
  6196. (1 << 11) /* Flow Control Protocol Error Status Status in \
  6197. function 3, if set, generate pcie_err_attn output when this error \
  6198. is seen. WC */
  6199. #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP3\
  6200. (1 << 10) /* Poisoned Error Status Status in function 3, if set, \
  6201. generate pcie_err_attn output when this error is seen.. WC */
  6202. #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT2 (1 << 9) /* WC */
  6203. #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2\
  6204. (1 << 8) /* Unsupported Request Error Status for Function 2, if \
  6205. set, generate pcie_err_attn output when this error is seen. WC */
  6206. #define PXPCS_TL_FUNC345_STAT_ERR_ECRC2\
  6207. (1 << 7) /* ECRC Error TLP Status Status for Function 2, if set, \
  6208. generate pcie_err_attn output when this error is seen.. WC */
  6209. #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP2\
  6210. (1 << 6) /* Malformed TLP Status Status for Function 2, if set, \
  6211. generate pcie_err_attn output when this error is seen.. WC */
  6212. #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW2\
  6213. (1 << 5) /* Receiver Overflow Status Status for Function 2, if \
  6214. set, generate pcie_err_attn output when this error is seen.. WC \
  6215. */
  6216. #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL2\
  6217. (1 << 4) /* Unexpected Completion Status Status for Function 2, \
  6218. if set, generate pcie_err_attn output when this error is seen. WC \
  6219. */
  6220. #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT2\
  6221. (1 << 3) /* Receive UR Statusfor Function 2. If set, generate \
  6222. pcie_err_attn output when this error is seen. WC */
  6223. #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT2\
  6224. (1 << 2) /* Completer Timeout Status Status for Function 2, if \
  6225. set, generate pcie_err_attn output when this error is seen. WC */
  6226. #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL2\
  6227. (1 << 1) /* Flow Control Protocol Error Status Status for \
  6228. Function 2, if set, generate pcie_err_attn output when this error \
  6229. is seen. WC */
  6230. #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP2\
  6231. (1 << 0) /* Poisoned Error Status Status for Function 2, if set, \
  6232. generate pcie_err_attn output when this error is seen.. WC */
  6233. #define PXPCS_TL_FUNC678_STAT 0x85C
  6234. #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT7 (1 << 29) /* WC */
  6235. #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7\
  6236. (1 << 28) /* Unsupported Request Error Status in function7, if \
  6237. set, generate pcie_err_attn output when this error is seen. WC */
  6238. #define PXPCS_TL_FUNC678_STAT_ERR_ECRC7\
  6239. (1 << 27) /* ECRC Error TLP Status Status in function 7, if set, \
  6240. generate pcie_err_attn output when this error is seen.. WC */
  6241. #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP7\
  6242. (1 << 26) /* Malformed TLP Status Status in function 7, if set, \
  6243. generate pcie_err_attn output when this error is seen.. WC */
  6244. #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW7\
  6245. (1 << 25) /* Receiver Overflow Status Status in function 7, if \
  6246. set, generate pcie_err_attn output when this error is seen.. WC \
  6247. */
  6248. #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL7\
  6249. (1 << 24) /* Unexpected Completion Status Status in function 7, \
  6250. if set, generate pcie_err_attn output when this error is seen. WC \
  6251. */
  6252. #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT7\
  6253. (1 << 23) /* Receive UR Statusin function 7. If set, generate \
  6254. pcie_err_attn output when this error is seen. WC */
  6255. #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT7\
  6256. (1 << 22) /* Completer Timeout Status Status in function 7, if \
  6257. set, generate pcie_err_attn output when this error is seen. WC */
  6258. #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL7\
  6259. (1 << 21) /* Flow Control Protocol Error Status Status in \
  6260. function 7, if set, generate pcie_err_attn output when this error \
  6261. is seen. WC */
  6262. #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP7\
  6263. (1 << 20) /* Poisoned Error Status Status in function 7, if set, \
  6264. generate pcie_err_attn output when this error is seen.. WC */
  6265. #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT6 (1 << 19) /* WC */
  6266. #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6\
  6267. (1 << 18) /* Unsupported Request Error Status in function6, if \
  6268. set, generate pcie_err_attn output when this error is seen. WC */
  6269. #define PXPCS_TL_FUNC678_STAT_ERR_ECRC6\
  6270. (1 << 17) /* ECRC Error TLP Status Status in function 6, if set, \
  6271. generate pcie_err_attn output when this error is seen.. WC */
  6272. #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP6\
  6273. (1 << 16) /* Malformed TLP Status Status in function 6, if set, \
  6274. generate pcie_err_attn output when this error is seen.. WC */
  6275. #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW6\
  6276. (1 << 15) /* Receiver Overflow Status Status in function 6, if \
  6277. set, generate pcie_err_attn output when this error is seen.. WC \
  6278. */
  6279. #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL6\
  6280. (1 << 14) /* Unexpected Completion Status Status in function 6, \
  6281. if set, generate pcie_err_attn output when this error is seen. WC \
  6282. */
  6283. #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT6\
  6284. (1 << 13) /* Receive UR Statusin function 6. If set, generate \
  6285. pcie_err_attn output when this error is seen. WC */
  6286. #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT6\
  6287. (1 << 12) /* Completer Timeout Status Status in function 6, if \
  6288. set, generate pcie_err_attn output when this error is seen. WC */
  6289. #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL6\
  6290. (1 << 11) /* Flow Control Protocol Error Status Status in \
  6291. function 6, if set, generate pcie_err_attn output when this error \
  6292. is seen. WC */
  6293. #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP6\
  6294. (1 << 10) /* Poisoned Error Status Status in function 6, if set, \
  6295. generate pcie_err_attn output when this error is seen.. WC */
  6296. #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT5 (1 << 9) /* WC */
  6297. #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5\
  6298. (1 << 8) /* Unsupported Request Error Status for Function 5, if \
  6299. set, generate pcie_err_attn output when this error is seen. WC */
  6300. #define PXPCS_TL_FUNC678_STAT_ERR_ECRC5\
  6301. (1 << 7) /* ECRC Error TLP Status Status for Function 5, if set, \
  6302. generate pcie_err_attn output when this error is seen.. WC */
  6303. #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP5\
  6304. (1 << 6) /* Malformed TLP Status Status for Function 5, if set, \
  6305. generate pcie_err_attn output when this error is seen.. WC */
  6306. #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW5\
  6307. (1 << 5) /* Receiver Overflow Status Status for Function 5, if \
  6308. set, generate pcie_err_attn output when this error is seen.. WC \
  6309. */
  6310. #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL5\
  6311. (1 << 4) /* Unexpected Completion Status Status for Function 5, \
  6312. if set, generate pcie_err_attn output when this error is seen. WC \
  6313. */
  6314. #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT5\
  6315. (1 << 3) /* Receive UR Statusfor Function 5. If set, generate \
  6316. pcie_err_attn output when this error is seen. WC */
  6317. #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT5\
  6318. (1 << 2) /* Completer Timeout Status Status for Function 5, if \
  6319. set, generate pcie_err_attn output when this error is seen. WC */
  6320. #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL5\
  6321. (1 << 1) /* Flow Control Protocol Error Status Status for \
  6322. Function 5, if set, generate pcie_err_attn output when this error \
  6323. is seen. WC */
  6324. #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP5\
  6325. (1 << 0) /* Poisoned Error Status Status for Function 5, if set, \
  6326. generate pcie_err_attn output when this error is seen.. WC */
  6327. #define BAR_USTRORM_INTMEM 0x400000
  6328. #define BAR_CSTRORM_INTMEM 0x410000
  6329. #define BAR_XSTRORM_INTMEM 0x420000
  6330. #define BAR_TSTRORM_INTMEM 0x430000
  6331. /* for accessing the IGU in case of status block ACK */
  6332. #define BAR_IGU_INTMEM 0x440000
  6333. #define BAR_DOORBELL_OFFSET 0x800000
  6334. #define BAR_ME_REGISTER 0x450000
  6335. #define ME_REG_PF_NUM_SHIFT 0
  6336. #define ME_REG_PF_NUM\
  6337. (7L<<ME_REG_PF_NUM_SHIFT) /* Relative PF Num */
  6338. #define ME_REG_VF_VALID (1<<8)
  6339. #define ME_REG_VF_NUM_SHIFT 9
  6340. #define ME_REG_VF_NUM_MASK (0x3f<<ME_REG_VF_NUM_SHIFT)
  6341. #define ME_REG_VF_ERR (0x1<<3)
  6342. #define ME_REG_ABS_PF_NUM_SHIFT 16
  6343. #define ME_REG_ABS_PF_NUM\
  6344. (7L<<ME_REG_ABS_PF_NUM_SHIFT) /* Absolute PF Num */
  6345. #define MDIO_REG_BANK_CL73_IEEEB0 0x0
  6346. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL 0x0
  6347. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN 0x0200
  6348. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN 0x1000
  6349. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST 0x8000
  6350. #define MDIO_REG_BANK_CL73_IEEEB1 0x10
  6351. #define MDIO_CL73_IEEEB1_AN_ADV1 0x00
  6352. #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE 0x0400
  6353. #define MDIO_CL73_IEEEB1_AN_ADV1_ASYMMETRIC 0x0800
  6354. #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH 0x0C00
  6355. #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK 0x0C00
  6356. #define MDIO_CL73_IEEEB1_AN_ADV2 0x01
  6357. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M 0x0000
  6358. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX 0x0020
  6359. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 0x0040
  6360. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR 0x0080
  6361. #define MDIO_CL73_IEEEB1_AN_LP_ADV1 0x03
  6362. #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE 0x0400
  6363. #define MDIO_CL73_IEEEB1_AN_LP_ADV1_ASYMMETRIC 0x0800
  6364. #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_BOTH 0x0C00
  6365. #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK 0x0C00
  6366. #define MDIO_REG_BANK_RX0 0x80b0
  6367. #define MDIO_RX0_RX_STATUS 0x10
  6368. #define MDIO_RX0_RX_STATUS_SIGDET 0x8000
  6369. #define MDIO_RX0_RX_STATUS_RX_SEQ_DONE 0x1000
  6370. #define MDIO_RX0_RX_EQ_BOOST 0x1c
  6371. #define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  6372. #define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL 0x10
  6373. #define MDIO_REG_BANK_RX1 0x80c0
  6374. #define MDIO_RX1_RX_EQ_BOOST 0x1c
  6375. #define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  6376. #define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL 0x10
  6377. #define MDIO_REG_BANK_RX2 0x80d0
  6378. #define MDIO_RX2_RX_EQ_BOOST 0x1c
  6379. #define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  6380. #define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL 0x10
  6381. #define MDIO_REG_BANK_RX3 0x80e0
  6382. #define MDIO_RX3_RX_EQ_BOOST 0x1c
  6383. #define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  6384. #define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL 0x10
  6385. #define MDIO_REG_BANK_RX_ALL 0x80f0
  6386. #define MDIO_RX_ALL_RX_EQ_BOOST 0x1c
  6387. #define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  6388. #define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL 0x10
  6389. #define MDIO_REG_BANK_TX0 0x8060
  6390. #define MDIO_TX0_TX_DRIVER 0x17
  6391. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  6392. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  6393. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  6394. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  6395. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  6396. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  6397. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  6398. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  6399. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  6400. #define MDIO_REG_BANK_TX1 0x8070
  6401. #define MDIO_TX1_TX_DRIVER 0x17
  6402. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  6403. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  6404. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  6405. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  6406. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  6407. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  6408. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  6409. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  6410. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  6411. #define MDIO_REG_BANK_TX2 0x8080
  6412. #define MDIO_TX2_TX_DRIVER 0x17
  6413. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  6414. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  6415. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  6416. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  6417. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  6418. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  6419. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  6420. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  6421. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  6422. #define MDIO_REG_BANK_TX3 0x8090
  6423. #define MDIO_TX3_TX_DRIVER 0x17
  6424. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  6425. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  6426. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  6427. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  6428. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  6429. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  6430. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  6431. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  6432. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  6433. #define MDIO_REG_BANK_XGXS_BLOCK0 0x8000
  6434. #define MDIO_BLOCK0_XGXS_CONTROL 0x10
  6435. #define MDIO_REG_BANK_XGXS_BLOCK1 0x8010
  6436. #define MDIO_BLOCK1_LANE_CTRL0 0x15
  6437. #define MDIO_BLOCK1_LANE_CTRL1 0x16
  6438. #define MDIO_BLOCK1_LANE_CTRL2 0x17
  6439. #define MDIO_BLOCK1_LANE_PRBS 0x19
  6440. #define MDIO_REG_BANK_XGXS_BLOCK2 0x8100
  6441. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP 0x10
  6442. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE 0x8000
  6443. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE 0x4000
  6444. #define MDIO_XGXS_BLOCK2_TX_LN_SWAP 0x11
  6445. #define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE 0x8000
  6446. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G 0x14
  6447. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS 0x0001
  6448. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS 0x0010
  6449. #define MDIO_XGXS_BLOCK2_TEST_MODE_LANE 0x15
  6450. #define MDIO_REG_BANK_GP_STATUS 0x8120
  6451. #define MDIO_GP_STATUS_TOP_AN_STATUS1 0x1B
  6452. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE 0x0001
  6453. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE 0x0002
  6454. #define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS 0x0004
  6455. #define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS 0x0008
  6456. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE 0x0010
  6457. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE 0x0020
  6458. #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE 0x0040
  6459. #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE 0x0080
  6460. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK 0x3f00
  6461. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M 0x0000
  6462. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M 0x0100
  6463. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G 0x0200
  6464. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G 0x0300
  6465. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G 0x0400
  6466. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G 0x0500
  6467. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG 0x0600
  6468. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4 0x0700
  6469. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG 0x0800
  6470. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G 0x0900
  6471. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G 0x0A00
  6472. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G 0x0B00
  6473. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G 0x0C00
  6474. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX 0x0D00
  6475. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4 0x0E00
  6476. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR 0x0F00
  6477. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI 0x1B00
  6478. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS 0x1E00
  6479. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI 0x1F00
  6480. #define MDIO_REG_BANK_10G_PARALLEL_DETECT 0x8130
  6481. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS 0x10
  6482. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK 0x8000
  6483. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL 0x11
  6484. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN 0x1
  6485. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK 0x13
  6486. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT (0xb71<<1)
  6487. #define MDIO_REG_BANK_SERDES_DIGITAL 0x8300
  6488. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1 0x10
  6489. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE 0x0001
  6490. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF 0x0002
  6491. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN 0x0004
  6492. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT 0x0008
  6493. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET 0x0010
  6494. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE 0x0020
  6495. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2 0x11
  6496. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN 0x0001
  6497. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR 0x0040
  6498. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1 0x14
  6499. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SGMII 0x0001
  6500. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_LINK 0x0002
  6501. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX 0x0004
  6502. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK 0x0018
  6503. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_SHIFT 3
  6504. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G 0x0018
  6505. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G 0x0010
  6506. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M 0x0008
  6507. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M 0x0000
  6508. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2 0x15
  6509. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED 0x0002
  6510. #define MDIO_SERDES_DIGITAL_MISC1 0x18
  6511. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK 0xE000
  6512. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M 0x0000
  6513. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M 0x2000
  6514. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M 0x4000
  6515. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M 0x6000
  6516. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M 0x8000
  6517. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL 0x0010
  6518. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK 0x000f
  6519. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G 0x0000
  6520. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G 0x0001
  6521. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G 0x0002
  6522. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG 0x0003
  6523. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4 0x0004
  6524. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G 0x0005
  6525. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G 0x0006
  6526. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G 0x0007
  6527. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G 0x0008
  6528. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G 0x0009
  6529. #define MDIO_REG_BANK_OVER_1G 0x8320
  6530. #define MDIO_OVER_1G_DIGCTL_3_4 0x14
  6531. #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK 0xffe0
  6532. #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_SHIFT 5
  6533. #define MDIO_OVER_1G_UP1 0x19
  6534. #define MDIO_OVER_1G_UP1_2_5G 0x0001
  6535. #define MDIO_OVER_1G_UP1_5G 0x0002
  6536. #define MDIO_OVER_1G_UP1_6G 0x0004
  6537. #define MDIO_OVER_1G_UP1_10G 0x0010
  6538. #define MDIO_OVER_1G_UP1_10GH 0x0008
  6539. #define MDIO_OVER_1G_UP1_12G 0x0020
  6540. #define MDIO_OVER_1G_UP1_12_5G 0x0040
  6541. #define MDIO_OVER_1G_UP1_13G 0x0080
  6542. #define MDIO_OVER_1G_UP1_15G 0x0100
  6543. #define MDIO_OVER_1G_UP1_16G 0x0200
  6544. #define MDIO_OVER_1G_UP2 0x1A
  6545. #define MDIO_OVER_1G_UP2_IPREDRIVER_MASK 0x0007
  6546. #define MDIO_OVER_1G_UP2_IDRIVER_MASK 0x0038
  6547. #define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK 0x03C0
  6548. #define MDIO_OVER_1G_UP3 0x1B
  6549. #define MDIO_OVER_1G_UP3_HIGIG2 0x0001
  6550. #define MDIO_OVER_1G_LP_UP1 0x1C
  6551. #define MDIO_OVER_1G_LP_UP2 0x1D
  6552. #define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK 0x03ff
  6553. #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK 0x0780
  6554. #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT 7
  6555. #define MDIO_OVER_1G_LP_UP3 0x1E
  6556. #define MDIO_REG_BANK_REMOTE_PHY 0x8330
  6557. #define MDIO_REMOTE_PHY_MISC_RX_STATUS 0x10
  6558. #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG 0x0010
  6559. #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG 0x0600
  6560. #define MDIO_REG_BANK_BAM_NEXT_PAGE 0x8350
  6561. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL 0x10
  6562. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE 0x0001
  6563. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN 0x0002
  6564. #define MDIO_REG_BANK_CL73_USERB0 0x8370
  6565. #define MDIO_CL73_USERB0_CL73_UCTRL 0x10
  6566. #define MDIO_CL73_USERB0_CL73_UCTRL_USTAT1_MUXSEL 0x0002
  6567. #define MDIO_CL73_USERB0_CL73_USTAT1 0x11
  6568. #define MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK 0x0100
  6569. #define MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37 0x0400
  6570. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1 0x12
  6571. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN 0x8000
  6572. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN 0x4000
  6573. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN 0x2000
  6574. #define MDIO_CL73_USERB0_CL73_BAM_CTRL3 0x14
  6575. #define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR 0x0001
  6576. #define MDIO_REG_BANK_AER_BLOCK 0xFFD0
  6577. #define MDIO_AER_BLOCK_AER_REG 0x1E
  6578. #define MDIO_REG_BANK_COMBO_IEEE0 0xFFE0
  6579. #define MDIO_COMBO_IEEE0_MII_CONTROL 0x10
  6580. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK 0x2040
  6581. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10 0x0000
  6582. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100 0x2000
  6583. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000 0x0040
  6584. #define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX 0x0100
  6585. #define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN 0x0200
  6586. #define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN 0x1000
  6587. #define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK 0x4000
  6588. #define MDIO_COMBO_IEEO_MII_CONTROL_RESET 0x8000
  6589. #define MDIO_COMBO_IEEE0_MII_STATUS 0x11
  6590. #define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS 0x0004
  6591. #define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE 0x0020
  6592. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV 0x14
  6593. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX 0x0020
  6594. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX 0x0040
  6595. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK 0x0180
  6596. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE 0x0000
  6597. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC 0x0080
  6598. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC 0x0100
  6599. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH 0x0180
  6600. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE 0x8000
  6601. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1 0x15
  6602. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE 0x8000
  6603. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK 0x4000
  6604. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK 0x0180
  6605. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE 0x0000
  6606. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH 0x0180
  6607. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP 0x0040
  6608. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP 0x0020
  6609. /*WhenthelinkpartnerisinSGMIImode(bit0=1),then
  6610. bit15=link,bit12=duplex,bits11:10=speed,bit14=acknowledge.
  6611. Theotherbitsarereservedandshouldbezero*/
  6612. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE 0x0001
  6613. #define MDIO_PMA_DEVAD 0x1
  6614. /*ieee*/
  6615. #define MDIO_PMA_REG_CTRL 0x0
  6616. #define MDIO_PMA_REG_STATUS 0x1
  6617. #define MDIO_PMA_REG_10G_CTRL2 0x7
  6618. #define MDIO_PMA_REG_TX_DISABLE 0x0009
  6619. #define MDIO_PMA_REG_RX_SD 0xa
  6620. /*bcm*/
  6621. #define MDIO_PMA_REG_BCM_CTRL 0x0096
  6622. #define MDIO_PMA_REG_FEC_CTRL 0x00ab
  6623. #define MDIO_PMA_REG_PHY_IDENTIFIER 0xc800
  6624. #define MDIO_PMA_REG_DIGITAL_CTRL 0xc808
  6625. #define MDIO_PMA_REG_DIGITAL_STATUS 0xc809
  6626. #define MDIO_PMA_REG_TX_POWER_DOWN 0xca02
  6627. #define MDIO_PMA_REG_CMU_PLL_BYPASS 0xca09
  6628. #define MDIO_PMA_REG_MISC_CTRL 0xca0a
  6629. #define MDIO_PMA_REG_GEN_CTRL 0xca10
  6630. #define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP 0x0188
  6631. #define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET 0x018a
  6632. #define MDIO_PMA_REG_M8051_MSGIN_REG 0xca12
  6633. #define MDIO_PMA_REG_M8051_MSGOUT_REG 0xca13
  6634. #define MDIO_PMA_REG_ROM_VER1 0xca19
  6635. #define MDIO_PMA_REG_ROM_VER2 0xca1a
  6636. #define MDIO_PMA_REG_EDC_FFE_MAIN 0xca1b
  6637. #define MDIO_PMA_REG_PLL_BANDWIDTH 0xca1d
  6638. #define MDIO_PMA_REG_PLL_CTRL 0xca1e
  6639. #define MDIO_PMA_REG_MISC_CTRL0 0xca23
  6640. #define MDIO_PMA_REG_LRM_MODE 0xca3f
  6641. #define MDIO_PMA_REG_CDR_BANDWIDTH 0xca46
  6642. #define MDIO_PMA_REG_MISC_CTRL1 0xca85
  6643. #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL 0x8000
  6644. #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK 0x000c
  6645. #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE 0x0000
  6646. #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE 0x0004
  6647. #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IN_PROGRESS 0x0008
  6648. #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_FAILED 0x000c
  6649. #define MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT 0x8002
  6650. #define MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR 0x8003
  6651. #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF 0xc820
  6652. #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK 0xff
  6653. #define MDIO_PMA_REG_8726_TX_CTRL1 0xca01
  6654. #define MDIO_PMA_REG_8726_TX_CTRL2 0xca05
  6655. #define MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR 0x8005
  6656. #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF 0x8007
  6657. #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK 0xff
  6658. #define MDIO_PMA_REG_8727_TX_CTRL1 0xca02
  6659. #define MDIO_PMA_REG_8727_TX_CTRL2 0xca05
  6660. #define MDIO_PMA_REG_8727_PCS_OPT_CTRL 0xc808
  6661. #define MDIO_PMA_REG_8727_GPIO_CTRL 0xc80e
  6662. #define MDIO_PMA_REG_8727_PCS_GP 0xc842
  6663. #define MDIO_PMA_REG_8727_OPT_CFG_REG 0xc8e4
  6664. #define MDIO_AN_REG_8727_MISC_CTRL 0x8309
  6665. #define MDIO_PMA_REG_8073_CHIP_REV 0xc801
  6666. #define MDIO_PMA_REG_8073_SPEED_LINK_STATUS 0xc820
  6667. #define MDIO_PMA_REG_8073_XAUI_WA 0xc841
  6668. #define MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL 0xcd08
  6669. #define MDIO_PMA_REG_7101_RESET 0xc000
  6670. #define MDIO_PMA_REG_7107_LED_CNTL 0xc007
  6671. #define MDIO_PMA_REG_7107_LINK_LED_CNTL 0xc009
  6672. #define MDIO_PMA_REG_7101_VER1 0xc026
  6673. #define MDIO_PMA_REG_7101_VER2 0xc027
  6674. #define MDIO_PMA_REG_8481_PMD_SIGNAL 0xa811
  6675. #define MDIO_PMA_REG_8481_LED1_MASK 0xa82c
  6676. #define MDIO_PMA_REG_8481_LED2_MASK 0xa82f
  6677. #define MDIO_PMA_REG_8481_LED3_MASK 0xa832
  6678. #define MDIO_PMA_REG_8481_LED3_BLINK 0xa834
  6679. #define MDIO_PMA_REG_8481_LED5_MASK 0xa838
  6680. #define MDIO_PMA_REG_8481_SIGNAL_MASK 0xa835
  6681. #define MDIO_PMA_REG_8481_LINK_SIGNAL 0xa83b
  6682. #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK 0x800
  6683. #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT 11
  6684. #define MDIO_WIS_DEVAD 0x2
  6685. /*bcm*/
  6686. #define MDIO_WIS_REG_LASI_CNTL 0x9002
  6687. #define MDIO_WIS_REG_LASI_STATUS 0x9005
  6688. #define MDIO_PCS_DEVAD 0x3
  6689. #define MDIO_PCS_REG_STATUS 0x0020
  6690. #define MDIO_PCS_REG_LASI_STATUS 0x9005
  6691. #define MDIO_PCS_REG_7101_DSP_ACCESS 0xD000
  6692. #define MDIO_PCS_REG_7101_SPI_MUX 0xD008
  6693. #define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
  6694. #define MDIO_PCS_REG_7101_SPI_RESET_BIT (5)
  6695. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
  6696. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD (6)
  6697. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD (0xC7)
  6698. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD (2)
  6699. #define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
  6700. #define MDIO_XS_DEVAD 0x4
  6701. #define MDIO_XS_PLL_SEQUENCER 0x8000
  6702. #define MDIO_XS_SFX7101_XGXS_TEST1 0xc00a
  6703. #define MDIO_XS_8706_REG_BANK_RX0 0x80bc
  6704. #define MDIO_XS_8706_REG_BANK_RX1 0x80cc
  6705. #define MDIO_XS_8706_REG_BANK_RX2 0x80dc
  6706. #define MDIO_XS_8706_REG_BANK_RX3 0x80ec
  6707. #define MDIO_XS_8706_REG_BANK_RXA 0x80fc
  6708. #define MDIO_XS_REG_8073_RX_CTRL_PCIE 0x80FA
  6709. #define MDIO_AN_DEVAD 0x7
  6710. /*ieee*/
  6711. #define MDIO_AN_REG_CTRL 0x0000
  6712. #define MDIO_AN_REG_STATUS 0x0001
  6713. #define MDIO_AN_REG_STATUS_AN_COMPLETE 0x0020
  6714. #define MDIO_AN_REG_ADV_PAUSE 0x0010
  6715. #define MDIO_AN_REG_ADV_PAUSE_PAUSE 0x0400
  6716. #define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC 0x0800
  6717. #define MDIO_AN_REG_ADV_PAUSE_BOTH 0x0C00
  6718. #define MDIO_AN_REG_ADV_PAUSE_MASK 0x0C00
  6719. #define MDIO_AN_REG_ADV 0x0011
  6720. #define MDIO_AN_REG_ADV2 0x0012
  6721. #define MDIO_AN_REG_LP_AUTO_NEG 0x0013
  6722. #define MDIO_AN_REG_MASTER_STATUS 0x0021
  6723. /*bcm*/
  6724. #define MDIO_AN_REG_LINK_STATUS 0x8304
  6725. #define MDIO_AN_REG_CL37_CL73 0x8370
  6726. #define MDIO_AN_REG_CL37_AN 0xffe0
  6727. #define MDIO_AN_REG_CL37_FC_LD 0xffe4
  6728. #define MDIO_AN_REG_CL37_FC_LP 0xffe5
  6729. #define MDIO_AN_REG_8073_2_5G 0x8329
  6730. #define MDIO_AN_REG_8073_BAM 0x8350
  6731. #define MDIO_AN_REG_8481_10GBASE_T_AN_CTRL 0x0020
  6732. #define MDIO_AN_REG_8481_LEGACY_MII_CTRL 0xffe0
  6733. #define MDIO_AN_REG_8481_LEGACY_MII_STATUS 0xffe1
  6734. #define MDIO_AN_REG_8481_LEGACY_AN_ADV 0xffe4
  6735. #define MDIO_AN_REG_8481_LEGACY_AN_EXPANSION 0xffe6
  6736. #define MDIO_AN_REG_8481_1000T_CTRL 0xffe9
  6737. #define MDIO_AN_REG_8481_EXPANSION_REG_RD_RW 0xfff5
  6738. #define MDIO_AN_REG_8481_EXPANSION_REG_ACCESS 0xfff7
  6739. #define MDIO_AN_REG_8481_AUX_CTRL 0xfff8
  6740. #define MDIO_AN_REG_8481_LEGACY_SHADOW 0xfffc
  6741. /* BCM84823 only */
  6742. #define MDIO_CTL_DEVAD 0x1e
  6743. #define MDIO_CTL_REG_84823_MEDIA 0x401a
  6744. #define MDIO_CTL_REG_84823_MEDIA_MAC_MASK 0x0018
  6745. /* These pins configure the BCM84823 interface to MAC after reset. */
  6746. #define MDIO_CTL_REG_84823_CTRL_MAC_XFI 0x0008
  6747. #define MDIO_CTL_REG_84823_MEDIA_MAC_XAUI_M 0x0010
  6748. /* These pins configure the BCM84823 interface to Line after reset. */
  6749. #define MDIO_CTL_REG_84823_MEDIA_LINE_MASK 0x0060
  6750. #define MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L 0x0020
  6751. #define MDIO_CTL_REG_84823_MEDIA_LINE_XFI 0x0040
  6752. /* When this pin is active high during reset, 10GBASE-T core is power
  6753. * down, When it is active low the 10GBASE-T is power up
  6754. */
  6755. #define MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN 0x0080
  6756. #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK 0x0100
  6757. #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER 0x0000
  6758. #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER 0x0100
  6759. #define MDIO_CTL_REG_84823_MEDIA_FIBER_1G 0x1000
  6760. #define MDIO_CTL_REG_84823_USER_CTRL_REG 0x4005
  6761. #define MDIO_CTL_REG_84823_USER_CTRL_CMS 0x0080
  6762. #define MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH 0xa82b
  6763. #define MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ 0x2f
  6764. #define MDIO_PMA_REG_84823_CTL_LED_CTL_1 0xa8e3
  6765. #define MDIO_PMA_REG_84833_CTL_LED_CTL_1 0xa8ec
  6766. #define MDIO_PMA_REG_84823_LED3_STRETCH_EN 0x0080
  6767. /* BCM84833 only */
  6768. #define MDIO_84833_TOP_CFG_XGPHY_STRAP1 0x401a
  6769. #define MDIO_84833_SUPER_ISOLATE 0x8000
  6770. /* These are mailbox register set used by 84833. */
  6771. #define MDIO_84833_TOP_CFG_SCRATCH_REG0 0x4005
  6772. #define MDIO_84833_TOP_CFG_SCRATCH_REG1 0x4006
  6773. #define MDIO_84833_TOP_CFG_SCRATCH_REG2 0x4007
  6774. #define MDIO_84833_TOP_CFG_SCRATCH_REG3 0x4008
  6775. #define MDIO_84833_TOP_CFG_SCRATCH_REG4 0x4009
  6776. #define MDIO_84833_TOP_CFG_SCRATCH_REG26 0x4037
  6777. #define MDIO_84833_TOP_CFG_SCRATCH_REG27 0x4038
  6778. #define MDIO_84833_TOP_CFG_SCRATCH_REG28 0x4039
  6779. #define MDIO_84833_TOP_CFG_SCRATCH_REG29 0x403a
  6780. #define MDIO_84833_TOP_CFG_SCRATCH_REG30 0x403b
  6781. #define MDIO_84833_TOP_CFG_SCRATCH_REG31 0x403c
  6782. #define MDIO_84833_CMD_HDLR_COMMAND MDIO_84833_TOP_CFG_SCRATCH_REG0
  6783. #define MDIO_84833_CMD_HDLR_STATUS MDIO_84833_TOP_CFG_SCRATCH_REG26
  6784. #define MDIO_84833_CMD_HDLR_DATA1 MDIO_84833_TOP_CFG_SCRATCH_REG27
  6785. #define MDIO_84833_CMD_HDLR_DATA2 MDIO_84833_TOP_CFG_SCRATCH_REG28
  6786. #define MDIO_84833_CMD_HDLR_DATA3 MDIO_84833_TOP_CFG_SCRATCH_REG29
  6787. #define MDIO_84833_CMD_HDLR_DATA4 MDIO_84833_TOP_CFG_SCRATCH_REG30
  6788. #define MDIO_84833_CMD_HDLR_DATA5 MDIO_84833_TOP_CFG_SCRATCH_REG31
  6789. /* Mailbox command set used by 84833. */
  6790. #define PHY84833_CMD_SET_PAIR_SWAP 0x8001
  6791. #define PHY84833_CMD_GET_EEE_MODE 0x8008
  6792. #define PHY84833_CMD_SET_EEE_MODE 0x8009
  6793. /* Mailbox status set used by 84833. */
  6794. #define PHY84833_STATUS_CMD_RECEIVED 0x0001
  6795. #define PHY84833_STATUS_CMD_IN_PROGRESS 0x0002
  6796. #define PHY84833_STATUS_CMD_COMPLETE_PASS 0x0004
  6797. #define PHY84833_STATUS_CMD_COMPLETE_ERROR 0x0008
  6798. #define PHY84833_STATUS_CMD_OPEN_FOR_CMDS 0x0010
  6799. #define PHY84833_STATUS_CMD_SYSTEM_BOOT 0x0020
  6800. #define PHY84833_STATUS_CMD_NOT_OPEN_FOR_CMDS 0x0040
  6801. #define PHY84833_STATUS_CMD_CLEAR_COMPLETE 0x0080
  6802. #define PHY84833_STATUS_CMD_OPEN_OVERRIDE 0xa5a5
  6803. /* Warpcore clause 45 addressing */
  6804. #define MDIO_WC_DEVAD 0x3
  6805. #define MDIO_WC_REG_IEEE0BLK_MIICNTL 0x0
  6806. #define MDIO_WC_REG_IEEE0BLK_AUTONEGNP 0x7
  6807. #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT0 0x10
  6808. #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1 0x11
  6809. #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2 0x12
  6810. #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY 0x4000
  6811. #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ 0x8000
  6812. #define MDIO_WC_REG_PMD_IEEE9BLK_TENGBASE_KR_PMD_CONTROL_REGISTER_150 0x96
  6813. #define MDIO_WC_REG_XGXSBLK0_XGXSCONTROL 0x8000
  6814. #define MDIO_WC_REG_XGXSBLK0_MISCCONTROL1 0x800e
  6815. #define MDIO_WC_REG_XGXSBLK1_DESKEW 0x8010
  6816. #define MDIO_WC_REG_XGXSBLK1_LANECTRL0 0x8015
  6817. #define MDIO_WC_REG_XGXSBLK1_LANECTRL1 0x8016
  6818. #define MDIO_WC_REG_XGXSBLK1_LANECTRL2 0x8017
  6819. #define MDIO_WC_REG_TX0_ANA_CTRL0 0x8061
  6820. #define MDIO_WC_REG_TX1_ANA_CTRL0 0x8071
  6821. #define MDIO_WC_REG_TX2_ANA_CTRL0 0x8081
  6822. #define MDIO_WC_REG_TX3_ANA_CTRL0 0x8091
  6823. #define MDIO_WC_REG_TX0_TX_DRIVER 0x8067
  6824. #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET 0x04
  6825. #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_MASK 0x00f0
  6826. #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET 0x08
  6827. #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  6828. #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET 0x0c
  6829. #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_MASK 0x7000
  6830. #define MDIO_WC_REG_TX1_TX_DRIVER 0x8077
  6831. #define MDIO_WC_REG_TX2_TX_DRIVER 0x8087
  6832. #define MDIO_WC_REG_TX3_TX_DRIVER 0x8097
  6833. #define MDIO_WC_REG_RX0_ANARXCONTROL1G 0x80b9
  6834. #define MDIO_WC_REG_RX2_ANARXCONTROL1G 0x80d9
  6835. #define MDIO_WC_REG_RX0_PCI_CTRL 0x80ba
  6836. #define MDIO_WC_REG_RX1_PCI_CTRL 0x80ca
  6837. #define MDIO_WC_REG_RX2_PCI_CTRL 0x80da
  6838. #define MDIO_WC_REG_RX3_PCI_CTRL 0x80ea
  6839. #define MDIO_WC_REG_XGXSBLK2_UNICORE_MODE_10G 0x8104
  6840. #define MDIO_WC_REG_XGXS_STATUS3 0x8129
  6841. #define MDIO_WC_REG_PAR_DET_10G_STATUS 0x8130
  6842. #define MDIO_WC_REG_PAR_DET_10G_CTRL 0x8131
  6843. #define MDIO_WC_REG_XGXS_X2_CONTROL2 0x8141
  6844. #define MDIO_WC_REG_XGXS_RX_LN_SWAP1 0x816B
  6845. #define MDIO_WC_REG_XGXS_TX_LN_SWAP1 0x8169
  6846. #define MDIO_WC_REG_GP2_STATUS_GP_2_0 0x81d0
  6847. #define MDIO_WC_REG_GP2_STATUS_GP_2_1 0x81d1
  6848. #define MDIO_WC_REG_GP2_STATUS_GP_2_2 0x81d2
  6849. #define MDIO_WC_REG_GP2_STATUS_GP_2_3 0x81d3
  6850. #define MDIO_WC_REG_GP2_STATUS_GP_2_4 0x81d4
  6851. #define MDIO_WC_REG_UC_INFO_B0_DEAD_TRAP 0x81EE
  6852. #define MDIO_WC_REG_UC_INFO_B1_VERSION 0x81F0
  6853. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE 0x81F2
  6854. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE0_OFFSET 0x0
  6855. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT 0x0
  6856. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_OPT_LR 0x1
  6857. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC 0x2
  6858. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_XLAUI 0x3
  6859. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_LONG_CH_6G 0x4
  6860. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE1_OFFSET 0x4
  6861. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE2_OFFSET 0x8
  6862. #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE3_OFFSET 0xc
  6863. #define MDIO_WC_REG_UC_INFO_B1_CRC 0x81FE
  6864. #define MDIO_WC_REG_DSC_SMC 0x8213
  6865. #define MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0 0x821e
  6866. #define MDIO_WC_REG_TX_FIR_TAP 0x82e2
  6867. #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET 0x00
  6868. #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_MASK 0x000f
  6869. #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET 0x04
  6870. #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_MASK 0x03f0
  6871. #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET 0x0a
  6872. #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_MASK 0x7c00
  6873. #define MDIO_WC_REG_TX_FIR_TAP_ENABLE 0x8000
  6874. #define MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL 0x82e3
  6875. #define MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL 0x82e6
  6876. #define MDIO_WC_REG_CL72_USERB0_CL72_BR_DEF_CTRL 0x82e7
  6877. #define MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL 0x82e8
  6878. #define MDIO_WC_REG_CL72_USERB0_CL72_MISC4_CONTROL 0x82ec
  6879. #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1 0x8300
  6880. #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2 0x8301
  6881. #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3 0x8302
  6882. #define MDIO_WC_REG_SERDESDIGITAL_STATUS1000X1 0x8304
  6883. #define MDIO_WC_REG_SERDESDIGITAL_MISC1 0x8308
  6884. #define MDIO_WC_REG_SERDESDIGITAL_MISC2 0x8309
  6885. #define MDIO_WC_REG_DIGITAL3_UP1 0x8329
  6886. #define MDIO_WC_REG_DIGITAL4_MISC3 0x833c
  6887. #define MDIO_WC_REG_DIGITAL5_MISC6 0x8345
  6888. #define MDIO_WC_REG_DIGITAL5_MISC7 0x8349
  6889. #define MDIO_WC_REG_DIGITAL5_ACTUAL_SPEED 0x834e
  6890. #define MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL 0x8350
  6891. #define MDIO_WC_REG_CL49_USERB0_CTRL 0x8368
  6892. #define MDIO_WC_REG_TX66_CONTROL 0x83b0
  6893. #define MDIO_WC_REG_RX66_CONTROL 0x83c0
  6894. #define MDIO_WC_REG_RX66_SCW0 0x83c2
  6895. #define MDIO_WC_REG_RX66_SCW1 0x83c3
  6896. #define MDIO_WC_REG_RX66_SCW2 0x83c4
  6897. #define MDIO_WC_REG_RX66_SCW3 0x83c5
  6898. #define MDIO_WC_REG_RX66_SCW0_MASK 0x83c6
  6899. #define MDIO_WC_REG_RX66_SCW1_MASK 0x83c7
  6900. #define MDIO_WC_REG_RX66_SCW2_MASK 0x83c8
  6901. #define MDIO_WC_REG_RX66_SCW3_MASK 0x83c9
  6902. #define MDIO_WC_REG_FX100_CTRL1 0x8400
  6903. #define MDIO_WC_REG_FX100_CTRL3 0x8402
  6904. #define MDIO_WC_REG_MICROBLK_CMD 0xffc2
  6905. #define MDIO_WC_REG_MICROBLK_DL_STATUS 0xffc5
  6906. #define MDIO_WC_REG_MICROBLK_CMD3 0xffcc
  6907. #define MDIO_WC_REG_AERBLK_AER 0xffde
  6908. #define MDIO_WC_REG_COMBO_IEEE0_MIICTRL 0xffe0
  6909. #define MDIO_WC_REG_COMBO_IEEE0_MIIISTAT 0xffe1
  6910. #define MDIO_WC0_XGXS_BLK2_LANE_RESET 0x810A
  6911. #define MDIO_WC0_XGXS_BLK2_LANE_RESET_RX_BITSHIFT 0
  6912. #define MDIO_WC0_XGXS_BLK2_LANE_RESET_TX_BITSHIFT 4
  6913. #define MDIO_WC0_XGXS_BLK6_XGXS_X2_CONTROL2 0x8141
  6914. #define DIGITAL5_ACTUAL_SPEED_TX_MASK 0x003f
  6915. /* 54618se */
  6916. #define MDIO_REG_GPHY_PHYID_LSB 0x3
  6917. #define MDIO_REG_GPHY_ID_54618SE 0x5cd5
  6918. #define MDIO_REG_GPHY_CL45_ADDR_REG 0xd
  6919. #define MDIO_REG_GPHY_CL45_DATA_REG 0xe
  6920. #define MDIO_REG_GPHY_EEE_ADV 0x3c
  6921. #define MDIO_REG_GPHY_EEE_1G (0x1 << 2)
  6922. #define MDIO_REG_GPHY_EEE_100 (0x1 << 1)
  6923. #define MDIO_REG_GPHY_EEE_RESOLVED 0x803e
  6924. #define MDIO_REG_INTR_STATUS 0x1a
  6925. #define MDIO_REG_INTR_MASK 0x1b
  6926. #define MDIO_REG_INTR_MASK_LINK_STATUS (0x1 << 1)
  6927. #define MDIO_REG_GPHY_SHADOW 0x1c
  6928. #define MDIO_REG_GPHY_SHADOW_LED_SEL1 (0x0d << 10)
  6929. #define MDIO_REG_GPHY_SHADOW_LED_SEL2 (0x0e << 10)
  6930. #define MDIO_REG_GPHY_SHADOW_WR_ENA (0x1 << 15)
  6931. #define MDIO_REG_GPHY_SHADOW_AUTO_DET_MED (0x1e << 10)
  6932. #define MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD (0x1 << 8)
  6933. #define IGU_FUNC_BASE 0x0400
  6934. #define IGU_ADDR_MSIX 0x0000
  6935. #define IGU_ADDR_INT_ACK 0x0200
  6936. #define IGU_ADDR_PROD_UPD 0x0201
  6937. #define IGU_ADDR_ATTN_BITS_UPD 0x0202
  6938. #define IGU_ADDR_ATTN_BITS_SET 0x0203
  6939. #define IGU_ADDR_ATTN_BITS_CLR 0x0204
  6940. #define IGU_ADDR_COALESCE_NOW 0x0205
  6941. #define IGU_ADDR_SIMD_MASK 0x0206
  6942. #define IGU_ADDR_SIMD_NOMASK 0x0207
  6943. #define IGU_ADDR_MSI_CTL 0x0210
  6944. #define IGU_ADDR_MSI_ADDR_LO 0x0211
  6945. #define IGU_ADDR_MSI_ADDR_HI 0x0212
  6946. #define IGU_ADDR_MSI_DATA 0x0213
  6947. #define IGU_USE_REGISTER_ustorm_type_0_sb_cleanup 0
  6948. #define IGU_USE_REGISTER_ustorm_type_1_sb_cleanup 1
  6949. #define IGU_USE_REGISTER_cstorm_type_0_sb_cleanup 2
  6950. #define IGU_USE_REGISTER_cstorm_type_1_sb_cleanup 3
  6951. #define COMMAND_REG_INT_ACK 0x0
  6952. #define COMMAND_REG_PROD_UPD 0x4
  6953. #define COMMAND_REG_ATTN_BITS_UPD 0x8
  6954. #define COMMAND_REG_ATTN_BITS_SET 0xc
  6955. #define COMMAND_REG_ATTN_BITS_CLR 0x10
  6956. #define COMMAND_REG_COALESCE_NOW 0x14
  6957. #define COMMAND_REG_SIMD_MASK 0x18
  6958. #define COMMAND_REG_SIMD_NOMASK 0x1c
  6959. #define IGU_MEM_BASE 0x0000
  6960. #define IGU_MEM_MSIX_BASE 0x0000
  6961. #define IGU_MEM_MSIX_UPPER 0x007f
  6962. #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
  6963. #define IGU_MEM_PBA_MSIX_BASE 0x0200
  6964. #define IGU_MEM_PBA_MSIX_UPPER 0x0200
  6965. #define IGU_CMD_BACKWARD_COMP_PROD_UPD 0x0201
  6966. #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
  6967. #define IGU_CMD_INT_ACK_BASE 0x0400
  6968. #define IGU_CMD_INT_ACK_UPPER\
  6969. (IGU_CMD_INT_ACK_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
  6970. #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x04ff
  6971. #define IGU_CMD_E2_PROD_UPD_BASE 0x0500
  6972. #define IGU_CMD_E2_PROD_UPD_UPPER\
  6973. (IGU_CMD_E2_PROD_UPD_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
  6974. #define IGU_CMD_E2_PROD_UPD_RESERVED_UPPER 0x059f
  6975. #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05a0
  6976. #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05a1
  6977. #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05a2
  6978. #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05a3
  6979. #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05a4
  6980. #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05a5
  6981. #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05a6
  6982. #define IGU_REG_RESERVED_UPPER 0x05ff
  6983. /* Fields of IGU PF CONFIGRATION REGISTER */
  6984. #define IGU_PF_CONF_FUNC_EN (0x1<<0) /* function enable */
  6985. #define IGU_PF_CONF_MSI_MSIX_EN (0x1<<1) /* MSI/MSIX enable */
  6986. #define IGU_PF_CONF_INT_LINE_EN (0x1<<2) /* INT enable */
  6987. #define IGU_PF_CONF_ATTN_BIT_EN (0x1<<3) /* attention enable */
  6988. #define IGU_PF_CONF_SINGLE_ISR_EN (0x1<<4) /* single ISR mode enable */
  6989. #define IGU_PF_CONF_SIMD_MODE (0x1<<5) /* simd all ones mode */
  6990. /* Fields of IGU VF CONFIGRATION REGISTER */
  6991. #define IGU_VF_CONF_FUNC_EN (0x1<<0) /* function enable */
  6992. #define IGU_VF_CONF_MSI_MSIX_EN (0x1<<1) /* MSI/MSIX enable */
  6993. #define IGU_VF_CONF_PARENT_MASK (0x3<<2) /* Parent PF */
  6994. #define IGU_VF_CONF_PARENT_SHIFT 2 /* Parent PF */
  6995. #define IGU_VF_CONF_SINGLE_ISR_EN (0x1<<4) /* single ISR mode enable */
  6996. #define IGU_BC_DSB_NUM_SEGS 5
  6997. #define IGU_BC_NDSB_NUM_SEGS 2
  6998. #define IGU_NORM_DSB_NUM_SEGS 2
  6999. #define IGU_NORM_NDSB_NUM_SEGS 1
  7000. #define IGU_BC_BASE_DSB_PROD 128
  7001. #define IGU_NORM_BASE_DSB_PROD 136
  7002. /* FID (if VF - [6] = 0; [5:0] = VF number; if PF - [6] = 1; \
  7003. [5:2] = 0; [1:0] = PF number) */
  7004. #define IGU_FID_ENCODE_IS_PF (0x1<<6)
  7005. #define IGU_FID_ENCODE_IS_PF_SHIFT 6
  7006. #define IGU_FID_VF_NUM_MASK (0x3f)
  7007. #define IGU_FID_PF_NUM_MASK (0x7)
  7008. #define IGU_REG_MAPPING_MEMORY_VALID (1<<0)
  7009. #define IGU_REG_MAPPING_MEMORY_VECTOR_MASK (0x3F<<1)
  7010. #define IGU_REG_MAPPING_MEMORY_VECTOR_SHIFT 1
  7011. #define IGU_REG_MAPPING_MEMORY_FID_MASK (0x7F<<7)
  7012. #define IGU_REG_MAPPING_MEMORY_FID_SHIFT 7
  7013. #define CDU_REGION_NUMBER_XCM_AG 2
  7014. #define CDU_REGION_NUMBER_UCM_AG 4
  7015. /**
  7016. * String-to-compress [31:8] = CID (all 24 bits)
  7017. * String-to-compress [7:4] = Region
  7018. * String-to-compress [3:0] = Type
  7019. */
  7020. #define CDU_VALID_DATA(_cid, _region, _type)\
  7021. (((_cid) << 8) | (((_region)&0xf)<<4) | (((_type)&0xf)))
  7022. #define CDU_CRC8(_cid, _region, _type)\
  7023. (calc_crc8(CDU_VALID_DATA(_cid, _region, _type), 0xff))
  7024. #define CDU_RSRVD_VALUE_TYPE_A(_cid, _region, _type)\
  7025. (0x80 | ((CDU_CRC8(_cid, _region, _type)) & 0x7f))
  7026. #define CDU_RSRVD_VALUE_TYPE_B(_crc, _type)\
  7027. (0x80 | ((_type)&0xf << 3) | ((CDU_CRC8(_cid, _region, _type)) & 0x7))
  7028. #define CDU_RSRVD_INVALIDATE_CONTEXT_VALUE(_val) ((_val) & ~0x80)
  7029. /******************************************************************************
  7030. * Description:
  7031. * Calculates crc 8 on a word value: polynomial 0-1-2-8
  7032. * Code was translated from Verilog.
  7033. * Return:
  7034. *****************************************************************************/
  7035. static inline u8 calc_crc8(u32 data, u8 crc)
  7036. {
  7037. u8 D[32];
  7038. u8 NewCRC[8];
  7039. u8 C[8];
  7040. u8 crc_res;
  7041. u8 i;
  7042. /* split the data into 31 bits */
  7043. for (i = 0; i < 32; i++) {
  7044. D[i] = (u8)(data & 1);
  7045. data = data >> 1;
  7046. }
  7047. /* split the crc into 8 bits */
  7048. for (i = 0; i < 8; i++) {
  7049. C[i] = crc & 1;
  7050. crc = crc >> 1;
  7051. }
  7052. NewCRC[0] = D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^
  7053. D[16] ^ D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0] ^ C[4] ^
  7054. C[6] ^ C[7];
  7055. NewCRC[1] = D[30] ^ D[29] ^ D[28] ^ D[24] ^ D[23] ^ D[22] ^ D[21] ^
  7056. D[20] ^ D[18] ^ D[17] ^ D[16] ^ D[15] ^ D[14] ^ D[13] ^
  7057. D[12] ^ D[9] ^ D[6] ^ D[1] ^ D[0] ^ C[0] ^ C[4] ^ C[5] ^
  7058. C[6];
  7059. NewCRC[2] = D[29] ^ D[28] ^ D[25] ^ D[24] ^ D[22] ^ D[17] ^ D[15] ^
  7060. D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0] ^
  7061. C[0] ^ C[1] ^ C[4] ^ C[5];
  7062. NewCRC[3] = D[30] ^ D[29] ^ D[26] ^ D[25] ^ D[23] ^ D[18] ^ D[16] ^
  7063. D[14] ^ D[13] ^ D[11] ^ D[9] ^ D[7] ^ D[3] ^ D[2] ^ D[1] ^
  7064. C[1] ^ C[2] ^ C[5] ^ C[6];
  7065. NewCRC[4] = D[31] ^ D[30] ^ D[27] ^ D[26] ^ D[24] ^ D[19] ^ D[17] ^
  7066. D[15] ^ D[14] ^ D[12] ^ D[10] ^ D[8] ^ D[4] ^ D[3] ^ D[2] ^
  7067. C[0] ^ C[2] ^ C[3] ^ C[6] ^ C[7];
  7068. NewCRC[5] = D[31] ^ D[28] ^ D[27] ^ D[25] ^ D[20] ^ D[18] ^ D[16] ^
  7069. D[15] ^ D[13] ^ D[11] ^ D[9] ^ D[5] ^ D[4] ^ D[3] ^ C[1] ^
  7070. C[3] ^ C[4] ^ C[7];
  7071. NewCRC[6] = D[29] ^ D[28] ^ D[26] ^ D[21] ^ D[19] ^ D[17] ^ D[16] ^
  7072. D[14] ^ D[12] ^ D[10] ^ D[6] ^ D[5] ^ D[4] ^ C[2] ^ C[4] ^
  7073. C[5];
  7074. NewCRC[7] = D[30] ^ D[29] ^ D[27] ^ D[22] ^ D[20] ^ D[18] ^ D[17] ^
  7075. D[15] ^ D[13] ^ D[11] ^ D[7] ^ D[6] ^ D[5] ^ C[3] ^ C[5] ^
  7076. C[6];
  7077. crc_res = 0;
  7078. for (i = 0; i < 8; i++)
  7079. crc_res |= (NewCRC[i] << i);
  7080. return crc_res;
  7081. }
  7082. #endif /* BNX2X_REG_H */