rs600.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* enable the pflip int */
  49. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  50. }
  51. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  52. {
  53. /* disable the pflip int */
  54. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  55. }
  56. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  57. {
  58. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  59. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  60. int i;
  61. /* Lock the graphics update lock */
  62. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  63. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  64. /* update the scanout addresses */
  65. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  66. (u32)crtc_base);
  67. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  68. (u32)crtc_base);
  69. /* Wait for update_pending to go high. */
  70. for (i = 0; i < rdev->usec_timeout; i++) {
  71. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  72. break;
  73. udelay(1);
  74. }
  75. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  76. /* Unlock the lock, so double-buffering can take place inside vblank */
  77. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  78. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  79. /* Return current update_pending status: */
  80. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  81. }
  82. void rs600_pm_misc(struct radeon_device *rdev)
  83. {
  84. int requested_index = rdev->pm.requested_power_state_index;
  85. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  86. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  87. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  88. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  89. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  90. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  91. tmp = RREG32(voltage->gpio.reg);
  92. if (voltage->active_high)
  93. tmp |= voltage->gpio.mask;
  94. else
  95. tmp &= ~(voltage->gpio.mask);
  96. WREG32(voltage->gpio.reg, tmp);
  97. if (voltage->delay)
  98. udelay(voltage->delay);
  99. } else {
  100. tmp = RREG32(voltage->gpio.reg);
  101. if (voltage->active_high)
  102. tmp &= ~voltage->gpio.mask;
  103. else
  104. tmp |= voltage->gpio.mask;
  105. WREG32(voltage->gpio.reg, tmp);
  106. if (voltage->delay)
  107. udelay(voltage->delay);
  108. }
  109. } else if (voltage->type == VOLTAGE_VDDC)
  110. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  111. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  112. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  113. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  114. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  115. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  116. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  117. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  118. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  119. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  120. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  121. }
  122. } else {
  123. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  124. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  125. }
  126. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  127. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  128. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  129. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  130. if (voltage->delay) {
  131. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  132. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  133. } else
  134. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  135. } else
  136. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  137. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  138. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  139. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  140. hdp_dyn_cntl &= ~HDP_FORCEON;
  141. else
  142. hdp_dyn_cntl |= HDP_FORCEON;
  143. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  144. #if 0
  145. /* mc_host_dyn seems to cause hangs from time to time */
  146. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  147. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  148. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  149. else
  150. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  151. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  152. #endif
  153. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  154. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  155. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  156. else
  157. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  158. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  159. /* set pcie lanes */
  160. if ((rdev->flags & RADEON_IS_PCIE) &&
  161. !(rdev->flags & RADEON_IS_IGP) &&
  162. rdev->asic->set_pcie_lanes &&
  163. (ps->pcie_lanes !=
  164. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  165. radeon_set_pcie_lanes(rdev,
  166. ps->pcie_lanes);
  167. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  168. }
  169. }
  170. void rs600_pm_prepare(struct radeon_device *rdev)
  171. {
  172. struct drm_device *ddev = rdev->ddev;
  173. struct drm_crtc *crtc;
  174. struct radeon_crtc *radeon_crtc;
  175. u32 tmp;
  176. /* disable any active CRTCs */
  177. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  178. radeon_crtc = to_radeon_crtc(crtc);
  179. if (radeon_crtc->enabled) {
  180. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  181. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  182. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  183. }
  184. }
  185. }
  186. void rs600_pm_finish(struct radeon_device *rdev)
  187. {
  188. struct drm_device *ddev = rdev->ddev;
  189. struct drm_crtc *crtc;
  190. struct radeon_crtc *radeon_crtc;
  191. u32 tmp;
  192. /* enable any active CRTCs */
  193. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  194. radeon_crtc = to_radeon_crtc(crtc);
  195. if (radeon_crtc->enabled) {
  196. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  197. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  198. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  199. }
  200. }
  201. }
  202. /* hpd for digital panel detect/disconnect */
  203. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  204. {
  205. u32 tmp;
  206. bool connected = false;
  207. switch (hpd) {
  208. case RADEON_HPD_1:
  209. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  210. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  211. connected = true;
  212. break;
  213. case RADEON_HPD_2:
  214. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  215. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  216. connected = true;
  217. break;
  218. default:
  219. break;
  220. }
  221. return connected;
  222. }
  223. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  224. enum radeon_hpd_id hpd)
  225. {
  226. u32 tmp;
  227. bool connected = rs600_hpd_sense(rdev, hpd);
  228. switch (hpd) {
  229. case RADEON_HPD_1:
  230. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  231. if (connected)
  232. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  233. else
  234. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  235. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  236. break;
  237. case RADEON_HPD_2:
  238. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  239. if (connected)
  240. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  241. else
  242. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  243. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  244. break;
  245. default:
  246. break;
  247. }
  248. }
  249. void rs600_hpd_init(struct radeon_device *rdev)
  250. {
  251. struct drm_device *dev = rdev->ddev;
  252. struct drm_connector *connector;
  253. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  254. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  255. switch (radeon_connector->hpd.hpd) {
  256. case RADEON_HPD_1:
  257. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  258. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  259. rdev->irq.hpd[0] = true;
  260. break;
  261. case RADEON_HPD_2:
  262. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  263. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  264. rdev->irq.hpd[1] = true;
  265. break;
  266. default:
  267. break;
  268. }
  269. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  270. }
  271. if (rdev->irq.installed)
  272. rs600_irq_set(rdev);
  273. }
  274. void rs600_hpd_fini(struct radeon_device *rdev)
  275. {
  276. struct drm_device *dev = rdev->ddev;
  277. struct drm_connector *connector;
  278. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  279. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  280. switch (radeon_connector->hpd.hpd) {
  281. case RADEON_HPD_1:
  282. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  283. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  284. rdev->irq.hpd[0] = false;
  285. break;
  286. case RADEON_HPD_2:
  287. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  288. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  289. rdev->irq.hpd[1] = false;
  290. break;
  291. default:
  292. break;
  293. }
  294. }
  295. }
  296. int rs600_asic_reset(struct radeon_device *rdev)
  297. {
  298. struct rv515_mc_save save;
  299. u32 status, tmp;
  300. int ret = 0;
  301. status = RREG32(R_000E40_RBBM_STATUS);
  302. if (!G_000E40_GUI_ACTIVE(status)) {
  303. return 0;
  304. }
  305. /* Stops all mc clients */
  306. rv515_mc_stop(rdev, &save);
  307. status = RREG32(R_000E40_RBBM_STATUS);
  308. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  309. /* stop CP */
  310. WREG32(RADEON_CP_CSQ_CNTL, 0);
  311. tmp = RREG32(RADEON_CP_RB_CNTL);
  312. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  313. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  314. WREG32(RADEON_CP_RB_WPTR, 0);
  315. WREG32(RADEON_CP_RB_CNTL, tmp);
  316. pci_save_state(rdev->pdev);
  317. /* disable bus mastering */
  318. pci_clear_master(rdev->pdev);
  319. mdelay(1);
  320. /* reset GA+VAP */
  321. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  322. S_0000F0_SOFT_RESET_GA(1));
  323. RREG32(R_0000F0_RBBM_SOFT_RESET);
  324. mdelay(500);
  325. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  326. mdelay(1);
  327. status = RREG32(R_000E40_RBBM_STATUS);
  328. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  329. /* reset CP */
  330. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  331. RREG32(R_0000F0_RBBM_SOFT_RESET);
  332. mdelay(500);
  333. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  334. mdelay(1);
  335. status = RREG32(R_000E40_RBBM_STATUS);
  336. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  337. /* reset MC */
  338. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  339. RREG32(R_0000F0_RBBM_SOFT_RESET);
  340. mdelay(500);
  341. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  342. mdelay(1);
  343. status = RREG32(R_000E40_RBBM_STATUS);
  344. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  345. /* restore PCI & busmastering */
  346. pci_restore_state(rdev->pdev);
  347. /* Check if GPU is idle */
  348. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  349. dev_err(rdev->dev, "failed to reset GPU\n");
  350. rdev->gpu_lockup = true;
  351. ret = -1;
  352. } else
  353. dev_info(rdev->dev, "GPU reset succeed\n");
  354. rv515_mc_resume(rdev, &save);
  355. return ret;
  356. }
  357. /*
  358. * GART.
  359. */
  360. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  361. {
  362. uint32_t tmp;
  363. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  364. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  365. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  366. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  367. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  368. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  369. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  370. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  371. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  372. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  373. }
  374. int rs600_gart_init(struct radeon_device *rdev)
  375. {
  376. int r;
  377. if (rdev->gart.robj) {
  378. WARN(1, "RS600 GART already initialized\n");
  379. return 0;
  380. }
  381. /* Initialize common gart structure */
  382. r = radeon_gart_init(rdev);
  383. if (r) {
  384. return r;
  385. }
  386. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  387. return radeon_gart_table_vram_alloc(rdev);
  388. }
  389. static int rs600_gart_enable(struct radeon_device *rdev)
  390. {
  391. u32 tmp;
  392. int r, i;
  393. if (rdev->gart.robj == NULL) {
  394. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  395. return -EINVAL;
  396. }
  397. r = radeon_gart_table_vram_pin(rdev);
  398. if (r)
  399. return r;
  400. radeon_gart_restore(rdev);
  401. /* Enable bus master */
  402. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  403. WREG32(RADEON_BUS_CNTL, tmp);
  404. /* FIXME: setup default page */
  405. WREG32_MC(R_000100_MC_PT0_CNTL,
  406. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  407. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  408. for (i = 0; i < 19; i++) {
  409. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  410. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  411. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  412. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  413. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  414. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  415. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  416. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  417. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  418. }
  419. /* enable first context */
  420. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  421. S_000102_ENABLE_PAGE_TABLE(1) |
  422. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  423. /* disable all other contexts */
  424. for (i = 1; i < 8; i++)
  425. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  426. /* setup the page table */
  427. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  428. rdev->gart.table_addr);
  429. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  430. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  431. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  432. /* System context maps to VRAM space */
  433. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  434. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  435. /* enable page tables */
  436. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  437. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  438. tmp = RREG32_MC(R_000009_MC_CNTL1);
  439. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  440. rs600_gart_tlb_flush(rdev);
  441. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  442. (unsigned)(rdev->mc.gtt_size >> 20),
  443. (unsigned long long)rdev->gart.table_addr);
  444. rdev->gart.ready = true;
  445. return 0;
  446. }
  447. void rs600_gart_disable(struct radeon_device *rdev)
  448. {
  449. u32 tmp;
  450. /* FIXME: disable out of gart access */
  451. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  452. tmp = RREG32_MC(R_000009_MC_CNTL1);
  453. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  454. radeon_gart_table_vram_unpin(rdev);
  455. }
  456. void rs600_gart_fini(struct radeon_device *rdev)
  457. {
  458. radeon_gart_fini(rdev);
  459. rs600_gart_disable(rdev);
  460. radeon_gart_table_vram_free(rdev);
  461. }
  462. #define R600_PTE_VALID (1 << 0)
  463. #define R600_PTE_SYSTEM (1 << 1)
  464. #define R600_PTE_SNOOPED (1 << 2)
  465. #define R600_PTE_READABLE (1 << 5)
  466. #define R600_PTE_WRITEABLE (1 << 6)
  467. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  468. {
  469. void __iomem *ptr = (void *)rdev->gart.ptr;
  470. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  471. return -EINVAL;
  472. }
  473. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  474. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  475. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  476. writeq(addr, ptr + (i * 8));
  477. return 0;
  478. }
  479. int rs600_irq_set(struct radeon_device *rdev)
  480. {
  481. uint32_t tmp = 0;
  482. uint32_t mode_int = 0;
  483. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  484. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  485. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  486. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  487. if (!rdev->irq.installed) {
  488. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  489. WREG32(R_000040_GEN_INT_CNTL, 0);
  490. return -EINVAL;
  491. }
  492. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  493. tmp |= S_000040_SW_INT_EN(1);
  494. }
  495. if (rdev->irq.gui_idle) {
  496. tmp |= S_000040_GUI_IDLE(1);
  497. }
  498. if (rdev->irq.crtc_vblank_int[0] ||
  499. rdev->irq.pflip[0]) {
  500. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  501. }
  502. if (rdev->irq.crtc_vblank_int[1] ||
  503. rdev->irq.pflip[1]) {
  504. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  505. }
  506. if (rdev->irq.hpd[0]) {
  507. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  508. }
  509. if (rdev->irq.hpd[1]) {
  510. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  511. }
  512. WREG32(R_000040_GEN_INT_CNTL, tmp);
  513. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  514. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  515. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  516. return 0;
  517. }
  518. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  519. {
  520. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  521. uint32_t irq_mask = S_000044_SW_INT(1);
  522. u32 tmp;
  523. /* the interrupt works, but the status bit is permanently asserted */
  524. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  525. if (!rdev->irq.gui_idle_acked)
  526. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  527. }
  528. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  529. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  530. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  531. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  532. S_006534_D1MODE_VBLANK_ACK(1));
  533. }
  534. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  535. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  536. S_006D34_D2MODE_VBLANK_ACK(1));
  537. }
  538. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  539. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  540. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  541. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  542. }
  543. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  544. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  545. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  546. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  547. }
  548. } else {
  549. rdev->irq.stat_regs.r500.disp_int = 0;
  550. }
  551. if (irqs) {
  552. WREG32(R_000044_GEN_INT_STATUS, irqs);
  553. }
  554. return irqs & irq_mask;
  555. }
  556. void rs600_irq_disable(struct radeon_device *rdev)
  557. {
  558. WREG32(R_000040_GEN_INT_CNTL, 0);
  559. WREG32(R_006540_DxMODE_INT_MASK, 0);
  560. /* Wait and acknowledge irq */
  561. mdelay(1);
  562. rs600_irq_ack(rdev);
  563. }
  564. int rs600_irq_process(struct radeon_device *rdev)
  565. {
  566. u32 status, msi_rearm;
  567. bool queue_hotplug = false;
  568. /* reset gui idle ack. the status bit is broken */
  569. rdev->irq.gui_idle_acked = false;
  570. status = rs600_irq_ack(rdev);
  571. if (!status && !rdev->irq.stat_regs.r500.disp_int) {
  572. return IRQ_NONE;
  573. }
  574. while (status || rdev->irq.stat_regs.r500.disp_int) {
  575. /* SW interrupt */
  576. if (G_000044_SW_INT(status)) {
  577. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  578. }
  579. /* GUI idle */
  580. if (G_000040_GUI_IDLE(status)) {
  581. rdev->irq.gui_idle_acked = true;
  582. rdev->pm.gui_idle = true;
  583. wake_up(&rdev->irq.idle_queue);
  584. }
  585. /* Vertical blank interrupts */
  586. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  587. if (rdev->irq.crtc_vblank_int[0]) {
  588. drm_handle_vblank(rdev->ddev, 0);
  589. rdev->pm.vblank_sync = true;
  590. wake_up(&rdev->irq.vblank_queue);
  591. }
  592. if (rdev->irq.pflip[0])
  593. radeon_crtc_handle_flip(rdev, 0);
  594. }
  595. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  596. if (rdev->irq.crtc_vblank_int[1]) {
  597. drm_handle_vblank(rdev->ddev, 1);
  598. rdev->pm.vblank_sync = true;
  599. wake_up(&rdev->irq.vblank_queue);
  600. }
  601. if (rdev->irq.pflip[1])
  602. radeon_crtc_handle_flip(rdev, 1);
  603. }
  604. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  605. queue_hotplug = true;
  606. DRM_DEBUG("HPD1\n");
  607. }
  608. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  609. queue_hotplug = true;
  610. DRM_DEBUG("HPD2\n");
  611. }
  612. status = rs600_irq_ack(rdev);
  613. }
  614. /* reset gui idle ack. the status bit is broken */
  615. rdev->irq.gui_idle_acked = false;
  616. if (queue_hotplug)
  617. schedule_work(&rdev->hotplug_work);
  618. if (rdev->msi_enabled) {
  619. switch (rdev->family) {
  620. case CHIP_RS600:
  621. case CHIP_RS690:
  622. case CHIP_RS740:
  623. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  624. WREG32(RADEON_BUS_CNTL, msi_rearm);
  625. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  626. break;
  627. default:
  628. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  629. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  630. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  631. break;
  632. }
  633. }
  634. return IRQ_HANDLED;
  635. }
  636. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  637. {
  638. if (crtc == 0)
  639. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  640. else
  641. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  642. }
  643. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  644. {
  645. unsigned i;
  646. for (i = 0; i < rdev->usec_timeout; i++) {
  647. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  648. return 0;
  649. udelay(1);
  650. }
  651. return -1;
  652. }
  653. void rs600_gpu_init(struct radeon_device *rdev)
  654. {
  655. r420_pipes_init(rdev);
  656. /* Wait for mc idle */
  657. if (rs600_mc_wait_for_idle(rdev))
  658. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  659. }
  660. void rs600_mc_init(struct radeon_device *rdev)
  661. {
  662. u64 base;
  663. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  664. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  665. rdev->mc.vram_is_ddr = true;
  666. rdev->mc.vram_width = 128;
  667. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  668. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  669. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  670. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  671. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  672. base = G_000004_MC_FB_START(base) << 16;
  673. radeon_vram_location(rdev, &rdev->mc, base);
  674. rdev->mc.gtt_base_align = 0;
  675. radeon_gtt_location(rdev, &rdev->mc);
  676. radeon_update_bandwidth_info(rdev);
  677. }
  678. void rs600_bandwidth_update(struct radeon_device *rdev)
  679. {
  680. struct drm_display_mode *mode0 = NULL;
  681. struct drm_display_mode *mode1 = NULL;
  682. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  683. /* FIXME: implement full support */
  684. radeon_update_display_priority(rdev);
  685. if (rdev->mode_info.crtcs[0]->base.enabled)
  686. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  687. if (rdev->mode_info.crtcs[1]->base.enabled)
  688. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  689. rs690_line_buffer_adjust(rdev, mode0, mode1);
  690. if (rdev->disp_priority == 2) {
  691. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  692. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  693. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  694. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  695. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  696. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  697. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  698. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  699. }
  700. }
  701. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  702. {
  703. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  704. S_000070_MC_IND_CITF_ARB0(1));
  705. return RREG32(R_000074_MC_IND_DATA);
  706. }
  707. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  708. {
  709. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  710. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  711. WREG32(R_000074_MC_IND_DATA, v);
  712. }
  713. void rs600_debugfs(struct radeon_device *rdev)
  714. {
  715. if (r100_debugfs_rbbm_init(rdev))
  716. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  717. }
  718. void rs600_set_safe_registers(struct radeon_device *rdev)
  719. {
  720. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  721. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  722. }
  723. static void rs600_mc_program(struct radeon_device *rdev)
  724. {
  725. struct rv515_mc_save save;
  726. /* Stops all mc clients */
  727. rv515_mc_stop(rdev, &save);
  728. /* Wait for mc idle */
  729. if (rs600_mc_wait_for_idle(rdev))
  730. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  731. /* FIXME: What does AGP means for such chipset ? */
  732. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  733. WREG32_MC(R_000006_AGP_BASE, 0);
  734. WREG32_MC(R_000007_AGP_BASE_2, 0);
  735. /* Program MC */
  736. WREG32_MC(R_000004_MC_FB_LOCATION,
  737. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  738. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  739. WREG32(R_000134_HDP_FB_LOCATION,
  740. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  741. rv515_mc_resume(rdev, &save);
  742. }
  743. static int rs600_startup(struct radeon_device *rdev)
  744. {
  745. int r;
  746. rs600_mc_program(rdev);
  747. /* Resume clock */
  748. rv515_clock_startup(rdev);
  749. /* Initialize GPU configuration (# pipes, ...) */
  750. rs600_gpu_init(rdev);
  751. /* Initialize GART (initialize after TTM so we can allocate
  752. * memory through TTM but finalize after TTM) */
  753. r = rs600_gart_enable(rdev);
  754. if (r)
  755. return r;
  756. /* allocate wb buffer */
  757. r = radeon_wb_init(rdev);
  758. if (r)
  759. return r;
  760. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  761. if (r) {
  762. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  763. return r;
  764. }
  765. /* Enable IRQ */
  766. rs600_irq_set(rdev);
  767. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  768. /* 1M ring buffer */
  769. r = r100_cp_init(rdev, 1024 * 1024);
  770. if (r) {
  771. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  772. return r;
  773. }
  774. r = r600_audio_init(rdev);
  775. if (r) {
  776. dev_err(rdev->dev, "failed initializing audio\n");
  777. return r;
  778. }
  779. r = radeon_ib_pool_start(rdev);
  780. if (r)
  781. return r;
  782. r = r100_ib_test(rdev);
  783. if (r) {
  784. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  785. rdev->accel_working = false;
  786. return r;
  787. }
  788. return 0;
  789. }
  790. int rs600_resume(struct radeon_device *rdev)
  791. {
  792. /* Make sur GART are not working */
  793. rs600_gart_disable(rdev);
  794. /* Resume clock before doing reset */
  795. rv515_clock_startup(rdev);
  796. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  797. if (radeon_asic_reset(rdev)) {
  798. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  799. RREG32(R_000E40_RBBM_STATUS),
  800. RREG32(R_0007C0_CP_STAT));
  801. }
  802. /* post */
  803. atom_asic_init(rdev->mode_info.atom_context);
  804. /* Resume clock after posting */
  805. rv515_clock_startup(rdev);
  806. /* Initialize surface registers */
  807. radeon_surface_init(rdev);
  808. rdev->accel_working = true;
  809. return rs600_startup(rdev);
  810. }
  811. int rs600_suspend(struct radeon_device *rdev)
  812. {
  813. radeon_ib_pool_suspend(rdev);
  814. r600_audio_fini(rdev);
  815. r100_cp_disable(rdev);
  816. radeon_wb_disable(rdev);
  817. rs600_irq_disable(rdev);
  818. rs600_gart_disable(rdev);
  819. return 0;
  820. }
  821. void rs600_fini(struct radeon_device *rdev)
  822. {
  823. r600_audio_fini(rdev);
  824. r100_cp_fini(rdev);
  825. radeon_wb_fini(rdev);
  826. r100_ib_fini(rdev);
  827. radeon_gem_fini(rdev);
  828. rs600_gart_fini(rdev);
  829. radeon_irq_kms_fini(rdev);
  830. radeon_fence_driver_fini(rdev);
  831. radeon_bo_fini(rdev);
  832. radeon_atombios_fini(rdev);
  833. kfree(rdev->bios);
  834. rdev->bios = NULL;
  835. }
  836. int rs600_init(struct radeon_device *rdev)
  837. {
  838. int r;
  839. /* Disable VGA */
  840. rv515_vga_render_disable(rdev);
  841. /* Initialize scratch registers */
  842. radeon_scratch_init(rdev);
  843. /* Initialize surface registers */
  844. radeon_surface_init(rdev);
  845. /* restore some register to sane defaults */
  846. r100_restore_sanity(rdev);
  847. /* BIOS */
  848. if (!radeon_get_bios(rdev)) {
  849. if (ASIC_IS_AVIVO(rdev))
  850. return -EINVAL;
  851. }
  852. if (rdev->is_atom_bios) {
  853. r = radeon_atombios_init(rdev);
  854. if (r)
  855. return r;
  856. } else {
  857. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  858. return -EINVAL;
  859. }
  860. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  861. if (radeon_asic_reset(rdev)) {
  862. dev_warn(rdev->dev,
  863. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  864. RREG32(R_000E40_RBBM_STATUS),
  865. RREG32(R_0007C0_CP_STAT));
  866. }
  867. /* check if cards are posted or not */
  868. if (radeon_boot_test_post_card(rdev) == false)
  869. return -EINVAL;
  870. /* Initialize clocks */
  871. radeon_get_clock_info(rdev->ddev);
  872. /* initialize memory controller */
  873. rs600_mc_init(rdev);
  874. rs600_debugfs(rdev);
  875. /* Fence driver */
  876. r = radeon_fence_driver_init(rdev);
  877. if (r)
  878. return r;
  879. r = radeon_irq_kms_init(rdev);
  880. if (r)
  881. return r;
  882. /* Memory manager */
  883. r = radeon_bo_init(rdev);
  884. if (r)
  885. return r;
  886. r = rs600_gart_init(rdev);
  887. if (r)
  888. return r;
  889. rs600_set_safe_registers(rdev);
  890. r = radeon_ib_pool_init(rdev);
  891. rdev->accel_working = true;
  892. if (r) {
  893. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  894. rdev->accel_working = false;
  895. }
  896. r = rs600_startup(rdev);
  897. if (r) {
  898. /* Somethings want wront with the accel init stop accel */
  899. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  900. r100_cp_fini(rdev);
  901. radeon_wb_fini(rdev);
  902. r100_ib_fini(rdev);
  903. rs600_gart_fini(rdev);
  904. radeon_irq_kms_fini(rdev);
  905. rdev->accel_working = false;
  906. }
  907. return 0;
  908. }