radeon_ring.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "atom.h"
  35. int radeon_debugfs_ib_init(struct radeon_device *rdev);
  36. int radeon_debugfs_ring_init(struct radeon_device *rdev);
  37. u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  38. {
  39. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  40. u32 pg_idx, pg_offset;
  41. u32 idx_value = 0;
  42. int new_page;
  43. pg_idx = (idx * 4) / PAGE_SIZE;
  44. pg_offset = (idx * 4) % PAGE_SIZE;
  45. if (ibc->kpage_idx[0] == pg_idx)
  46. return ibc->kpage[0][pg_offset/4];
  47. if (ibc->kpage_idx[1] == pg_idx)
  48. return ibc->kpage[1][pg_offset/4];
  49. new_page = radeon_cs_update_pages(p, pg_idx);
  50. if (new_page < 0) {
  51. p->parser_error = new_page;
  52. return 0;
  53. }
  54. idx_value = ibc->kpage[new_page][pg_offset/4];
  55. return idx_value;
  56. }
  57. void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  58. {
  59. #if DRM_DEBUG_CODE
  60. if (ring->count_dw <= 0) {
  61. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  62. }
  63. #endif
  64. ring->ring[ring->wptr++] = v;
  65. ring->wptr &= ring->ptr_mask;
  66. ring->count_dw--;
  67. ring->ring_free_dw--;
  68. }
  69. /*
  70. * IB.
  71. */
  72. bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib)
  73. {
  74. bool done = false;
  75. /* only free ib which have been emited */
  76. if (ib->fence && ib->fence->emitted) {
  77. if (radeon_fence_signaled(ib->fence)) {
  78. radeon_fence_unref(&ib->fence);
  79. radeon_sa_bo_free(rdev, &ib->sa_bo);
  80. done = true;
  81. }
  82. }
  83. return done;
  84. }
  85. int radeon_ib_get(struct radeon_device *rdev, int ring,
  86. struct radeon_ib **ib, unsigned size)
  87. {
  88. struct radeon_fence *fence;
  89. unsigned cretry = 0;
  90. int r = 0, i, idx;
  91. *ib = NULL;
  92. /* align size on 256 bytes */
  93. size = ALIGN(size, 256);
  94. r = radeon_fence_create(rdev, &fence, ring);
  95. if (r) {
  96. dev_err(rdev->dev, "failed to create fence for new IB\n");
  97. return r;
  98. }
  99. mutex_lock(&rdev->ib_pool.mutex);
  100. idx = rdev->ib_pool.head_id;
  101. retry:
  102. if (cretry > 5) {
  103. dev_err(rdev->dev, "failed to get an ib after 5 retry\n");
  104. mutex_unlock(&rdev->ib_pool.mutex);
  105. radeon_fence_unref(&fence);
  106. return -ENOMEM;
  107. }
  108. cretry++;
  109. for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
  110. radeon_ib_try_free(rdev, &rdev->ib_pool.ibs[idx]);
  111. if (rdev->ib_pool.ibs[idx].fence == NULL) {
  112. r = radeon_sa_bo_new(rdev, &rdev->ib_pool.sa_manager,
  113. &rdev->ib_pool.ibs[idx].sa_bo,
  114. size, 256);
  115. if (!r) {
  116. *ib = &rdev->ib_pool.ibs[idx];
  117. (*ib)->ptr = rdev->ib_pool.sa_manager.cpu_ptr;
  118. (*ib)->ptr += ((*ib)->sa_bo.offset >> 2);
  119. (*ib)->gpu_addr = rdev->ib_pool.sa_manager.gpu_addr;
  120. (*ib)->gpu_addr += (*ib)->sa_bo.offset;
  121. (*ib)->fence = fence;
  122. (*ib)->vm_id = 0;
  123. /* ib are most likely to be allocated in a ring fashion
  124. * thus rdev->ib_pool.head_id should be the id of the
  125. * oldest ib
  126. */
  127. rdev->ib_pool.head_id = (1 + idx);
  128. rdev->ib_pool.head_id &= (RADEON_IB_POOL_SIZE - 1);
  129. mutex_unlock(&rdev->ib_pool.mutex);
  130. return 0;
  131. }
  132. }
  133. idx = (idx + 1) & (RADEON_IB_POOL_SIZE - 1);
  134. }
  135. /* this should be rare event, ie all ib scheduled none signaled yet.
  136. */
  137. for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
  138. if (rdev->ib_pool.ibs[idx].fence && rdev->ib_pool.ibs[idx].fence->emitted) {
  139. r = radeon_fence_wait(rdev->ib_pool.ibs[idx].fence, false);
  140. if (!r) {
  141. goto retry;
  142. }
  143. /* an error happened */
  144. break;
  145. }
  146. idx = (idx + 1) & (RADEON_IB_POOL_SIZE - 1);
  147. }
  148. mutex_unlock(&rdev->ib_pool.mutex);
  149. radeon_fence_unref(&fence);
  150. return r;
  151. }
  152. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib)
  153. {
  154. struct radeon_ib *tmp = *ib;
  155. *ib = NULL;
  156. if (tmp == NULL) {
  157. return;
  158. }
  159. mutex_lock(&rdev->ib_pool.mutex);
  160. if (tmp->fence && !tmp->fence->emitted) {
  161. radeon_sa_bo_free(rdev, &tmp->sa_bo);
  162. radeon_fence_unref(&tmp->fence);
  163. }
  164. mutex_unlock(&rdev->ib_pool.mutex);
  165. }
  166. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib)
  167. {
  168. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  169. int r = 0;
  170. if (!ib->length_dw || !ring->ready) {
  171. /* TODO: Nothings in the ib we should report. */
  172. DRM_ERROR("radeon: couldn't schedule IB(%u).\n", ib->idx);
  173. return -EINVAL;
  174. }
  175. /* 64 dwords should be enough for fence too */
  176. r = radeon_ring_lock(rdev, ring, 64);
  177. if (r) {
  178. DRM_ERROR("radeon: scheduling IB failed (%d).\n", r);
  179. return r;
  180. }
  181. radeon_ring_ib_execute(rdev, ib->fence->ring, ib);
  182. radeon_fence_emit(rdev, ib->fence);
  183. radeon_ring_unlock_commit(rdev, ring);
  184. return 0;
  185. }
  186. int radeon_ib_pool_init(struct radeon_device *rdev)
  187. {
  188. int i, r;
  189. mutex_lock(&rdev->ib_pool.mutex);
  190. if (rdev->ib_pool.ready) {
  191. mutex_unlock(&rdev->ib_pool.mutex);
  192. return 0;
  193. }
  194. r = radeon_sa_bo_manager_init(rdev, &rdev->ib_pool.sa_manager,
  195. RADEON_IB_POOL_SIZE*64*1024,
  196. RADEON_GEM_DOMAIN_GTT);
  197. if (r) {
  198. mutex_unlock(&rdev->ib_pool.mutex);
  199. return r;
  200. }
  201. for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
  202. rdev->ib_pool.ibs[i].fence = NULL;
  203. rdev->ib_pool.ibs[i].idx = i;
  204. rdev->ib_pool.ibs[i].length_dw = 0;
  205. INIT_LIST_HEAD(&rdev->ib_pool.ibs[i].sa_bo.list);
  206. }
  207. rdev->ib_pool.head_id = 0;
  208. rdev->ib_pool.ready = true;
  209. DRM_INFO("radeon: ib pool ready.\n");
  210. if (radeon_debugfs_ib_init(rdev)) {
  211. DRM_ERROR("Failed to register debugfs file for IB !\n");
  212. }
  213. if (radeon_debugfs_ring_init(rdev)) {
  214. DRM_ERROR("Failed to register debugfs file for rings !\n");
  215. }
  216. mutex_unlock(&rdev->ib_pool.mutex);
  217. return 0;
  218. }
  219. void radeon_ib_pool_fini(struct radeon_device *rdev)
  220. {
  221. unsigned i;
  222. mutex_lock(&rdev->ib_pool.mutex);
  223. if (rdev->ib_pool.ready) {
  224. for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
  225. radeon_sa_bo_free(rdev, &rdev->ib_pool.ibs[i].sa_bo);
  226. radeon_fence_unref(&rdev->ib_pool.ibs[i].fence);
  227. }
  228. radeon_sa_bo_manager_fini(rdev, &rdev->ib_pool.sa_manager);
  229. rdev->ib_pool.ready = false;
  230. }
  231. mutex_unlock(&rdev->ib_pool.mutex);
  232. }
  233. int radeon_ib_pool_start(struct radeon_device *rdev)
  234. {
  235. return radeon_sa_bo_manager_start(rdev, &rdev->ib_pool.sa_manager);
  236. }
  237. int radeon_ib_pool_suspend(struct radeon_device *rdev)
  238. {
  239. return radeon_sa_bo_manager_suspend(rdev, &rdev->ib_pool.sa_manager);
  240. }
  241. /*
  242. * Ring.
  243. */
  244. int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *ring)
  245. {
  246. /* r1xx-r5xx only has CP ring */
  247. if (rdev->family < CHIP_R600)
  248. return RADEON_RING_TYPE_GFX_INDEX;
  249. if (rdev->family >= CHIP_CAYMAN) {
  250. if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX])
  251. return CAYMAN_RING_TYPE_CP1_INDEX;
  252. else if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX])
  253. return CAYMAN_RING_TYPE_CP2_INDEX;
  254. }
  255. return RADEON_RING_TYPE_GFX_INDEX;
  256. }
  257. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
  258. {
  259. u32 rptr;
  260. if (rdev->wb.enabled)
  261. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  262. else
  263. rptr = RREG32(ring->rptr_reg);
  264. ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  265. /* This works because ring_size is a power of 2 */
  266. ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4));
  267. ring->ring_free_dw -= ring->wptr;
  268. ring->ring_free_dw &= ring->ptr_mask;
  269. if (!ring->ring_free_dw) {
  270. ring->ring_free_dw = ring->ring_size / 4;
  271. }
  272. }
  273. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
  274. {
  275. int r;
  276. /* Align requested size with padding so unlock_commit can
  277. * pad safely */
  278. ndw = (ndw + ring->align_mask) & ~ring->align_mask;
  279. while (ndw > (ring->ring_free_dw - 1)) {
  280. radeon_ring_free_size(rdev, ring);
  281. if (ndw < ring->ring_free_dw) {
  282. break;
  283. }
  284. r = radeon_fence_wait_next(rdev, radeon_ring_index(rdev, ring));
  285. if (r)
  286. return r;
  287. }
  288. ring->count_dw = ndw;
  289. ring->wptr_old = ring->wptr;
  290. return 0;
  291. }
  292. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
  293. {
  294. int r;
  295. mutex_lock(&ring->mutex);
  296. r = radeon_ring_alloc(rdev, ring, ndw);
  297. if (r) {
  298. mutex_unlock(&ring->mutex);
  299. return r;
  300. }
  301. return 0;
  302. }
  303. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
  304. {
  305. unsigned count_dw_pad;
  306. unsigned i;
  307. /* We pad to match fetch size */
  308. count_dw_pad = (ring->align_mask + 1) -
  309. (ring->wptr & ring->align_mask);
  310. for (i = 0; i < count_dw_pad; i++) {
  311. radeon_ring_write(ring, ring->nop);
  312. }
  313. DRM_MEMORYBARRIER();
  314. WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask);
  315. (void)RREG32(ring->wptr_reg);
  316. }
  317. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
  318. {
  319. radeon_ring_commit(rdev, ring);
  320. mutex_unlock(&ring->mutex);
  321. }
  322. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
  323. {
  324. ring->wptr = ring->wptr_old;
  325. mutex_unlock(&ring->mutex);
  326. }
  327. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
  328. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  329. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop)
  330. {
  331. int r;
  332. ring->ring_size = ring_size;
  333. ring->rptr_offs = rptr_offs;
  334. ring->rptr_reg = rptr_reg;
  335. ring->wptr_reg = wptr_reg;
  336. ring->ptr_reg_shift = ptr_reg_shift;
  337. ring->ptr_reg_mask = ptr_reg_mask;
  338. ring->nop = nop;
  339. /* Allocate ring buffer */
  340. if (ring->ring_obj == NULL) {
  341. r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
  342. RADEON_GEM_DOMAIN_GTT,
  343. &ring->ring_obj);
  344. if (r) {
  345. dev_err(rdev->dev, "(%d) ring create failed\n", r);
  346. return r;
  347. }
  348. r = radeon_bo_reserve(ring->ring_obj, false);
  349. if (unlikely(r != 0))
  350. return r;
  351. r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
  352. &ring->gpu_addr);
  353. if (r) {
  354. radeon_bo_unreserve(ring->ring_obj);
  355. dev_err(rdev->dev, "(%d) ring pin failed\n", r);
  356. return r;
  357. }
  358. r = radeon_bo_kmap(ring->ring_obj,
  359. (void **)&ring->ring);
  360. radeon_bo_unreserve(ring->ring_obj);
  361. if (r) {
  362. dev_err(rdev->dev, "(%d) ring map failed\n", r);
  363. return r;
  364. }
  365. }
  366. ring->ptr_mask = (ring->ring_size / 4) - 1;
  367. ring->ring_free_dw = ring->ring_size / 4;
  368. return 0;
  369. }
  370. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
  371. {
  372. int r;
  373. struct radeon_bo *ring_obj;
  374. mutex_lock(&ring->mutex);
  375. ring_obj = ring->ring_obj;
  376. ring->ring = NULL;
  377. ring->ring_obj = NULL;
  378. mutex_unlock(&ring->mutex);
  379. if (ring_obj) {
  380. r = radeon_bo_reserve(ring_obj, false);
  381. if (likely(r == 0)) {
  382. radeon_bo_kunmap(ring_obj);
  383. radeon_bo_unpin(ring_obj);
  384. radeon_bo_unreserve(ring_obj);
  385. }
  386. radeon_bo_unref(&ring_obj);
  387. }
  388. }
  389. /*
  390. * Debugfs info
  391. */
  392. #if defined(CONFIG_DEBUG_FS)
  393. static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
  394. {
  395. struct drm_info_node *node = (struct drm_info_node *) m->private;
  396. struct drm_device *dev = node->minor->dev;
  397. struct radeon_device *rdev = dev->dev_private;
  398. int ridx = *(int*)node->info_ent->data;
  399. struct radeon_ring *ring = &rdev->ring[ridx];
  400. unsigned count, i, j;
  401. radeon_ring_free_size(rdev, ring);
  402. count = (ring->ring_size / 4) - ring->ring_free_dw;
  403. seq_printf(m, "wptr(0x%04x): 0x%08x\n", ring->wptr_reg, RREG32(ring->wptr_reg));
  404. seq_printf(m, "rptr(0x%04x): 0x%08x\n", ring->rptr_reg, RREG32(ring->rptr_reg));
  405. seq_printf(m, "driver's copy of the wptr: 0x%08x\n", ring->wptr);
  406. seq_printf(m, "driver's copy of the rptr: 0x%08x\n", ring->rptr);
  407. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  408. seq_printf(m, "%u dwords in ring\n", count);
  409. i = ring->rptr;
  410. for (j = 0; j <= count; j++) {
  411. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  412. i = (i + 1) & ring->ptr_mask;
  413. }
  414. return 0;
  415. }
  416. static int radeon_ring_type_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
  417. static int cayman_ring_type_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
  418. static int cayman_ring_type_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
  419. static struct drm_info_list radeon_debugfs_ring_info_list[] = {
  420. {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_ring_type_gfx_index},
  421. {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp1_index},
  422. {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp2_index},
  423. };
  424. static int radeon_debugfs_ib_info(struct seq_file *m, void *data)
  425. {
  426. struct drm_info_node *node = (struct drm_info_node *) m->private;
  427. struct radeon_ib *ib = node->info_ent->data;
  428. unsigned i;
  429. if (ib == NULL) {
  430. return 0;
  431. }
  432. seq_printf(m, "IB %04u\n", ib->idx);
  433. seq_printf(m, "IB fence %p\n", ib->fence);
  434. seq_printf(m, "IB size %05u dwords\n", ib->length_dw);
  435. for (i = 0; i < ib->length_dw; i++) {
  436. seq_printf(m, "[%05u]=0x%08X\n", i, ib->ptr[i]);
  437. }
  438. return 0;
  439. }
  440. static struct drm_info_list radeon_debugfs_ib_list[RADEON_IB_POOL_SIZE];
  441. static char radeon_debugfs_ib_names[RADEON_IB_POOL_SIZE][32];
  442. #endif
  443. int radeon_debugfs_ring_init(struct radeon_device *rdev)
  444. {
  445. #if defined(CONFIG_DEBUG_FS)
  446. return radeon_debugfs_add_files(rdev, radeon_debugfs_ring_info_list,
  447. ARRAY_SIZE(radeon_debugfs_ring_info_list));
  448. #else
  449. return 0;
  450. #endif
  451. }
  452. int radeon_debugfs_ib_init(struct radeon_device *rdev)
  453. {
  454. #if defined(CONFIG_DEBUG_FS)
  455. unsigned i;
  456. for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
  457. sprintf(radeon_debugfs_ib_names[i], "radeon_ib_%04u", i);
  458. radeon_debugfs_ib_list[i].name = radeon_debugfs_ib_names[i];
  459. radeon_debugfs_ib_list[i].show = &radeon_debugfs_ib_info;
  460. radeon_debugfs_ib_list[i].driver_features = 0;
  461. radeon_debugfs_ib_list[i].data = &rdev->ib_pool.ibs[i];
  462. }
  463. return radeon_debugfs_add_files(rdev, radeon_debugfs_ib_list,
  464. RADEON_IB_POOL_SIZE);
  465. #else
  466. return 0;
  467. #endif
  468. }