r100.c 117 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. /* This files gather functions specifics to:
  63. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  64. */
  65. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  66. struct radeon_cs_packet *pkt,
  67. unsigned idx,
  68. unsigned reg)
  69. {
  70. int r;
  71. u32 tile_flags = 0;
  72. u32 tmp;
  73. struct radeon_cs_reloc *reloc;
  74. u32 value;
  75. r = r100_cs_packet_next_reloc(p, &reloc);
  76. if (r) {
  77. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  78. idx, reg);
  79. r100_cs_dump_packet(p, pkt);
  80. return r;
  81. }
  82. value = radeon_get_ib_value(p, idx);
  83. tmp = value & 0x003fffff;
  84. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  85. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  86. tile_flags |= RADEON_DST_TILE_MACRO;
  87. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  88. if (reg == RADEON_SRC_PITCH_OFFSET) {
  89. DRM_ERROR("Cannot src blit from microtiled surface\n");
  90. r100_cs_dump_packet(p, pkt);
  91. return -EINVAL;
  92. }
  93. tile_flags |= RADEON_DST_TILE_MICRO;
  94. }
  95. tmp |= tile_flags;
  96. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  97. return 0;
  98. }
  99. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  100. struct radeon_cs_packet *pkt,
  101. int idx)
  102. {
  103. unsigned c, i;
  104. struct radeon_cs_reloc *reloc;
  105. struct r100_cs_track *track;
  106. int r = 0;
  107. volatile uint32_t *ib;
  108. u32 idx_value;
  109. ib = p->ib->ptr;
  110. track = (struct r100_cs_track *)p->track;
  111. c = radeon_get_ib_value(p, idx++) & 0x1F;
  112. if (c > 16) {
  113. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  114. pkt->opcode);
  115. r100_cs_dump_packet(p, pkt);
  116. return -EINVAL;
  117. }
  118. track->num_arrays = c;
  119. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  120. r = r100_cs_packet_next_reloc(p, &reloc);
  121. if (r) {
  122. DRM_ERROR("No reloc for packet3 %d\n",
  123. pkt->opcode);
  124. r100_cs_dump_packet(p, pkt);
  125. return r;
  126. }
  127. idx_value = radeon_get_ib_value(p, idx);
  128. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  129. track->arrays[i + 0].esize = idx_value >> 8;
  130. track->arrays[i + 0].robj = reloc->robj;
  131. track->arrays[i + 0].esize &= 0x7F;
  132. r = r100_cs_packet_next_reloc(p, &reloc);
  133. if (r) {
  134. DRM_ERROR("No reloc for packet3 %d\n",
  135. pkt->opcode);
  136. r100_cs_dump_packet(p, pkt);
  137. return r;
  138. }
  139. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  140. track->arrays[i + 1].robj = reloc->robj;
  141. track->arrays[i + 1].esize = idx_value >> 24;
  142. track->arrays[i + 1].esize &= 0x7F;
  143. }
  144. if (c & 1) {
  145. r = r100_cs_packet_next_reloc(p, &reloc);
  146. if (r) {
  147. DRM_ERROR("No reloc for packet3 %d\n",
  148. pkt->opcode);
  149. r100_cs_dump_packet(p, pkt);
  150. return r;
  151. }
  152. idx_value = radeon_get_ib_value(p, idx);
  153. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  154. track->arrays[i + 0].robj = reloc->robj;
  155. track->arrays[i + 0].esize = idx_value >> 8;
  156. track->arrays[i + 0].esize &= 0x7F;
  157. }
  158. return r;
  159. }
  160. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  161. {
  162. /* enable the pflip int */
  163. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  164. }
  165. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  166. {
  167. /* disable the pflip int */
  168. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  169. }
  170. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  171. {
  172. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  173. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  174. int i;
  175. /* Lock the graphics update lock */
  176. /* update the scanout addresses */
  177. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  178. /* Wait for update_pending to go high. */
  179. for (i = 0; i < rdev->usec_timeout; i++) {
  180. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  181. break;
  182. udelay(1);
  183. }
  184. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  185. /* Unlock the lock, so double-buffering can take place inside vblank */
  186. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  187. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  188. /* Return current update_pending status: */
  189. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  190. }
  191. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  192. {
  193. int i;
  194. rdev->pm.dynpm_can_upclock = true;
  195. rdev->pm.dynpm_can_downclock = true;
  196. switch (rdev->pm.dynpm_planned_action) {
  197. case DYNPM_ACTION_MINIMUM:
  198. rdev->pm.requested_power_state_index = 0;
  199. rdev->pm.dynpm_can_downclock = false;
  200. break;
  201. case DYNPM_ACTION_DOWNCLOCK:
  202. if (rdev->pm.current_power_state_index == 0) {
  203. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  204. rdev->pm.dynpm_can_downclock = false;
  205. } else {
  206. if (rdev->pm.active_crtc_count > 1) {
  207. for (i = 0; i < rdev->pm.num_power_states; i++) {
  208. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  209. continue;
  210. else if (i >= rdev->pm.current_power_state_index) {
  211. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  212. break;
  213. } else {
  214. rdev->pm.requested_power_state_index = i;
  215. break;
  216. }
  217. }
  218. } else
  219. rdev->pm.requested_power_state_index =
  220. rdev->pm.current_power_state_index - 1;
  221. }
  222. /* don't use the power state if crtcs are active and no display flag is set */
  223. if ((rdev->pm.active_crtc_count > 0) &&
  224. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  225. RADEON_PM_MODE_NO_DISPLAY)) {
  226. rdev->pm.requested_power_state_index++;
  227. }
  228. break;
  229. case DYNPM_ACTION_UPCLOCK:
  230. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  231. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  232. rdev->pm.dynpm_can_upclock = false;
  233. } else {
  234. if (rdev->pm.active_crtc_count > 1) {
  235. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  236. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  237. continue;
  238. else if (i <= rdev->pm.current_power_state_index) {
  239. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  240. break;
  241. } else {
  242. rdev->pm.requested_power_state_index = i;
  243. break;
  244. }
  245. }
  246. } else
  247. rdev->pm.requested_power_state_index =
  248. rdev->pm.current_power_state_index + 1;
  249. }
  250. break;
  251. case DYNPM_ACTION_DEFAULT:
  252. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  253. rdev->pm.dynpm_can_upclock = false;
  254. break;
  255. case DYNPM_ACTION_NONE:
  256. default:
  257. DRM_ERROR("Requested mode for not defined action\n");
  258. return;
  259. }
  260. /* only one clock mode per power state */
  261. rdev->pm.requested_clock_mode_index = 0;
  262. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  263. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  264. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  265. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  266. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  267. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  268. pcie_lanes);
  269. }
  270. void r100_pm_init_profile(struct radeon_device *rdev)
  271. {
  272. /* default */
  273. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  274. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  275. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  277. /* low sh */
  278. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  282. /* mid sh */
  283. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  285. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  287. /* high sh */
  288. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  290. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  292. /* low mh */
  293. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  295. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  297. /* mid mh */
  298. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  302. /* high mh */
  303. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  305. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  307. }
  308. void r100_pm_misc(struct radeon_device *rdev)
  309. {
  310. int requested_index = rdev->pm.requested_power_state_index;
  311. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  312. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  313. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  314. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  315. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  316. tmp = RREG32(voltage->gpio.reg);
  317. if (voltage->active_high)
  318. tmp |= voltage->gpio.mask;
  319. else
  320. tmp &= ~(voltage->gpio.mask);
  321. WREG32(voltage->gpio.reg, tmp);
  322. if (voltage->delay)
  323. udelay(voltage->delay);
  324. } else {
  325. tmp = RREG32(voltage->gpio.reg);
  326. if (voltage->active_high)
  327. tmp &= ~voltage->gpio.mask;
  328. else
  329. tmp |= voltage->gpio.mask;
  330. WREG32(voltage->gpio.reg, tmp);
  331. if (voltage->delay)
  332. udelay(voltage->delay);
  333. }
  334. }
  335. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  336. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  337. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  338. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  339. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  340. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  341. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  342. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  343. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  344. else
  345. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  346. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  347. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  348. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  349. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  350. } else
  351. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  352. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  353. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  354. if (voltage->delay) {
  355. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  356. switch (voltage->delay) {
  357. case 33:
  358. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  359. break;
  360. case 66:
  361. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  362. break;
  363. case 99:
  364. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  365. break;
  366. case 132:
  367. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  368. break;
  369. }
  370. } else
  371. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  372. } else
  373. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  374. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  375. sclk_cntl &= ~FORCE_HDP;
  376. else
  377. sclk_cntl |= FORCE_HDP;
  378. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  379. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  380. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  381. /* set pcie lanes */
  382. if ((rdev->flags & RADEON_IS_PCIE) &&
  383. !(rdev->flags & RADEON_IS_IGP) &&
  384. rdev->asic->set_pcie_lanes &&
  385. (ps->pcie_lanes !=
  386. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  387. radeon_set_pcie_lanes(rdev,
  388. ps->pcie_lanes);
  389. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  390. }
  391. }
  392. void r100_pm_prepare(struct radeon_device *rdev)
  393. {
  394. struct drm_device *ddev = rdev->ddev;
  395. struct drm_crtc *crtc;
  396. struct radeon_crtc *radeon_crtc;
  397. u32 tmp;
  398. /* disable any active CRTCs */
  399. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  400. radeon_crtc = to_radeon_crtc(crtc);
  401. if (radeon_crtc->enabled) {
  402. if (radeon_crtc->crtc_id) {
  403. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  404. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  405. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  406. } else {
  407. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  408. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  409. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  410. }
  411. }
  412. }
  413. }
  414. void r100_pm_finish(struct radeon_device *rdev)
  415. {
  416. struct drm_device *ddev = rdev->ddev;
  417. struct drm_crtc *crtc;
  418. struct radeon_crtc *radeon_crtc;
  419. u32 tmp;
  420. /* enable any active CRTCs */
  421. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  422. radeon_crtc = to_radeon_crtc(crtc);
  423. if (radeon_crtc->enabled) {
  424. if (radeon_crtc->crtc_id) {
  425. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  426. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  427. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  428. } else {
  429. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  430. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  431. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  432. }
  433. }
  434. }
  435. }
  436. bool r100_gui_idle(struct radeon_device *rdev)
  437. {
  438. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  439. return false;
  440. else
  441. return true;
  442. }
  443. /* hpd for digital panel detect/disconnect */
  444. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  445. {
  446. bool connected = false;
  447. switch (hpd) {
  448. case RADEON_HPD_1:
  449. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  450. connected = true;
  451. break;
  452. case RADEON_HPD_2:
  453. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  454. connected = true;
  455. break;
  456. default:
  457. break;
  458. }
  459. return connected;
  460. }
  461. void r100_hpd_set_polarity(struct radeon_device *rdev,
  462. enum radeon_hpd_id hpd)
  463. {
  464. u32 tmp;
  465. bool connected = r100_hpd_sense(rdev, hpd);
  466. switch (hpd) {
  467. case RADEON_HPD_1:
  468. tmp = RREG32(RADEON_FP_GEN_CNTL);
  469. if (connected)
  470. tmp &= ~RADEON_FP_DETECT_INT_POL;
  471. else
  472. tmp |= RADEON_FP_DETECT_INT_POL;
  473. WREG32(RADEON_FP_GEN_CNTL, tmp);
  474. break;
  475. case RADEON_HPD_2:
  476. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  477. if (connected)
  478. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  479. else
  480. tmp |= RADEON_FP2_DETECT_INT_POL;
  481. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  482. break;
  483. default:
  484. break;
  485. }
  486. }
  487. void r100_hpd_init(struct radeon_device *rdev)
  488. {
  489. struct drm_device *dev = rdev->ddev;
  490. struct drm_connector *connector;
  491. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  492. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  493. switch (radeon_connector->hpd.hpd) {
  494. case RADEON_HPD_1:
  495. rdev->irq.hpd[0] = true;
  496. break;
  497. case RADEON_HPD_2:
  498. rdev->irq.hpd[1] = true;
  499. break;
  500. default:
  501. break;
  502. }
  503. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  504. }
  505. if (rdev->irq.installed)
  506. r100_irq_set(rdev);
  507. }
  508. void r100_hpd_fini(struct radeon_device *rdev)
  509. {
  510. struct drm_device *dev = rdev->ddev;
  511. struct drm_connector *connector;
  512. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  513. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  514. switch (radeon_connector->hpd.hpd) {
  515. case RADEON_HPD_1:
  516. rdev->irq.hpd[0] = false;
  517. break;
  518. case RADEON_HPD_2:
  519. rdev->irq.hpd[1] = false;
  520. break;
  521. default:
  522. break;
  523. }
  524. }
  525. }
  526. /*
  527. * PCI GART
  528. */
  529. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  530. {
  531. /* TODO: can we do somethings here ? */
  532. /* It seems hw only cache one entry so we should discard this
  533. * entry otherwise if first GPU GART read hit this entry it
  534. * could end up in wrong address. */
  535. }
  536. int r100_pci_gart_init(struct radeon_device *rdev)
  537. {
  538. int r;
  539. if (rdev->gart.ptr) {
  540. WARN(1, "R100 PCI GART already initialized\n");
  541. return 0;
  542. }
  543. /* Initialize common gart structure */
  544. r = radeon_gart_init(rdev);
  545. if (r)
  546. return r;
  547. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  548. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  549. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  550. return radeon_gart_table_ram_alloc(rdev);
  551. }
  552. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  553. void r100_enable_bm(struct radeon_device *rdev)
  554. {
  555. uint32_t tmp;
  556. /* Enable bus mastering */
  557. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  558. WREG32(RADEON_BUS_CNTL, tmp);
  559. }
  560. int r100_pci_gart_enable(struct radeon_device *rdev)
  561. {
  562. uint32_t tmp;
  563. radeon_gart_restore(rdev);
  564. /* discard memory request outside of configured range */
  565. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  566. WREG32(RADEON_AIC_CNTL, tmp);
  567. /* set address range for PCI address translate */
  568. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  569. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  570. /* set PCI GART page-table base address */
  571. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  572. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  573. WREG32(RADEON_AIC_CNTL, tmp);
  574. r100_pci_gart_tlb_flush(rdev);
  575. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  576. (unsigned)(rdev->mc.gtt_size >> 20),
  577. (unsigned long long)rdev->gart.table_addr);
  578. rdev->gart.ready = true;
  579. return 0;
  580. }
  581. void r100_pci_gart_disable(struct radeon_device *rdev)
  582. {
  583. uint32_t tmp;
  584. /* discard memory request outside of configured range */
  585. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  586. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  587. WREG32(RADEON_AIC_LO_ADDR, 0);
  588. WREG32(RADEON_AIC_HI_ADDR, 0);
  589. }
  590. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  591. {
  592. u32 *gtt = rdev->gart.ptr;
  593. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  594. return -EINVAL;
  595. }
  596. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  597. return 0;
  598. }
  599. void r100_pci_gart_fini(struct radeon_device *rdev)
  600. {
  601. radeon_gart_fini(rdev);
  602. r100_pci_gart_disable(rdev);
  603. radeon_gart_table_ram_free(rdev);
  604. }
  605. int r100_irq_set(struct radeon_device *rdev)
  606. {
  607. uint32_t tmp = 0;
  608. if (!rdev->irq.installed) {
  609. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  610. WREG32(R_000040_GEN_INT_CNTL, 0);
  611. return -EINVAL;
  612. }
  613. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  614. tmp |= RADEON_SW_INT_ENABLE;
  615. }
  616. if (rdev->irq.gui_idle) {
  617. tmp |= RADEON_GUI_IDLE_MASK;
  618. }
  619. if (rdev->irq.crtc_vblank_int[0] ||
  620. rdev->irq.pflip[0]) {
  621. tmp |= RADEON_CRTC_VBLANK_MASK;
  622. }
  623. if (rdev->irq.crtc_vblank_int[1] ||
  624. rdev->irq.pflip[1]) {
  625. tmp |= RADEON_CRTC2_VBLANK_MASK;
  626. }
  627. if (rdev->irq.hpd[0]) {
  628. tmp |= RADEON_FP_DETECT_MASK;
  629. }
  630. if (rdev->irq.hpd[1]) {
  631. tmp |= RADEON_FP2_DETECT_MASK;
  632. }
  633. WREG32(RADEON_GEN_INT_CNTL, tmp);
  634. return 0;
  635. }
  636. void r100_irq_disable(struct radeon_device *rdev)
  637. {
  638. u32 tmp;
  639. WREG32(R_000040_GEN_INT_CNTL, 0);
  640. /* Wait and acknowledge irq */
  641. mdelay(1);
  642. tmp = RREG32(R_000044_GEN_INT_STATUS);
  643. WREG32(R_000044_GEN_INT_STATUS, tmp);
  644. }
  645. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  646. {
  647. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  648. uint32_t irq_mask = RADEON_SW_INT_TEST |
  649. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  650. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  651. /* the interrupt works, but the status bit is permanently asserted */
  652. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  653. if (!rdev->irq.gui_idle_acked)
  654. irq_mask |= RADEON_GUI_IDLE_STAT;
  655. }
  656. if (irqs) {
  657. WREG32(RADEON_GEN_INT_STATUS, irqs);
  658. }
  659. return irqs & irq_mask;
  660. }
  661. int r100_irq_process(struct radeon_device *rdev)
  662. {
  663. uint32_t status, msi_rearm;
  664. bool queue_hotplug = false;
  665. /* reset gui idle ack. the status bit is broken */
  666. rdev->irq.gui_idle_acked = false;
  667. status = r100_irq_ack(rdev);
  668. if (!status) {
  669. return IRQ_NONE;
  670. }
  671. if (rdev->shutdown) {
  672. return IRQ_NONE;
  673. }
  674. while (status) {
  675. /* SW interrupt */
  676. if (status & RADEON_SW_INT_TEST) {
  677. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  678. }
  679. /* gui idle interrupt */
  680. if (status & RADEON_GUI_IDLE_STAT) {
  681. rdev->irq.gui_idle_acked = true;
  682. rdev->pm.gui_idle = true;
  683. wake_up(&rdev->irq.idle_queue);
  684. }
  685. /* Vertical blank interrupts */
  686. if (status & RADEON_CRTC_VBLANK_STAT) {
  687. if (rdev->irq.crtc_vblank_int[0]) {
  688. drm_handle_vblank(rdev->ddev, 0);
  689. rdev->pm.vblank_sync = true;
  690. wake_up(&rdev->irq.vblank_queue);
  691. }
  692. if (rdev->irq.pflip[0])
  693. radeon_crtc_handle_flip(rdev, 0);
  694. }
  695. if (status & RADEON_CRTC2_VBLANK_STAT) {
  696. if (rdev->irq.crtc_vblank_int[1]) {
  697. drm_handle_vblank(rdev->ddev, 1);
  698. rdev->pm.vblank_sync = true;
  699. wake_up(&rdev->irq.vblank_queue);
  700. }
  701. if (rdev->irq.pflip[1])
  702. radeon_crtc_handle_flip(rdev, 1);
  703. }
  704. if (status & RADEON_FP_DETECT_STAT) {
  705. queue_hotplug = true;
  706. DRM_DEBUG("HPD1\n");
  707. }
  708. if (status & RADEON_FP2_DETECT_STAT) {
  709. queue_hotplug = true;
  710. DRM_DEBUG("HPD2\n");
  711. }
  712. status = r100_irq_ack(rdev);
  713. }
  714. /* reset gui idle ack. the status bit is broken */
  715. rdev->irq.gui_idle_acked = false;
  716. if (queue_hotplug)
  717. schedule_work(&rdev->hotplug_work);
  718. if (rdev->msi_enabled) {
  719. switch (rdev->family) {
  720. case CHIP_RS400:
  721. case CHIP_RS480:
  722. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  723. WREG32(RADEON_AIC_CNTL, msi_rearm);
  724. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  725. break;
  726. default:
  727. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  728. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  729. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  730. break;
  731. }
  732. }
  733. return IRQ_HANDLED;
  734. }
  735. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  736. {
  737. if (crtc == 0)
  738. return RREG32(RADEON_CRTC_CRNT_FRAME);
  739. else
  740. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  741. }
  742. /* Who ever call radeon_fence_emit should call ring_lock and ask
  743. * for enough space (today caller are ib schedule and buffer move) */
  744. void r100_fence_ring_emit(struct radeon_device *rdev,
  745. struct radeon_fence *fence)
  746. {
  747. struct radeon_ring *ring = &rdev->ring[fence->ring];
  748. /* We have to make sure that caches are flushed before
  749. * CPU might read something from VRAM. */
  750. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  751. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  752. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  753. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  754. /* Wait until IDLE & CLEAN */
  755. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  756. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  757. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  758. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  759. RADEON_HDP_READ_BUFFER_INVALIDATE);
  760. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  761. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  762. /* Emit fence sequence & fire IRQ */
  763. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  764. radeon_ring_write(ring, fence->seq);
  765. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  766. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  767. }
  768. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  769. struct radeon_ring *ring,
  770. struct radeon_semaphore *semaphore,
  771. bool emit_wait)
  772. {
  773. /* Unused on older asics, since we don't have semaphores or multiple rings */
  774. BUG();
  775. }
  776. int r100_copy_blit(struct radeon_device *rdev,
  777. uint64_t src_offset,
  778. uint64_t dst_offset,
  779. unsigned num_gpu_pages,
  780. struct radeon_fence *fence)
  781. {
  782. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  783. uint32_t cur_pages;
  784. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  785. uint32_t pitch;
  786. uint32_t stride_pixels;
  787. unsigned ndw;
  788. int num_loops;
  789. int r = 0;
  790. /* radeon limited to 16k stride */
  791. stride_bytes &= 0x3fff;
  792. /* radeon pitch is /64 */
  793. pitch = stride_bytes / 64;
  794. stride_pixels = stride_bytes / 4;
  795. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  796. /* Ask for enough room for blit + flush + fence */
  797. ndw = 64 + (10 * num_loops);
  798. r = radeon_ring_lock(rdev, ring, ndw);
  799. if (r) {
  800. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  801. return -EINVAL;
  802. }
  803. while (num_gpu_pages > 0) {
  804. cur_pages = num_gpu_pages;
  805. if (cur_pages > 8191) {
  806. cur_pages = 8191;
  807. }
  808. num_gpu_pages -= cur_pages;
  809. /* pages are in Y direction - height
  810. page width in X direction - width */
  811. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  812. radeon_ring_write(ring,
  813. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  814. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  815. RADEON_GMC_SRC_CLIPPING |
  816. RADEON_GMC_DST_CLIPPING |
  817. RADEON_GMC_BRUSH_NONE |
  818. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  819. RADEON_GMC_SRC_DATATYPE_COLOR |
  820. RADEON_ROP3_S |
  821. RADEON_DP_SRC_SOURCE_MEMORY |
  822. RADEON_GMC_CLR_CMP_CNTL_DIS |
  823. RADEON_GMC_WR_MSK_DIS);
  824. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  825. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  826. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  827. radeon_ring_write(ring, 0);
  828. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  829. radeon_ring_write(ring, num_gpu_pages);
  830. radeon_ring_write(ring, num_gpu_pages);
  831. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  832. }
  833. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  834. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  835. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  836. radeon_ring_write(ring,
  837. RADEON_WAIT_2D_IDLECLEAN |
  838. RADEON_WAIT_HOST_IDLECLEAN |
  839. RADEON_WAIT_DMA_GUI_IDLE);
  840. if (fence) {
  841. r = radeon_fence_emit(rdev, fence);
  842. }
  843. radeon_ring_unlock_commit(rdev, ring);
  844. return r;
  845. }
  846. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  847. {
  848. unsigned i;
  849. u32 tmp;
  850. for (i = 0; i < rdev->usec_timeout; i++) {
  851. tmp = RREG32(R_000E40_RBBM_STATUS);
  852. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  853. return 0;
  854. }
  855. udelay(1);
  856. }
  857. return -1;
  858. }
  859. void r100_ring_start(struct radeon_device *rdev)
  860. {
  861. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  862. int r;
  863. r = radeon_ring_lock(rdev, ring, 2);
  864. if (r) {
  865. return;
  866. }
  867. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  868. radeon_ring_write(ring,
  869. RADEON_ISYNC_ANY2D_IDLE3D |
  870. RADEON_ISYNC_ANY3D_IDLE2D |
  871. RADEON_ISYNC_WAIT_IDLEGUI |
  872. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  873. radeon_ring_unlock_commit(rdev, ring);
  874. }
  875. /* Load the microcode for the CP */
  876. static int r100_cp_init_microcode(struct radeon_device *rdev)
  877. {
  878. struct platform_device *pdev;
  879. const char *fw_name = NULL;
  880. int err;
  881. DRM_DEBUG_KMS("\n");
  882. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  883. err = IS_ERR(pdev);
  884. if (err) {
  885. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  886. return -EINVAL;
  887. }
  888. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  889. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  890. (rdev->family == CHIP_RS200)) {
  891. DRM_INFO("Loading R100 Microcode\n");
  892. fw_name = FIRMWARE_R100;
  893. } else if ((rdev->family == CHIP_R200) ||
  894. (rdev->family == CHIP_RV250) ||
  895. (rdev->family == CHIP_RV280) ||
  896. (rdev->family == CHIP_RS300)) {
  897. DRM_INFO("Loading R200 Microcode\n");
  898. fw_name = FIRMWARE_R200;
  899. } else if ((rdev->family == CHIP_R300) ||
  900. (rdev->family == CHIP_R350) ||
  901. (rdev->family == CHIP_RV350) ||
  902. (rdev->family == CHIP_RV380) ||
  903. (rdev->family == CHIP_RS400) ||
  904. (rdev->family == CHIP_RS480)) {
  905. DRM_INFO("Loading R300 Microcode\n");
  906. fw_name = FIRMWARE_R300;
  907. } else if ((rdev->family == CHIP_R420) ||
  908. (rdev->family == CHIP_R423) ||
  909. (rdev->family == CHIP_RV410)) {
  910. DRM_INFO("Loading R400 Microcode\n");
  911. fw_name = FIRMWARE_R420;
  912. } else if ((rdev->family == CHIP_RS690) ||
  913. (rdev->family == CHIP_RS740)) {
  914. DRM_INFO("Loading RS690/RS740 Microcode\n");
  915. fw_name = FIRMWARE_RS690;
  916. } else if (rdev->family == CHIP_RS600) {
  917. DRM_INFO("Loading RS600 Microcode\n");
  918. fw_name = FIRMWARE_RS600;
  919. } else if ((rdev->family == CHIP_RV515) ||
  920. (rdev->family == CHIP_R520) ||
  921. (rdev->family == CHIP_RV530) ||
  922. (rdev->family == CHIP_R580) ||
  923. (rdev->family == CHIP_RV560) ||
  924. (rdev->family == CHIP_RV570)) {
  925. DRM_INFO("Loading R500 Microcode\n");
  926. fw_name = FIRMWARE_R520;
  927. }
  928. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  929. platform_device_unregister(pdev);
  930. if (err) {
  931. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  932. fw_name);
  933. } else if (rdev->me_fw->size % 8) {
  934. printk(KERN_ERR
  935. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  936. rdev->me_fw->size, fw_name);
  937. err = -EINVAL;
  938. release_firmware(rdev->me_fw);
  939. rdev->me_fw = NULL;
  940. }
  941. return err;
  942. }
  943. static void r100_cp_load_microcode(struct radeon_device *rdev)
  944. {
  945. const __be32 *fw_data;
  946. int i, size;
  947. if (r100_gui_wait_for_idle(rdev)) {
  948. printk(KERN_WARNING "Failed to wait GUI idle while "
  949. "programming pipes. Bad things might happen.\n");
  950. }
  951. if (rdev->me_fw) {
  952. size = rdev->me_fw->size / 4;
  953. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  954. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  955. for (i = 0; i < size; i += 2) {
  956. WREG32(RADEON_CP_ME_RAM_DATAH,
  957. be32_to_cpup(&fw_data[i]));
  958. WREG32(RADEON_CP_ME_RAM_DATAL,
  959. be32_to_cpup(&fw_data[i + 1]));
  960. }
  961. }
  962. }
  963. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  964. {
  965. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  966. unsigned rb_bufsz;
  967. unsigned rb_blksz;
  968. unsigned max_fetch;
  969. unsigned pre_write_timer;
  970. unsigned pre_write_limit;
  971. unsigned indirect2_start;
  972. unsigned indirect1_start;
  973. uint32_t tmp;
  974. int r;
  975. if (r100_debugfs_cp_init(rdev)) {
  976. DRM_ERROR("Failed to register debugfs file for CP !\n");
  977. }
  978. if (!rdev->me_fw) {
  979. r = r100_cp_init_microcode(rdev);
  980. if (r) {
  981. DRM_ERROR("Failed to load firmware!\n");
  982. return r;
  983. }
  984. }
  985. /* Align ring size */
  986. rb_bufsz = drm_order(ring_size / 8);
  987. ring_size = (1 << (rb_bufsz + 1)) * 4;
  988. r100_cp_load_microcode(rdev);
  989. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  990. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  991. 0, 0x7fffff, RADEON_CP_PACKET2);
  992. if (r) {
  993. return r;
  994. }
  995. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  996. * the rptr copy in system ram */
  997. rb_blksz = 9;
  998. /* cp will read 128bytes at a time (4 dwords) */
  999. max_fetch = 1;
  1000. ring->align_mask = 16 - 1;
  1001. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1002. pre_write_timer = 64;
  1003. /* Force CP_RB_WPTR write if written more than one time before the
  1004. * delay expire
  1005. */
  1006. pre_write_limit = 0;
  1007. /* Setup the cp cache like this (cache size is 96 dwords) :
  1008. * RING 0 to 15
  1009. * INDIRECT1 16 to 79
  1010. * INDIRECT2 80 to 95
  1011. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1012. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1013. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1014. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1015. * so it gets the bigger cache.
  1016. */
  1017. indirect2_start = 80;
  1018. indirect1_start = 16;
  1019. /* cp setup */
  1020. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1021. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1022. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1023. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1024. #ifdef __BIG_ENDIAN
  1025. tmp |= RADEON_BUF_SWAP_32BIT;
  1026. #endif
  1027. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1028. /* Set ring address */
  1029. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1030. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1031. /* Force read & write ptr to 0 */
  1032. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1033. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1034. ring->wptr = 0;
  1035. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1036. /* set the wb address whether it's enabled or not */
  1037. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1038. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1039. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1040. if (rdev->wb.enabled)
  1041. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1042. else {
  1043. tmp |= RADEON_RB_NO_UPDATE;
  1044. WREG32(R_000770_SCRATCH_UMSK, 0);
  1045. }
  1046. WREG32(RADEON_CP_RB_CNTL, tmp);
  1047. udelay(10);
  1048. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1049. /* Set cp mode to bus mastering & enable cp*/
  1050. WREG32(RADEON_CP_CSQ_MODE,
  1051. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1052. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1053. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1054. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1055. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1056. radeon_ring_start(rdev);
  1057. r = radeon_ring_test(rdev, ring);
  1058. if (r) {
  1059. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1060. return r;
  1061. }
  1062. ring->ready = true;
  1063. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1064. return 0;
  1065. }
  1066. void r100_cp_fini(struct radeon_device *rdev)
  1067. {
  1068. if (r100_cp_wait_for_idle(rdev)) {
  1069. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1070. }
  1071. /* Disable ring */
  1072. r100_cp_disable(rdev);
  1073. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1074. DRM_INFO("radeon: cp finalized\n");
  1075. }
  1076. void r100_cp_disable(struct radeon_device *rdev)
  1077. {
  1078. /* Disable ring */
  1079. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1080. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1081. WREG32(RADEON_CP_CSQ_MODE, 0);
  1082. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1083. WREG32(R_000770_SCRATCH_UMSK, 0);
  1084. if (r100_gui_wait_for_idle(rdev)) {
  1085. printk(KERN_WARNING "Failed to wait GUI idle while "
  1086. "programming pipes. Bad things might happen.\n");
  1087. }
  1088. }
  1089. /*
  1090. * CS functions
  1091. */
  1092. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1093. struct radeon_cs_packet *pkt,
  1094. const unsigned *auth, unsigned n,
  1095. radeon_packet0_check_t check)
  1096. {
  1097. unsigned reg;
  1098. unsigned i, j, m;
  1099. unsigned idx;
  1100. int r;
  1101. idx = pkt->idx + 1;
  1102. reg = pkt->reg;
  1103. /* Check that register fall into register range
  1104. * determined by the number of entry (n) in the
  1105. * safe register bitmap.
  1106. */
  1107. if (pkt->one_reg_wr) {
  1108. if ((reg >> 7) > n) {
  1109. return -EINVAL;
  1110. }
  1111. } else {
  1112. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1113. return -EINVAL;
  1114. }
  1115. }
  1116. for (i = 0; i <= pkt->count; i++, idx++) {
  1117. j = (reg >> 7);
  1118. m = 1 << ((reg >> 2) & 31);
  1119. if (auth[j] & m) {
  1120. r = check(p, pkt, idx, reg);
  1121. if (r) {
  1122. return r;
  1123. }
  1124. }
  1125. if (pkt->one_reg_wr) {
  1126. if (!(auth[j] & m)) {
  1127. break;
  1128. }
  1129. } else {
  1130. reg += 4;
  1131. }
  1132. }
  1133. return 0;
  1134. }
  1135. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1136. struct radeon_cs_packet *pkt)
  1137. {
  1138. volatile uint32_t *ib;
  1139. unsigned i;
  1140. unsigned idx;
  1141. ib = p->ib->ptr;
  1142. idx = pkt->idx;
  1143. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1144. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1145. }
  1146. }
  1147. /**
  1148. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1149. * @parser: parser structure holding parsing context.
  1150. * @pkt: where to store packet informations
  1151. *
  1152. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1153. * if packet is bigger than remaining ib size. or if packets is unknown.
  1154. **/
  1155. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1156. struct radeon_cs_packet *pkt,
  1157. unsigned idx)
  1158. {
  1159. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1160. uint32_t header;
  1161. if (idx >= ib_chunk->length_dw) {
  1162. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1163. idx, ib_chunk->length_dw);
  1164. return -EINVAL;
  1165. }
  1166. header = radeon_get_ib_value(p, idx);
  1167. pkt->idx = idx;
  1168. pkt->type = CP_PACKET_GET_TYPE(header);
  1169. pkt->count = CP_PACKET_GET_COUNT(header);
  1170. switch (pkt->type) {
  1171. case PACKET_TYPE0:
  1172. pkt->reg = CP_PACKET0_GET_REG(header);
  1173. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1174. break;
  1175. case PACKET_TYPE3:
  1176. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1177. break;
  1178. case PACKET_TYPE2:
  1179. pkt->count = -1;
  1180. break;
  1181. default:
  1182. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1183. return -EINVAL;
  1184. }
  1185. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1186. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1187. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1188. return -EINVAL;
  1189. }
  1190. return 0;
  1191. }
  1192. /**
  1193. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1194. * @parser: parser structure holding parsing context.
  1195. *
  1196. * Userspace sends a special sequence for VLINE waits.
  1197. * PACKET0 - VLINE_START_END + value
  1198. * PACKET0 - WAIT_UNTIL +_value
  1199. * RELOC (P3) - crtc_id in reloc.
  1200. *
  1201. * This function parses this and relocates the VLINE START END
  1202. * and WAIT UNTIL packets to the correct crtc.
  1203. * It also detects a switched off crtc and nulls out the
  1204. * wait in that case.
  1205. */
  1206. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1207. {
  1208. struct drm_mode_object *obj;
  1209. struct drm_crtc *crtc;
  1210. struct radeon_crtc *radeon_crtc;
  1211. struct radeon_cs_packet p3reloc, waitreloc;
  1212. int crtc_id;
  1213. int r;
  1214. uint32_t header, h_idx, reg;
  1215. volatile uint32_t *ib;
  1216. ib = p->ib->ptr;
  1217. /* parse the wait until */
  1218. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1219. if (r)
  1220. return r;
  1221. /* check its a wait until and only 1 count */
  1222. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1223. waitreloc.count != 0) {
  1224. DRM_ERROR("vline wait had illegal wait until segment\n");
  1225. return -EINVAL;
  1226. }
  1227. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1228. DRM_ERROR("vline wait had illegal wait until\n");
  1229. return -EINVAL;
  1230. }
  1231. /* jump over the NOP */
  1232. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1233. if (r)
  1234. return r;
  1235. h_idx = p->idx - 2;
  1236. p->idx += waitreloc.count + 2;
  1237. p->idx += p3reloc.count + 2;
  1238. header = radeon_get_ib_value(p, h_idx);
  1239. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1240. reg = CP_PACKET0_GET_REG(header);
  1241. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1242. if (!obj) {
  1243. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1244. return -EINVAL;
  1245. }
  1246. crtc = obj_to_crtc(obj);
  1247. radeon_crtc = to_radeon_crtc(crtc);
  1248. crtc_id = radeon_crtc->crtc_id;
  1249. if (!crtc->enabled) {
  1250. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1251. ib[h_idx + 2] = PACKET2(0);
  1252. ib[h_idx + 3] = PACKET2(0);
  1253. } else if (crtc_id == 1) {
  1254. switch (reg) {
  1255. case AVIVO_D1MODE_VLINE_START_END:
  1256. header &= ~R300_CP_PACKET0_REG_MASK;
  1257. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1258. break;
  1259. case RADEON_CRTC_GUI_TRIG_VLINE:
  1260. header &= ~R300_CP_PACKET0_REG_MASK;
  1261. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1262. break;
  1263. default:
  1264. DRM_ERROR("unknown crtc reloc\n");
  1265. return -EINVAL;
  1266. }
  1267. ib[h_idx] = header;
  1268. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1269. }
  1270. return 0;
  1271. }
  1272. /**
  1273. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1274. * @parser: parser structure holding parsing context.
  1275. * @data: pointer to relocation data
  1276. * @offset_start: starting offset
  1277. * @offset_mask: offset mask (to align start offset on)
  1278. * @reloc: reloc informations
  1279. *
  1280. * Check next packet is relocation packet3, do bo validation and compute
  1281. * GPU offset using the provided start.
  1282. **/
  1283. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1284. struct radeon_cs_reloc **cs_reloc)
  1285. {
  1286. struct radeon_cs_chunk *relocs_chunk;
  1287. struct radeon_cs_packet p3reloc;
  1288. unsigned idx;
  1289. int r;
  1290. if (p->chunk_relocs_idx == -1) {
  1291. DRM_ERROR("No relocation chunk !\n");
  1292. return -EINVAL;
  1293. }
  1294. *cs_reloc = NULL;
  1295. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1296. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1297. if (r) {
  1298. return r;
  1299. }
  1300. p->idx += p3reloc.count + 2;
  1301. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1302. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1303. p3reloc.idx);
  1304. r100_cs_dump_packet(p, &p3reloc);
  1305. return -EINVAL;
  1306. }
  1307. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1308. if (idx >= relocs_chunk->length_dw) {
  1309. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1310. idx, relocs_chunk->length_dw);
  1311. r100_cs_dump_packet(p, &p3reloc);
  1312. return -EINVAL;
  1313. }
  1314. /* FIXME: we assume reloc size is 4 dwords */
  1315. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1316. return 0;
  1317. }
  1318. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1319. {
  1320. int vtx_size;
  1321. vtx_size = 2;
  1322. /* ordered according to bits in spec */
  1323. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1324. vtx_size++;
  1325. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1326. vtx_size += 3;
  1327. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1328. vtx_size++;
  1329. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1330. vtx_size++;
  1331. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1332. vtx_size += 3;
  1333. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1334. vtx_size++;
  1335. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1336. vtx_size++;
  1337. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1338. vtx_size += 2;
  1339. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1340. vtx_size += 2;
  1341. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1342. vtx_size++;
  1343. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1344. vtx_size += 2;
  1345. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1346. vtx_size++;
  1347. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1348. vtx_size += 2;
  1349. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1350. vtx_size++;
  1351. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1352. vtx_size++;
  1353. /* blend weight */
  1354. if (vtx_fmt & (0x7 << 15))
  1355. vtx_size += (vtx_fmt >> 15) & 0x7;
  1356. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1357. vtx_size += 3;
  1358. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1359. vtx_size += 2;
  1360. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1361. vtx_size++;
  1362. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1363. vtx_size++;
  1364. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1365. vtx_size++;
  1366. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1367. vtx_size++;
  1368. return vtx_size;
  1369. }
  1370. static int r100_packet0_check(struct radeon_cs_parser *p,
  1371. struct radeon_cs_packet *pkt,
  1372. unsigned idx, unsigned reg)
  1373. {
  1374. struct radeon_cs_reloc *reloc;
  1375. struct r100_cs_track *track;
  1376. volatile uint32_t *ib;
  1377. uint32_t tmp;
  1378. int r;
  1379. int i, face;
  1380. u32 tile_flags = 0;
  1381. u32 idx_value;
  1382. ib = p->ib->ptr;
  1383. track = (struct r100_cs_track *)p->track;
  1384. idx_value = radeon_get_ib_value(p, idx);
  1385. switch (reg) {
  1386. case RADEON_CRTC_GUI_TRIG_VLINE:
  1387. r = r100_cs_packet_parse_vline(p);
  1388. if (r) {
  1389. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1390. idx, reg);
  1391. r100_cs_dump_packet(p, pkt);
  1392. return r;
  1393. }
  1394. break;
  1395. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1396. * range access */
  1397. case RADEON_DST_PITCH_OFFSET:
  1398. case RADEON_SRC_PITCH_OFFSET:
  1399. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1400. if (r)
  1401. return r;
  1402. break;
  1403. case RADEON_RB3D_DEPTHOFFSET:
  1404. r = r100_cs_packet_next_reloc(p, &reloc);
  1405. if (r) {
  1406. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1407. idx, reg);
  1408. r100_cs_dump_packet(p, pkt);
  1409. return r;
  1410. }
  1411. track->zb.robj = reloc->robj;
  1412. track->zb.offset = idx_value;
  1413. track->zb_dirty = true;
  1414. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1415. break;
  1416. case RADEON_RB3D_COLOROFFSET:
  1417. r = r100_cs_packet_next_reloc(p, &reloc);
  1418. if (r) {
  1419. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1420. idx, reg);
  1421. r100_cs_dump_packet(p, pkt);
  1422. return r;
  1423. }
  1424. track->cb[0].robj = reloc->robj;
  1425. track->cb[0].offset = idx_value;
  1426. track->cb_dirty = true;
  1427. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1428. break;
  1429. case RADEON_PP_TXOFFSET_0:
  1430. case RADEON_PP_TXOFFSET_1:
  1431. case RADEON_PP_TXOFFSET_2:
  1432. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1433. r = r100_cs_packet_next_reloc(p, &reloc);
  1434. if (r) {
  1435. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1436. idx, reg);
  1437. r100_cs_dump_packet(p, pkt);
  1438. return r;
  1439. }
  1440. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1441. track->textures[i].robj = reloc->robj;
  1442. track->tex_dirty = true;
  1443. break;
  1444. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1445. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1446. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1447. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1448. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1449. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1450. r = r100_cs_packet_next_reloc(p, &reloc);
  1451. if (r) {
  1452. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1453. idx, reg);
  1454. r100_cs_dump_packet(p, pkt);
  1455. return r;
  1456. }
  1457. track->textures[0].cube_info[i].offset = idx_value;
  1458. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1459. track->textures[0].cube_info[i].robj = reloc->robj;
  1460. track->tex_dirty = true;
  1461. break;
  1462. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1463. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1464. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1465. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1466. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1467. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1468. r = r100_cs_packet_next_reloc(p, &reloc);
  1469. if (r) {
  1470. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1471. idx, reg);
  1472. r100_cs_dump_packet(p, pkt);
  1473. return r;
  1474. }
  1475. track->textures[1].cube_info[i].offset = idx_value;
  1476. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1477. track->textures[1].cube_info[i].robj = reloc->robj;
  1478. track->tex_dirty = true;
  1479. break;
  1480. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1481. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1482. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1483. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1484. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1485. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1486. r = r100_cs_packet_next_reloc(p, &reloc);
  1487. if (r) {
  1488. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1489. idx, reg);
  1490. r100_cs_dump_packet(p, pkt);
  1491. return r;
  1492. }
  1493. track->textures[2].cube_info[i].offset = idx_value;
  1494. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1495. track->textures[2].cube_info[i].robj = reloc->robj;
  1496. track->tex_dirty = true;
  1497. break;
  1498. case RADEON_RE_WIDTH_HEIGHT:
  1499. track->maxy = ((idx_value >> 16) & 0x7FF);
  1500. track->cb_dirty = true;
  1501. track->zb_dirty = true;
  1502. break;
  1503. case RADEON_RB3D_COLORPITCH:
  1504. r = r100_cs_packet_next_reloc(p, &reloc);
  1505. if (r) {
  1506. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1507. idx, reg);
  1508. r100_cs_dump_packet(p, pkt);
  1509. return r;
  1510. }
  1511. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1512. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1513. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1514. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1515. tmp = idx_value & ~(0x7 << 16);
  1516. tmp |= tile_flags;
  1517. ib[idx] = tmp;
  1518. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1519. track->cb_dirty = true;
  1520. break;
  1521. case RADEON_RB3D_DEPTHPITCH:
  1522. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1523. track->zb_dirty = true;
  1524. break;
  1525. case RADEON_RB3D_CNTL:
  1526. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1527. case 7:
  1528. case 8:
  1529. case 9:
  1530. case 11:
  1531. case 12:
  1532. track->cb[0].cpp = 1;
  1533. break;
  1534. case 3:
  1535. case 4:
  1536. case 15:
  1537. track->cb[0].cpp = 2;
  1538. break;
  1539. case 6:
  1540. track->cb[0].cpp = 4;
  1541. break;
  1542. default:
  1543. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1544. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1545. return -EINVAL;
  1546. }
  1547. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1548. track->cb_dirty = true;
  1549. track->zb_dirty = true;
  1550. break;
  1551. case RADEON_RB3D_ZSTENCILCNTL:
  1552. switch (idx_value & 0xf) {
  1553. case 0:
  1554. track->zb.cpp = 2;
  1555. break;
  1556. case 2:
  1557. case 3:
  1558. case 4:
  1559. case 5:
  1560. case 9:
  1561. case 11:
  1562. track->zb.cpp = 4;
  1563. break;
  1564. default:
  1565. break;
  1566. }
  1567. track->zb_dirty = true;
  1568. break;
  1569. case RADEON_RB3D_ZPASS_ADDR:
  1570. r = r100_cs_packet_next_reloc(p, &reloc);
  1571. if (r) {
  1572. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1573. idx, reg);
  1574. r100_cs_dump_packet(p, pkt);
  1575. return r;
  1576. }
  1577. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1578. break;
  1579. case RADEON_PP_CNTL:
  1580. {
  1581. uint32_t temp = idx_value >> 4;
  1582. for (i = 0; i < track->num_texture; i++)
  1583. track->textures[i].enabled = !!(temp & (1 << i));
  1584. track->tex_dirty = true;
  1585. }
  1586. break;
  1587. case RADEON_SE_VF_CNTL:
  1588. track->vap_vf_cntl = idx_value;
  1589. break;
  1590. case RADEON_SE_VTX_FMT:
  1591. track->vtx_size = r100_get_vtx_size(idx_value);
  1592. break;
  1593. case RADEON_PP_TEX_SIZE_0:
  1594. case RADEON_PP_TEX_SIZE_1:
  1595. case RADEON_PP_TEX_SIZE_2:
  1596. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1597. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1598. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1599. track->tex_dirty = true;
  1600. break;
  1601. case RADEON_PP_TEX_PITCH_0:
  1602. case RADEON_PP_TEX_PITCH_1:
  1603. case RADEON_PP_TEX_PITCH_2:
  1604. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1605. track->textures[i].pitch = idx_value + 32;
  1606. track->tex_dirty = true;
  1607. break;
  1608. case RADEON_PP_TXFILTER_0:
  1609. case RADEON_PP_TXFILTER_1:
  1610. case RADEON_PP_TXFILTER_2:
  1611. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1612. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1613. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1614. tmp = (idx_value >> 23) & 0x7;
  1615. if (tmp == 2 || tmp == 6)
  1616. track->textures[i].roundup_w = false;
  1617. tmp = (idx_value >> 27) & 0x7;
  1618. if (tmp == 2 || tmp == 6)
  1619. track->textures[i].roundup_h = false;
  1620. track->tex_dirty = true;
  1621. break;
  1622. case RADEON_PP_TXFORMAT_0:
  1623. case RADEON_PP_TXFORMAT_1:
  1624. case RADEON_PP_TXFORMAT_2:
  1625. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1626. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1627. track->textures[i].use_pitch = 1;
  1628. } else {
  1629. track->textures[i].use_pitch = 0;
  1630. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1631. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1632. }
  1633. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1634. track->textures[i].tex_coord_type = 2;
  1635. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1636. case RADEON_TXFORMAT_I8:
  1637. case RADEON_TXFORMAT_RGB332:
  1638. case RADEON_TXFORMAT_Y8:
  1639. track->textures[i].cpp = 1;
  1640. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1641. break;
  1642. case RADEON_TXFORMAT_AI88:
  1643. case RADEON_TXFORMAT_ARGB1555:
  1644. case RADEON_TXFORMAT_RGB565:
  1645. case RADEON_TXFORMAT_ARGB4444:
  1646. case RADEON_TXFORMAT_VYUY422:
  1647. case RADEON_TXFORMAT_YVYU422:
  1648. case RADEON_TXFORMAT_SHADOW16:
  1649. case RADEON_TXFORMAT_LDUDV655:
  1650. case RADEON_TXFORMAT_DUDV88:
  1651. track->textures[i].cpp = 2;
  1652. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1653. break;
  1654. case RADEON_TXFORMAT_ARGB8888:
  1655. case RADEON_TXFORMAT_RGBA8888:
  1656. case RADEON_TXFORMAT_SHADOW32:
  1657. case RADEON_TXFORMAT_LDUDUV8888:
  1658. track->textures[i].cpp = 4;
  1659. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1660. break;
  1661. case RADEON_TXFORMAT_DXT1:
  1662. track->textures[i].cpp = 1;
  1663. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1664. break;
  1665. case RADEON_TXFORMAT_DXT23:
  1666. case RADEON_TXFORMAT_DXT45:
  1667. track->textures[i].cpp = 1;
  1668. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1669. break;
  1670. }
  1671. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1672. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1673. track->tex_dirty = true;
  1674. break;
  1675. case RADEON_PP_CUBIC_FACES_0:
  1676. case RADEON_PP_CUBIC_FACES_1:
  1677. case RADEON_PP_CUBIC_FACES_2:
  1678. tmp = idx_value;
  1679. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1680. for (face = 0; face < 4; face++) {
  1681. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1682. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1683. }
  1684. track->tex_dirty = true;
  1685. break;
  1686. default:
  1687. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1688. reg, idx);
  1689. return -EINVAL;
  1690. }
  1691. return 0;
  1692. }
  1693. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1694. struct radeon_cs_packet *pkt,
  1695. struct radeon_bo *robj)
  1696. {
  1697. unsigned idx;
  1698. u32 value;
  1699. idx = pkt->idx + 1;
  1700. value = radeon_get_ib_value(p, idx + 2);
  1701. if ((value + 1) > radeon_bo_size(robj)) {
  1702. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1703. "(need %u have %lu) !\n",
  1704. value + 1,
  1705. radeon_bo_size(robj));
  1706. return -EINVAL;
  1707. }
  1708. return 0;
  1709. }
  1710. static int r100_packet3_check(struct radeon_cs_parser *p,
  1711. struct radeon_cs_packet *pkt)
  1712. {
  1713. struct radeon_cs_reloc *reloc;
  1714. struct r100_cs_track *track;
  1715. unsigned idx;
  1716. volatile uint32_t *ib;
  1717. int r;
  1718. ib = p->ib->ptr;
  1719. idx = pkt->idx + 1;
  1720. track = (struct r100_cs_track *)p->track;
  1721. switch (pkt->opcode) {
  1722. case PACKET3_3D_LOAD_VBPNTR:
  1723. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1724. if (r)
  1725. return r;
  1726. break;
  1727. case PACKET3_INDX_BUFFER:
  1728. r = r100_cs_packet_next_reloc(p, &reloc);
  1729. if (r) {
  1730. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1731. r100_cs_dump_packet(p, pkt);
  1732. return r;
  1733. }
  1734. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1735. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1736. if (r) {
  1737. return r;
  1738. }
  1739. break;
  1740. case 0x23:
  1741. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1742. r = r100_cs_packet_next_reloc(p, &reloc);
  1743. if (r) {
  1744. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1745. r100_cs_dump_packet(p, pkt);
  1746. return r;
  1747. }
  1748. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1749. track->num_arrays = 1;
  1750. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1751. track->arrays[0].robj = reloc->robj;
  1752. track->arrays[0].esize = track->vtx_size;
  1753. track->max_indx = radeon_get_ib_value(p, idx+1);
  1754. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1755. track->immd_dwords = pkt->count - 1;
  1756. r = r100_cs_track_check(p->rdev, track);
  1757. if (r)
  1758. return r;
  1759. break;
  1760. case PACKET3_3D_DRAW_IMMD:
  1761. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1762. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1763. return -EINVAL;
  1764. }
  1765. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1766. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1767. track->immd_dwords = pkt->count - 1;
  1768. r = r100_cs_track_check(p->rdev, track);
  1769. if (r)
  1770. return r;
  1771. break;
  1772. /* triggers drawing using in-packet vertex data */
  1773. case PACKET3_3D_DRAW_IMMD_2:
  1774. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1775. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1776. return -EINVAL;
  1777. }
  1778. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1779. track->immd_dwords = pkt->count;
  1780. r = r100_cs_track_check(p->rdev, track);
  1781. if (r)
  1782. return r;
  1783. break;
  1784. /* triggers drawing using in-packet vertex data */
  1785. case PACKET3_3D_DRAW_VBUF_2:
  1786. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1787. r = r100_cs_track_check(p->rdev, track);
  1788. if (r)
  1789. return r;
  1790. break;
  1791. /* triggers drawing of vertex buffers setup elsewhere */
  1792. case PACKET3_3D_DRAW_INDX_2:
  1793. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1794. r = r100_cs_track_check(p->rdev, track);
  1795. if (r)
  1796. return r;
  1797. break;
  1798. /* triggers drawing using indices to vertex buffer */
  1799. case PACKET3_3D_DRAW_VBUF:
  1800. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1801. r = r100_cs_track_check(p->rdev, track);
  1802. if (r)
  1803. return r;
  1804. break;
  1805. /* triggers drawing of vertex buffers setup elsewhere */
  1806. case PACKET3_3D_DRAW_INDX:
  1807. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1808. r = r100_cs_track_check(p->rdev, track);
  1809. if (r)
  1810. return r;
  1811. break;
  1812. /* triggers drawing using indices to vertex buffer */
  1813. case PACKET3_3D_CLEAR_HIZ:
  1814. case PACKET3_3D_CLEAR_ZMASK:
  1815. if (p->rdev->hyperz_filp != p->filp)
  1816. return -EINVAL;
  1817. break;
  1818. case PACKET3_NOP:
  1819. break;
  1820. default:
  1821. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1822. return -EINVAL;
  1823. }
  1824. return 0;
  1825. }
  1826. int r100_cs_parse(struct radeon_cs_parser *p)
  1827. {
  1828. struct radeon_cs_packet pkt;
  1829. struct r100_cs_track *track;
  1830. int r;
  1831. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1832. r100_cs_track_clear(p->rdev, track);
  1833. p->track = track;
  1834. do {
  1835. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1836. if (r) {
  1837. return r;
  1838. }
  1839. p->idx += pkt.count + 2;
  1840. switch (pkt.type) {
  1841. case PACKET_TYPE0:
  1842. if (p->rdev->family >= CHIP_R200)
  1843. r = r100_cs_parse_packet0(p, &pkt,
  1844. p->rdev->config.r100.reg_safe_bm,
  1845. p->rdev->config.r100.reg_safe_bm_size,
  1846. &r200_packet0_check);
  1847. else
  1848. r = r100_cs_parse_packet0(p, &pkt,
  1849. p->rdev->config.r100.reg_safe_bm,
  1850. p->rdev->config.r100.reg_safe_bm_size,
  1851. &r100_packet0_check);
  1852. break;
  1853. case PACKET_TYPE2:
  1854. break;
  1855. case PACKET_TYPE3:
  1856. r = r100_packet3_check(p, &pkt);
  1857. break;
  1858. default:
  1859. DRM_ERROR("Unknown packet type %d !\n",
  1860. pkt.type);
  1861. return -EINVAL;
  1862. }
  1863. if (r) {
  1864. return r;
  1865. }
  1866. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1867. return 0;
  1868. }
  1869. /*
  1870. * Global GPU functions
  1871. */
  1872. void r100_errata(struct radeon_device *rdev)
  1873. {
  1874. rdev->pll_errata = 0;
  1875. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1876. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1877. }
  1878. if (rdev->family == CHIP_RV100 ||
  1879. rdev->family == CHIP_RS100 ||
  1880. rdev->family == CHIP_RS200) {
  1881. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1882. }
  1883. }
  1884. /* Wait for vertical sync on primary CRTC */
  1885. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1886. {
  1887. uint32_t crtc_gen_cntl, tmp;
  1888. int i;
  1889. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1890. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1891. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1892. return;
  1893. }
  1894. /* Clear the CRTC_VBLANK_SAVE bit */
  1895. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1896. for (i = 0; i < rdev->usec_timeout; i++) {
  1897. tmp = RREG32(RADEON_CRTC_STATUS);
  1898. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1899. return;
  1900. }
  1901. DRM_UDELAY(1);
  1902. }
  1903. }
  1904. /* Wait for vertical sync on secondary CRTC */
  1905. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1906. {
  1907. uint32_t crtc2_gen_cntl, tmp;
  1908. int i;
  1909. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1910. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1911. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1912. return;
  1913. /* Clear the CRTC_VBLANK_SAVE bit */
  1914. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1915. for (i = 0; i < rdev->usec_timeout; i++) {
  1916. tmp = RREG32(RADEON_CRTC2_STATUS);
  1917. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1918. return;
  1919. }
  1920. DRM_UDELAY(1);
  1921. }
  1922. }
  1923. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1924. {
  1925. unsigned i;
  1926. uint32_t tmp;
  1927. for (i = 0; i < rdev->usec_timeout; i++) {
  1928. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1929. if (tmp >= n) {
  1930. return 0;
  1931. }
  1932. DRM_UDELAY(1);
  1933. }
  1934. return -1;
  1935. }
  1936. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1937. {
  1938. unsigned i;
  1939. uint32_t tmp;
  1940. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1941. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1942. " Bad things might happen.\n");
  1943. }
  1944. for (i = 0; i < rdev->usec_timeout; i++) {
  1945. tmp = RREG32(RADEON_RBBM_STATUS);
  1946. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1947. return 0;
  1948. }
  1949. DRM_UDELAY(1);
  1950. }
  1951. return -1;
  1952. }
  1953. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1954. {
  1955. unsigned i;
  1956. uint32_t tmp;
  1957. for (i = 0; i < rdev->usec_timeout; i++) {
  1958. /* read MC_STATUS */
  1959. tmp = RREG32(RADEON_MC_STATUS);
  1960. if (tmp & RADEON_MC_IDLE) {
  1961. return 0;
  1962. }
  1963. DRM_UDELAY(1);
  1964. }
  1965. return -1;
  1966. }
  1967. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
  1968. {
  1969. lockup->last_cp_rptr = ring->rptr;
  1970. lockup->last_jiffies = jiffies;
  1971. }
  1972. /**
  1973. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1974. * @rdev: radeon device structure
  1975. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1976. * @cp: radeon_cp structure holding CP information
  1977. *
  1978. * We don't need to initialize the lockup tracking information as we will either
  1979. * have CP rptr to a different value of jiffies wrap around which will force
  1980. * initialization of the lockup tracking informations.
  1981. *
  1982. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1983. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1984. * if the elapsed time since last call is bigger than 2 second than we return
  1985. * false and update the tracking information. Due to this the caller must call
  1986. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1987. * the fencing code should be cautious about that.
  1988. *
  1989. * Caller should write to the ring to force CP to do something so we don't get
  1990. * false positive when CP is just gived nothing to do.
  1991. *
  1992. **/
  1993. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
  1994. {
  1995. unsigned long cjiffies, elapsed;
  1996. cjiffies = jiffies;
  1997. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1998. /* likely a wrap around */
  1999. lockup->last_cp_rptr = ring->rptr;
  2000. lockup->last_jiffies = jiffies;
  2001. return false;
  2002. }
  2003. if (ring->rptr != lockup->last_cp_rptr) {
  2004. /* CP is still working no lockup */
  2005. lockup->last_cp_rptr = ring->rptr;
  2006. lockup->last_jiffies = jiffies;
  2007. return false;
  2008. }
  2009. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  2010. if (elapsed >= 10000) {
  2011. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  2012. return true;
  2013. }
  2014. /* give a chance to the GPU ... */
  2015. return false;
  2016. }
  2017. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2018. {
  2019. u32 rbbm_status;
  2020. int r;
  2021. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2022. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2023. r100_gpu_lockup_update(&rdev->config.r100.lockup, ring);
  2024. return false;
  2025. }
  2026. /* force CP activities */
  2027. r = radeon_ring_lock(rdev, ring, 2);
  2028. if (!r) {
  2029. /* PACKET2 NOP */
  2030. radeon_ring_write(ring, 0x80000000);
  2031. radeon_ring_write(ring, 0x80000000);
  2032. radeon_ring_unlock_commit(rdev, ring);
  2033. }
  2034. ring->rptr = RREG32(ring->rptr_reg);
  2035. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, ring);
  2036. }
  2037. void r100_bm_disable(struct radeon_device *rdev)
  2038. {
  2039. u32 tmp;
  2040. /* disable bus mastering */
  2041. tmp = RREG32(R_000030_BUS_CNTL);
  2042. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2043. mdelay(1);
  2044. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2045. mdelay(1);
  2046. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2047. tmp = RREG32(RADEON_BUS_CNTL);
  2048. mdelay(1);
  2049. pci_clear_master(rdev->pdev);
  2050. mdelay(1);
  2051. }
  2052. int r100_asic_reset(struct radeon_device *rdev)
  2053. {
  2054. struct r100_mc_save save;
  2055. u32 status, tmp;
  2056. int ret = 0;
  2057. status = RREG32(R_000E40_RBBM_STATUS);
  2058. if (!G_000E40_GUI_ACTIVE(status)) {
  2059. return 0;
  2060. }
  2061. r100_mc_stop(rdev, &save);
  2062. status = RREG32(R_000E40_RBBM_STATUS);
  2063. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2064. /* stop CP */
  2065. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2066. tmp = RREG32(RADEON_CP_RB_CNTL);
  2067. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2068. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2069. WREG32(RADEON_CP_RB_WPTR, 0);
  2070. WREG32(RADEON_CP_RB_CNTL, tmp);
  2071. /* save PCI state */
  2072. pci_save_state(rdev->pdev);
  2073. /* disable bus mastering */
  2074. r100_bm_disable(rdev);
  2075. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2076. S_0000F0_SOFT_RESET_RE(1) |
  2077. S_0000F0_SOFT_RESET_PP(1) |
  2078. S_0000F0_SOFT_RESET_RB(1));
  2079. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2080. mdelay(500);
  2081. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2082. mdelay(1);
  2083. status = RREG32(R_000E40_RBBM_STATUS);
  2084. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2085. /* reset CP */
  2086. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2087. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2088. mdelay(500);
  2089. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2090. mdelay(1);
  2091. status = RREG32(R_000E40_RBBM_STATUS);
  2092. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2093. /* restore PCI & busmastering */
  2094. pci_restore_state(rdev->pdev);
  2095. r100_enable_bm(rdev);
  2096. /* Check if GPU is idle */
  2097. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2098. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2099. dev_err(rdev->dev, "failed to reset GPU\n");
  2100. rdev->gpu_lockup = true;
  2101. ret = -1;
  2102. } else
  2103. dev_info(rdev->dev, "GPU reset succeed\n");
  2104. r100_mc_resume(rdev, &save);
  2105. return ret;
  2106. }
  2107. void r100_set_common_regs(struct radeon_device *rdev)
  2108. {
  2109. struct drm_device *dev = rdev->ddev;
  2110. bool force_dac2 = false;
  2111. u32 tmp;
  2112. /* set these so they don't interfere with anything */
  2113. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2114. WREG32(RADEON_SUBPIC_CNTL, 0);
  2115. WREG32(RADEON_VIPH_CONTROL, 0);
  2116. WREG32(RADEON_I2C_CNTL_1, 0);
  2117. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2118. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2119. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2120. /* always set up dac2 on rn50 and some rv100 as lots
  2121. * of servers seem to wire it up to a VGA port but
  2122. * don't report it in the bios connector
  2123. * table.
  2124. */
  2125. switch (dev->pdev->device) {
  2126. /* RN50 */
  2127. case 0x515e:
  2128. case 0x5969:
  2129. force_dac2 = true;
  2130. break;
  2131. /* RV100*/
  2132. case 0x5159:
  2133. case 0x515a:
  2134. /* DELL triple head servers */
  2135. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2136. ((dev->pdev->subsystem_device == 0x016c) ||
  2137. (dev->pdev->subsystem_device == 0x016d) ||
  2138. (dev->pdev->subsystem_device == 0x016e) ||
  2139. (dev->pdev->subsystem_device == 0x016f) ||
  2140. (dev->pdev->subsystem_device == 0x0170) ||
  2141. (dev->pdev->subsystem_device == 0x017d) ||
  2142. (dev->pdev->subsystem_device == 0x017e) ||
  2143. (dev->pdev->subsystem_device == 0x0183) ||
  2144. (dev->pdev->subsystem_device == 0x018a) ||
  2145. (dev->pdev->subsystem_device == 0x019a)))
  2146. force_dac2 = true;
  2147. break;
  2148. }
  2149. if (force_dac2) {
  2150. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2151. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2152. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2153. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2154. enable it, even it's detected.
  2155. */
  2156. /* force it to crtc0 */
  2157. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2158. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2159. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2160. /* set up the TV DAC */
  2161. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2162. RADEON_TV_DAC_STD_MASK |
  2163. RADEON_TV_DAC_RDACPD |
  2164. RADEON_TV_DAC_GDACPD |
  2165. RADEON_TV_DAC_BDACPD |
  2166. RADEON_TV_DAC_BGADJ_MASK |
  2167. RADEON_TV_DAC_DACADJ_MASK);
  2168. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2169. RADEON_TV_DAC_NHOLD |
  2170. RADEON_TV_DAC_STD_PS2 |
  2171. (0x58 << 16));
  2172. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2173. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2174. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2175. }
  2176. /* switch PM block to ACPI mode */
  2177. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2178. tmp &= ~RADEON_PM_MODE_SEL;
  2179. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2180. }
  2181. /*
  2182. * VRAM info
  2183. */
  2184. static void r100_vram_get_type(struct radeon_device *rdev)
  2185. {
  2186. uint32_t tmp;
  2187. rdev->mc.vram_is_ddr = false;
  2188. if (rdev->flags & RADEON_IS_IGP)
  2189. rdev->mc.vram_is_ddr = true;
  2190. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2191. rdev->mc.vram_is_ddr = true;
  2192. if ((rdev->family == CHIP_RV100) ||
  2193. (rdev->family == CHIP_RS100) ||
  2194. (rdev->family == CHIP_RS200)) {
  2195. tmp = RREG32(RADEON_MEM_CNTL);
  2196. if (tmp & RV100_HALF_MODE) {
  2197. rdev->mc.vram_width = 32;
  2198. } else {
  2199. rdev->mc.vram_width = 64;
  2200. }
  2201. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2202. rdev->mc.vram_width /= 4;
  2203. rdev->mc.vram_is_ddr = true;
  2204. }
  2205. } else if (rdev->family <= CHIP_RV280) {
  2206. tmp = RREG32(RADEON_MEM_CNTL);
  2207. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2208. rdev->mc.vram_width = 128;
  2209. } else {
  2210. rdev->mc.vram_width = 64;
  2211. }
  2212. } else {
  2213. /* newer IGPs */
  2214. rdev->mc.vram_width = 128;
  2215. }
  2216. }
  2217. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2218. {
  2219. u32 aper_size;
  2220. u8 byte;
  2221. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2222. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2223. * that is has the 2nd generation multifunction PCI interface
  2224. */
  2225. if (rdev->family == CHIP_RV280 ||
  2226. rdev->family >= CHIP_RV350) {
  2227. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2228. ~RADEON_HDP_APER_CNTL);
  2229. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2230. return aper_size * 2;
  2231. }
  2232. /* Older cards have all sorts of funny issues to deal with. First
  2233. * check if it's a multifunction card by reading the PCI config
  2234. * header type... Limit those to one aperture size
  2235. */
  2236. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2237. if (byte & 0x80) {
  2238. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2239. DRM_INFO("Limiting VRAM to one aperture\n");
  2240. return aper_size;
  2241. }
  2242. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2243. * have set it up. We don't write this as it's broken on some ASICs but
  2244. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2245. */
  2246. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2247. return aper_size * 2;
  2248. return aper_size;
  2249. }
  2250. void r100_vram_init_sizes(struct radeon_device *rdev)
  2251. {
  2252. u64 config_aper_size;
  2253. /* work out accessible VRAM */
  2254. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2255. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2256. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2257. /* FIXME we don't use the second aperture yet when we could use it */
  2258. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2259. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2260. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2261. if (rdev->flags & RADEON_IS_IGP) {
  2262. uint32_t tom;
  2263. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2264. tom = RREG32(RADEON_NB_TOM);
  2265. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2266. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2267. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2268. } else {
  2269. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2270. /* Some production boards of m6 will report 0
  2271. * if it's 8 MB
  2272. */
  2273. if (rdev->mc.real_vram_size == 0) {
  2274. rdev->mc.real_vram_size = 8192 * 1024;
  2275. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2276. }
  2277. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2278. * Novell bug 204882 + along with lots of ubuntu ones
  2279. */
  2280. if (rdev->mc.aper_size > config_aper_size)
  2281. config_aper_size = rdev->mc.aper_size;
  2282. if (config_aper_size > rdev->mc.real_vram_size)
  2283. rdev->mc.mc_vram_size = config_aper_size;
  2284. else
  2285. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2286. }
  2287. }
  2288. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2289. {
  2290. uint32_t temp;
  2291. temp = RREG32(RADEON_CONFIG_CNTL);
  2292. if (state == false) {
  2293. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2294. temp |= RADEON_CFG_VGA_IO_DIS;
  2295. } else {
  2296. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2297. }
  2298. WREG32(RADEON_CONFIG_CNTL, temp);
  2299. }
  2300. void r100_mc_init(struct radeon_device *rdev)
  2301. {
  2302. u64 base;
  2303. r100_vram_get_type(rdev);
  2304. r100_vram_init_sizes(rdev);
  2305. base = rdev->mc.aper_base;
  2306. if (rdev->flags & RADEON_IS_IGP)
  2307. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2308. radeon_vram_location(rdev, &rdev->mc, base);
  2309. rdev->mc.gtt_base_align = 0;
  2310. if (!(rdev->flags & RADEON_IS_AGP))
  2311. radeon_gtt_location(rdev, &rdev->mc);
  2312. radeon_update_bandwidth_info(rdev);
  2313. }
  2314. /*
  2315. * Indirect registers accessor
  2316. */
  2317. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2318. {
  2319. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2320. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2321. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2322. }
  2323. }
  2324. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2325. {
  2326. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2327. * or the chip could hang on a subsequent access
  2328. */
  2329. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2330. udelay(5000);
  2331. }
  2332. /* This function is required to workaround a hardware bug in some (all?)
  2333. * revisions of the R300. This workaround should be called after every
  2334. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2335. * may not be correct.
  2336. */
  2337. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2338. uint32_t save, tmp;
  2339. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2340. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2341. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2342. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2343. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2344. }
  2345. }
  2346. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2347. {
  2348. uint32_t data;
  2349. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2350. r100_pll_errata_after_index(rdev);
  2351. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2352. r100_pll_errata_after_data(rdev);
  2353. return data;
  2354. }
  2355. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2356. {
  2357. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2358. r100_pll_errata_after_index(rdev);
  2359. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2360. r100_pll_errata_after_data(rdev);
  2361. }
  2362. void r100_set_safe_registers(struct radeon_device *rdev)
  2363. {
  2364. if (ASIC_IS_RN50(rdev)) {
  2365. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2366. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2367. } else if (rdev->family < CHIP_R200) {
  2368. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2369. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2370. } else {
  2371. r200_set_safe_registers(rdev);
  2372. }
  2373. }
  2374. /*
  2375. * Debugfs info
  2376. */
  2377. #if defined(CONFIG_DEBUG_FS)
  2378. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2379. {
  2380. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2381. struct drm_device *dev = node->minor->dev;
  2382. struct radeon_device *rdev = dev->dev_private;
  2383. uint32_t reg, value;
  2384. unsigned i;
  2385. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2386. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2387. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2388. for (i = 0; i < 64; i++) {
  2389. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2390. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2391. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2392. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2393. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2394. }
  2395. return 0;
  2396. }
  2397. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2398. {
  2399. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2400. struct drm_device *dev = node->minor->dev;
  2401. struct radeon_device *rdev = dev->dev_private;
  2402. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2403. uint32_t rdp, wdp;
  2404. unsigned count, i, j;
  2405. radeon_ring_free_size(rdev, ring);
  2406. rdp = RREG32(RADEON_CP_RB_RPTR);
  2407. wdp = RREG32(RADEON_CP_RB_WPTR);
  2408. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2409. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2410. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2411. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2412. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2413. seq_printf(m, "%u dwords in ring\n", count);
  2414. for (j = 0; j <= count; j++) {
  2415. i = (rdp + j) & ring->ptr_mask;
  2416. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2417. }
  2418. return 0;
  2419. }
  2420. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2421. {
  2422. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2423. struct drm_device *dev = node->minor->dev;
  2424. struct radeon_device *rdev = dev->dev_private;
  2425. uint32_t csq_stat, csq2_stat, tmp;
  2426. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2427. unsigned i;
  2428. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2429. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2430. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2431. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2432. r_rptr = (csq_stat >> 0) & 0x3ff;
  2433. r_wptr = (csq_stat >> 10) & 0x3ff;
  2434. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2435. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2436. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2437. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2438. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2439. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2440. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2441. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2442. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2443. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2444. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2445. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2446. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2447. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2448. seq_printf(m, "Ring fifo:\n");
  2449. for (i = 0; i < 256; i++) {
  2450. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2451. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2452. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2453. }
  2454. seq_printf(m, "Indirect1 fifo:\n");
  2455. for (i = 256; i <= 512; i++) {
  2456. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2457. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2458. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2459. }
  2460. seq_printf(m, "Indirect2 fifo:\n");
  2461. for (i = 640; i < ib1_wptr; i++) {
  2462. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2463. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2464. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2465. }
  2466. return 0;
  2467. }
  2468. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2469. {
  2470. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2471. struct drm_device *dev = node->minor->dev;
  2472. struct radeon_device *rdev = dev->dev_private;
  2473. uint32_t tmp;
  2474. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2475. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2476. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2477. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2478. tmp = RREG32(RADEON_BUS_CNTL);
  2479. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2480. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2481. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2482. tmp = RREG32(RADEON_AGP_BASE);
  2483. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2484. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2485. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2486. tmp = RREG32(0x01D0);
  2487. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2488. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2489. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2490. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2491. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2492. tmp = RREG32(0x01E4);
  2493. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2494. return 0;
  2495. }
  2496. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2497. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2498. };
  2499. static struct drm_info_list r100_debugfs_cp_list[] = {
  2500. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2501. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2502. };
  2503. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2504. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2505. };
  2506. #endif
  2507. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2508. {
  2509. #if defined(CONFIG_DEBUG_FS)
  2510. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2511. #else
  2512. return 0;
  2513. #endif
  2514. }
  2515. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2516. {
  2517. #if defined(CONFIG_DEBUG_FS)
  2518. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2519. #else
  2520. return 0;
  2521. #endif
  2522. }
  2523. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2524. {
  2525. #if defined(CONFIG_DEBUG_FS)
  2526. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2527. #else
  2528. return 0;
  2529. #endif
  2530. }
  2531. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2532. uint32_t tiling_flags, uint32_t pitch,
  2533. uint32_t offset, uint32_t obj_size)
  2534. {
  2535. int surf_index = reg * 16;
  2536. int flags = 0;
  2537. if (rdev->family <= CHIP_RS200) {
  2538. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2539. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2540. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2541. if (tiling_flags & RADEON_TILING_MACRO)
  2542. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2543. } else if (rdev->family <= CHIP_RV280) {
  2544. if (tiling_flags & (RADEON_TILING_MACRO))
  2545. flags |= R200_SURF_TILE_COLOR_MACRO;
  2546. if (tiling_flags & RADEON_TILING_MICRO)
  2547. flags |= R200_SURF_TILE_COLOR_MICRO;
  2548. } else {
  2549. if (tiling_flags & RADEON_TILING_MACRO)
  2550. flags |= R300_SURF_TILE_MACRO;
  2551. if (tiling_flags & RADEON_TILING_MICRO)
  2552. flags |= R300_SURF_TILE_MICRO;
  2553. }
  2554. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2555. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2556. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2557. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2558. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2559. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2560. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2561. if (ASIC_IS_RN50(rdev))
  2562. pitch /= 16;
  2563. }
  2564. /* r100/r200 divide by 16 */
  2565. if (rdev->family < CHIP_R300)
  2566. flags |= pitch / 16;
  2567. else
  2568. flags |= pitch / 8;
  2569. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2570. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2571. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2572. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2573. return 0;
  2574. }
  2575. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2576. {
  2577. int surf_index = reg * 16;
  2578. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2579. }
  2580. void r100_bandwidth_update(struct radeon_device *rdev)
  2581. {
  2582. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2583. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2584. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2585. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2586. fixed20_12 memtcas_ff[8] = {
  2587. dfixed_init(1),
  2588. dfixed_init(2),
  2589. dfixed_init(3),
  2590. dfixed_init(0),
  2591. dfixed_init_half(1),
  2592. dfixed_init_half(2),
  2593. dfixed_init(0),
  2594. };
  2595. fixed20_12 memtcas_rs480_ff[8] = {
  2596. dfixed_init(0),
  2597. dfixed_init(1),
  2598. dfixed_init(2),
  2599. dfixed_init(3),
  2600. dfixed_init(0),
  2601. dfixed_init_half(1),
  2602. dfixed_init_half(2),
  2603. dfixed_init_half(3),
  2604. };
  2605. fixed20_12 memtcas2_ff[8] = {
  2606. dfixed_init(0),
  2607. dfixed_init(1),
  2608. dfixed_init(2),
  2609. dfixed_init(3),
  2610. dfixed_init(4),
  2611. dfixed_init(5),
  2612. dfixed_init(6),
  2613. dfixed_init(7),
  2614. };
  2615. fixed20_12 memtrbs[8] = {
  2616. dfixed_init(1),
  2617. dfixed_init_half(1),
  2618. dfixed_init(2),
  2619. dfixed_init_half(2),
  2620. dfixed_init(3),
  2621. dfixed_init_half(3),
  2622. dfixed_init(4),
  2623. dfixed_init_half(4)
  2624. };
  2625. fixed20_12 memtrbs_r4xx[8] = {
  2626. dfixed_init(4),
  2627. dfixed_init(5),
  2628. dfixed_init(6),
  2629. dfixed_init(7),
  2630. dfixed_init(8),
  2631. dfixed_init(9),
  2632. dfixed_init(10),
  2633. dfixed_init(11)
  2634. };
  2635. fixed20_12 min_mem_eff;
  2636. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2637. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2638. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2639. disp_drain_rate2, read_return_rate;
  2640. fixed20_12 time_disp1_drop_priority;
  2641. int c;
  2642. int cur_size = 16; /* in octawords */
  2643. int critical_point = 0, critical_point2;
  2644. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2645. int stop_req, max_stop_req;
  2646. struct drm_display_mode *mode1 = NULL;
  2647. struct drm_display_mode *mode2 = NULL;
  2648. uint32_t pixel_bytes1 = 0;
  2649. uint32_t pixel_bytes2 = 0;
  2650. radeon_update_display_priority(rdev);
  2651. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2652. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2653. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2654. }
  2655. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2656. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2657. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2658. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2659. }
  2660. }
  2661. min_mem_eff.full = dfixed_const_8(0);
  2662. /* get modes */
  2663. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2664. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2665. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2666. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2667. /* check crtc enables */
  2668. if (mode2)
  2669. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2670. if (mode1)
  2671. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2672. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2673. }
  2674. /*
  2675. * determine is there is enough bw for current mode
  2676. */
  2677. sclk_ff = rdev->pm.sclk;
  2678. mclk_ff = rdev->pm.mclk;
  2679. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2680. temp_ff.full = dfixed_const(temp);
  2681. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2682. pix_clk.full = 0;
  2683. pix_clk2.full = 0;
  2684. peak_disp_bw.full = 0;
  2685. if (mode1) {
  2686. temp_ff.full = dfixed_const(1000);
  2687. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2688. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2689. temp_ff.full = dfixed_const(pixel_bytes1);
  2690. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2691. }
  2692. if (mode2) {
  2693. temp_ff.full = dfixed_const(1000);
  2694. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2695. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2696. temp_ff.full = dfixed_const(pixel_bytes2);
  2697. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2698. }
  2699. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2700. if (peak_disp_bw.full >= mem_bw.full) {
  2701. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2702. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2703. }
  2704. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2705. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2706. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2707. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2708. mem_trp = ((temp & 0x3)) + 1;
  2709. mem_tras = ((temp & 0x70) >> 4) + 1;
  2710. } else if (rdev->family == CHIP_R300 ||
  2711. rdev->family == CHIP_R350) { /* r300, r350 */
  2712. mem_trcd = (temp & 0x7) + 1;
  2713. mem_trp = ((temp >> 8) & 0x7) + 1;
  2714. mem_tras = ((temp >> 11) & 0xf) + 4;
  2715. } else if (rdev->family == CHIP_RV350 ||
  2716. rdev->family <= CHIP_RV380) {
  2717. /* rv3x0 */
  2718. mem_trcd = (temp & 0x7) + 3;
  2719. mem_trp = ((temp >> 8) & 0x7) + 3;
  2720. mem_tras = ((temp >> 11) & 0xf) + 6;
  2721. } else if (rdev->family == CHIP_R420 ||
  2722. rdev->family == CHIP_R423 ||
  2723. rdev->family == CHIP_RV410) {
  2724. /* r4xx */
  2725. mem_trcd = (temp & 0xf) + 3;
  2726. if (mem_trcd > 15)
  2727. mem_trcd = 15;
  2728. mem_trp = ((temp >> 8) & 0xf) + 3;
  2729. if (mem_trp > 15)
  2730. mem_trp = 15;
  2731. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2732. if (mem_tras > 31)
  2733. mem_tras = 31;
  2734. } else { /* RV200, R200 */
  2735. mem_trcd = (temp & 0x7) + 1;
  2736. mem_trp = ((temp >> 8) & 0x7) + 1;
  2737. mem_tras = ((temp >> 12) & 0xf) + 4;
  2738. }
  2739. /* convert to FF */
  2740. trcd_ff.full = dfixed_const(mem_trcd);
  2741. trp_ff.full = dfixed_const(mem_trp);
  2742. tras_ff.full = dfixed_const(mem_tras);
  2743. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2744. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2745. data = (temp & (7 << 20)) >> 20;
  2746. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2747. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2748. tcas_ff = memtcas_rs480_ff[data];
  2749. else
  2750. tcas_ff = memtcas_ff[data];
  2751. } else
  2752. tcas_ff = memtcas2_ff[data];
  2753. if (rdev->family == CHIP_RS400 ||
  2754. rdev->family == CHIP_RS480) {
  2755. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2756. data = (temp >> 23) & 0x7;
  2757. if (data < 5)
  2758. tcas_ff.full += dfixed_const(data);
  2759. }
  2760. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2761. /* on the R300, Tcas is included in Trbs.
  2762. */
  2763. temp = RREG32(RADEON_MEM_CNTL);
  2764. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2765. if (data == 1) {
  2766. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2767. temp = RREG32(R300_MC_IND_INDEX);
  2768. temp &= ~R300_MC_IND_ADDR_MASK;
  2769. temp |= R300_MC_READ_CNTL_CD_mcind;
  2770. WREG32(R300_MC_IND_INDEX, temp);
  2771. temp = RREG32(R300_MC_IND_DATA);
  2772. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2773. } else {
  2774. temp = RREG32(R300_MC_READ_CNTL_AB);
  2775. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2776. }
  2777. } else {
  2778. temp = RREG32(R300_MC_READ_CNTL_AB);
  2779. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2780. }
  2781. if (rdev->family == CHIP_RV410 ||
  2782. rdev->family == CHIP_R420 ||
  2783. rdev->family == CHIP_R423)
  2784. trbs_ff = memtrbs_r4xx[data];
  2785. else
  2786. trbs_ff = memtrbs[data];
  2787. tcas_ff.full += trbs_ff.full;
  2788. }
  2789. sclk_eff_ff.full = sclk_ff.full;
  2790. if (rdev->flags & RADEON_IS_AGP) {
  2791. fixed20_12 agpmode_ff;
  2792. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2793. temp_ff.full = dfixed_const_666(16);
  2794. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2795. }
  2796. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2797. if (ASIC_IS_R300(rdev)) {
  2798. sclk_delay_ff.full = dfixed_const(250);
  2799. } else {
  2800. if ((rdev->family == CHIP_RV100) ||
  2801. rdev->flags & RADEON_IS_IGP) {
  2802. if (rdev->mc.vram_is_ddr)
  2803. sclk_delay_ff.full = dfixed_const(41);
  2804. else
  2805. sclk_delay_ff.full = dfixed_const(33);
  2806. } else {
  2807. if (rdev->mc.vram_width == 128)
  2808. sclk_delay_ff.full = dfixed_const(57);
  2809. else
  2810. sclk_delay_ff.full = dfixed_const(41);
  2811. }
  2812. }
  2813. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2814. if (rdev->mc.vram_is_ddr) {
  2815. if (rdev->mc.vram_width == 32) {
  2816. k1.full = dfixed_const(40);
  2817. c = 3;
  2818. } else {
  2819. k1.full = dfixed_const(20);
  2820. c = 1;
  2821. }
  2822. } else {
  2823. k1.full = dfixed_const(40);
  2824. c = 3;
  2825. }
  2826. temp_ff.full = dfixed_const(2);
  2827. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2828. temp_ff.full = dfixed_const(c);
  2829. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2830. temp_ff.full = dfixed_const(4);
  2831. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2832. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2833. mc_latency_mclk.full += k1.full;
  2834. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2835. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2836. /*
  2837. HW cursor time assuming worst case of full size colour cursor.
  2838. */
  2839. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2840. temp_ff.full += trcd_ff.full;
  2841. if (temp_ff.full < tras_ff.full)
  2842. temp_ff.full = tras_ff.full;
  2843. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2844. temp_ff.full = dfixed_const(cur_size);
  2845. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2846. /*
  2847. Find the total latency for the display data.
  2848. */
  2849. disp_latency_overhead.full = dfixed_const(8);
  2850. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2851. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2852. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2853. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2854. disp_latency.full = mc_latency_mclk.full;
  2855. else
  2856. disp_latency.full = mc_latency_sclk.full;
  2857. /* setup Max GRPH_STOP_REQ default value */
  2858. if (ASIC_IS_RV100(rdev))
  2859. max_stop_req = 0x5c;
  2860. else
  2861. max_stop_req = 0x7c;
  2862. if (mode1) {
  2863. /* CRTC1
  2864. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2865. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2866. */
  2867. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2868. if (stop_req > max_stop_req)
  2869. stop_req = max_stop_req;
  2870. /*
  2871. Find the drain rate of the display buffer.
  2872. */
  2873. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2874. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2875. /*
  2876. Find the critical point of the display buffer.
  2877. */
  2878. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2879. crit_point_ff.full += dfixed_const_half(0);
  2880. critical_point = dfixed_trunc(crit_point_ff);
  2881. if (rdev->disp_priority == 2) {
  2882. critical_point = 0;
  2883. }
  2884. /*
  2885. The critical point should never be above max_stop_req-4. Setting
  2886. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2887. */
  2888. if (max_stop_req - critical_point < 4)
  2889. critical_point = 0;
  2890. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2891. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2892. critical_point = 0x10;
  2893. }
  2894. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2895. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2896. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2897. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2898. if ((rdev->family == CHIP_R350) &&
  2899. (stop_req > 0x15)) {
  2900. stop_req -= 0x10;
  2901. }
  2902. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2903. temp |= RADEON_GRPH_BUFFER_SIZE;
  2904. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2905. RADEON_GRPH_CRITICAL_AT_SOF |
  2906. RADEON_GRPH_STOP_CNTL);
  2907. /*
  2908. Write the result into the register.
  2909. */
  2910. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2911. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2912. #if 0
  2913. if ((rdev->family == CHIP_RS400) ||
  2914. (rdev->family == CHIP_RS480)) {
  2915. /* attempt to program RS400 disp regs correctly ??? */
  2916. temp = RREG32(RS400_DISP1_REG_CNTL);
  2917. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2918. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2919. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2920. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2921. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2922. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2923. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2924. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2925. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2926. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2927. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2928. }
  2929. #endif
  2930. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2931. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2932. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2933. }
  2934. if (mode2) {
  2935. u32 grph2_cntl;
  2936. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2937. if (stop_req > max_stop_req)
  2938. stop_req = max_stop_req;
  2939. /*
  2940. Find the drain rate of the display buffer.
  2941. */
  2942. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2943. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2944. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2945. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2946. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2947. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2948. if ((rdev->family == CHIP_R350) &&
  2949. (stop_req > 0x15)) {
  2950. stop_req -= 0x10;
  2951. }
  2952. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2953. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2954. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2955. RADEON_GRPH_CRITICAL_AT_SOF |
  2956. RADEON_GRPH_STOP_CNTL);
  2957. if ((rdev->family == CHIP_RS100) ||
  2958. (rdev->family == CHIP_RS200))
  2959. critical_point2 = 0;
  2960. else {
  2961. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2962. temp_ff.full = dfixed_const(temp);
  2963. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2964. if (sclk_ff.full < temp_ff.full)
  2965. temp_ff.full = sclk_ff.full;
  2966. read_return_rate.full = temp_ff.full;
  2967. if (mode1) {
  2968. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2969. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2970. } else {
  2971. time_disp1_drop_priority.full = 0;
  2972. }
  2973. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2974. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2975. crit_point_ff.full += dfixed_const_half(0);
  2976. critical_point2 = dfixed_trunc(crit_point_ff);
  2977. if (rdev->disp_priority == 2) {
  2978. critical_point2 = 0;
  2979. }
  2980. if (max_stop_req - critical_point2 < 4)
  2981. critical_point2 = 0;
  2982. }
  2983. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2984. /* some R300 cards have problem with this set to 0 */
  2985. critical_point2 = 0x10;
  2986. }
  2987. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2988. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2989. if ((rdev->family == CHIP_RS400) ||
  2990. (rdev->family == CHIP_RS480)) {
  2991. #if 0
  2992. /* attempt to program RS400 disp2 regs correctly ??? */
  2993. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2994. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2995. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2996. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2997. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2998. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2999. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3000. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3001. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3002. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3003. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3004. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3005. #endif
  3006. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3007. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3008. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3009. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3010. }
  3011. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3012. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3013. }
  3014. }
  3015. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  3016. {
  3017. DRM_ERROR("pitch %d\n", t->pitch);
  3018. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  3019. DRM_ERROR("width %d\n", t->width);
  3020. DRM_ERROR("width_11 %d\n", t->width_11);
  3021. DRM_ERROR("height %d\n", t->height);
  3022. DRM_ERROR("height_11 %d\n", t->height_11);
  3023. DRM_ERROR("num levels %d\n", t->num_levels);
  3024. DRM_ERROR("depth %d\n", t->txdepth);
  3025. DRM_ERROR("bpp %d\n", t->cpp);
  3026. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  3027. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  3028. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  3029. DRM_ERROR("compress format %d\n", t->compress_format);
  3030. }
  3031. static int r100_track_compress_size(int compress_format, int w, int h)
  3032. {
  3033. int block_width, block_height, block_bytes;
  3034. int wblocks, hblocks;
  3035. int min_wblocks;
  3036. int sz;
  3037. block_width = 4;
  3038. block_height = 4;
  3039. switch (compress_format) {
  3040. case R100_TRACK_COMP_DXT1:
  3041. block_bytes = 8;
  3042. min_wblocks = 4;
  3043. break;
  3044. default:
  3045. case R100_TRACK_COMP_DXT35:
  3046. block_bytes = 16;
  3047. min_wblocks = 2;
  3048. break;
  3049. }
  3050. hblocks = (h + block_height - 1) / block_height;
  3051. wblocks = (w + block_width - 1) / block_width;
  3052. if (wblocks < min_wblocks)
  3053. wblocks = min_wblocks;
  3054. sz = wblocks * hblocks * block_bytes;
  3055. return sz;
  3056. }
  3057. static int r100_cs_track_cube(struct radeon_device *rdev,
  3058. struct r100_cs_track *track, unsigned idx)
  3059. {
  3060. unsigned face, w, h;
  3061. struct radeon_bo *cube_robj;
  3062. unsigned long size;
  3063. unsigned compress_format = track->textures[idx].compress_format;
  3064. for (face = 0; face < 5; face++) {
  3065. cube_robj = track->textures[idx].cube_info[face].robj;
  3066. w = track->textures[idx].cube_info[face].width;
  3067. h = track->textures[idx].cube_info[face].height;
  3068. if (compress_format) {
  3069. size = r100_track_compress_size(compress_format, w, h);
  3070. } else
  3071. size = w * h;
  3072. size *= track->textures[idx].cpp;
  3073. size += track->textures[idx].cube_info[face].offset;
  3074. if (size > radeon_bo_size(cube_robj)) {
  3075. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  3076. size, radeon_bo_size(cube_robj));
  3077. r100_cs_track_texture_print(&track->textures[idx]);
  3078. return -1;
  3079. }
  3080. }
  3081. return 0;
  3082. }
  3083. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  3084. struct r100_cs_track *track)
  3085. {
  3086. struct radeon_bo *robj;
  3087. unsigned long size;
  3088. unsigned u, i, w, h, d;
  3089. int ret;
  3090. for (u = 0; u < track->num_texture; u++) {
  3091. if (!track->textures[u].enabled)
  3092. continue;
  3093. if (track->textures[u].lookup_disable)
  3094. continue;
  3095. robj = track->textures[u].robj;
  3096. if (robj == NULL) {
  3097. DRM_ERROR("No texture bound to unit %u\n", u);
  3098. return -EINVAL;
  3099. }
  3100. size = 0;
  3101. for (i = 0; i <= track->textures[u].num_levels; i++) {
  3102. if (track->textures[u].use_pitch) {
  3103. if (rdev->family < CHIP_R300)
  3104. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3105. else
  3106. w = track->textures[u].pitch / (1 << i);
  3107. } else {
  3108. w = track->textures[u].width;
  3109. if (rdev->family >= CHIP_RV515)
  3110. w |= track->textures[u].width_11;
  3111. w = w / (1 << i);
  3112. if (track->textures[u].roundup_w)
  3113. w = roundup_pow_of_two(w);
  3114. }
  3115. h = track->textures[u].height;
  3116. if (rdev->family >= CHIP_RV515)
  3117. h |= track->textures[u].height_11;
  3118. h = h / (1 << i);
  3119. if (track->textures[u].roundup_h)
  3120. h = roundup_pow_of_two(h);
  3121. if (track->textures[u].tex_coord_type == 1) {
  3122. d = (1 << track->textures[u].txdepth) / (1 << i);
  3123. if (!d)
  3124. d = 1;
  3125. } else {
  3126. d = 1;
  3127. }
  3128. if (track->textures[u].compress_format) {
  3129. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3130. /* compressed textures are block based */
  3131. } else
  3132. size += w * h * d;
  3133. }
  3134. size *= track->textures[u].cpp;
  3135. switch (track->textures[u].tex_coord_type) {
  3136. case 0:
  3137. case 1:
  3138. break;
  3139. case 2:
  3140. if (track->separate_cube) {
  3141. ret = r100_cs_track_cube(rdev, track, u);
  3142. if (ret)
  3143. return ret;
  3144. } else
  3145. size *= 6;
  3146. break;
  3147. default:
  3148. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3149. "%u\n", track->textures[u].tex_coord_type, u);
  3150. return -EINVAL;
  3151. }
  3152. if (size > radeon_bo_size(robj)) {
  3153. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3154. "%lu\n", u, size, radeon_bo_size(robj));
  3155. r100_cs_track_texture_print(&track->textures[u]);
  3156. return -EINVAL;
  3157. }
  3158. }
  3159. return 0;
  3160. }
  3161. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3162. {
  3163. unsigned i;
  3164. unsigned long size;
  3165. unsigned prim_walk;
  3166. unsigned nverts;
  3167. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3168. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3169. !track->blend_read_enable)
  3170. num_cb = 0;
  3171. for (i = 0; i < num_cb; i++) {
  3172. if (track->cb[i].robj == NULL) {
  3173. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3174. return -EINVAL;
  3175. }
  3176. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3177. size += track->cb[i].offset;
  3178. if (size > radeon_bo_size(track->cb[i].robj)) {
  3179. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3180. "(need %lu have %lu) !\n", i, size,
  3181. radeon_bo_size(track->cb[i].robj));
  3182. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3183. i, track->cb[i].pitch, track->cb[i].cpp,
  3184. track->cb[i].offset, track->maxy);
  3185. return -EINVAL;
  3186. }
  3187. }
  3188. track->cb_dirty = false;
  3189. if (track->zb_dirty && track->z_enabled) {
  3190. if (track->zb.robj == NULL) {
  3191. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3192. return -EINVAL;
  3193. }
  3194. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3195. size += track->zb.offset;
  3196. if (size > radeon_bo_size(track->zb.robj)) {
  3197. DRM_ERROR("[drm] Buffer too small for z buffer "
  3198. "(need %lu have %lu) !\n", size,
  3199. radeon_bo_size(track->zb.robj));
  3200. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3201. track->zb.pitch, track->zb.cpp,
  3202. track->zb.offset, track->maxy);
  3203. return -EINVAL;
  3204. }
  3205. }
  3206. track->zb_dirty = false;
  3207. if (track->aa_dirty && track->aaresolve) {
  3208. if (track->aa.robj == NULL) {
  3209. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3210. return -EINVAL;
  3211. }
  3212. /* I believe the format comes from colorbuffer0. */
  3213. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3214. size += track->aa.offset;
  3215. if (size > radeon_bo_size(track->aa.robj)) {
  3216. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3217. "(need %lu have %lu) !\n", i, size,
  3218. radeon_bo_size(track->aa.robj));
  3219. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3220. i, track->aa.pitch, track->cb[0].cpp,
  3221. track->aa.offset, track->maxy);
  3222. return -EINVAL;
  3223. }
  3224. }
  3225. track->aa_dirty = false;
  3226. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3227. if (track->vap_vf_cntl & (1 << 14)) {
  3228. nverts = track->vap_alt_nverts;
  3229. } else {
  3230. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3231. }
  3232. switch (prim_walk) {
  3233. case 1:
  3234. for (i = 0; i < track->num_arrays; i++) {
  3235. size = track->arrays[i].esize * track->max_indx * 4;
  3236. if (track->arrays[i].robj == NULL) {
  3237. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3238. "bound\n", prim_walk, i);
  3239. return -EINVAL;
  3240. }
  3241. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3242. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3243. "need %lu dwords have %lu dwords\n",
  3244. prim_walk, i, size >> 2,
  3245. radeon_bo_size(track->arrays[i].robj)
  3246. >> 2);
  3247. DRM_ERROR("Max indices %u\n", track->max_indx);
  3248. return -EINVAL;
  3249. }
  3250. }
  3251. break;
  3252. case 2:
  3253. for (i = 0; i < track->num_arrays; i++) {
  3254. size = track->arrays[i].esize * (nverts - 1) * 4;
  3255. if (track->arrays[i].robj == NULL) {
  3256. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3257. "bound\n", prim_walk, i);
  3258. return -EINVAL;
  3259. }
  3260. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3261. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3262. "need %lu dwords have %lu dwords\n",
  3263. prim_walk, i, size >> 2,
  3264. radeon_bo_size(track->arrays[i].robj)
  3265. >> 2);
  3266. return -EINVAL;
  3267. }
  3268. }
  3269. break;
  3270. case 3:
  3271. size = track->vtx_size * nverts;
  3272. if (size != track->immd_dwords) {
  3273. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3274. track->immd_dwords, size);
  3275. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3276. nverts, track->vtx_size);
  3277. return -EINVAL;
  3278. }
  3279. break;
  3280. default:
  3281. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3282. prim_walk);
  3283. return -EINVAL;
  3284. }
  3285. if (track->tex_dirty) {
  3286. track->tex_dirty = false;
  3287. return r100_cs_track_texture_check(rdev, track);
  3288. }
  3289. return 0;
  3290. }
  3291. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3292. {
  3293. unsigned i, face;
  3294. track->cb_dirty = true;
  3295. track->zb_dirty = true;
  3296. track->tex_dirty = true;
  3297. track->aa_dirty = true;
  3298. if (rdev->family < CHIP_R300) {
  3299. track->num_cb = 1;
  3300. if (rdev->family <= CHIP_RS200)
  3301. track->num_texture = 3;
  3302. else
  3303. track->num_texture = 6;
  3304. track->maxy = 2048;
  3305. track->separate_cube = 1;
  3306. } else {
  3307. track->num_cb = 4;
  3308. track->num_texture = 16;
  3309. track->maxy = 4096;
  3310. track->separate_cube = 0;
  3311. track->aaresolve = false;
  3312. track->aa.robj = NULL;
  3313. }
  3314. for (i = 0; i < track->num_cb; i++) {
  3315. track->cb[i].robj = NULL;
  3316. track->cb[i].pitch = 8192;
  3317. track->cb[i].cpp = 16;
  3318. track->cb[i].offset = 0;
  3319. }
  3320. track->z_enabled = true;
  3321. track->zb.robj = NULL;
  3322. track->zb.pitch = 8192;
  3323. track->zb.cpp = 4;
  3324. track->zb.offset = 0;
  3325. track->vtx_size = 0x7F;
  3326. track->immd_dwords = 0xFFFFFFFFUL;
  3327. track->num_arrays = 11;
  3328. track->max_indx = 0x00FFFFFFUL;
  3329. for (i = 0; i < track->num_arrays; i++) {
  3330. track->arrays[i].robj = NULL;
  3331. track->arrays[i].esize = 0x7F;
  3332. }
  3333. for (i = 0; i < track->num_texture; i++) {
  3334. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3335. track->textures[i].pitch = 16536;
  3336. track->textures[i].width = 16536;
  3337. track->textures[i].height = 16536;
  3338. track->textures[i].width_11 = 1 << 11;
  3339. track->textures[i].height_11 = 1 << 11;
  3340. track->textures[i].num_levels = 12;
  3341. if (rdev->family <= CHIP_RS200) {
  3342. track->textures[i].tex_coord_type = 0;
  3343. track->textures[i].txdepth = 0;
  3344. } else {
  3345. track->textures[i].txdepth = 16;
  3346. track->textures[i].tex_coord_type = 1;
  3347. }
  3348. track->textures[i].cpp = 64;
  3349. track->textures[i].robj = NULL;
  3350. /* CS IB emission code makes sure texture unit are disabled */
  3351. track->textures[i].enabled = false;
  3352. track->textures[i].lookup_disable = false;
  3353. track->textures[i].roundup_w = true;
  3354. track->textures[i].roundup_h = true;
  3355. if (track->separate_cube)
  3356. for (face = 0; face < 5; face++) {
  3357. track->textures[i].cube_info[face].robj = NULL;
  3358. track->textures[i].cube_info[face].width = 16536;
  3359. track->textures[i].cube_info[face].height = 16536;
  3360. track->textures[i].cube_info[face].offset = 0;
  3361. }
  3362. }
  3363. }
  3364. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3365. {
  3366. uint32_t scratch;
  3367. uint32_t tmp = 0;
  3368. unsigned i;
  3369. int r;
  3370. r = radeon_scratch_get(rdev, &scratch);
  3371. if (r) {
  3372. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3373. return r;
  3374. }
  3375. WREG32(scratch, 0xCAFEDEAD);
  3376. r = radeon_ring_lock(rdev, ring, 2);
  3377. if (r) {
  3378. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3379. radeon_scratch_free(rdev, scratch);
  3380. return r;
  3381. }
  3382. radeon_ring_write(ring, PACKET0(scratch, 0));
  3383. radeon_ring_write(ring, 0xDEADBEEF);
  3384. radeon_ring_unlock_commit(rdev, ring);
  3385. for (i = 0; i < rdev->usec_timeout; i++) {
  3386. tmp = RREG32(scratch);
  3387. if (tmp == 0xDEADBEEF) {
  3388. break;
  3389. }
  3390. DRM_UDELAY(1);
  3391. }
  3392. if (i < rdev->usec_timeout) {
  3393. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3394. } else {
  3395. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3396. scratch, tmp);
  3397. r = -EINVAL;
  3398. }
  3399. radeon_scratch_free(rdev, scratch);
  3400. return r;
  3401. }
  3402. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3403. {
  3404. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3405. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3406. radeon_ring_write(ring, ib->gpu_addr);
  3407. radeon_ring_write(ring, ib->length_dw);
  3408. }
  3409. int r100_ib_test(struct radeon_device *rdev)
  3410. {
  3411. struct radeon_ib *ib;
  3412. uint32_t scratch;
  3413. uint32_t tmp = 0;
  3414. unsigned i;
  3415. int r;
  3416. r = radeon_scratch_get(rdev, &scratch);
  3417. if (r) {
  3418. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3419. return r;
  3420. }
  3421. WREG32(scratch, 0xCAFEDEAD);
  3422. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
  3423. if (r) {
  3424. return r;
  3425. }
  3426. ib->ptr[0] = PACKET0(scratch, 0);
  3427. ib->ptr[1] = 0xDEADBEEF;
  3428. ib->ptr[2] = PACKET2(0);
  3429. ib->ptr[3] = PACKET2(0);
  3430. ib->ptr[4] = PACKET2(0);
  3431. ib->ptr[5] = PACKET2(0);
  3432. ib->ptr[6] = PACKET2(0);
  3433. ib->ptr[7] = PACKET2(0);
  3434. ib->length_dw = 8;
  3435. r = radeon_ib_schedule(rdev, ib);
  3436. if (r) {
  3437. radeon_scratch_free(rdev, scratch);
  3438. radeon_ib_free(rdev, &ib);
  3439. return r;
  3440. }
  3441. r = radeon_fence_wait(ib->fence, false);
  3442. if (r) {
  3443. return r;
  3444. }
  3445. for (i = 0; i < rdev->usec_timeout; i++) {
  3446. tmp = RREG32(scratch);
  3447. if (tmp == 0xDEADBEEF) {
  3448. break;
  3449. }
  3450. DRM_UDELAY(1);
  3451. }
  3452. if (i < rdev->usec_timeout) {
  3453. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3454. } else {
  3455. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3456. scratch, tmp);
  3457. r = -EINVAL;
  3458. }
  3459. radeon_scratch_free(rdev, scratch);
  3460. radeon_ib_free(rdev, &ib);
  3461. return r;
  3462. }
  3463. void r100_ib_fini(struct radeon_device *rdev)
  3464. {
  3465. radeon_ib_pool_suspend(rdev);
  3466. radeon_ib_pool_fini(rdev);
  3467. }
  3468. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3469. {
  3470. /* Shutdown CP we shouldn't need to do that but better be safe than
  3471. * sorry
  3472. */
  3473. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3474. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3475. /* Save few CRTC registers */
  3476. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3477. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3478. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3479. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3480. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3481. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3482. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3483. }
  3484. /* Disable VGA aperture access */
  3485. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3486. /* Disable cursor, overlay, crtc */
  3487. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3488. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3489. S_000054_CRTC_DISPLAY_DIS(1));
  3490. WREG32(R_000050_CRTC_GEN_CNTL,
  3491. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3492. S_000050_CRTC_DISP_REQ_EN_B(1));
  3493. WREG32(R_000420_OV0_SCALE_CNTL,
  3494. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3495. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3496. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3497. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3498. S_000360_CUR2_LOCK(1));
  3499. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3500. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3501. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3502. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3503. WREG32(R_000360_CUR2_OFFSET,
  3504. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3505. }
  3506. }
  3507. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3508. {
  3509. /* Update base address for crtc */
  3510. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3511. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3512. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3513. }
  3514. /* Restore CRTC registers */
  3515. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3516. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3517. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3518. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3519. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3520. }
  3521. }
  3522. void r100_vga_render_disable(struct radeon_device *rdev)
  3523. {
  3524. u32 tmp;
  3525. tmp = RREG8(R_0003C2_GENMO_WT);
  3526. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3527. }
  3528. static void r100_debugfs(struct radeon_device *rdev)
  3529. {
  3530. int r;
  3531. r = r100_debugfs_mc_info_init(rdev);
  3532. if (r)
  3533. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3534. }
  3535. static void r100_mc_program(struct radeon_device *rdev)
  3536. {
  3537. struct r100_mc_save save;
  3538. /* Stops all mc clients */
  3539. r100_mc_stop(rdev, &save);
  3540. if (rdev->flags & RADEON_IS_AGP) {
  3541. WREG32(R_00014C_MC_AGP_LOCATION,
  3542. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3543. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3544. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3545. if (rdev->family > CHIP_RV200)
  3546. WREG32(R_00015C_AGP_BASE_2,
  3547. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3548. } else {
  3549. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3550. WREG32(R_000170_AGP_BASE, 0);
  3551. if (rdev->family > CHIP_RV200)
  3552. WREG32(R_00015C_AGP_BASE_2, 0);
  3553. }
  3554. /* Wait for mc idle */
  3555. if (r100_mc_wait_for_idle(rdev))
  3556. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3557. /* Program MC, should be a 32bits limited address space */
  3558. WREG32(R_000148_MC_FB_LOCATION,
  3559. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3560. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3561. r100_mc_resume(rdev, &save);
  3562. }
  3563. void r100_clock_startup(struct radeon_device *rdev)
  3564. {
  3565. u32 tmp;
  3566. if (radeon_dynclks != -1 && radeon_dynclks)
  3567. radeon_legacy_set_clock_gating(rdev, 1);
  3568. /* We need to force on some of the block */
  3569. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3570. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3571. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3572. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3573. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3574. }
  3575. static int r100_startup(struct radeon_device *rdev)
  3576. {
  3577. int r;
  3578. /* set common regs */
  3579. r100_set_common_regs(rdev);
  3580. /* program mc */
  3581. r100_mc_program(rdev);
  3582. /* Resume clock */
  3583. r100_clock_startup(rdev);
  3584. /* Initialize GART (initialize after TTM so we can allocate
  3585. * memory through TTM but finalize after TTM) */
  3586. r100_enable_bm(rdev);
  3587. if (rdev->flags & RADEON_IS_PCI) {
  3588. r = r100_pci_gart_enable(rdev);
  3589. if (r)
  3590. return r;
  3591. }
  3592. /* allocate wb buffer */
  3593. r = radeon_wb_init(rdev);
  3594. if (r)
  3595. return r;
  3596. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3597. if (r) {
  3598. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3599. return r;
  3600. }
  3601. /* Enable IRQ */
  3602. r100_irq_set(rdev);
  3603. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3604. /* 1M ring buffer */
  3605. r = r100_cp_init(rdev, 1024 * 1024);
  3606. if (r) {
  3607. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3608. return r;
  3609. }
  3610. r = radeon_ib_pool_start(rdev);
  3611. if (r)
  3612. return r;
  3613. r = r100_ib_test(rdev);
  3614. if (r) {
  3615. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  3616. rdev->accel_working = false;
  3617. return r;
  3618. }
  3619. return 0;
  3620. }
  3621. int r100_resume(struct radeon_device *rdev)
  3622. {
  3623. /* Make sur GART are not working */
  3624. if (rdev->flags & RADEON_IS_PCI)
  3625. r100_pci_gart_disable(rdev);
  3626. /* Resume clock before doing reset */
  3627. r100_clock_startup(rdev);
  3628. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3629. if (radeon_asic_reset(rdev)) {
  3630. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3631. RREG32(R_000E40_RBBM_STATUS),
  3632. RREG32(R_0007C0_CP_STAT));
  3633. }
  3634. /* post */
  3635. radeon_combios_asic_init(rdev->ddev);
  3636. /* Resume clock after posting */
  3637. r100_clock_startup(rdev);
  3638. /* Initialize surface registers */
  3639. radeon_surface_init(rdev);
  3640. rdev->accel_working = true;
  3641. return r100_startup(rdev);
  3642. }
  3643. int r100_suspend(struct radeon_device *rdev)
  3644. {
  3645. radeon_ib_pool_suspend(rdev);
  3646. r100_cp_disable(rdev);
  3647. radeon_wb_disable(rdev);
  3648. r100_irq_disable(rdev);
  3649. if (rdev->flags & RADEON_IS_PCI)
  3650. r100_pci_gart_disable(rdev);
  3651. return 0;
  3652. }
  3653. void r100_fini(struct radeon_device *rdev)
  3654. {
  3655. r100_cp_fini(rdev);
  3656. radeon_wb_fini(rdev);
  3657. r100_ib_fini(rdev);
  3658. radeon_gem_fini(rdev);
  3659. if (rdev->flags & RADEON_IS_PCI)
  3660. r100_pci_gart_fini(rdev);
  3661. radeon_agp_fini(rdev);
  3662. radeon_irq_kms_fini(rdev);
  3663. radeon_fence_driver_fini(rdev);
  3664. radeon_bo_fini(rdev);
  3665. radeon_atombios_fini(rdev);
  3666. kfree(rdev->bios);
  3667. rdev->bios = NULL;
  3668. }
  3669. /*
  3670. * Due to how kexec works, it can leave the hw fully initialised when it
  3671. * boots the new kernel. However doing our init sequence with the CP and
  3672. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3673. * do some quick sanity checks and restore sane values to avoid this
  3674. * problem.
  3675. */
  3676. void r100_restore_sanity(struct radeon_device *rdev)
  3677. {
  3678. u32 tmp;
  3679. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3680. if (tmp) {
  3681. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3682. }
  3683. tmp = RREG32(RADEON_CP_RB_CNTL);
  3684. if (tmp) {
  3685. WREG32(RADEON_CP_RB_CNTL, 0);
  3686. }
  3687. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3688. if (tmp) {
  3689. WREG32(RADEON_SCRATCH_UMSK, 0);
  3690. }
  3691. }
  3692. int r100_init(struct radeon_device *rdev)
  3693. {
  3694. int r;
  3695. /* Register debugfs file specific to this group of asics */
  3696. r100_debugfs(rdev);
  3697. /* Disable VGA */
  3698. r100_vga_render_disable(rdev);
  3699. /* Initialize scratch registers */
  3700. radeon_scratch_init(rdev);
  3701. /* Initialize surface registers */
  3702. radeon_surface_init(rdev);
  3703. /* sanity check some register to avoid hangs like after kexec */
  3704. r100_restore_sanity(rdev);
  3705. /* TODO: disable VGA need to use VGA request */
  3706. /* BIOS*/
  3707. if (!radeon_get_bios(rdev)) {
  3708. if (ASIC_IS_AVIVO(rdev))
  3709. return -EINVAL;
  3710. }
  3711. if (rdev->is_atom_bios) {
  3712. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3713. return -EINVAL;
  3714. } else {
  3715. r = radeon_combios_init(rdev);
  3716. if (r)
  3717. return r;
  3718. }
  3719. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3720. if (radeon_asic_reset(rdev)) {
  3721. dev_warn(rdev->dev,
  3722. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3723. RREG32(R_000E40_RBBM_STATUS),
  3724. RREG32(R_0007C0_CP_STAT));
  3725. }
  3726. /* check if cards are posted or not */
  3727. if (radeon_boot_test_post_card(rdev) == false)
  3728. return -EINVAL;
  3729. /* Set asic errata */
  3730. r100_errata(rdev);
  3731. /* Initialize clocks */
  3732. radeon_get_clock_info(rdev->ddev);
  3733. /* initialize AGP */
  3734. if (rdev->flags & RADEON_IS_AGP) {
  3735. r = radeon_agp_init(rdev);
  3736. if (r) {
  3737. radeon_agp_disable(rdev);
  3738. }
  3739. }
  3740. /* initialize VRAM */
  3741. r100_mc_init(rdev);
  3742. /* Fence driver */
  3743. r = radeon_fence_driver_init(rdev);
  3744. if (r)
  3745. return r;
  3746. r = radeon_irq_kms_init(rdev);
  3747. if (r)
  3748. return r;
  3749. /* Memory manager */
  3750. r = radeon_bo_init(rdev);
  3751. if (r)
  3752. return r;
  3753. if (rdev->flags & RADEON_IS_PCI) {
  3754. r = r100_pci_gart_init(rdev);
  3755. if (r)
  3756. return r;
  3757. }
  3758. r100_set_safe_registers(rdev);
  3759. r = radeon_ib_pool_init(rdev);
  3760. rdev->accel_working = true;
  3761. if (r) {
  3762. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3763. rdev->accel_working = false;
  3764. }
  3765. r = r100_startup(rdev);
  3766. if (r) {
  3767. /* Somethings want wront with the accel init stop accel */
  3768. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3769. r100_cp_fini(rdev);
  3770. radeon_wb_fini(rdev);
  3771. r100_ib_fini(rdev);
  3772. radeon_irq_kms_fini(rdev);
  3773. if (rdev->flags & RADEON_IS_PCI)
  3774. r100_pci_gart_fini(rdev);
  3775. rdev->accel_working = false;
  3776. }
  3777. return 0;
  3778. }
  3779. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3780. {
  3781. if (reg < rdev->rmmio_size)
  3782. return readl(((void __iomem *)rdev->rmmio) + reg);
  3783. else {
  3784. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3785. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3786. }
  3787. }
  3788. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3789. {
  3790. if (reg < rdev->rmmio_size)
  3791. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3792. else {
  3793. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3794. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3795. }
  3796. }
  3797. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3798. {
  3799. if (reg < rdev->rio_mem_size)
  3800. return ioread32(rdev->rio_mem + reg);
  3801. else {
  3802. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3803. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3804. }
  3805. }
  3806. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3807. {
  3808. if (reg < rdev->rio_mem_size)
  3809. iowrite32(v, rdev->rio_mem + reg);
  3810. else {
  3811. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3812. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3813. }
  3814. }