psb_intel_reg.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309
  1. /*
  2. * Copyright (c) 2009, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc.,
  15. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. */
  17. #ifndef __PSB_INTEL_REG_H__
  18. #define __PSB_INTEL_REG_H__
  19. /*
  20. * GPIO regs
  21. */
  22. #define GPIOA 0x5010
  23. #define GPIOB 0x5014
  24. #define GPIOC 0x5018
  25. #define GPIOD 0x501c
  26. #define GPIOE 0x5020
  27. #define GPIOF 0x5024
  28. #define GPIOG 0x5028
  29. #define GPIOH 0x502c
  30. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  31. # define GPIO_CLOCK_DIR_IN (0 << 1)
  32. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  33. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  34. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  35. # define GPIO_CLOCK_VAL_IN (1 << 4)
  36. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  37. # define GPIO_DATA_DIR_MASK (1 << 8)
  38. # define GPIO_DATA_DIR_IN (0 << 9)
  39. # define GPIO_DATA_DIR_OUT (1 << 9)
  40. # define GPIO_DATA_VAL_MASK (1 << 10)
  41. # define GPIO_DATA_VAL_OUT (1 << 11)
  42. # define GPIO_DATA_VAL_IN (1 << 12)
  43. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  44. #define GMBUS0 0x5100 /* clock/port select */
  45. #define GMBUS_RATE_100KHZ (0<<8)
  46. #define GMBUS_RATE_50KHZ (1<<8)
  47. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  48. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  49. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  50. #define GMBUS_PORT_DISABLED 0
  51. #define GMBUS_PORT_SSC 1
  52. #define GMBUS_PORT_VGADDC 2
  53. #define GMBUS_PORT_PANEL 3
  54. #define GMBUS_PORT_DPC 4 /* HDMIC */
  55. #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
  56. /* 6 reserved */
  57. #define GMBUS_PORT_DPD 7 /* HDMID */
  58. #define GMBUS_NUM_PORTS 8
  59. #define GMBUS1 0x5104 /* command/status */
  60. #define GMBUS_SW_CLR_INT (1<<31)
  61. #define GMBUS_SW_RDY (1<<30)
  62. #define GMBUS_ENT (1<<29) /* enable timeout */
  63. #define GMBUS_CYCLE_NONE (0<<25)
  64. #define GMBUS_CYCLE_WAIT (1<<25)
  65. #define GMBUS_CYCLE_INDEX (2<<25)
  66. #define GMBUS_CYCLE_STOP (4<<25)
  67. #define GMBUS_BYTE_COUNT_SHIFT 16
  68. #define GMBUS_SLAVE_INDEX_SHIFT 8
  69. #define GMBUS_SLAVE_ADDR_SHIFT 1
  70. #define GMBUS_SLAVE_READ (1<<0)
  71. #define GMBUS_SLAVE_WRITE (0<<0)
  72. #define GMBUS2 0x5108 /* status */
  73. #define GMBUS_INUSE (1<<15)
  74. #define GMBUS_HW_WAIT_PHASE (1<<14)
  75. #define GMBUS_STALL_TIMEOUT (1<<13)
  76. #define GMBUS_INT (1<<12)
  77. #define GMBUS_HW_RDY (1<<11)
  78. #define GMBUS_SATOER (1<<10)
  79. #define GMBUS_ACTIVE (1<<9)
  80. #define GMBUS3 0x510c /* data buffer bytes 3-0 */
  81. #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
  82. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  83. #define GMBUS_NAK_EN (1<<3)
  84. #define GMBUS_IDLE_EN (1<<2)
  85. #define GMBUS_HW_WAIT_EN (1<<1)
  86. #define GMBUS_HW_RDY_EN (1<<0)
  87. #define GMBUS5 0x5120 /* byte index */
  88. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  89. #define BLC_PWM_CTL 0x61254
  90. #define BLC_PWM_CTL2 0x61250
  91. #define BLC_PWM_CTL_C 0x62254
  92. #define BLC_PWM_CTL2_C 0x62250
  93. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  94. /*
  95. * This is the most significant 15 bits of the number of backlight cycles in a
  96. * complete cycle of the modulated backlight control.
  97. *
  98. * The actual value is this field multiplied by two.
  99. */
  100. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  101. #define BLM_LEGACY_MODE (1 << 16)
  102. /*
  103. * This is the number of cycles out of the backlight modulation cycle for which
  104. * the backlight is on.
  105. *
  106. * This field must be no greater than the number of cycles in the complete
  107. * backlight modulation cycle.
  108. */
  109. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  110. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  111. #define I915_GCFGC 0xf0
  112. #define I915_LOW_FREQUENCY_ENABLE (1 << 7)
  113. #define I915_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  114. #define I915_DISPLAY_CLOCK_333_MHZ (4 << 4)
  115. #define I915_DISPLAY_CLOCK_MASK (7 << 4)
  116. #define I855_HPLLCC 0xc0
  117. #define I855_CLOCK_CONTROL_MASK (3 << 0)
  118. #define I855_CLOCK_133_200 (0 << 0)
  119. #define I855_CLOCK_100_200 (1 << 0)
  120. #define I855_CLOCK_100_133 (2 << 0)
  121. #define I855_CLOCK_166_250 (3 << 0)
  122. /* I830 CRTC registers */
  123. #define HTOTAL_A 0x60000
  124. #define HBLANK_A 0x60004
  125. #define HSYNC_A 0x60008
  126. #define VTOTAL_A 0x6000c
  127. #define VBLANK_A 0x60010
  128. #define VSYNC_A 0x60014
  129. #define PIPEASRC 0x6001c
  130. #define BCLRPAT_A 0x60020
  131. #define VSYNCSHIFT_A 0x60028
  132. #define HTOTAL_B 0x61000
  133. #define HBLANK_B 0x61004
  134. #define HSYNC_B 0x61008
  135. #define VTOTAL_B 0x6100c
  136. #define VBLANK_B 0x61010
  137. #define VSYNC_B 0x61014
  138. #define PIPEBSRC 0x6101c
  139. #define BCLRPAT_B 0x61020
  140. #define VSYNCSHIFT_B 0x61028
  141. #define HTOTAL_C 0x62000
  142. #define HBLANK_C 0x62004
  143. #define HSYNC_C 0x62008
  144. #define VTOTAL_C 0x6200c
  145. #define VBLANK_C 0x62010
  146. #define VSYNC_C 0x62014
  147. #define PIPECSRC 0x6201c
  148. #define BCLRPAT_C 0x62020
  149. #define VSYNCSHIFT_C 0x62028
  150. #define PP_STATUS 0x61200
  151. # define PP_ON (1 << 31)
  152. /*
  153. * Indicates that all dependencies of the panel are on:
  154. *
  155. * - PLL enabled
  156. * - pipe enabled
  157. * - LVDS/DVOB/DVOC on
  158. */
  159. #define PP_READY (1 << 30)
  160. #define PP_SEQUENCE_NONE (0 << 28)
  161. #define PP_SEQUENCE_ON (1 << 28)
  162. #define PP_SEQUENCE_OFF (2 << 28)
  163. #define PP_SEQUENCE_MASK 0x30000000
  164. #define PP_CONTROL 0x61204
  165. #define POWER_TARGET_ON (1 << 0)
  166. #define LVDSPP_ON 0x61208
  167. #define LVDSPP_OFF 0x6120c
  168. #define PP_CYCLE 0x61210
  169. #define PFIT_CONTROL 0x61230
  170. #define PFIT_ENABLE (1 << 31)
  171. #define PFIT_PIPE_MASK (3 << 29)
  172. #define PFIT_PIPE_SHIFT 29
  173. #define PFIT_SCALING_MODE_PILLARBOX (1 << 27)
  174. #define PFIT_SCALING_MODE_LETTERBOX (3 << 26)
  175. #define VERT_INTERP_DISABLE (0 << 10)
  176. #define VERT_INTERP_BILINEAR (1 << 10)
  177. #define VERT_INTERP_MASK (3 << 10)
  178. #define VERT_AUTO_SCALE (1 << 9)
  179. #define HORIZ_INTERP_DISABLE (0 << 6)
  180. #define HORIZ_INTERP_BILINEAR (1 << 6)
  181. #define HORIZ_INTERP_MASK (3 << 6)
  182. #define HORIZ_AUTO_SCALE (1 << 5)
  183. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  184. #define PFIT_PGM_RATIOS 0x61234
  185. #define PFIT_VERT_SCALE_MASK 0xfff00000
  186. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  187. #define PFIT_AUTO_RATIOS 0x61238
  188. #define DPLL_A 0x06014
  189. #define DPLL_B 0x06018
  190. #define DPLL_VCO_ENABLE (1 << 31)
  191. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  192. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  193. #define DPLL_VGA_MODE_DIS (1 << 28)
  194. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  195. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  196. #define DPLL_MODE_MASK (3 << 26)
  197. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  198. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  199. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  200. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  201. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  202. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  203. #define DPLL_LOCK (1 << 15) /* CDV */
  204. /*
  205. * The i830 generation, in DAC/serial mode, defines p1 as two plus this
  206. * bitfield, or just 2 if PLL_P1_DIVIDE_BY_TWO is set.
  207. */
  208. # define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  209. /*
  210. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  211. * this field (only one bit may be set).
  212. */
  213. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  214. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  215. #define PLL_P2_DIVIDE_BY_4 (1 << 23) /* i830, required
  216. * in DVO non-gang */
  217. # define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  218. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  219. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  220. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO
  221. * TVCLKIN */
  222. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  223. #define PLL_REF_INPUT_MASK (3 << 13)
  224. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  225. /*
  226. * Parallel to Serial Load Pulse phase selection.
  227. * Selects the phase for the 10X DPLL clock for the PCIe
  228. * digital display port. The range is 4 to 13; 10 or more
  229. * is just a flip delay. The default is 6
  230. */
  231. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  232. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  233. /*
  234. * SDVO multiplier for 945G/GM. Not used on 965.
  235. *
  236. * DPLL_MD_UDI_MULTIPLIER_MASK
  237. */
  238. #define SDVO_MULTIPLIER_MASK 0x000000ff
  239. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  240. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  241. /*
  242. * PLL_MD
  243. */
  244. /* Pipe A SDVO/UDI clock multiplier/divider register for G965. */
  245. #define DPLL_A_MD 0x0601c
  246. /* Pipe B SDVO/UDI clock multiplier/divider register for G965. */
  247. #define DPLL_B_MD 0x06020
  248. /*
  249. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  250. *
  251. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  252. */
  253. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  254. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  255. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  256. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  257. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  258. /*
  259. * SDVO/UDI pixel multiplier.
  260. *
  261. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  262. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  263. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  264. * dummy bytes in the datastream at an increased clock rate, with both sides of
  265. * the link knowing how many bytes are fill.
  266. *
  267. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  268. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  269. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  270. * through an SDVO command.
  271. *
  272. * This register field has values of multiplication factor minus 1, with
  273. * a maximum multiplier of 5 for SDVO.
  274. */
  275. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  276. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  277. /*
  278. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  279. * This best be set to the default value (3) or the CRT won't work. No,
  280. * I don't entirely understand what this does...
  281. */
  282. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  283. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  284. #define DPLL_TEST 0x606c
  285. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  286. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  287. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  288. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  289. #define DPLLB_TEST_N_BYPASS (1 << 19)
  290. #define DPLLB_TEST_M_BYPASS (1 << 18)
  291. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  292. #define DPLLA_TEST_N_BYPASS (1 << 3)
  293. #define DPLLA_TEST_M_BYPASS (1 << 2)
  294. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  295. #define ADPA 0x61100
  296. #define ADPA_DAC_ENABLE (1 << 31)
  297. #define ADPA_DAC_DISABLE 0
  298. #define ADPA_PIPE_SELECT_MASK (1 << 30)
  299. #define ADPA_PIPE_A_SELECT 0
  300. #define ADPA_PIPE_B_SELECT (1 << 30)
  301. #define ADPA_USE_VGA_HVPOLARITY (1 << 15)
  302. #define ADPA_SETS_HVPOLARITY 0
  303. #define ADPA_VSYNC_CNTL_DISABLE (1 << 11)
  304. #define ADPA_VSYNC_CNTL_ENABLE 0
  305. #define ADPA_HSYNC_CNTL_DISABLE (1 << 10)
  306. #define ADPA_HSYNC_CNTL_ENABLE 0
  307. #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
  308. #define ADPA_VSYNC_ACTIVE_LOW 0
  309. #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
  310. #define ADPA_HSYNC_ACTIVE_LOW 0
  311. #define FPA0 0x06040
  312. #define FPA1 0x06044
  313. #define FPB0 0x06048
  314. #define FPB1 0x0604c
  315. #define FP_N_DIV_MASK 0x003f0000
  316. #define FP_N_DIV_SHIFT 16
  317. #define FP_M1_DIV_MASK 0x00003f00
  318. #define FP_M1_DIV_SHIFT 8
  319. #define FP_M2_DIV_MASK 0x0000003f
  320. #define FP_M2_DIV_SHIFT 0
  321. #define PORT_HOTPLUG_EN 0x61110
  322. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  323. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  324. #define TV_HOTPLUG_INT_EN (1 << 18)
  325. #define CRT_HOTPLUG_INT_EN (1 << 9)
  326. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  327. /* CDV.. */
  328. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  329. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  330. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  331. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  332. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  333. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  334. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  335. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  336. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  337. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  338. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  339. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  340. #define CRT_HOTPLUG_DETECT_MASK 0x000000F8
  341. #define PORT_HOTPLUG_STAT 0x61114
  342. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  343. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  344. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  345. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  346. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  347. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  348. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  349. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  350. #define SDVOB 0x61140
  351. #define SDVOC 0x61160
  352. #define SDVO_ENABLE (1 << 31)
  353. #define SDVO_PIPE_B_SELECT (1 << 30)
  354. #define SDVO_STALL_SELECT (1 << 29)
  355. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  356. #define SDVO_COLOR_RANGE_16_235 (1 << 8)
  357. #define SDVO_AUDIO_ENABLE (1 << 6)
  358. /**
  359. * 915G/GM SDVO pixel multiplier.
  360. *
  361. * Programmed value is multiplier - 1, up to 5x.
  362. *
  363. * DPLL_MD_UDI_MULTIPLIER_MASK
  364. */
  365. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  366. #define SDVO_PORT_MULTIPLY_SHIFT 23
  367. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  368. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  369. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  370. #define SDVOC_GANG_MODE (1 << 16)
  371. #define SDVO_BORDER_ENABLE (1 << 7)
  372. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  373. #define SDVO_DETECTED (1 << 2)
  374. /* Bits to be preserved when writing */
  375. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14))
  376. #define SDVOC_PRESERVE_MASK (1 << 17)
  377. /*
  378. * This register controls the LVDS output enable, pipe selection, and data
  379. * format selection.
  380. *
  381. * All of the clock/data pairs are force powered down by power sequencing.
  382. */
  383. #define LVDS 0x61180
  384. /*
  385. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  386. * the DPLL semantics change when the LVDS is assigned to that pipe.
  387. */
  388. #define LVDS_PORT_EN (1 << 31)
  389. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  390. #define LVDS_PIPEB_SELECT (1 << 30)
  391. /* Turns on border drawing to allow centered display. */
  392. #define LVDS_BORDER_EN (1 << 15)
  393. /*
  394. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  395. * pixel.
  396. */
  397. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  398. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  399. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  400. /*
  401. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  402. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  403. * on.
  404. */
  405. #define LVDS_A3_POWER_MASK (3 << 6)
  406. #define LVDS_A3_POWER_DOWN (0 << 6)
  407. #define LVDS_A3_POWER_UP (3 << 6)
  408. /*
  409. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  410. * is set.
  411. */
  412. #define LVDS_CLKB_POWER_MASK (3 << 4)
  413. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  414. #define LVDS_CLKB_POWER_UP (3 << 4)
  415. /*
  416. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  417. * setting for whether we are in dual-channel mode. The B3 pair will
  418. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  419. */
  420. #define LVDS_B0B3_POWER_MASK (3 << 2)
  421. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  422. #define LVDS_B0B3_POWER_UP (3 << 2)
  423. #define PIPEACONF 0x70008
  424. #define PIPEACONF_ENABLE (1 << 31)
  425. #define PIPEACONF_DISABLE 0
  426. #define PIPEACONF_DOUBLE_WIDE (1 << 30)
  427. #define PIPECONF_ACTIVE (1 << 30)
  428. #define I965_PIPECONF_ACTIVE (1 << 30)
  429. #define PIPECONF_DSIPLL_LOCK (1 << 29)
  430. #define PIPEACONF_SINGLE_WIDE 0
  431. #define PIPEACONF_PIPE_UNLOCKED 0
  432. #define PIPEACONF_DSR (1 << 26)
  433. #define PIPEACONF_PIPE_LOCKED (1 << 25)
  434. #define PIPEACONF_PALETTE 0
  435. #define PIPECONF_FORCE_BORDER (1 << 25)
  436. #define PIPEACONF_GAMMA (1 << 24)
  437. #define PIPECONF_PROGRESSIVE (0 << 21)
  438. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  439. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  440. #define PIPECONF_PLANE_OFF (1 << 19)
  441. #define PIPECONF_CURSOR_OFF (1 << 18)
  442. #define PIPEBCONF 0x71008
  443. #define PIPEBCONF_ENABLE (1 << 31)
  444. #define PIPEBCONF_DISABLE 0
  445. #define PIPEBCONF_DOUBLE_WIDE (1 << 30)
  446. #define PIPEBCONF_DISABLE 0
  447. #define PIPEBCONF_GAMMA (1 << 24)
  448. #define PIPEBCONF_PALETTE 0
  449. #define PIPECCONF 0x72008
  450. #define PIPEBGCMAXRED 0x71010
  451. #define PIPEBGCMAXGREEN 0x71014
  452. #define PIPEBGCMAXBLUE 0x71018
  453. #define PIPEASTAT 0x70024
  454. #define PIPEBSTAT 0x71024
  455. #define PIPECSTAT 0x72024
  456. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
  457. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2)
  458. #define PIPE_VBLANK_CLEAR (1 << 1)
  459. #define PIPE_VBLANK_STATUS (1 << 1)
  460. #define PIPE_TE_STATUS (1UL << 6)
  461. #define PIPE_DPST_EVENT_STATUS (1UL << 7)
  462. #define PIPE_VSYNC_CLEAR (1UL << 9)
  463. #define PIPE_VSYNC_STATUS (1UL << 9)
  464. #define PIPE_HDMI_AUDIO_UNDERRUN_STATUS (1UL << 10)
  465. #define PIPE_HDMI_AUDIO_BUFFER_DONE_STATUS (1UL << 11)
  466. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
  467. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18)
  468. #define PIPE_TE_ENABLE (1UL << 22)
  469. #define PIPE_DPST_EVENT_ENABLE (1UL << 23)
  470. #define PIPE_VSYNC_ENABL (1UL << 25)
  471. #define PIPE_HDMI_AUDIO_UNDERRUN (1UL << 26)
  472. #define PIPE_HDMI_AUDIO_BUFFER_DONE (1UL << 27)
  473. #define PIPE_HDMI_AUDIO_INT_MASK (PIPE_HDMI_AUDIO_UNDERRUN | \
  474. PIPE_HDMI_AUDIO_BUFFER_DONE)
  475. #define PIPE_EVENT_MASK ((1 << 29)|(1 << 28)|(1 << 27)|(1 << 26)|(1 << 24)|(1 << 23)|(1 << 22)|(1 << 21)|(1 << 20)|(1 << 16))
  476. #define PIPE_VBLANK_MASK ((1 << 25)|(1 << 24)|(1 << 18)|(1 << 17))
  477. #define HISTOGRAM_INT_CONTROL 0x61268
  478. #define HISTOGRAM_BIN_DATA 0X61264
  479. #define HISTOGRAM_LOGIC_CONTROL 0x61260
  480. #define PWM_CONTROL_LOGIC 0x61250
  481. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
  482. #define HISTOGRAM_INTERRUPT_ENABLE (1UL << 31)
  483. #define HISTOGRAM_LOGIC_ENABLE (1UL << 31)
  484. #define PWM_LOGIC_ENABLE (1UL << 31)
  485. #define PWM_PHASEIN_ENABLE (1UL << 25)
  486. #define PWM_PHASEIN_INT_ENABLE (1UL << 24)
  487. #define PWM_PHASEIN_VB_COUNT 0x00001f00
  488. #define PWM_PHASEIN_INC 0x0000001f
  489. #define HISTOGRAM_INT_CTRL_CLEAR (1UL << 30)
  490. #define DPST_YUV_LUMA_MODE 0
  491. struct dpst_ie_histogram_control {
  492. union {
  493. uint32_t data;
  494. struct {
  495. uint32_t bin_reg_index:7;
  496. uint32_t reserved:4;
  497. uint32_t bin_reg_func_select:1;
  498. uint32_t sync_to_phase_in:1;
  499. uint32_t alt_enhancement_mode:2;
  500. uint32_t reserved1:1;
  501. uint32_t sync_to_phase_in_count:8;
  502. uint32_t histogram_mode_select:1;
  503. uint32_t reserved2:4;
  504. uint32_t ie_pipe_assignment:1;
  505. uint32_t ie_mode_table_enabled:1;
  506. uint32_t ie_histogram_enable:1;
  507. };
  508. };
  509. };
  510. struct dpst_guardband {
  511. union {
  512. uint32_t data;
  513. struct {
  514. uint32_t guardband:22;
  515. uint32_t guardband_interrupt_delay:8;
  516. uint32_t interrupt_status:1;
  517. uint32_t interrupt_enable:1;
  518. };
  519. };
  520. };
  521. #define PIPEAFRAMEHIGH 0x70040
  522. #define PIPEAFRAMEPIXEL 0x70044
  523. #define PIPEBFRAMEHIGH 0x71040
  524. #define PIPEBFRAMEPIXEL 0x71044
  525. #define PIPECFRAMEHIGH 0x72040
  526. #define PIPECFRAMEPIXEL 0x72044
  527. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  528. #define PIPE_FRAME_HIGH_SHIFT 0
  529. #define PIPE_FRAME_LOW_MASK 0xff000000
  530. #define PIPE_FRAME_LOW_SHIFT 24
  531. #define PIPE_PIXEL_MASK 0x00ffffff
  532. #define PIPE_PIXEL_SHIFT 0
  533. #define DSPARB 0x70030
  534. #define DSPFW1 0x70034
  535. #define DSPFW2 0x70038
  536. #define DSPFW3 0x7003c
  537. #define DSPFW4 0x70050
  538. #define DSPFW5 0x70054
  539. #define DSPFW6 0x70058
  540. #define DSPCHICKENBIT 0x70400
  541. #define DSPACNTR 0x70180
  542. #define DSPBCNTR 0x71180
  543. #define DSPCCNTR 0x72180
  544. #define DISPLAY_PLANE_ENABLE (1 << 31)
  545. #define DISPLAY_PLANE_DISABLE 0
  546. #define DISPPLANE_GAMMA_ENABLE (1 << 30)
  547. #define DISPPLANE_GAMMA_DISABLE 0
  548. #define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
  549. #define DISPPLANE_8BPP (0x2 << 26)
  550. #define DISPPLANE_15_16BPP (0x4 << 26)
  551. #define DISPPLANE_16BPP (0x5 << 26)
  552. #define DISPPLANE_32BPP_NO_ALPHA (0x6 << 26)
  553. #define DISPPLANE_32BPP (0x7 << 26)
  554. #define DISPPLANE_STEREO_ENABLE (1 << 25)
  555. #define DISPPLANE_STEREO_DISABLE 0
  556. #define DISPPLANE_SEL_PIPE_MASK (1 << 24)
  557. #define DISPPLANE_SEL_PIPE_POS 24
  558. #define DISPPLANE_SEL_PIPE_A 0
  559. #define DISPPLANE_SEL_PIPE_B (1 << 24)
  560. #define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
  561. #define DISPPLANE_SRC_KEY_DISABLE 0
  562. #define DISPPLANE_LINE_DOUBLE (1 << 20)
  563. #define DISPPLANE_NO_LINE_DOUBLE 0
  564. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  565. #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
  566. /* plane B only */
  567. #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
  568. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  569. #define DISPPLANE_SPRITE_ABOVE_DISPLAYA 0
  570. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  571. #define DISPPLANE_BOTTOM (4)
  572. #define DSPABASE 0x70184
  573. #define DSPALINOFF 0x70184
  574. #define DSPASTRIDE 0x70188
  575. #define DSPBBASE 0x71184
  576. #define DSPBLINOFF 0X71184
  577. #define DSPBADDR DSPBBASE
  578. #define DSPBSTRIDE 0x71188
  579. #define DSPCBASE 0x72184
  580. #define DSPCLINOFF 0x72184
  581. #define DSPCSTRIDE 0x72188
  582. #define DSPAKEYVAL 0x70194
  583. #define DSPAKEYMASK 0x70198
  584. #define DSPAPOS 0x7018C /* reserved */
  585. #define DSPASIZE 0x70190
  586. #define DSPBPOS 0x7118C
  587. #define DSPBSIZE 0x71190
  588. #define DSPCPOS 0x7218C
  589. #define DSPCSIZE 0x72190
  590. #define DSPASURF 0x7019C
  591. #define DSPATILEOFF 0x701A4
  592. #define DSPBSURF 0x7119C
  593. #define DSPBTILEOFF 0x711A4
  594. #define DSPCSURF 0x7219C
  595. #define DSPCTILEOFF 0x721A4
  596. #define DSPCKEYMAXVAL 0x721A0
  597. #define DSPCKEYMINVAL 0x72194
  598. #define DSPCKEYMSK 0x72198
  599. #define VGACNTRL 0x71400
  600. #define VGA_DISP_DISABLE (1 << 31)
  601. #define VGA_2X_MODE (1 << 30)
  602. #define VGA_PIPE_B_SELECT (1 << 29)
  603. /*
  604. * Overlay registers
  605. */
  606. #define OV_C_OFFSET 0x08000
  607. #define OV_OVADD 0x30000
  608. #define OV_DOVASTA 0x30008
  609. # define OV_PIPE_SELECT ((1 << 6)|(1 << 7))
  610. # define OV_PIPE_SELECT_POS 6
  611. # define OV_PIPE_A 0
  612. # define OV_PIPE_C 1
  613. #define OV_OGAMC5 0x30010
  614. #define OV_OGAMC4 0x30014
  615. #define OV_OGAMC3 0x30018
  616. #define OV_OGAMC2 0x3001C
  617. #define OV_OGAMC1 0x30020
  618. #define OV_OGAMC0 0x30024
  619. #define OVC_OVADD 0x38000
  620. #define OVC_DOVCSTA 0x38008
  621. #define OVC_OGAMC5 0x38010
  622. #define OVC_OGAMC4 0x38014
  623. #define OVC_OGAMC3 0x38018
  624. #define OVC_OGAMC2 0x3801C
  625. #define OVC_OGAMC1 0x38020
  626. #define OVC_OGAMC0 0x38024
  627. /*
  628. * Some BIOS scratch area registers. The 845 (and 830?) store the amount
  629. * of video memory available to the BIOS in SWF1.
  630. */
  631. #define SWF0 0x71410
  632. #define SWF1 0x71414
  633. #define SWF2 0x71418
  634. #define SWF3 0x7141c
  635. #define SWF4 0x71420
  636. #define SWF5 0x71424
  637. #define SWF6 0x71428
  638. /*
  639. * 855 scratch registers.
  640. */
  641. #define SWF00 0x70410
  642. #define SWF01 0x70414
  643. #define SWF02 0x70418
  644. #define SWF03 0x7041c
  645. #define SWF04 0x70420
  646. #define SWF05 0x70424
  647. #define SWF06 0x70428
  648. #define SWF10 SWF0
  649. #define SWF11 SWF1
  650. #define SWF12 SWF2
  651. #define SWF13 SWF3
  652. #define SWF14 SWF4
  653. #define SWF15 SWF5
  654. #define SWF16 SWF6
  655. #define SWF30 0x72414
  656. #define SWF31 0x72418
  657. #define SWF32 0x7241c
  658. /*
  659. * Palette registers
  660. */
  661. #define PALETTE_A 0x0a000
  662. #define PALETTE_B 0x0a800
  663. #define PALETTE_C 0x0ac00
  664. /* Cursor A & B regs */
  665. #define CURACNTR 0x70080
  666. #define CURSOR_MODE_DISABLE 0x00
  667. #define CURSOR_MODE_64_32B_AX 0x07
  668. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  669. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  670. #define CURABASE 0x70084
  671. #define CURAPOS 0x70088
  672. #define CURSOR_POS_MASK 0x007FF
  673. #define CURSOR_POS_SIGN 0x8000
  674. #define CURSOR_X_SHIFT 0
  675. #define CURSOR_Y_SHIFT 16
  676. #define CURBCNTR 0x700c0
  677. #define CURBBASE 0x700c4
  678. #define CURBPOS 0x700c8
  679. #define CURCCNTR 0x700e0
  680. #define CURCBASE 0x700e4
  681. #define CURCPOS 0x700e8
  682. /*
  683. * Interrupt Registers
  684. */
  685. #define IER 0x020a0
  686. #define IIR 0x020a4
  687. #define IMR 0x020a8
  688. #define ISR 0x020ac
  689. /*
  690. * MOORESTOWN delta registers
  691. */
  692. #define MRST_DPLL_A 0x0f014
  693. #define MDFLD_DPLL_B 0x0f018
  694. #define MDFLD_INPUT_REF_SEL (1 << 14)
  695. #define MDFLD_VCO_SEL (1 << 16)
  696. #define DPLLA_MODE_LVDS (2 << 26) /* mrst */
  697. #define MDFLD_PLL_LATCHEN (1 << 28)
  698. #define MDFLD_PWR_GATE_EN (1 << 30)
  699. #define MDFLD_P1_MASK (0x1FF << 17)
  700. #define MRST_FPA0 0x0f040
  701. #define MRST_FPA1 0x0f044
  702. #define MDFLD_DPLL_DIV0 0x0f048
  703. #define MDFLD_DPLL_DIV1 0x0f04c
  704. #define MRST_PERF_MODE 0x020f4
  705. /*
  706. * MEDFIELD HDMI registers
  707. */
  708. #define HDMIPHYMISCCTL 0x61134
  709. #define HDMI_PHY_POWER_DOWN 0x7f
  710. #define HDMIB_CONTROL 0x61140
  711. #define HDMIB_PORT_EN (1 << 31)
  712. #define HDMIB_PIPE_B_SELECT (1 << 30)
  713. #define HDMIB_NULL_PACKET (1 << 9)
  714. #define HDMIB_HDCP_PORT (1 << 5)
  715. /* #define LVDS 0x61180 */
  716. #define MRST_PANEL_8TO6_DITHER_ENABLE (1 << 25)
  717. #define MRST_PANEL_24_DOT_1_FORMAT (1 << 24)
  718. #define LVDS_A3_POWER_UP_0_OUTPUT (1 << 6)
  719. #define MIPI 0x61190
  720. #define MIPI_C 0x62190
  721. #define MIPI_PORT_EN (1 << 31)
  722. /* Turns on border drawing to allow centered display. */
  723. #define SEL_FLOPPED_HSTX (1 << 23)
  724. #define PASS_FROM_SPHY_TO_AFE (1 << 16)
  725. #define MIPI_BORDER_EN (1 << 15)
  726. #define MIPIA_3LANE_MIPIC_1LANE 0x1
  727. #define MIPIA_2LANE_MIPIC_2LANE 0x2
  728. #define TE_TRIGGER_DSI_PROTOCOL (1 << 2)
  729. #define TE_TRIGGER_GPIO_PIN (1 << 3)
  730. #define MIPI_TE_COUNT 0x61194
  731. /* #define PP_CONTROL 0x61204 */
  732. #define POWER_DOWN_ON_RESET (1 << 1)
  733. /* #define PFIT_CONTROL 0x61230 */
  734. #define PFIT_PIPE_SELECT (3 << 29)
  735. #define PFIT_PIPE_SELECT_SHIFT (29)
  736. /* #define BLC_PWM_CTL 0x61254 */
  737. #define MRST_BACKLIGHT_MODULATION_FREQ_SHIFT (16)
  738. #define MRST_BACKLIGHT_MODULATION_FREQ_MASK (0xffff << 16)
  739. /* #define PIPEACONF 0x70008 */
  740. #define PIPEACONF_PIPE_STATE (1 << 30)
  741. /* #define DSPACNTR 0x70180 */
  742. #define MRST_DSPABASE 0x7019c
  743. #define MRST_DSPBBASE 0x7119c
  744. #define MDFLD_DSPCBASE 0x7219c
  745. /*
  746. * Moorestown registers.
  747. */
  748. /*
  749. * MIPI IP registers
  750. */
  751. #define MIPIC_REG_OFFSET 0x800
  752. #define DEVICE_READY_REG 0xb000
  753. #define LP_OUTPUT_HOLD (1 << 16)
  754. #define EXIT_ULPS_DEV_READY 0x3
  755. #define LP_OUTPUT_HOLD_RELEASE 0x810000
  756. # define ENTERING_ULPS (2 << 1)
  757. # define EXITING_ULPS (1 << 1)
  758. # define ULPS_MASK (3 << 1)
  759. # define BUS_POSSESSION (1 << 3)
  760. #define INTR_STAT_REG 0xb004
  761. #define RX_SOT_ERROR (1 << 0)
  762. #define RX_SOT_SYNC_ERROR (1 << 1)
  763. #define RX_ESCAPE_MODE_ENTRY_ERROR (1 << 3)
  764. #define RX_LP_TX_SYNC_ERROR (1 << 4)
  765. #define RX_HS_RECEIVE_TIMEOUT_ERROR (1 << 5)
  766. #define RX_FALSE_CONTROL_ERROR (1 << 6)
  767. #define RX_ECC_SINGLE_BIT_ERROR (1 << 7)
  768. #define RX_ECC_MULTI_BIT_ERROR (1 << 8)
  769. #define RX_CHECKSUM_ERROR (1 << 9)
  770. #define RX_DSI_DATA_TYPE_NOT_RECOGNIZED (1 << 10)
  771. #define RX_DSI_VC_ID_INVALID (1 << 11)
  772. #define TX_FALSE_CONTROL_ERROR (1 << 12)
  773. #define TX_ECC_SINGLE_BIT_ERROR (1 << 13)
  774. #define TX_ECC_MULTI_BIT_ERROR (1 << 14)
  775. #define TX_CHECKSUM_ERROR (1 << 15)
  776. #define TX_DSI_DATA_TYPE_NOT_RECOGNIZED (1 << 16)
  777. #define TX_DSI_VC_ID_INVALID (1 << 17)
  778. #define HIGH_CONTENTION (1 << 18)
  779. #define LOW_CONTENTION (1 << 19)
  780. #define DPI_FIFO_UNDER_RUN (1 << 20)
  781. #define HS_TX_TIMEOUT (1 << 21)
  782. #define LP_RX_TIMEOUT (1 << 22)
  783. #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
  784. #define ACK_WITH_NO_ERROR (1 << 24)
  785. #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
  786. #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
  787. #define SPL_PKT_SENT (1 << 30)
  788. #define INTR_EN_REG 0xb008
  789. #define DSI_FUNC_PRG_REG 0xb00c
  790. #define DPI_CHANNEL_NUMBER_POS 0x03
  791. #define DBI_CHANNEL_NUMBER_POS 0x05
  792. #define FMT_DPI_POS 0x07
  793. #define FMT_DBI_POS 0x0A
  794. #define DBI_DATA_WIDTH_POS 0x0D
  795. /* DPI PIXEL FORMATS */
  796. #define RGB_565_FMT 0x01 /* RGB 565 FORMAT */
  797. #define RGB_666_FMT 0x02 /* RGB 666 FORMAT */
  798. #define LRGB_666_FMT 0x03 /* RGB LOOSELY PACKED
  799. * 666 FORMAT
  800. */
  801. #define RGB_888_FMT 0x04 /* RGB 888 FORMAT */
  802. #define VIRTUAL_CHANNEL_NUMBER_0 0x00 /* Virtual channel 0 */
  803. #define VIRTUAL_CHANNEL_NUMBER_1 0x01 /* Virtual channel 1 */
  804. #define VIRTUAL_CHANNEL_NUMBER_2 0x02 /* Virtual channel 2 */
  805. #define VIRTUAL_CHANNEL_NUMBER_3 0x03 /* Virtual channel 3 */
  806. #define DBI_NOT_SUPPORTED 0x00 /* command mode
  807. * is not supported
  808. */
  809. #define DBI_DATA_WIDTH_16BIT 0x01 /* 16 bit data */
  810. #define DBI_DATA_WIDTH_9BIT 0x02 /* 9 bit data */
  811. #define DBI_DATA_WIDTH_8BIT 0x03 /* 8 bit data */
  812. #define DBI_DATA_WIDTH_OPT1 0x04 /* option 1 */
  813. #define DBI_DATA_WIDTH_OPT2 0x05 /* option 2 */
  814. #define HS_TX_TIMEOUT_REG 0xb010
  815. #define LP_RX_TIMEOUT_REG 0xb014
  816. #define TURN_AROUND_TIMEOUT_REG 0xb018
  817. #define DEVICE_RESET_REG 0xb01C
  818. #define DPI_RESOLUTION_REG 0xb020
  819. #define RES_V_POS 0x10
  820. #define DBI_RESOLUTION_REG 0xb024 /* Reserved for MDFLD */
  821. #define HORIZ_SYNC_PAD_COUNT_REG 0xb028
  822. #define HORIZ_BACK_PORCH_COUNT_REG 0xb02C
  823. #define HORIZ_FRONT_PORCH_COUNT_REG 0xb030
  824. #define HORIZ_ACTIVE_AREA_COUNT_REG 0xb034
  825. #define VERT_SYNC_PAD_COUNT_REG 0xb038
  826. #define VERT_BACK_PORCH_COUNT_REG 0xb03c
  827. #define VERT_FRONT_PORCH_COUNT_REG 0xb040
  828. #define HIGH_LOW_SWITCH_COUNT_REG 0xb044
  829. #define DPI_CONTROL_REG 0xb048
  830. #define DPI_SHUT_DOWN (1 << 0)
  831. #define DPI_TURN_ON (1 << 1)
  832. #define DPI_COLOR_MODE_ON (1 << 2)
  833. #define DPI_COLOR_MODE_OFF (1 << 3)
  834. #define DPI_BACK_LIGHT_ON (1 << 4)
  835. #define DPI_BACK_LIGHT_OFF (1 << 5)
  836. #define DPI_LP (1 << 6)
  837. #define DPI_DATA_REG 0xb04c
  838. #define DPI_BACK_LIGHT_ON_DATA 0x07
  839. #define DPI_BACK_LIGHT_OFF_DATA 0x17
  840. #define INIT_COUNT_REG 0xb050
  841. #define MAX_RET_PAK_REG 0xb054
  842. #define VIDEO_FMT_REG 0xb058
  843. #define COMPLETE_LAST_PCKT (1 << 2)
  844. #define EOT_DISABLE_REG 0xb05c
  845. #define ENABLE_CLOCK_STOPPING (1 << 1)
  846. #define LP_BYTECLK_REG 0xb060
  847. #define LP_GEN_DATA_REG 0xb064
  848. #define HS_GEN_DATA_REG 0xb068
  849. #define LP_GEN_CTRL_REG 0xb06C
  850. #define HS_GEN_CTRL_REG 0xb070
  851. #define DCS_CHANNEL_NUMBER_POS 0x6
  852. #define MCS_COMMANDS_POS 0x8
  853. #define WORD_COUNTS_POS 0x8
  854. #define MCS_PARAMETER_POS 0x10
  855. #define GEN_FIFO_STAT_REG 0xb074
  856. #define HS_DATA_FIFO_FULL (1 << 0)
  857. #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
  858. #define HS_DATA_FIFO_EMPTY (1 << 2)
  859. #define LP_DATA_FIFO_FULL (1 << 8)
  860. #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
  861. #define LP_DATA_FIFO_EMPTY (1 << 10)
  862. #define HS_CTRL_FIFO_FULL (1 << 16)
  863. #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
  864. #define HS_CTRL_FIFO_EMPTY (1 << 18)
  865. #define LP_CTRL_FIFO_FULL (1 << 24)
  866. #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
  867. #define LP_CTRL_FIFO_EMPTY (1 << 26)
  868. #define DBI_FIFO_EMPTY (1 << 27)
  869. #define DPI_FIFO_EMPTY (1 << 28)
  870. #define HS_LS_DBI_ENABLE_REG 0xb078
  871. #define TXCLKESC_REG 0xb07c
  872. #define DPHY_PARAM_REG 0xb080
  873. #define DBI_BW_CTRL_REG 0xb084
  874. #define CLK_LANE_SWT_REG 0xb088
  875. /*
  876. * MIPI Adapter registers
  877. */
  878. #define MIPI_CONTROL_REG 0xb104
  879. #define MIPI_2X_CLOCK_BITS ((1 << 0) | (1 << 1))
  880. #define MIPI_DATA_ADDRESS_REG 0xb108
  881. #define MIPI_DATA_LENGTH_REG 0xb10C
  882. #define MIPI_COMMAND_ADDRESS_REG 0xb110
  883. #define MIPI_COMMAND_LENGTH_REG 0xb114
  884. #define MIPI_READ_DATA_RETURN_REG0 0xb118
  885. #define MIPI_READ_DATA_RETURN_REG1 0xb11C
  886. #define MIPI_READ_DATA_RETURN_REG2 0xb120
  887. #define MIPI_READ_DATA_RETURN_REG3 0xb124
  888. #define MIPI_READ_DATA_RETURN_REG4 0xb128
  889. #define MIPI_READ_DATA_RETURN_REG5 0xb12C
  890. #define MIPI_READ_DATA_RETURN_REG6 0xb130
  891. #define MIPI_READ_DATA_RETURN_REG7 0xb134
  892. #define MIPI_READ_DATA_VALID_REG 0xb138
  893. /* DBI COMMANDS */
  894. #define soft_reset 0x01
  895. /*
  896. * The display module performs a software reset.
  897. * Registers are written with their SW Reset default values.
  898. */
  899. #define get_power_mode 0x0a
  900. /*
  901. * The display module returns the current power mode
  902. */
  903. #define get_address_mode 0x0b
  904. /*
  905. * The display module returns the current status.
  906. */
  907. #define get_pixel_format 0x0c
  908. /*
  909. * This command gets the pixel format for the RGB image data
  910. * used by the interface.
  911. */
  912. #define get_display_mode 0x0d
  913. /*
  914. * The display module returns the Display Image Mode status.
  915. */
  916. #define get_signal_mode 0x0e
  917. /*
  918. * The display module returns the Display Signal Mode.
  919. */
  920. #define get_diagnostic_result 0x0f
  921. /*
  922. * The display module returns the self-diagnostic results following
  923. * a Sleep Out command.
  924. */
  925. #define enter_sleep_mode 0x10
  926. /*
  927. * This command causes the display module to enter the Sleep mode.
  928. * In this mode, all unnecessary blocks inside the display module are
  929. * disabled except interface communication. This is the lowest power
  930. * mode the display module supports.
  931. */
  932. #define exit_sleep_mode 0x11
  933. /*
  934. * This command causes the display module to exit Sleep mode.
  935. * All blocks inside the display module are enabled.
  936. */
  937. #define enter_partial_mode 0x12
  938. /*
  939. * This command causes the display module to enter the Partial Display
  940. * Mode. The Partial Display Mode window is described by the
  941. * set_partial_area command.
  942. */
  943. #define enter_normal_mode 0x13
  944. /*
  945. * This command causes the display module to enter the Normal mode.
  946. * Normal Mode is defined as Partial Display mode and Scroll mode are off
  947. */
  948. #define exit_invert_mode 0x20
  949. /*
  950. * This command causes the display module to stop inverting the image
  951. * data on the display device. The frame memory contents remain unchanged.
  952. * No status bits are changed.
  953. */
  954. #define enter_invert_mode 0x21
  955. /*
  956. * This command causes the display module to invert the image data only on
  957. * the display device. The frame memory contents remain unchanged.
  958. * No status bits are changed.
  959. */
  960. #define set_gamma_curve 0x26
  961. /*
  962. * This command selects the desired gamma curve for the display device.
  963. * Four fixed gamma curves are defined in section DCS spec.
  964. */
  965. #define set_display_off 0x28
  966. /* ************************************************************************* *\
  967. This command causes the display module to stop displaying the image data
  968. on the display device. The frame memory contents remain unchanged.
  969. No status bits are changed.
  970. \* ************************************************************************* */
  971. #define set_display_on 0x29
  972. /* ************************************************************************* *\
  973. This command causes the display module to start displaying the image data
  974. on the display device. The frame memory contents remain unchanged.
  975. No status bits are changed.
  976. \* ************************************************************************* */
  977. #define set_column_address 0x2a
  978. /*
  979. * This command defines the column extent of the frame memory accessed by
  980. * the hostprocessor with the read_memory_continue and
  981. * write_memory_continue commands.
  982. * No status bits are changed.
  983. */
  984. #define set_page_addr 0x2b
  985. /*
  986. * This command defines the page extent of the frame memory accessed by
  987. * the host processor with the write_memory_continue and
  988. * read_memory_continue command.
  989. * No status bits are changed.
  990. */
  991. #define write_mem_start 0x2c
  992. /*
  993. * This command transfers image data from the host processor to the
  994. * display modules frame memory starting at the pixel location specified
  995. * by preceding set_column_address and set_page_address commands.
  996. */
  997. #define set_partial_area 0x30
  998. /*
  999. * This command defines the Partial Display mode s display area.
  1000. * There are two parameters associated with this command, the first
  1001. * defines the Start Row (SR) and the second the End Row (ER). SR and ER
  1002. * refer to the Frame Memory Line Pointer.
  1003. */
  1004. #define set_scroll_area 0x33
  1005. /*
  1006. * This command defines the display modules Vertical Scrolling Area.
  1007. */
  1008. #define set_tear_off 0x34
  1009. /*
  1010. * This command turns off the display modules Tearing Effect output
  1011. * signal on the TE signal line.
  1012. */
  1013. #define set_tear_on 0x35
  1014. /*
  1015. * This command turns on the display modules Tearing Effect output signal
  1016. * on the TE signal line.
  1017. */
  1018. #define set_address_mode 0x36
  1019. /*
  1020. * This command sets the data order for transfers from the host processor
  1021. * to display modules frame memory,bits B[7:5] and B3, and from the
  1022. * display modules frame memory to the display device, bits B[2:0] and B4.
  1023. */
  1024. #define set_scroll_start 0x37
  1025. /*
  1026. * This command sets the start of the vertical scrolling area in the frame
  1027. * memory. The vertical scrolling area is fully defined when this command
  1028. * is used with the set_scroll_area command The set_scroll_start command
  1029. * has one parameter, the Vertical Scroll Pointer. The VSP defines the
  1030. * line in the frame memory that is written to the display device as the
  1031. * first line of the vertical scroll area.
  1032. */
  1033. #define exit_idle_mode 0x38
  1034. /*
  1035. * This command causes the display module to exit Idle mode.
  1036. */
  1037. #define enter_idle_mode 0x39
  1038. /*
  1039. * This command causes the display module to enter Idle Mode.
  1040. * In Idle Mode, color expression is reduced. Colors are shown on the
  1041. * display device using the MSB of each of the R, G and B color
  1042. * components in the frame memory
  1043. */
  1044. #define set_pixel_format 0x3a
  1045. /*
  1046. * This command sets the pixel format for the RGB image data used by the
  1047. * interface.
  1048. * Bits D[6:4] DPI Pixel Format Definition
  1049. * Bits D[2:0] DBI Pixel Format Definition
  1050. * Bits D7 and D3 are not used.
  1051. */
  1052. #define DCS_PIXEL_FORMAT_3bpp 0x1
  1053. #define DCS_PIXEL_FORMAT_8bpp 0x2
  1054. #define DCS_PIXEL_FORMAT_12bpp 0x3
  1055. #define DCS_PIXEL_FORMAT_16bpp 0x5
  1056. #define DCS_PIXEL_FORMAT_18bpp 0x6
  1057. #define DCS_PIXEL_FORMAT_24bpp 0x7
  1058. #define write_mem_cont 0x3c
  1059. /*
  1060. * This command transfers image data from the host processor to the
  1061. * display module's frame memory continuing from the pixel location
  1062. * following the previous write_memory_continue or write_memory_start
  1063. * command.
  1064. */
  1065. #define set_tear_scanline 0x44
  1066. /*
  1067. * This command turns on the display modules Tearing Effect output signal
  1068. * on the TE signal line when the display module reaches line N.
  1069. */
  1070. #define get_scanline 0x45
  1071. /*
  1072. * The display module returns the current scanline, N, used to update the
  1073. * display device. The total number of scanlines on a display device is
  1074. * defined as VSYNC + VBP + VACT + VFP.The first scanline is defined as
  1075. * the first line of V Sync and is denoted as Line 0.
  1076. * When in Sleep Mode, the value returned by get_scanline is undefined.
  1077. */
  1078. /* MCS or Generic COMMANDS */
  1079. /* MCS/generic data type */
  1080. #define GEN_SHORT_WRITE_0 0x03 /* generic short write, no parameters */
  1081. #define GEN_SHORT_WRITE_1 0x13 /* generic short write, 1 parameters */
  1082. #define GEN_SHORT_WRITE_2 0x23 /* generic short write, 2 parameters */
  1083. #define GEN_READ_0 0x04 /* generic read, no parameters */
  1084. #define GEN_READ_1 0x14 /* generic read, 1 parameters */
  1085. #define GEN_READ_2 0x24 /* generic read, 2 parameters */
  1086. #define GEN_LONG_WRITE 0x29 /* generic long write */
  1087. #define MCS_SHORT_WRITE_0 0x05 /* MCS short write, no parameters */
  1088. #define MCS_SHORT_WRITE_1 0x15 /* MCS short write, 1 parameters */
  1089. #define MCS_READ 0x06 /* MCS read, no parameters */
  1090. #define MCS_LONG_WRITE 0x39 /* MCS long write */
  1091. /* MCS/generic commands */
  1092. /* TPO MCS */
  1093. #define write_display_profile 0x50
  1094. #define write_display_brightness 0x51
  1095. #define write_ctrl_display 0x53
  1096. #define write_ctrl_cabc 0x55
  1097. #define UI_IMAGE 0x01
  1098. #define STILL_IMAGE 0x02
  1099. #define MOVING_IMAGE 0x03
  1100. #define write_hysteresis 0x57
  1101. #define write_gamma_setting 0x58
  1102. #define write_cabc_min_bright 0x5e
  1103. #define write_kbbc_profile 0x60
  1104. /* TMD MCS */
  1105. #define tmd_write_display_brightness 0x8c
  1106. /*
  1107. * This command is used to control ambient light, panel backlight
  1108. * brightness and gamma settings.
  1109. */
  1110. #define BRIGHT_CNTL_BLOCK_ON (1 << 5)
  1111. #define AMBIENT_LIGHT_SENSE_ON (1 << 4)
  1112. #define DISPLAY_DIMMING_ON (1 << 3)
  1113. #define BACKLIGHT_ON (1 << 2)
  1114. #define DISPLAY_BRIGHTNESS_AUTO (1 << 1)
  1115. #define GAMMA_AUTO (1 << 0)
  1116. /* DCS Interface Pixel Formats */
  1117. #define DCS_PIXEL_FORMAT_3BPP 0x1
  1118. #define DCS_PIXEL_FORMAT_8BPP 0x2
  1119. #define DCS_PIXEL_FORMAT_12BPP 0x3
  1120. #define DCS_PIXEL_FORMAT_16BPP 0x5
  1121. #define DCS_PIXEL_FORMAT_18BPP 0x6
  1122. #define DCS_PIXEL_FORMAT_24BPP 0x7
  1123. /* ONE PARAMETER READ DATA */
  1124. #define addr_mode_data 0xfc
  1125. #define diag_res_data 0x00
  1126. #define disp_mode_data 0x23
  1127. #define pxl_fmt_data 0x77
  1128. #define pwr_mode_data 0x74
  1129. #define sig_mode_data 0x00
  1130. /* TWO PARAMETERS READ DATA */
  1131. #define scanline_data1 0xff
  1132. #define scanline_data2 0xff
  1133. #define NON_BURST_MODE_SYNC_PULSE 0x01 /* Non Burst Mode
  1134. * with Sync Pulse
  1135. */
  1136. #define NON_BURST_MODE_SYNC_EVENTS 0x02 /* Non Burst Mode
  1137. * with Sync events
  1138. */
  1139. #define BURST_MODE 0x03 /* Burst Mode */
  1140. #define DBI_COMMAND_BUFFER_SIZE 0x240 /* 0x32 */ /* 0x120 */
  1141. /* Allocate at least
  1142. * 0x100 Byte with 32
  1143. * byte alignment
  1144. */
  1145. #define DBI_DATA_BUFFER_SIZE 0x120 /* Allocate at least
  1146. * 0x100 Byte with 32
  1147. * byte alignment
  1148. */
  1149. #define DBI_CB_TIME_OUT 0xFFFF
  1150. #define GEN_FB_TIME_OUT 2000
  1151. #define SKU_83 0x01
  1152. #define SKU_100 0x02
  1153. #define SKU_100L 0x04
  1154. #define SKU_BYPASS 0x08
  1155. /* Some handy macros for playing with bitfields. */
  1156. #define PSB_MASK(high, low) (((1<<((high)-(low)+1))-1)<<(low))
  1157. #define SET_FIELD(value, field) (((value) << field ## _SHIFT) & field ## _MASK)
  1158. #define GET_FIELD(word, field) (((word) & field ## _MASK) >> field ## _SHIFT)
  1159. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  1160. /* PCI config space */
  1161. #define SB_PCKT 0x02100 /* cedarview */
  1162. # define SB_OPCODE_MASK PSB_MASK(31, 16)
  1163. # define SB_OPCODE_SHIFT 16
  1164. # define SB_OPCODE_READ 0
  1165. # define SB_OPCODE_WRITE 1
  1166. # define SB_DEST_MASK PSB_MASK(15, 8)
  1167. # define SB_DEST_SHIFT 8
  1168. # define SB_DEST_DPLL 0x88
  1169. # define SB_BYTE_ENABLE_MASK PSB_MASK(7, 4)
  1170. # define SB_BYTE_ENABLE_SHIFT 4
  1171. # define SB_BUSY (1 << 0)
  1172. /* 32-bit value read/written from the DPIO reg. */
  1173. #define SB_DATA 0x02104 /* cedarview */
  1174. /* 32-bit address of the DPIO reg to be read/written. */
  1175. #define SB_ADDR 0x02108 /* cedarview */
  1176. #define DPIO_CFG 0x02110 /* cedarview */
  1177. # define DPIO_MODE_SELECT_1 (1 << 3)
  1178. # define DPIO_MODE_SELECT_0 (1 << 2)
  1179. # define DPIO_SFR_BYPASS (1 << 1)
  1180. /* reset is active low */
  1181. # define DPIO_CMN_RESET_N (1 << 0)
  1182. /* Cedarview sideband registers */
  1183. #define _SB_M_A 0x8008
  1184. #define _SB_M_B 0x8028
  1185. #define SB_M(pipe) _PIPE(pipe, _SB_M_A, _SB_M_B)
  1186. # define SB_M_DIVIDER_MASK (0xFF << 24)
  1187. # define SB_M_DIVIDER_SHIFT 24
  1188. #define _SB_N_VCO_A 0x8014
  1189. #define _SB_N_VCO_B 0x8034
  1190. #define SB_N_VCO(pipe) _PIPE(pipe, _SB_N_VCO_A, _SB_N_VCO_B)
  1191. #define SB_N_VCO_SEL_MASK PSB_MASK(31, 30)
  1192. #define SB_N_VCO_SEL_SHIFT 30
  1193. #define SB_N_DIVIDER_MASK PSB_MASK(29, 26)
  1194. #define SB_N_DIVIDER_SHIFT 26
  1195. #define SB_N_CB_TUNE_MASK PSB_MASK(25, 24)
  1196. #define SB_N_CB_TUNE_SHIFT 24
  1197. #define _SB_REF_A 0x8018
  1198. #define _SB_REF_B 0x8038
  1199. #define SB_REF_SFR(pipe) _PIPE(pipe, _SB_REF_A, _SB_REF_B)
  1200. #define _SB_P_A 0x801c
  1201. #define _SB_P_B 0x803c
  1202. #define SB_P(pipe) _PIPE(pipe, _SB_P_A, _SB_P_B)
  1203. #define SB_P2_DIVIDER_MASK PSB_MASK(31, 30)
  1204. #define SB_P2_DIVIDER_SHIFT 30
  1205. #define SB_P2_10 0 /* HDMI, DP, DAC */
  1206. #define SB_P2_5 1 /* DAC */
  1207. #define SB_P2_14 2 /* LVDS single */
  1208. #define SB_P2_7 3 /* LVDS double */
  1209. #define SB_P1_DIVIDER_MASK PSB_MASK(15, 12)
  1210. #define SB_P1_DIVIDER_SHIFT 12
  1211. #define PSB_LANE0 0x120
  1212. #define PSB_LANE1 0x220
  1213. #define PSB_LANE2 0x2320
  1214. #define PSB_LANE3 0x2420
  1215. #define LANE_PLL_MASK (0x7 << 20)
  1216. #define LANE_PLL_ENABLE (0x3 << 20)
  1217. #endif