exynos_drm_fimd.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <drm/exynos_drm.h>
  21. #include <plat/regs-fb-v4.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. /*
  26. * FIMD is stand for Fully Interactive Mobile Display and
  27. * as a display controller, it transfers contents drawn on memory
  28. * to a LCD Panel through Display Interfaces such as RGB or
  29. * CPU Interface.
  30. */
  31. /* position control register for hardware window 0, 2 ~ 4.*/
  32. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  33. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  34. /* size control register for hardware window 0. */
  35. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  36. /* alpha control register for hardware window 1 ~ 4. */
  37. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  38. /* size control register for hardware window 1 ~ 4. */
  39. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  40. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  41. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  42. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  43. /* color key control register for hardware window 1 ~ 4. */
  44. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  45. /* color key value register for hardware window 1 ~ 4. */
  46. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  47. /* FIMD has totally five hardware windows. */
  48. #define WINDOWS_NR 5
  49. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  50. struct fimd_win_data {
  51. unsigned int offset_x;
  52. unsigned int offset_y;
  53. unsigned int ovl_width;
  54. unsigned int ovl_height;
  55. unsigned int fb_width;
  56. unsigned int fb_height;
  57. unsigned int bpp;
  58. dma_addr_t dma_addr;
  59. void __iomem *vaddr;
  60. unsigned int buf_offsize;
  61. unsigned int line_size; /* bytes */
  62. bool enabled;
  63. };
  64. struct fimd_context {
  65. struct exynos_drm_subdrv subdrv;
  66. int irq;
  67. struct drm_crtc *crtc;
  68. struct clk *bus_clk;
  69. struct clk *lcd_clk;
  70. struct resource *regs_res;
  71. void __iomem *regs;
  72. struct fimd_win_data win_data[WINDOWS_NR];
  73. unsigned int clkdiv;
  74. unsigned int default_win;
  75. unsigned long irq_flags;
  76. u32 vidcon0;
  77. u32 vidcon1;
  78. bool suspended;
  79. struct mutex lock;
  80. struct fb_videomode *timing;
  81. };
  82. static bool fimd_display_is_connected(struct device *dev)
  83. {
  84. DRM_DEBUG_KMS("%s\n", __FILE__);
  85. /* TODO. */
  86. return true;
  87. }
  88. static void *fimd_get_timing(struct device *dev)
  89. {
  90. struct fimd_context *ctx = get_fimd_context(dev);
  91. DRM_DEBUG_KMS("%s\n", __FILE__);
  92. return ctx->timing;
  93. }
  94. static int fimd_check_timing(struct device *dev, void *timing)
  95. {
  96. DRM_DEBUG_KMS("%s\n", __FILE__);
  97. /* TODO. */
  98. return 0;
  99. }
  100. static int fimd_display_power_on(struct device *dev, int mode)
  101. {
  102. DRM_DEBUG_KMS("%s\n", __FILE__);
  103. /* TODO */
  104. return 0;
  105. }
  106. static struct exynos_drm_display_ops fimd_display_ops = {
  107. .type = EXYNOS_DISPLAY_TYPE_LCD,
  108. .is_connected = fimd_display_is_connected,
  109. .get_timing = fimd_get_timing,
  110. .check_timing = fimd_check_timing,
  111. .power_on = fimd_display_power_on,
  112. };
  113. static void fimd_dpms(struct device *subdrv_dev, int mode)
  114. {
  115. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  116. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  117. mutex_lock(&ctx->lock);
  118. switch (mode) {
  119. case DRM_MODE_DPMS_ON:
  120. /*
  121. * enable fimd hardware only if suspended status.
  122. *
  123. * P.S. fimd_dpms function would be called at booting time so
  124. * clk_enable could be called double time.
  125. */
  126. if (ctx->suspended)
  127. pm_runtime_get_sync(subdrv_dev);
  128. break;
  129. case DRM_MODE_DPMS_STANDBY:
  130. case DRM_MODE_DPMS_SUSPEND:
  131. case DRM_MODE_DPMS_OFF:
  132. pm_runtime_put_sync(subdrv_dev);
  133. break;
  134. default:
  135. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  136. break;
  137. }
  138. mutex_unlock(&ctx->lock);
  139. }
  140. static void fimd_apply(struct device *subdrv_dev)
  141. {
  142. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  143. struct exynos_drm_manager *mgr = &ctx->subdrv.manager;
  144. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  145. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  146. struct fimd_win_data *win_data;
  147. int i;
  148. DRM_DEBUG_KMS("%s\n", __FILE__);
  149. for (i = 0; i < WINDOWS_NR; i++) {
  150. win_data = &ctx->win_data[i];
  151. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  152. ovl_ops->commit(subdrv_dev, i);
  153. }
  154. if (mgr_ops && mgr_ops->commit)
  155. mgr_ops->commit(subdrv_dev);
  156. }
  157. static void fimd_commit(struct device *dev)
  158. {
  159. struct fimd_context *ctx = get_fimd_context(dev);
  160. struct fb_videomode *timing = ctx->timing;
  161. u32 val;
  162. if (ctx->suspended)
  163. return;
  164. DRM_DEBUG_KMS("%s\n", __FILE__);
  165. /* setup polarity values from machine code. */
  166. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  167. /* setup vertical timing values. */
  168. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  169. VIDTCON0_VFPD(timing->lower_margin - 1) |
  170. VIDTCON0_VSPW(timing->vsync_len - 1);
  171. writel(val, ctx->regs + VIDTCON0);
  172. /* setup horizontal timing values. */
  173. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  174. VIDTCON1_HFPD(timing->right_margin - 1) |
  175. VIDTCON1_HSPW(timing->hsync_len - 1);
  176. writel(val, ctx->regs + VIDTCON1);
  177. /* setup horizontal and vertical display size. */
  178. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  179. VIDTCON2_HOZVAL(timing->xres - 1);
  180. writel(val, ctx->regs + VIDTCON2);
  181. /* setup clock source, clock divider, enable dma. */
  182. val = ctx->vidcon0;
  183. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  184. if (ctx->clkdiv > 1)
  185. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  186. else
  187. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  188. /*
  189. * fields of register with prefix '_F' would be updated
  190. * at vsync(same as dma start)
  191. */
  192. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  193. writel(val, ctx->regs + VIDCON0);
  194. }
  195. static int fimd_enable_vblank(struct device *dev)
  196. {
  197. struct fimd_context *ctx = get_fimd_context(dev);
  198. u32 val;
  199. DRM_DEBUG_KMS("%s\n", __FILE__);
  200. if (ctx->suspended)
  201. return -EPERM;
  202. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  203. val = readl(ctx->regs + VIDINTCON0);
  204. val |= VIDINTCON0_INT_ENABLE;
  205. val |= VIDINTCON0_INT_FRAME;
  206. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  207. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  208. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  209. val |= VIDINTCON0_FRAMESEL1_NONE;
  210. writel(val, ctx->regs + VIDINTCON0);
  211. }
  212. return 0;
  213. }
  214. static void fimd_disable_vblank(struct device *dev)
  215. {
  216. struct fimd_context *ctx = get_fimd_context(dev);
  217. u32 val;
  218. DRM_DEBUG_KMS("%s\n", __FILE__);
  219. if (ctx->suspended)
  220. return;
  221. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  222. val = readl(ctx->regs + VIDINTCON0);
  223. val &= ~VIDINTCON0_INT_FRAME;
  224. val &= ~VIDINTCON0_INT_ENABLE;
  225. writel(val, ctx->regs + VIDINTCON0);
  226. }
  227. }
  228. static struct exynos_drm_manager_ops fimd_manager_ops = {
  229. .dpms = fimd_dpms,
  230. .apply = fimd_apply,
  231. .commit = fimd_commit,
  232. .enable_vblank = fimd_enable_vblank,
  233. .disable_vblank = fimd_disable_vblank,
  234. };
  235. static void fimd_win_mode_set(struct device *dev,
  236. struct exynos_drm_overlay *overlay)
  237. {
  238. struct fimd_context *ctx = get_fimd_context(dev);
  239. struct fimd_win_data *win_data;
  240. int win;
  241. unsigned long offset;
  242. DRM_DEBUG_KMS("%s\n", __FILE__);
  243. if (!overlay) {
  244. dev_err(dev, "overlay is NULL\n");
  245. return;
  246. }
  247. win = overlay->zpos;
  248. if (win == DEFAULT_ZPOS)
  249. win = ctx->default_win;
  250. if (win < 0 || win > WINDOWS_NR)
  251. return;
  252. offset = overlay->fb_x * (overlay->bpp >> 3);
  253. offset += overlay->fb_y * overlay->pitch;
  254. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  255. win_data = &ctx->win_data[win];
  256. win_data->offset_x = overlay->crtc_x;
  257. win_data->offset_y = overlay->crtc_y;
  258. win_data->ovl_width = overlay->crtc_width;
  259. win_data->ovl_height = overlay->crtc_height;
  260. win_data->fb_width = overlay->fb_width;
  261. win_data->fb_height = overlay->fb_height;
  262. win_data->dma_addr = overlay->dma_addr[0] + offset;
  263. win_data->vaddr = overlay->vaddr[0] + offset;
  264. win_data->bpp = overlay->bpp;
  265. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  266. (overlay->bpp >> 3);
  267. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  268. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  269. win_data->offset_x, win_data->offset_y);
  270. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  271. win_data->ovl_width, win_data->ovl_height);
  272. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  273. (unsigned long)win_data->dma_addr,
  274. (unsigned long)win_data->vaddr);
  275. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  276. overlay->fb_width, overlay->crtc_width);
  277. }
  278. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  279. {
  280. struct fimd_context *ctx = get_fimd_context(dev);
  281. struct fimd_win_data *win_data = &ctx->win_data[win];
  282. unsigned long val;
  283. DRM_DEBUG_KMS("%s\n", __FILE__);
  284. val = WINCONx_ENWIN;
  285. switch (win_data->bpp) {
  286. case 1:
  287. val |= WINCON0_BPPMODE_1BPP;
  288. val |= WINCONx_BITSWP;
  289. val |= WINCONx_BURSTLEN_4WORD;
  290. break;
  291. case 2:
  292. val |= WINCON0_BPPMODE_2BPP;
  293. val |= WINCONx_BITSWP;
  294. val |= WINCONx_BURSTLEN_8WORD;
  295. break;
  296. case 4:
  297. val |= WINCON0_BPPMODE_4BPP;
  298. val |= WINCONx_BITSWP;
  299. val |= WINCONx_BURSTLEN_8WORD;
  300. break;
  301. case 8:
  302. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  303. val |= WINCONx_BURSTLEN_8WORD;
  304. val |= WINCONx_BYTSWP;
  305. break;
  306. case 16:
  307. val |= WINCON0_BPPMODE_16BPP_565;
  308. val |= WINCONx_HAWSWP;
  309. val |= WINCONx_BURSTLEN_16WORD;
  310. break;
  311. case 24:
  312. val |= WINCON0_BPPMODE_24BPP_888;
  313. val |= WINCONx_WSWP;
  314. val |= WINCONx_BURSTLEN_16WORD;
  315. break;
  316. case 32:
  317. val |= WINCON1_BPPMODE_28BPP_A4888
  318. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  319. val |= WINCONx_WSWP;
  320. val |= WINCONx_BURSTLEN_16WORD;
  321. break;
  322. default:
  323. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  324. val |= WINCON0_BPPMODE_24BPP_888;
  325. val |= WINCONx_WSWP;
  326. val |= WINCONx_BURSTLEN_16WORD;
  327. break;
  328. }
  329. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  330. writel(val, ctx->regs + WINCON(win));
  331. }
  332. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  333. {
  334. struct fimd_context *ctx = get_fimd_context(dev);
  335. unsigned int keycon0 = 0, keycon1 = 0;
  336. DRM_DEBUG_KMS("%s\n", __FILE__);
  337. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  338. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  339. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  340. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  341. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  342. }
  343. static void fimd_win_commit(struct device *dev, int zpos)
  344. {
  345. struct fimd_context *ctx = get_fimd_context(dev);
  346. struct fimd_win_data *win_data;
  347. int win = zpos;
  348. unsigned long val, alpha, size;
  349. DRM_DEBUG_KMS("%s\n", __FILE__);
  350. if (ctx->suspended)
  351. return;
  352. if (win == DEFAULT_ZPOS)
  353. win = ctx->default_win;
  354. if (win < 0 || win > WINDOWS_NR)
  355. return;
  356. win_data = &ctx->win_data[win];
  357. /*
  358. * SHADOWCON register is used for enabling timing.
  359. *
  360. * for example, once only width value of a register is set,
  361. * if the dma is started then fimd hardware could malfunction so
  362. * with protect window setting, the register fields with prefix '_F'
  363. * wouldn't be updated at vsync also but updated once unprotect window
  364. * is set.
  365. */
  366. /* protect windows */
  367. val = readl(ctx->regs + SHADOWCON);
  368. val |= SHADOWCON_WINx_PROTECT(win);
  369. writel(val, ctx->regs + SHADOWCON);
  370. /* buffer start address */
  371. val = (unsigned long)win_data->dma_addr;
  372. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  373. /* buffer end address */
  374. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  375. val = (unsigned long)(win_data->dma_addr + size);
  376. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  377. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  378. (unsigned long)win_data->dma_addr, val, size);
  379. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  380. win_data->ovl_width, win_data->ovl_height);
  381. /* buffer size */
  382. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  383. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  384. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  385. /* OSD position */
  386. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  387. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  388. writel(val, ctx->regs + VIDOSD_A(win));
  389. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  390. win_data->ovl_width - 1) |
  391. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  392. win_data->ovl_height - 1);
  393. writel(val, ctx->regs + VIDOSD_B(win));
  394. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  395. win_data->offset_x, win_data->offset_y,
  396. win_data->offset_x + win_data->ovl_width - 1,
  397. win_data->offset_y + win_data->ovl_height - 1);
  398. /* hardware window 0 doesn't support alpha channel. */
  399. if (win != 0) {
  400. /* OSD alpha */
  401. alpha = VIDISD14C_ALPHA1_R(0xf) |
  402. VIDISD14C_ALPHA1_G(0xf) |
  403. VIDISD14C_ALPHA1_B(0xf);
  404. writel(alpha, ctx->regs + VIDOSD_C(win));
  405. }
  406. /* OSD size */
  407. if (win != 3 && win != 4) {
  408. u32 offset = VIDOSD_D(win);
  409. if (win == 0)
  410. offset = VIDOSD_C_SIZE_W0;
  411. val = win_data->ovl_width * win_data->ovl_height;
  412. writel(val, ctx->regs + offset);
  413. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  414. }
  415. fimd_win_set_pixfmt(dev, win);
  416. /* hardware window 0 doesn't support color key. */
  417. if (win != 0)
  418. fimd_win_set_colkey(dev, win);
  419. /* wincon */
  420. val = readl(ctx->regs + WINCON(win));
  421. val |= WINCONx_ENWIN;
  422. writel(val, ctx->regs + WINCON(win));
  423. /* Enable DMA channel and unprotect windows */
  424. val = readl(ctx->regs + SHADOWCON);
  425. val |= SHADOWCON_CHx_ENABLE(win);
  426. val &= ~SHADOWCON_WINx_PROTECT(win);
  427. writel(val, ctx->regs + SHADOWCON);
  428. win_data->enabled = true;
  429. }
  430. static void fimd_win_disable(struct device *dev, int zpos)
  431. {
  432. struct fimd_context *ctx = get_fimd_context(dev);
  433. struct fimd_win_data *win_data;
  434. int win = zpos;
  435. u32 val;
  436. DRM_DEBUG_KMS("%s\n", __FILE__);
  437. if (win == DEFAULT_ZPOS)
  438. win = ctx->default_win;
  439. if (win < 0 || win > WINDOWS_NR)
  440. return;
  441. win_data = &ctx->win_data[win];
  442. /* protect windows */
  443. val = readl(ctx->regs + SHADOWCON);
  444. val |= SHADOWCON_WINx_PROTECT(win);
  445. writel(val, ctx->regs + SHADOWCON);
  446. /* wincon */
  447. val = readl(ctx->regs + WINCON(win));
  448. val &= ~WINCONx_ENWIN;
  449. writel(val, ctx->regs + WINCON(win));
  450. /* unprotect windows */
  451. val = readl(ctx->regs + SHADOWCON);
  452. val &= ~SHADOWCON_CHx_ENABLE(win);
  453. val &= ~SHADOWCON_WINx_PROTECT(win);
  454. writel(val, ctx->regs + SHADOWCON);
  455. win_data->enabled = false;
  456. }
  457. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  458. .mode_set = fimd_win_mode_set,
  459. .commit = fimd_win_commit,
  460. .disable = fimd_win_disable,
  461. };
  462. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  463. {
  464. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  465. struct drm_pending_vblank_event *e, *t;
  466. struct timeval now;
  467. unsigned long flags;
  468. bool is_checked = false;
  469. spin_lock_irqsave(&drm_dev->event_lock, flags);
  470. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  471. base.link) {
  472. /* if event's pipe isn't same as crtc then ignore it. */
  473. if (crtc != e->pipe)
  474. continue;
  475. is_checked = true;
  476. do_gettimeofday(&now);
  477. e->event.sequence = 0;
  478. e->event.tv_sec = now.tv_sec;
  479. e->event.tv_usec = now.tv_usec;
  480. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  481. wake_up_interruptible(&e->base.file_priv->event_wait);
  482. }
  483. if (is_checked) {
  484. drm_vblank_put(drm_dev, crtc);
  485. /*
  486. * don't off vblank if vblank_disable_allowed is 1,
  487. * because vblank would be off by timer handler.
  488. */
  489. if (!drm_dev->vblank_disable_allowed)
  490. drm_vblank_off(drm_dev, crtc);
  491. }
  492. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  493. }
  494. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  495. {
  496. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  497. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  498. struct drm_device *drm_dev = subdrv->drm_dev;
  499. struct exynos_drm_manager *manager = &subdrv->manager;
  500. u32 val;
  501. val = readl(ctx->regs + VIDINTCON1);
  502. if (val & VIDINTCON1_INT_FRAME)
  503. /* VSYNC interrupt */
  504. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  505. /* check the crtc is detached already from encoder */
  506. if (manager->pipe < 0)
  507. goto out;
  508. drm_handle_vblank(drm_dev, manager->pipe);
  509. fimd_finish_pageflip(drm_dev, manager->pipe);
  510. out:
  511. return IRQ_HANDLED;
  512. }
  513. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  514. {
  515. DRM_DEBUG_KMS("%s\n", __FILE__);
  516. /*
  517. * enable drm irq mode.
  518. * - with irq_enabled = 1, we can use the vblank feature.
  519. *
  520. * P.S. note that we wouldn't use drm irq handler but
  521. * just specific driver own one instead because
  522. * drm framework supports only one irq handler.
  523. */
  524. drm_dev->irq_enabled = 1;
  525. /*
  526. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  527. * by drm timer once a current process gives up ownership of
  528. * vblank event.(after drm_vblank_put function is called)
  529. */
  530. drm_dev->vblank_disable_allowed = 1;
  531. return 0;
  532. }
  533. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  534. {
  535. DRM_DEBUG_KMS("%s\n", __FILE__);
  536. /* TODO. */
  537. }
  538. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  539. struct fb_videomode *timing)
  540. {
  541. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  542. u32 retrace;
  543. u32 clkdiv;
  544. u32 best_framerate = 0;
  545. u32 framerate;
  546. DRM_DEBUG_KMS("%s\n", __FILE__);
  547. retrace = timing->left_margin + timing->hsync_len +
  548. timing->right_margin + timing->xres;
  549. retrace *= timing->upper_margin + timing->vsync_len +
  550. timing->lower_margin + timing->yres;
  551. /* default framerate is 60Hz */
  552. if (!timing->refresh)
  553. timing->refresh = 60;
  554. clk /= retrace;
  555. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  556. int tmp;
  557. /* get best framerate */
  558. framerate = clk / clkdiv;
  559. tmp = timing->refresh - framerate;
  560. if (tmp < 0) {
  561. best_framerate = framerate;
  562. continue;
  563. } else {
  564. if (!best_framerate)
  565. best_framerate = framerate;
  566. else if (tmp < (best_framerate - framerate))
  567. best_framerate = framerate;
  568. break;
  569. }
  570. }
  571. return clkdiv;
  572. }
  573. static void fimd_clear_win(struct fimd_context *ctx, int win)
  574. {
  575. u32 val;
  576. DRM_DEBUG_KMS("%s\n", __FILE__);
  577. writel(0, ctx->regs + WINCON(win));
  578. writel(0, ctx->regs + VIDOSD_A(win));
  579. writel(0, ctx->regs + VIDOSD_B(win));
  580. writel(0, ctx->regs + VIDOSD_C(win));
  581. if (win == 1 || win == 2)
  582. writel(0, ctx->regs + VIDOSD_D(win));
  583. val = readl(ctx->regs + SHADOWCON);
  584. val &= ~SHADOWCON_WINx_PROTECT(win);
  585. writel(val, ctx->regs + SHADOWCON);
  586. }
  587. static int __devinit fimd_probe(struct platform_device *pdev)
  588. {
  589. struct device *dev = &pdev->dev;
  590. struct fimd_context *ctx;
  591. struct exynos_drm_subdrv *subdrv;
  592. struct exynos_drm_fimd_pdata *pdata;
  593. struct fb_videomode *timing;
  594. struct resource *res;
  595. int win;
  596. int ret = -EINVAL;
  597. DRM_DEBUG_KMS("%s\n", __FILE__);
  598. pdata = pdev->dev.platform_data;
  599. if (!pdata) {
  600. dev_err(dev, "no platform data specified\n");
  601. return -EINVAL;
  602. }
  603. timing = &pdata->timing;
  604. if (!timing) {
  605. dev_err(dev, "timing is null.\n");
  606. return -EINVAL;
  607. }
  608. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  609. if (!ctx)
  610. return -ENOMEM;
  611. ctx->bus_clk = clk_get(dev, "fimd");
  612. if (IS_ERR(ctx->bus_clk)) {
  613. dev_err(dev, "failed to get bus clock\n");
  614. ret = PTR_ERR(ctx->bus_clk);
  615. goto err_clk_get;
  616. }
  617. clk_enable(ctx->bus_clk);
  618. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  619. if (IS_ERR(ctx->lcd_clk)) {
  620. dev_err(dev, "failed to get lcd clock\n");
  621. ret = PTR_ERR(ctx->lcd_clk);
  622. goto err_bus_clk;
  623. }
  624. clk_enable(ctx->lcd_clk);
  625. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  626. if (!res) {
  627. dev_err(dev, "failed to find registers\n");
  628. ret = -ENOENT;
  629. goto err_clk;
  630. }
  631. ctx->regs_res = request_mem_region(res->start, resource_size(res),
  632. dev_name(dev));
  633. if (!ctx->regs_res) {
  634. dev_err(dev, "failed to claim register region\n");
  635. ret = -ENOENT;
  636. goto err_clk;
  637. }
  638. ctx->regs = ioremap(res->start, resource_size(res));
  639. if (!ctx->regs) {
  640. dev_err(dev, "failed to map registers\n");
  641. ret = -ENXIO;
  642. goto err_req_region_io;
  643. }
  644. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  645. if (!res) {
  646. dev_err(dev, "irq request failed.\n");
  647. goto err_req_region_irq;
  648. }
  649. ctx->irq = res->start;
  650. ret = request_irq(ctx->irq, fimd_irq_handler, 0, "drm_fimd", ctx);
  651. if (ret < 0) {
  652. dev_err(dev, "irq request failed.\n");
  653. goto err_req_irq;
  654. }
  655. ctx->clkdiv = fimd_calc_clkdiv(ctx, timing);
  656. ctx->vidcon0 = pdata->vidcon0;
  657. ctx->vidcon1 = pdata->vidcon1;
  658. ctx->default_win = pdata->default_win;
  659. ctx->timing = timing;
  660. timing->pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  661. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  662. timing->pixclock, ctx->clkdiv);
  663. subdrv = &ctx->subdrv;
  664. subdrv->probe = fimd_subdrv_probe;
  665. subdrv->remove = fimd_subdrv_remove;
  666. subdrv->manager.pipe = -1;
  667. subdrv->manager.ops = &fimd_manager_ops;
  668. subdrv->manager.overlay_ops = &fimd_overlay_ops;
  669. subdrv->manager.display_ops = &fimd_display_ops;
  670. subdrv->manager.dev = dev;
  671. mutex_init(&ctx->lock);
  672. platform_set_drvdata(pdev, ctx);
  673. pm_runtime_set_active(dev);
  674. pm_runtime_enable(dev);
  675. pm_runtime_get_sync(dev);
  676. for (win = 0; win < WINDOWS_NR; win++)
  677. fimd_clear_win(ctx, win);
  678. exynos_drm_subdrv_register(subdrv);
  679. return 0;
  680. err_req_irq:
  681. err_req_region_irq:
  682. iounmap(ctx->regs);
  683. err_req_region_io:
  684. release_resource(ctx->regs_res);
  685. kfree(ctx->regs_res);
  686. err_clk:
  687. clk_disable(ctx->lcd_clk);
  688. clk_put(ctx->lcd_clk);
  689. err_bus_clk:
  690. clk_disable(ctx->bus_clk);
  691. clk_put(ctx->bus_clk);
  692. err_clk_get:
  693. kfree(ctx);
  694. return ret;
  695. }
  696. static int __devexit fimd_remove(struct platform_device *pdev)
  697. {
  698. struct device *dev = &pdev->dev;
  699. struct fimd_context *ctx = platform_get_drvdata(pdev);
  700. DRM_DEBUG_KMS("%s\n", __FILE__);
  701. exynos_drm_subdrv_unregister(&ctx->subdrv);
  702. if (ctx->suspended)
  703. goto out;
  704. clk_disable(ctx->lcd_clk);
  705. clk_disable(ctx->bus_clk);
  706. pm_runtime_set_suspended(dev);
  707. pm_runtime_put_sync(dev);
  708. out:
  709. pm_runtime_disable(dev);
  710. clk_put(ctx->lcd_clk);
  711. clk_put(ctx->bus_clk);
  712. iounmap(ctx->regs);
  713. release_resource(ctx->regs_res);
  714. kfree(ctx->regs_res);
  715. free_irq(ctx->irq, ctx);
  716. kfree(ctx);
  717. return 0;
  718. }
  719. #ifdef CONFIG_PM_SLEEP
  720. static int fimd_suspend(struct device *dev)
  721. {
  722. int ret;
  723. if (pm_runtime_suspended(dev))
  724. return 0;
  725. ret = pm_runtime_suspend(dev);
  726. if (ret < 0)
  727. return ret;
  728. return 0;
  729. }
  730. static int fimd_resume(struct device *dev)
  731. {
  732. int ret;
  733. ret = pm_runtime_resume(dev);
  734. if (ret < 0) {
  735. DRM_ERROR("failed to resume runtime pm.\n");
  736. return ret;
  737. }
  738. pm_runtime_disable(dev);
  739. ret = pm_runtime_set_active(dev);
  740. if (ret < 0) {
  741. DRM_ERROR("failed to active runtime pm.\n");
  742. pm_runtime_enable(dev);
  743. pm_runtime_suspend(dev);
  744. return ret;
  745. }
  746. pm_runtime_enable(dev);
  747. return 0;
  748. }
  749. #endif
  750. #ifdef CONFIG_PM_RUNTIME
  751. static int fimd_runtime_suspend(struct device *dev)
  752. {
  753. struct fimd_context *ctx = get_fimd_context(dev);
  754. DRM_DEBUG_KMS("%s\n", __FILE__);
  755. clk_disable(ctx->lcd_clk);
  756. clk_disable(ctx->bus_clk);
  757. ctx->suspended = true;
  758. return 0;
  759. }
  760. static int fimd_runtime_resume(struct device *dev)
  761. {
  762. struct fimd_context *ctx = get_fimd_context(dev);
  763. int ret;
  764. DRM_DEBUG_KMS("%s\n", __FILE__);
  765. ret = clk_enable(ctx->bus_clk);
  766. if (ret < 0)
  767. return ret;
  768. ret = clk_enable(ctx->lcd_clk);
  769. if (ret < 0) {
  770. clk_disable(ctx->bus_clk);
  771. return ret;
  772. }
  773. ctx->suspended = false;
  774. /* if vblank was enabled status, enable it again. */
  775. if (test_and_clear_bit(0, &ctx->irq_flags))
  776. fimd_enable_vblank(dev);
  777. fimd_apply(dev);
  778. return 0;
  779. }
  780. #endif
  781. static const struct dev_pm_ops fimd_pm_ops = {
  782. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  783. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  784. };
  785. static struct platform_driver fimd_driver = {
  786. .probe = fimd_probe,
  787. .remove = __devexit_p(fimd_remove),
  788. .driver = {
  789. .name = "exynos4-fb",
  790. .owner = THIS_MODULE,
  791. .pm = &fimd_pm_ops,
  792. },
  793. };
  794. static int __init fimd_init(void)
  795. {
  796. return platform_driver_register(&fimd_driver);
  797. }
  798. static void __exit fimd_exit(void)
  799. {
  800. platform_driver_unregister(&fimd_driver);
  801. }
  802. module_init(fimd_init);
  803. module_exit(fimd_exit);
  804. MODULE_AUTHOR("Joonyoung Shim <jy0922.shim@samsung.com>");
  805. MODULE_AUTHOR("Inki Dae <inki.dae@samsung.com>");
  806. MODULE_DESCRIPTION("Samsung DRM FIMD Driver");
  807. MODULE_LICENSE("GPL");