p4080si-post.dtsi 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * P4080/P4040 Silicon/SoC Device Tree Source (post include)
  3. *
  4. * Copyright 2011 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. &lbc {
  35. compatible = "fsl,p4080-elbc", "fsl,elbc", "simple-bus";
  36. interrupts = <25 2 0 0>;
  37. #address-cells = <2>;
  38. #size-cells = <1>;
  39. };
  40. /* controller at 0x200000 */
  41. &pci0 {
  42. compatible = "fsl,p4080-pcie";
  43. device_type = "pci";
  44. #size-cells = <2>;
  45. #address-cells = <3>;
  46. bus-range = <0x0 0xff>;
  47. clock-frequency = <33333333>;
  48. interrupts = <16 2 1 15>;
  49. pcie@0 {
  50. reg = <0 0 0 0 0>;
  51. #interrupt-cells = <1>;
  52. #size-cells = <2>;
  53. #address-cells = <3>;
  54. device_type = "pci";
  55. interrupts = <16 2 1 15>;
  56. interrupt-map-mask = <0xf800 0 0 7>;
  57. interrupt-map = <
  58. /* IDSEL 0x0 */
  59. 0000 0 0 1 &mpic 40 1 0 0
  60. 0000 0 0 2 &mpic 1 1 0 0
  61. 0000 0 0 3 &mpic 2 1 0 0
  62. 0000 0 0 4 &mpic 3 1 0 0
  63. >;
  64. };
  65. };
  66. /* controller at 0x201000 */
  67. &pci1 {
  68. compatible = "fsl,p4080-pcie";
  69. device_type = "pci";
  70. #size-cells = <2>;
  71. #address-cells = <3>;
  72. bus-range = <0 0xff>;
  73. clock-frequency = <33333333>;
  74. interrupts = <16 2 1 14>;
  75. pcie@0 {
  76. reg = <0 0 0 0 0>;
  77. #interrupt-cells = <1>;
  78. #size-cells = <2>;
  79. #address-cells = <3>;
  80. device_type = "pci";
  81. interrupts = <16 2 1 14>;
  82. interrupt-map-mask = <0xf800 0 0 7>;
  83. interrupt-map = <
  84. /* IDSEL 0x0 */
  85. 0000 0 0 1 &mpic 41 1 0 0
  86. 0000 0 0 2 &mpic 5 1 0 0
  87. 0000 0 0 3 &mpic 6 1 0 0
  88. 0000 0 0 4 &mpic 7 1 0 0
  89. >;
  90. };
  91. };
  92. /* controller at 0x202000 */
  93. &pci2 {
  94. compatible = "fsl,p4080-pcie";
  95. device_type = "pci";
  96. #size-cells = <2>;
  97. #address-cells = <3>;
  98. bus-range = <0x0 0xff>;
  99. clock-frequency = <33333333>;
  100. interrupts = <16 2 1 13>;
  101. pcie@0 {
  102. reg = <0 0 0 0 0>;
  103. #interrupt-cells = <1>;
  104. #size-cells = <2>;
  105. #address-cells = <3>;
  106. device_type = "pci";
  107. interrupts = <16 2 1 13>;
  108. interrupt-map-mask = <0xf800 0 0 7>;
  109. interrupt-map = <
  110. /* IDSEL 0x0 */
  111. 0000 0 0 1 &mpic 42 1 0 0
  112. 0000 0 0 2 &mpic 9 1 0 0
  113. 0000 0 0 3 &mpic 10 1 0 0
  114. 0000 0 0 4 &mpic 11 1 0 0
  115. >;
  116. };
  117. };
  118. &rio {
  119. compatible = "fsl,srio";
  120. interrupts = <16 2 1 11>;
  121. #address-cells = <2>;
  122. #size-cells = <2>;
  123. fsl,srio-rmu-handle = <&rmu>;
  124. ranges;
  125. port1 {
  126. #address-cells = <2>;
  127. #size-cells = <2>;
  128. cell-index = <1>;
  129. };
  130. port2 {
  131. #address-cells = <2>;
  132. #size-cells = <2>;
  133. cell-index = <2>;
  134. };
  135. };
  136. &dcsr {
  137. #address-cells = <1>;
  138. #size-cells = <1>;
  139. compatible = "fsl,dcsr", "simple-bus";
  140. dcsr-epu@0 {
  141. compatible = "fsl,dcsr-epu";
  142. interrupts = <52 2 0 0
  143. 84 2 0 0
  144. 85 2 0 0>;
  145. reg = <0x0 0x1000>;
  146. };
  147. dcsr-npc {
  148. compatible = "fsl,dcsr-npc";
  149. reg = <0x1000 0x1000 0x1000000 0x8000>;
  150. };
  151. dcsr-nxc@2000 {
  152. compatible = "fsl,dcsr-nxc";
  153. reg = <0x2000 0x1000>;
  154. };
  155. dcsr-corenet {
  156. compatible = "fsl,dcsr-corenet";
  157. reg = <0x8000 0x1000 0xB0000 0x1000>;
  158. };
  159. dcsr-dpaa@9000 {
  160. compatible = "fsl,p4080-dcsr-dpaa", "fsl,dcsr-dpaa";
  161. reg = <0x9000 0x1000>;
  162. };
  163. dcsr-ocn@11000 {
  164. compatible = "fsl,p4080-dcsr-ocn", "fsl,dcsr-ocn";
  165. reg = <0x11000 0x1000>;
  166. };
  167. dcsr-ddr@12000 {
  168. compatible = "fsl,dcsr-ddr";
  169. dev-handle = <&ddr1>;
  170. reg = <0x12000 0x1000>;
  171. };
  172. dcsr-ddr@13000 {
  173. compatible = "fsl,dcsr-ddr";
  174. dev-handle = <&ddr2>;
  175. reg = <0x13000 0x1000>;
  176. };
  177. dcsr-nal@18000 {
  178. compatible = "fsl,p4080-dcsr-nal", "fsl,dcsr-nal";
  179. reg = <0x18000 0x1000>;
  180. };
  181. dcsr-rcpm@22000 {
  182. compatible = "fsl,p4080-dcsr-rcpm", "fsl,dcsr-rcpm";
  183. reg = <0x22000 0x1000>;
  184. };
  185. dcsr-cpu-sb-proxy@40000 {
  186. compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  187. cpu-handle = <&cpu0>;
  188. reg = <0x40000 0x1000>;
  189. };
  190. dcsr-cpu-sb-proxy@41000 {
  191. compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  192. cpu-handle = <&cpu1>;
  193. reg = <0x41000 0x1000>;
  194. };
  195. dcsr-cpu-sb-proxy@42000 {
  196. compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  197. cpu-handle = <&cpu2>;
  198. reg = <0x42000 0x1000>;
  199. };
  200. dcsr-cpu-sb-proxy@43000 {
  201. compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  202. cpu-handle = <&cpu3>;
  203. reg = <0x43000 0x1000>;
  204. };
  205. dcsr-cpu-sb-proxy@44000 {
  206. compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  207. cpu-handle = <&cpu4>;
  208. reg = <0x44000 0x1000>;
  209. };
  210. dcsr-cpu-sb-proxy@45000 {
  211. compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  212. cpu-handle = <&cpu5>;
  213. reg = <0x45000 0x1000>;
  214. };
  215. dcsr-cpu-sb-proxy@46000 {
  216. compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  217. cpu-handle = <&cpu6>;
  218. reg = <0x46000 0x1000>;
  219. };
  220. dcsr-cpu-sb-proxy@47000 {
  221. compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
  222. cpu-handle = <&cpu7>;
  223. reg = <0x47000 0x1000>;
  224. };
  225. };
  226. &soc {
  227. #address-cells = <1>;
  228. #size-cells = <1>;
  229. device_type = "soc";
  230. compatible = "simple-bus";
  231. soc-sram-error {
  232. compatible = "fsl,soc-sram-error";
  233. interrupts = <16 2 1 29>;
  234. };
  235. corenet-law@0 {
  236. compatible = "fsl,corenet-law";
  237. reg = <0x0 0x1000>;
  238. fsl,num-laws = <32>;
  239. };
  240. ddr1: memory-controller@8000 {
  241. compatible = "fsl,qoriq-memory-controller-v4.4", "fsl,qoriq-memory-controller";
  242. reg = <0x8000 0x1000>;
  243. interrupts = <16 2 1 23>;
  244. };
  245. ddr2: memory-controller@9000 {
  246. compatible = "fsl,qoriq-memory-controller-v4.4","fsl,qoriq-memory-controller";
  247. reg = <0x9000 0x1000>;
  248. interrupts = <16 2 1 22>;
  249. };
  250. cpc: l3-cache-controller@10000 {
  251. compatible = "fsl,p4080-l3-cache-controller", "cache";
  252. reg = <0x10000 0x1000
  253. 0x11000 0x1000>;
  254. interrupts = <16 2 1 27
  255. 16 2 1 26>;
  256. };
  257. corenet-cf@18000 {
  258. compatible = "fsl,corenet-cf";
  259. reg = <0x18000 0x1000>;
  260. interrupts = <16 2 1 31>;
  261. fsl,ccf-num-csdids = <32>;
  262. fsl,ccf-num-snoopids = <32>;
  263. };
  264. iommu@20000 {
  265. compatible = "fsl,pamu-v1.0", "fsl,pamu";
  266. reg = <0x20000 0x5000>;
  267. interrupts = <
  268. 24 2 0 0
  269. 16 2 1 30>;
  270. };
  271. /include/ "qoriq-rmu-0.dtsi"
  272. /include/ "qoriq-mpic.dtsi"
  273. guts: global-utilities@e0000 {
  274. compatible = "fsl,qoriq-device-config-1.0";
  275. reg = <0xe0000 0xe00>;
  276. fsl,has-rstcr;
  277. #sleep-cells = <1>;
  278. fsl,liodn-bits = <12>;
  279. };
  280. pins: global-utilities@e0e00 {
  281. compatible = "fsl,qoriq-pin-control-1.0";
  282. reg = <0xe0e00 0x200>;
  283. #sleep-cells = <2>;
  284. };
  285. clockgen: global-utilities@e1000 {
  286. compatible = "fsl,p4080-clockgen", "fsl,qoriq-clockgen-1.0";
  287. reg = <0xe1000 0x1000>;
  288. clock-frequency = <0>;
  289. };
  290. rcpm: global-utilities@e2000 {
  291. compatible = "fsl,qoriq-rcpm-1.0";
  292. reg = <0xe2000 0x1000>;
  293. #sleep-cells = <1>;
  294. };
  295. sfp: sfp@e8000 {
  296. compatible = "fsl,p4080-sfp", "fsl,qoriq-sfp-1.0";
  297. reg = <0xe8000 0x1000>;
  298. };
  299. serdes: serdes@ea000 {
  300. compatible = "fsl,p4080-serdes";
  301. reg = <0xea000 0x1000>;
  302. };
  303. /include/ "qoriq-dma-0.dtsi"
  304. /include/ "qoriq-dma-1.dtsi"
  305. /include/ "qoriq-espi-0.dtsi"
  306. spi@110000 {
  307. fsl,espi-num-chipselects = <4>;
  308. };
  309. /include/ "qoriq-esdhc-0.dtsi"
  310. sdhc@114000 {
  311. voltage-ranges = <3300 3300>;
  312. sdhci,auto-cmd12;
  313. };
  314. /include/ "qoriq-i2c-0.dtsi"
  315. /include/ "qoriq-i2c-1.dtsi"
  316. /include/ "qoriq-duart-0.dtsi"
  317. /include/ "qoriq-duart-1.dtsi"
  318. /include/ "qoriq-gpio-0.dtsi"
  319. /include/ "qoriq-usb2-mph-0.dtsi"
  320. /include/ "qoriq-usb2-dr-0.dtsi"
  321. /include/ "qoriq-sec4.0-0.dtsi"
  322. };