clock.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /* linux/arch/arm/mach-s5p64x0/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * S5P64X0 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/device.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/cpu-freq.h>
  25. #include <plat/clock.h>
  26. #include <plat/cpu.h>
  27. #include <plat/pll.h>
  28. #include <plat/s5p-clock.h>
  29. #include <plat/clock-clksrc.h>
  30. #include "common.h"
  31. struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. .id = -1,
  35. },
  36. .sources = &clk_src_apll,
  37. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 0, .size = 1 },
  38. };
  39. struct clksrc_clk clk_mout_mpll = {
  40. .clk = {
  41. .name = "mout_mpll",
  42. .id = -1,
  43. },
  44. .sources = &clk_src_mpll,
  45. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 1, .size = 1 },
  46. };
  47. struct clksrc_clk clk_mout_epll = {
  48. .clk = {
  49. .name = "mout_epll",
  50. .id = -1,
  51. },
  52. .sources = &clk_src_epll,
  53. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 2, .size = 1 },
  54. };
  55. enum perf_level {
  56. L0 = 532*1000,
  57. L1 = 266*1000,
  58. L2 = 133*1000,
  59. };
  60. static const u32 clock_table[][3] = {
  61. /*{ARM_CLK, DIVarm, DIVhclk}*/
  62. {L0 * 1000, (0 << ARM_DIV_RATIO_SHIFT), (3 << S5P64X0_CLKDIV0_HCLK_SHIFT)},
  63. {L1 * 1000, (1 << ARM_DIV_RATIO_SHIFT), (1 << S5P64X0_CLKDIV0_HCLK_SHIFT)},
  64. {L2 * 1000, (3 << ARM_DIV_RATIO_SHIFT), (0 << S5P64X0_CLKDIV0_HCLK_SHIFT)},
  65. };
  66. unsigned long s5p64x0_armclk_get_rate(struct clk *clk)
  67. {
  68. unsigned long rate = clk_get_rate(clk->parent);
  69. u32 clkdiv;
  70. /* divisor mask starts at bit0, so no need to shift */
  71. clkdiv = __raw_readl(ARM_CLK_DIV) & ARM_DIV_MASK;
  72. return rate / (clkdiv + 1);
  73. }
  74. unsigned long s5p64x0_armclk_round_rate(struct clk *clk, unsigned long rate)
  75. {
  76. u32 iter;
  77. for (iter = 1 ; iter < ARRAY_SIZE(clock_table) ; iter++) {
  78. if (rate > clock_table[iter][0])
  79. return clock_table[iter-1][0];
  80. }
  81. return clock_table[ARRAY_SIZE(clock_table) - 1][0];
  82. }
  83. int s5p64x0_armclk_set_rate(struct clk *clk, unsigned long rate)
  84. {
  85. u32 round_tmp;
  86. u32 iter;
  87. u32 clk_div0_tmp;
  88. u32 cur_rate = clk->ops->get_rate(clk);
  89. unsigned long flags;
  90. round_tmp = clk->ops->round_rate(clk, rate);
  91. if (round_tmp == cur_rate)
  92. return 0;
  93. for (iter = 0 ; iter < ARRAY_SIZE(clock_table) ; iter++) {
  94. if (round_tmp == clock_table[iter][0])
  95. break;
  96. }
  97. if (iter >= ARRAY_SIZE(clock_table))
  98. iter = ARRAY_SIZE(clock_table) - 1;
  99. local_irq_save(flags);
  100. if (cur_rate > round_tmp) {
  101. /* Frequency Down */
  102. clk_div0_tmp = __raw_readl(ARM_CLK_DIV) & ~(ARM_DIV_MASK);
  103. clk_div0_tmp |= clock_table[iter][1];
  104. __raw_writel(clk_div0_tmp, ARM_CLK_DIV);
  105. clk_div0_tmp = __raw_readl(ARM_CLK_DIV) &
  106. ~(S5P64X0_CLKDIV0_HCLK_MASK);
  107. clk_div0_tmp |= clock_table[iter][2];
  108. __raw_writel(clk_div0_tmp, ARM_CLK_DIV);
  109. } else {
  110. /* Frequency Up */
  111. clk_div0_tmp = __raw_readl(ARM_CLK_DIV) &
  112. ~(S5P64X0_CLKDIV0_HCLK_MASK);
  113. clk_div0_tmp |= clock_table[iter][2];
  114. __raw_writel(clk_div0_tmp, ARM_CLK_DIV);
  115. clk_div0_tmp = __raw_readl(ARM_CLK_DIV) & ~(ARM_DIV_MASK);
  116. clk_div0_tmp |= clock_table[iter][1];
  117. __raw_writel(clk_div0_tmp, ARM_CLK_DIV);
  118. }
  119. local_irq_restore(flags);
  120. clk->rate = clock_table[iter][0];
  121. return 0;
  122. }
  123. struct clk_ops s5p64x0_clkarm_ops = {
  124. .get_rate = s5p64x0_armclk_get_rate,
  125. .set_rate = s5p64x0_armclk_set_rate,
  126. .round_rate = s5p64x0_armclk_round_rate,
  127. };
  128. struct clksrc_clk clk_armclk = {
  129. .clk = {
  130. .name = "armclk",
  131. .id = 1,
  132. .parent = &clk_mout_apll.clk,
  133. .ops = &s5p64x0_clkarm_ops,
  134. },
  135. .reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 0, .size = 4 },
  136. };
  137. struct clksrc_clk clk_dout_mpll = {
  138. .clk = {
  139. .name = "dout_mpll",
  140. .id = -1,
  141. .parent = &clk_mout_mpll.clk,
  142. },
  143. .reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 4, .size = 1 },
  144. };
  145. struct clk *clkset_hclk_low_list[] = {
  146. &clk_mout_apll.clk,
  147. &clk_mout_mpll.clk,
  148. };
  149. struct clksrc_sources clkset_hclk_low = {
  150. .sources = clkset_hclk_low_list,
  151. .nr_sources = ARRAY_SIZE(clkset_hclk_low_list),
  152. };
  153. int s5p64x0_pclk_ctrl(struct clk *clk, int enable)
  154. {
  155. return s5p_gatectrl(S5P64X0_CLK_GATE_PCLK, clk, enable);
  156. }
  157. int s5p64x0_hclk0_ctrl(struct clk *clk, int enable)
  158. {
  159. return s5p_gatectrl(S5P64X0_CLK_GATE_HCLK0, clk, enable);
  160. }
  161. int s5p64x0_hclk1_ctrl(struct clk *clk, int enable)
  162. {
  163. return s5p_gatectrl(S5P64X0_CLK_GATE_HCLK1, clk, enable);
  164. }
  165. int s5p64x0_sclk_ctrl(struct clk *clk, int enable)
  166. {
  167. return s5p_gatectrl(S5P64X0_CLK_GATE_SCLK0, clk, enable);
  168. }
  169. int s5p64x0_sclk1_ctrl(struct clk *clk, int enable)
  170. {
  171. return s5p_gatectrl(S5P64X0_CLK_GATE_SCLK1, clk, enable);
  172. }
  173. int s5p64x0_mem_ctrl(struct clk *clk, int enable)
  174. {
  175. return s5p_gatectrl(S5P64X0_CLK_GATE_MEM0, clk, enable);
  176. }
  177. int s5p64x0_clk48m_ctrl(struct clk *clk, int enable)
  178. {
  179. unsigned long flags;
  180. u32 val;
  181. /* can't rely on clock lock, this register has other usages */
  182. local_irq_save(flags);
  183. val = __raw_readl(S5P64X0_OTHERS);
  184. if (enable)
  185. val |= S5P64X0_OTHERS_USB_SIG_MASK;
  186. else
  187. val &= ~S5P64X0_OTHERS_USB_SIG_MASK;
  188. __raw_writel(val, S5P64X0_OTHERS);
  189. local_irq_restore(flags);
  190. return 0;
  191. }