pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * arch/arm/mach-orion5x/pci.c
  3. *
  4. * PCI and PCIe functions for Marvell Orion System On Chip
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/slab.h>
  15. #include <linux/mbus.h>
  16. #include <video/vga.h>
  17. #include <asm/irq.h>
  18. #include <asm/mach/pci.h>
  19. #include <plat/pcie.h>
  20. #include <plat/addr-map.h>
  21. #include "common.h"
  22. /*****************************************************************************
  23. * Orion has one PCIe controller and one PCI controller.
  24. *
  25. * Note1: The local PCIe bus number is '0'. The local PCI bus number
  26. * follows the scanned PCIe bridged busses, if any.
  27. *
  28. * Note2: It is possible for PCI/PCIe agents to access many subsystem's
  29. * space, by configuring BARs and Address Decode Windows, e.g. flashes on
  30. * device bus, Orion registers, etc. However this code only enable the
  31. * access to DDR banks.
  32. ****************************************************************************/
  33. /*****************************************************************************
  34. * PCIe controller
  35. ****************************************************************************/
  36. #define PCIE_BASE ((void __iomem *)ORION5X_PCIE_VIRT_BASE)
  37. void __init orion5x_pcie_id(u32 *dev, u32 *rev)
  38. {
  39. *dev = orion_pcie_dev_id(PCIE_BASE);
  40. *rev = orion_pcie_rev(PCIE_BASE);
  41. }
  42. static int pcie_valid_config(int bus, int dev)
  43. {
  44. /*
  45. * Don't go out when trying to access --
  46. * 1. nonexisting device on local bus
  47. * 2. where there's no device connected (no link)
  48. */
  49. if (bus == 0 && dev == 0)
  50. return 1;
  51. if (!orion_pcie_link_up(PCIE_BASE))
  52. return 0;
  53. if (bus == 0 && dev != 1)
  54. return 0;
  55. return 1;
  56. }
  57. /*
  58. * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
  59. * and then reading the PCIE_CONF_DATA register. Need to make sure these
  60. * transactions are atomic.
  61. */
  62. static DEFINE_SPINLOCK(orion5x_pcie_lock);
  63. static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  64. int size, u32 *val)
  65. {
  66. unsigned long flags;
  67. int ret;
  68. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  69. *val = 0xffffffff;
  70. return PCIBIOS_DEVICE_NOT_FOUND;
  71. }
  72. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  73. ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
  74. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  75. return ret;
  76. }
  77. static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
  78. int where, int size, u32 *val)
  79. {
  80. int ret;
  81. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  82. *val = 0xffffffff;
  83. return PCIBIOS_DEVICE_NOT_FOUND;
  84. }
  85. /*
  86. * We only support access to the non-extended configuration
  87. * space when using the WA access method (or we would have to
  88. * sacrifice 256M of CPU virtual address space.)
  89. */
  90. if (where >= 0x100) {
  91. *val = 0xffffffff;
  92. return PCIBIOS_DEVICE_NOT_FOUND;
  93. }
  94. ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
  95. bus, devfn, where, size, val);
  96. return ret;
  97. }
  98. static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  99. int where, int size, u32 val)
  100. {
  101. unsigned long flags;
  102. int ret;
  103. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
  104. return PCIBIOS_DEVICE_NOT_FOUND;
  105. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  106. ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
  107. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  108. return ret;
  109. }
  110. static struct pci_ops pcie_ops = {
  111. .read = pcie_rd_conf,
  112. .write = pcie_wr_conf,
  113. };
  114. static int __init pcie_setup(struct pci_sys_data *sys)
  115. {
  116. struct resource *res;
  117. int dev;
  118. /*
  119. * Generic PCIe unit setup.
  120. */
  121. orion_pcie_setup(PCIE_BASE);
  122. /*
  123. * Check whether to apply Orion-1/Orion-NAS PCIe config
  124. * read transaction workaround.
  125. */
  126. dev = orion_pcie_dev_id(PCIE_BASE);
  127. if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
  128. printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
  129. "read transaction workaround\n");
  130. orion5x_setup_pcie_wa_win(ORION5X_PCIE_WA_PHYS_BASE,
  131. ORION5X_PCIE_WA_SIZE);
  132. pcie_ops.read = pcie_rd_conf_wa;
  133. }
  134. /*
  135. * Request resources.
  136. */
  137. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  138. if (!res)
  139. panic("pcie_setup unable to alloc resources");
  140. /*
  141. * IORESOURCE_IO
  142. */
  143. res[0].name = "PCIe I/O Space";
  144. res[0].flags = IORESOURCE_IO;
  145. res[0].start = ORION5X_PCIE_IO_BUS_BASE;
  146. res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
  147. if (request_resource(&ioport_resource, &res[0]))
  148. panic("Request PCIe IO resource failed\n");
  149. pci_add_resource(&sys->resources, &res[0]);
  150. /*
  151. * IORESOURCE_MEM
  152. */
  153. res[1].name = "PCIe Memory Space";
  154. res[1].flags = IORESOURCE_MEM;
  155. res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
  156. res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
  157. if (request_resource(&iomem_resource, &res[1]))
  158. panic("Request PCIe Memory resource failed\n");
  159. pci_add_resource(&sys->resources, &res[1]);
  160. sys->io_offset = 0;
  161. return 1;
  162. }
  163. /*****************************************************************************
  164. * PCI controller
  165. ****************************************************************************/
  166. #define ORION5X_PCI_REG(x) (ORION5X_PCI_VIRT_BASE | (x))
  167. #define PCI_MODE ORION5X_PCI_REG(0xd00)
  168. #define PCI_CMD ORION5X_PCI_REG(0xc00)
  169. #define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
  170. #define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
  171. #define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
  172. /*
  173. * PCI_MODE bits
  174. */
  175. #define PCI_MODE_64BIT (1 << 2)
  176. #define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
  177. /*
  178. * PCI_CMD bits
  179. */
  180. #define PCI_CMD_HOST_REORDER (1 << 29)
  181. /*
  182. * PCI_P2P_CONF bits
  183. */
  184. #define PCI_P2P_BUS_OFFS 16
  185. #define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
  186. #define PCI_P2P_DEV_OFFS 24
  187. #define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
  188. /*
  189. * PCI_CONF_ADDR bits
  190. */
  191. #define PCI_CONF_REG(reg) ((reg) & 0xfc)
  192. #define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
  193. #define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
  194. #define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
  195. #define PCI_CONF_ADDR_EN (1 << 31)
  196. /*
  197. * Internal configuration space
  198. */
  199. #define PCI_CONF_FUNC_STAT_CMD 0
  200. #define PCI_CONF_REG_STAT_CMD 4
  201. #define PCIX_STAT 0x64
  202. #define PCIX_STAT_BUS_OFFS 8
  203. #define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
  204. /*
  205. * PCI Address Decode Windows registers
  206. */
  207. #define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
  208. ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
  209. ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
  210. ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
  211. #define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
  212. ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
  213. ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
  214. ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
  215. #define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
  216. #define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
  217. /*
  218. * PCI configuration helpers for BAR settings
  219. */
  220. #define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
  221. #define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
  222. #define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
  223. /*
  224. * PCI config cycles are done by programming the PCI_CONF_ADDR register
  225. * and then reading the PCI_CONF_DATA register. Need to make sure these
  226. * transactions are atomic.
  227. */
  228. static DEFINE_SPINLOCK(orion5x_pci_lock);
  229. static int orion5x_pci_cardbus_mode;
  230. static int orion5x_pci_local_bus_nr(void)
  231. {
  232. u32 conf = readl(PCI_P2P_CONF);
  233. return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
  234. }
  235. static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
  236. u32 where, u32 size, u32 *val)
  237. {
  238. unsigned long flags;
  239. spin_lock_irqsave(&orion5x_pci_lock, flags);
  240. writel(PCI_CONF_BUS(bus) |
  241. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  242. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
  243. *val = readl(PCI_CONF_DATA);
  244. if (size == 1)
  245. *val = (*val >> (8*(where & 0x3))) & 0xff;
  246. else if (size == 2)
  247. *val = (*val >> (8*(where & 0x3))) & 0xffff;
  248. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  249. return PCIBIOS_SUCCESSFUL;
  250. }
  251. static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
  252. u32 where, u32 size, u32 val)
  253. {
  254. unsigned long flags;
  255. int ret = PCIBIOS_SUCCESSFUL;
  256. spin_lock_irqsave(&orion5x_pci_lock, flags);
  257. writel(PCI_CONF_BUS(bus) |
  258. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  259. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
  260. if (size == 4) {
  261. __raw_writel(val, PCI_CONF_DATA);
  262. } else if (size == 2) {
  263. __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
  264. } else if (size == 1) {
  265. __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
  266. } else {
  267. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  268. }
  269. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  270. return ret;
  271. }
  272. static int orion5x_pci_valid_config(int bus, u32 devfn)
  273. {
  274. if (bus == orion5x_pci_local_bus_nr()) {
  275. /*
  276. * Don't go out for local device
  277. */
  278. if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
  279. return 0;
  280. /*
  281. * When the PCI signals are directly connected to a
  282. * Cardbus slot, ignore all but device IDs 0 and 1.
  283. */
  284. if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
  285. return 0;
  286. }
  287. return 1;
  288. }
  289. static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
  290. int where, int size, u32 *val)
  291. {
  292. if (!orion5x_pci_valid_config(bus->number, devfn)) {
  293. *val = 0xffffffff;
  294. return PCIBIOS_DEVICE_NOT_FOUND;
  295. }
  296. return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
  297. PCI_FUNC(devfn), where, size, val);
  298. }
  299. static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
  300. int where, int size, u32 val)
  301. {
  302. if (!orion5x_pci_valid_config(bus->number, devfn))
  303. return PCIBIOS_DEVICE_NOT_FOUND;
  304. return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
  305. PCI_FUNC(devfn), where, size, val);
  306. }
  307. static struct pci_ops pci_ops = {
  308. .read = orion5x_pci_rd_conf,
  309. .write = orion5x_pci_wr_conf,
  310. };
  311. static void __init orion5x_pci_set_bus_nr(int nr)
  312. {
  313. u32 p2p = readl(PCI_P2P_CONF);
  314. if (readl(PCI_MODE) & PCI_MODE_PCIX) {
  315. /*
  316. * PCI-X mode
  317. */
  318. u32 pcix_status, bus, dev;
  319. bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
  320. dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
  321. orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
  322. pcix_status &= ~PCIX_STAT_BUS_MASK;
  323. pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
  324. orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
  325. } else {
  326. /*
  327. * PCI Conventional mode
  328. */
  329. p2p &= ~PCI_P2P_BUS_MASK;
  330. p2p |= (nr << PCI_P2P_BUS_OFFS);
  331. writel(p2p, PCI_P2P_CONF);
  332. }
  333. }
  334. static void __init orion5x_pci_master_slave_enable(void)
  335. {
  336. int bus_nr, func, reg;
  337. u32 val;
  338. bus_nr = orion5x_pci_local_bus_nr();
  339. func = PCI_CONF_FUNC_STAT_CMD;
  340. reg = PCI_CONF_REG_STAT_CMD;
  341. orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
  342. val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  343. orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
  344. }
  345. static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
  346. {
  347. u32 win_enable;
  348. int bus;
  349. int i;
  350. /*
  351. * First, disable windows.
  352. */
  353. win_enable = 0xffffffff;
  354. writel(win_enable, PCI_BAR_ENABLE);
  355. /*
  356. * Setup windows for DDR banks.
  357. */
  358. bus = orion5x_pci_local_bus_nr();
  359. for (i = 0; i < dram->num_cs; i++) {
  360. struct mbus_dram_window *cs = dram->cs + i;
  361. u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
  362. u32 reg;
  363. u32 val;
  364. /*
  365. * Write DRAM bank base address register.
  366. */
  367. reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
  368. orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
  369. val = (cs->base & 0xfffff000) | (val & 0xfff);
  370. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
  371. /*
  372. * Write DRAM bank size register.
  373. */
  374. reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
  375. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
  376. writel((cs->size - 1) & 0xfffff000,
  377. PCI_BAR_SIZE_DDR_CS(cs->cs_index));
  378. writel(cs->base & 0xfffff000,
  379. PCI_BAR_REMAP_DDR_CS(cs->cs_index));
  380. /*
  381. * Enable decode window for this chip select.
  382. */
  383. win_enable &= ~(1 << cs->cs_index);
  384. }
  385. /*
  386. * Re-enable decode windows.
  387. */
  388. writel(win_enable, PCI_BAR_ENABLE);
  389. /*
  390. * Disable automatic update of address remapping when writing to BARs.
  391. */
  392. orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
  393. }
  394. static int __init pci_setup(struct pci_sys_data *sys)
  395. {
  396. struct resource *res;
  397. /*
  398. * Point PCI unit MBUS decode windows to DRAM space.
  399. */
  400. orion5x_setup_pci_wins(&orion_mbus_dram_info);
  401. /*
  402. * Master + Slave enable
  403. */
  404. orion5x_pci_master_slave_enable();
  405. /*
  406. * Force ordering
  407. */
  408. orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
  409. /*
  410. * Request resources
  411. */
  412. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  413. if (!res)
  414. panic("pci_setup unable to alloc resources");
  415. /*
  416. * IORESOURCE_IO
  417. */
  418. res[0].name = "PCI I/O Space";
  419. res[0].flags = IORESOURCE_IO;
  420. res[0].start = ORION5X_PCI_IO_BUS_BASE;
  421. res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
  422. if (request_resource(&ioport_resource, &res[0]))
  423. panic("Request PCI IO resource failed\n");
  424. pci_add_resource(&sys->resources, &res[0]);
  425. /*
  426. * IORESOURCE_MEM
  427. */
  428. res[1].name = "PCI Memory Space";
  429. res[1].flags = IORESOURCE_MEM;
  430. res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
  431. res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
  432. if (request_resource(&iomem_resource, &res[1]))
  433. panic("Request PCI Memory resource failed\n");
  434. pci_add_resource(&sys->resources, &res[1]);
  435. sys->io_offset = 0;
  436. return 1;
  437. }
  438. /*****************************************************************************
  439. * General PCIe + PCI
  440. ****************************************************************************/
  441. static void __devinit rc_pci_fixup(struct pci_dev *dev)
  442. {
  443. /*
  444. * Prevent enumeration of root complex.
  445. */
  446. if (dev->bus->parent == NULL && dev->devfn == 0) {
  447. int i;
  448. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  449. dev->resource[i].start = 0;
  450. dev->resource[i].end = 0;
  451. dev->resource[i].flags = 0;
  452. }
  453. }
  454. }
  455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
  456. static int orion5x_pci_disabled __initdata;
  457. void __init orion5x_pci_disable(void)
  458. {
  459. orion5x_pci_disabled = 1;
  460. }
  461. void __init orion5x_pci_set_cardbus_mode(void)
  462. {
  463. orion5x_pci_cardbus_mode = 1;
  464. }
  465. int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
  466. {
  467. int ret = 0;
  468. vga_base = ORION5X_PCIE_MEM_PHYS_BASE;
  469. if (nr == 0) {
  470. orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
  471. ret = pcie_setup(sys);
  472. } else if (nr == 1 && !orion5x_pci_disabled) {
  473. orion5x_pci_set_bus_nr(sys->busnr);
  474. ret = pci_setup(sys);
  475. }
  476. return ret;
  477. }
  478. struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
  479. {
  480. struct pci_bus *bus;
  481. if (nr == 0) {
  482. bus = pci_scan_root_bus(NULL, sys->busnr, &pcie_ops, sys,
  483. &sys->resources);
  484. } else if (nr == 1 && !orion5x_pci_disabled) {
  485. bus = pci_scan_root_bus(NULL, sys->busnr, &pci_ops, sys,
  486. &sys->resources);
  487. } else {
  488. bus = NULL;
  489. BUG();
  490. }
  491. return bus;
  492. }
  493. int __init orion5x_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  494. {
  495. int bus = dev->bus->number;
  496. /*
  497. * PCIe endpoint?
  498. */
  499. if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
  500. return IRQ_ORION5X_PCIE0_INT;
  501. return -1;
  502. }