common.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <linux/delay.h>
  20. #include <net/dsa.h>
  21. #include <asm/page.h>
  22. #include <asm/setup.h>
  23. #include <asm/timex.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/time.h>
  27. #include <mach/bridge-regs.h>
  28. #include <mach/hardware.h>
  29. #include <mach/orion5x.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/time.h>
  32. #include <plat/common.h>
  33. #include <plat/addr-map.h>
  34. #include "common.h"
  35. /*****************************************************************************
  36. * I/O Address Mapping
  37. ****************************************************************************/
  38. static struct map_desc orion5x_io_desc[] __initdata = {
  39. {
  40. .virtual = ORION5X_REGS_VIRT_BASE,
  41. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  42. .length = ORION5X_REGS_SIZE,
  43. .type = MT_DEVICE,
  44. }, {
  45. .virtual = ORION5X_PCIE_IO_VIRT_BASE,
  46. .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
  47. .length = ORION5X_PCIE_IO_SIZE,
  48. .type = MT_DEVICE,
  49. }, {
  50. .virtual = ORION5X_PCI_IO_VIRT_BASE,
  51. .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
  52. .length = ORION5X_PCI_IO_SIZE,
  53. .type = MT_DEVICE,
  54. }, {
  55. .virtual = ORION5X_PCIE_WA_VIRT_BASE,
  56. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  57. .length = ORION5X_PCIE_WA_SIZE,
  58. .type = MT_DEVICE,
  59. },
  60. };
  61. void __init orion5x_map_io(void)
  62. {
  63. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  64. }
  65. /*****************************************************************************
  66. * EHCI0
  67. ****************************************************************************/
  68. void __init orion5x_ehci0_init(void)
  69. {
  70. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL);
  71. }
  72. /*****************************************************************************
  73. * EHCI1
  74. ****************************************************************************/
  75. void __init orion5x_ehci1_init(void)
  76. {
  77. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  78. }
  79. /*****************************************************************************
  80. * GE00
  81. ****************************************************************************/
  82. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  83. {
  84. orion_ge00_init(eth_data,
  85. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  86. IRQ_ORION5X_ETH_ERR, orion5x_tclk);
  87. }
  88. /*****************************************************************************
  89. * Ethernet switch
  90. ****************************************************************************/
  91. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  92. {
  93. orion_ge00_switch_init(d, irq);
  94. }
  95. /*****************************************************************************
  96. * I2C
  97. ****************************************************************************/
  98. void __init orion5x_i2c_init(void)
  99. {
  100. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  101. }
  102. /*****************************************************************************
  103. * SATA
  104. ****************************************************************************/
  105. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  106. {
  107. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  108. }
  109. /*****************************************************************************
  110. * SPI
  111. ****************************************************************************/
  112. void __init orion5x_spi_init()
  113. {
  114. orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
  115. }
  116. /*****************************************************************************
  117. * UART0
  118. ****************************************************************************/
  119. void __init orion5x_uart0_init(void)
  120. {
  121. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  122. IRQ_ORION5X_UART0, orion5x_tclk);
  123. }
  124. /*****************************************************************************
  125. * UART1
  126. ****************************************************************************/
  127. void __init orion5x_uart1_init(void)
  128. {
  129. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  130. IRQ_ORION5X_UART1, orion5x_tclk);
  131. }
  132. /*****************************************************************************
  133. * XOR engine
  134. ****************************************************************************/
  135. void __init orion5x_xor_init(void)
  136. {
  137. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  138. ORION5X_XOR_PHYS_BASE + 0x200,
  139. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  140. }
  141. /*****************************************************************************
  142. * Cryptographic Engines and Security Accelerator (CESA)
  143. ****************************************************************************/
  144. static void __init orion5x_crypto_init(void)
  145. {
  146. orion5x_setup_sram_win();
  147. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  148. SZ_8K, IRQ_ORION5X_CESA);
  149. }
  150. /*****************************************************************************
  151. * Watchdog
  152. ****************************************************************************/
  153. void __init orion5x_wdt_init(void)
  154. {
  155. orion_wdt_init(orion5x_tclk);
  156. }
  157. /*****************************************************************************
  158. * Time handling
  159. ****************************************************************************/
  160. void __init orion5x_init_early(void)
  161. {
  162. orion_time_set_base(TIMER_VIRT_BASE);
  163. }
  164. int orion5x_tclk;
  165. int __init orion5x_find_tclk(void)
  166. {
  167. u32 dev, rev;
  168. orion5x_pcie_id(&dev, &rev);
  169. if (dev == MV88F6183_DEV_ID &&
  170. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  171. return 133333333;
  172. return 166666667;
  173. }
  174. static void orion5x_timer_init(void)
  175. {
  176. orion5x_tclk = orion5x_find_tclk();
  177. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  178. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  179. }
  180. struct sys_timer orion5x_timer = {
  181. .init = orion5x_timer_init,
  182. };
  183. /*****************************************************************************
  184. * General
  185. ****************************************************************************/
  186. /*
  187. * Identify device ID and rev from PCIe configuration header space '0'.
  188. */
  189. static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  190. {
  191. orion5x_pcie_id(dev, rev);
  192. if (*dev == MV88F5281_DEV_ID) {
  193. if (*rev == MV88F5281_REV_D2) {
  194. *dev_name = "MV88F5281-D2";
  195. } else if (*rev == MV88F5281_REV_D1) {
  196. *dev_name = "MV88F5281-D1";
  197. } else if (*rev == MV88F5281_REV_D0) {
  198. *dev_name = "MV88F5281-D0";
  199. } else {
  200. *dev_name = "MV88F5281-Rev-Unsupported";
  201. }
  202. } else if (*dev == MV88F5182_DEV_ID) {
  203. if (*rev == MV88F5182_REV_A2) {
  204. *dev_name = "MV88F5182-A2";
  205. } else {
  206. *dev_name = "MV88F5182-Rev-Unsupported";
  207. }
  208. } else if (*dev == MV88F5181_DEV_ID) {
  209. if (*rev == MV88F5181_REV_B1) {
  210. *dev_name = "MV88F5181-Rev-B1";
  211. } else if (*rev == MV88F5181L_REV_A1) {
  212. *dev_name = "MV88F5181L-Rev-A1";
  213. } else {
  214. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  215. }
  216. } else if (*dev == MV88F6183_DEV_ID) {
  217. if (*rev == MV88F6183_REV_B0) {
  218. *dev_name = "MV88F6183-Rev-B0";
  219. } else {
  220. *dev_name = "MV88F6183-Rev-Unsupported";
  221. }
  222. } else {
  223. *dev_name = "Device-Unknown";
  224. }
  225. }
  226. void __init orion5x_init(void)
  227. {
  228. char *dev_name;
  229. u32 dev, rev;
  230. orion5x_id(&dev, &rev, &dev_name);
  231. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  232. /*
  233. * Setup Orion address map
  234. */
  235. orion5x_setup_cpu_mbus_bridge();
  236. /*
  237. * Don't issue "Wait for Interrupt" instruction if we are
  238. * running on D0 5281 silicon.
  239. */
  240. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  241. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  242. disable_hlt();
  243. }
  244. /*
  245. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  246. * while 5180n/5181/5281 don't have crypto.
  247. */
  248. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  249. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  250. orion5x_crypto_init();
  251. /*
  252. * Register watchdog driver
  253. */
  254. orion5x_wdt_init();
  255. }
  256. void orion5x_restart(char mode, const char *cmd)
  257. {
  258. /*
  259. * Enable and issue soft reset
  260. */
  261. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  262. orion5x_setbits(CPU_SOFT_RESET, 1);
  263. mdelay(200);
  264. orion5x_clrbits(CPU_SOFT_RESET, 1);
  265. }
  266. /*
  267. * Many orion-based systems have buggy bootloader implementations.
  268. * This is a common fixup for bogus memory tags.
  269. */
  270. void __init tag_fixup_mem32(struct tag *t, char **from,
  271. struct meminfo *meminfo)
  272. {
  273. for (; t->hdr.size; t = tag_next(t))
  274. if (t->hdr.tag == ATAG_MEM &&
  275. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  276. t->u.mem.start & ~PAGE_MASK)) {
  277. printk(KERN_WARNING
  278. "Clearing invalid memory bank %dKB@0x%08x\n",
  279. t->u.mem.size / 1024, t->u.mem.start);
  280. t->hdr.tag = 0;
  281. }
  282. }