prm44xx.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * OMAP4 PRM module functions
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/delay.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include "common.h"
  19. #include <plat/cpu.h>
  20. #include <plat/prcm.h>
  21. #include "vp.h"
  22. #include "prm44xx.h"
  23. #include "prm-regbits-44xx.h"
  24. #include "prcm44xx.h"
  25. #include "prminst44xx.h"
  26. static const struct omap_prcm_irq omap4_prcm_irqs[] = {
  27. OMAP_PRCM_IRQ("wkup", 0, 0),
  28. OMAP_PRCM_IRQ("io", 9, 1),
  29. };
  30. static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
  31. .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  32. .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  33. .nr_regs = 2,
  34. .irqs = omap4_prcm_irqs,
  35. .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
  36. .irq = OMAP44XX_IRQ_PRCM,
  37. .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
  38. .ocp_barrier = &omap44xx_prm_ocp_barrier,
  39. .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
  40. .restore_irqen = &omap44xx_prm_restore_irqen,
  41. };
  42. /* PRM low-level functions */
  43. /* Read a register in a CM/PRM instance in the PRM module */
  44. u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
  45. {
  46. return __raw_readl(OMAP44XX_PRM_REGADDR(inst, reg));
  47. }
  48. /* Write into a register in a CM/PRM instance in the PRM module */
  49. void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
  50. {
  51. __raw_writel(val, OMAP44XX_PRM_REGADDR(inst, reg));
  52. }
  53. /* Read-modify-write a register in a PRM module. Caller must lock */
  54. u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
  55. {
  56. u32 v;
  57. v = omap4_prm_read_inst_reg(inst, reg);
  58. v &= ~mask;
  59. v |= bits;
  60. omap4_prm_write_inst_reg(v, inst, reg);
  61. return v;
  62. }
  63. /* PRM VP */
  64. /*
  65. * struct omap4_vp - OMAP4 VP register access description.
  66. * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
  67. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  68. */
  69. struct omap4_vp {
  70. u32 irqstatus_mpu;
  71. u32 tranxdone_status;
  72. };
  73. static struct omap4_vp omap4_vp[] = {
  74. [OMAP4_VP_VDD_MPU_ID] = {
  75. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
  76. .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
  77. },
  78. [OMAP4_VP_VDD_IVA_ID] = {
  79. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  80. .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
  81. },
  82. [OMAP4_VP_VDD_CORE_ID] = {
  83. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  84. .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
  85. },
  86. };
  87. u32 omap4_prm_vp_check_txdone(u8 vp_id)
  88. {
  89. struct omap4_vp *vp = &omap4_vp[vp_id];
  90. u32 irqstatus;
  91. irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  92. OMAP4430_PRM_OCP_SOCKET_INST,
  93. vp->irqstatus_mpu);
  94. return irqstatus & vp->tranxdone_status;
  95. }
  96. void omap4_prm_vp_clear_txdone(u8 vp_id)
  97. {
  98. struct omap4_vp *vp = &omap4_vp[vp_id];
  99. omap4_prminst_write_inst_reg(vp->tranxdone_status,
  100. OMAP4430_PRM_PARTITION,
  101. OMAP4430_PRM_OCP_SOCKET_INST,
  102. vp->irqstatus_mpu);
  103. };
  104. u32 omap4_prm_vcvp_read(u8 offset)
  105. {
  106. return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  107. OMAP4430_PRM_DEVICE_INST, offset);
  108. }
  109. void omap4_prm_vcvp_write(u32 val, u8 offset)
  110. {
  111. omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
  112. OMAP4430_PRM_DEVICE_INST, offset);
  113. }
  114. u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  115. {
  116. return omap4_prminst_rmw_inst_reg_bits(mask, bits,
  117. OMAP4430_PRM_PARTITION,
  118. OMAP4430_PRM_DEVICE_INST,
  119. offset);
  120. }
  121. static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
  122. {
  123. u32 mask, st;
  124. /* XXX read mask from RAM? */
  125. mask = omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST, irqen_offs);
  126. st = omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST, irqst_offs);
  127. return mask & st;
  128. }
  129. /**
  130. * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  131. * @events: ptr to two consecutive u32s, preallocated by caller
  132. *
  133. * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
  134. * MPU IRQs, and store the result into the two u32s pointed to by @events.
  135. * No return value.
  136. */
  137. void omap44xx_prm_read_pending_irqs(unsigned long *events)
  138. {
  139. events[0] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  140. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  141. events[1] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_2_OFFSET,
  142. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  143. }
  144. /**
  145. * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  146. *
  147. * Force any buffered writes to the PRM IP block to complete. Needed
  148. * by the PRM IRQ handler, which reads and writes directly to the IP
  149. * block, to avoid race conditions after acknowledging or clearing IRQ
  150. * bits. No return value.
  151. */
  152. void omap44xx_prm_ocp_barrier(void)
  153. {
  154. omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
  155. OMAP4_REVISION_PRM_OFFSET);
  156. }
  157. /**
  158. * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
  159. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  160. *
  161. * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
  162. * @saved_mask. @saved_mask must be allocated by the caller.
  163. * Intended to be used in the PRM interrupt handler suspend callback.
  164. * The OCP barrier is needed to ensure the write to disable PRM
  165. * interrupts reaches the PRM before returning; otherwise, spurious
  166. * interrupts might occur. No return value.
  167. */
  168. void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
  169. {
  170. saved_mask[0] =
  171. omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
  172. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  173. saved_mask[1] =
  174. omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
  175. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  176. omap4_prm_write_inst_reg(0, OMAP4430_PRM_DEVICE_INST,
  177. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  178. omap4_prm_write_inst_reg(0, OMAP4430_PRM_DEVICE_INST,
  179. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  180. /* OCP barrier */
  181. omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
  182. OMAP4_REVISION_PRM_OFFSET);
  183. }
  184. /**
  185. * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
  186. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  187. *
  188. * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
  189. * @saved_mask. Intended to be used in the PRM interrupt handler resume
  190. * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
  191. * No OCP barrier should be needed here; any pending PRM interrupts will fire
  192. * once the writes reach the PRM. No return value.
  193. */
  194. void omap44xx_prm_restore_irqen(u32 *saved_mask)
  195. {
  196. omap4_prm_write_inst_reg(saved_mask[0], OMAP4430_PRM_DEVICE_INST,
  197. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  198. omap4_prm_write_inst_reg(saved_mask[1], OMAP4430_PRM_DEVICE_INST,
  199. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  200. }
  201. static int __init omap4xxx_prcm_init(void)
  202. {
  203. if (cpu_is_omap44xx())
  204. return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
  205. return 0;
  206. }
  207. subsys_initcall(omap4xxx_prcm_init);