hsmmc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * linux/arch/arm/mach-omap2/hsmmc.c
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Author: Texas Instruments
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/string.h>
  15. #include <linux/delay.h>
  16. #include <linux/gpio.h>
  17. #include <mach/hardware.h>
  18. #include <plat/mmc.h>
  19. #include <plat/omap-pm.h>
  20. #include <plat/mux.h>
  21. #include <plat/omap_device.h>
  22. #include "mux.h"
  23. #include "hsmmc.h"
  24. #include "control.h"
  25. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  26. static u16 control_pbias_offset;
  27. static u16 control_devconf1_offset;
  28. static u16 control_mmc1;
  29. #define HSMMC_NAME_LEN 9
  30. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  31. static int hsmmc_get_context_loss(struct device *dev)
  32. {
  33. return omap_pm_get_dev_context_loss_count(dev);
  34. }
  35. #else
  36. #define hsmmc_get_context_loss NULL
  37. #endif
  38. static void omap_hsmmc1_before_set_reg(struct device *dev, int slot,
  39. int power_on, int vdd)
  40. {
  41. u32 reg, prog_io;
  42. struct omap_mmc_platform_data *mmc = dev->platform_data;
  43. if (mmc->slots[0].remux)
  44. mmc->slots[0].remux(dev, slot, power_on);
  45. /*
  46. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  47. * card with Vcc regulator (from twl4030 or whatever). OMAP has both
  48. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  49. *
  50. * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
  51. * is most naturally TWL VSIM; those pins also use PBIAS.
  52. *
  53. * FIXME handle VMMC1A as needed ...
  54. */
  55. if (power_on) {
  56. if (cpu_is_omap2430()) {
  57. reg = omap_ctrl_readl(OMAP243X_CONTROL_DEVCONF1);
  58. if ((1 << vdd) >= MMC_VDD_30_31)
  59. reg |= OMAP243X_MMC1_ACTIVE_OVERWRITE;
  60. else
  61. reg &= ~OMAP243X_MMC1_ACTIVE_OVERWRITE;
  62. omap_ctrl_writel(reg, OMAP243X_CONTROL_DEVCONF1);
  63. }
  64. if (mmc->slots[0].internal_clock) {
  65. reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  66. reg |= OMAP2_MMCSDIO1ADPCLKISEL;
  67. omap_ctrl_writel(reg, OMAP2_CONTROL_DEVCONF0);
  68. }
  69. reg = omap_ctrl_readl(control_pbias_offset);
  70. if (cpu_is_omap3630()) {
  71. /* Set MMC I/O to 52Mhz */
  72. prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  73. prog_io |= OMAP3630_PRG_SDMMC1_SPEEDCTRL;
  74. omap_ctrl_writel(prog_io, OMAP343X_CONTROL_PROG_IO1);
  75. } else {
  76. reg |= OMAP2_PBIASSPEEDCTRL0;
  77. }
  78. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  79. omap_ctrl_writel(reg, control_pbias_offset);
  80. } else {
  81. reg = omap_ctrl_readl(control_pbias_offset);
  82. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  83. omap_ctrl_writel(reg, control_pbias_offset);
  84. }
  85. }
  86. static void omap_hsmmc1_after_set_reg(struct device *dev, int slot,
  87. int power_on, int vdd)
  88. {
  89. u32 reg;
  90. /* 100ms delay required for PBIAS configuration */
  91. msleep(100);
  92. if (power_on) {
  93. reg = omap_ctrl_readl(control_pbias_offset);
  94. reg |= (OMAP2_PBIASLITEPWRDNZ0 | OMAP2_PBIASSPEEDCTRL0);
  95. if ((1 << vdd) <= MMC_VDD_165_195)
  96. reg &= ~OMAP2_PBIASLITEVMODE0;
  97. else
  98. reg |= OMAP2_PBIASLITEVMODE0;
  99. omap_ctrl_writel(reg, control_pbias_offset);
  100. } else {
  101. reg = omap_ctrl_readl(control_pbias_offset);
  102. reg |= (OMAP2_PBIASSPEEDCTRL0 | OMAP2_PBIASLITEPWRDNZ0 |
  103. OMAP2_PBIASLITEVMODE0);
  104. omap_ctrl_writel(reg, control_pbias_offset);
  105. }
  106. }
  107. static void omap4_hsmmc1_before_set_reg(struct device *dev, int slot,
  108. int power_on, int vdd)
  109. {
  110. u32 reg;
  111. /*
  112. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  113. * card with Vcc regulator (from twl4030 or whatever). OMAP has both
  114. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  115. */
  116. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  117. reg &= ~(OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  118. OMAP4_MMC1_PWRDNZ_MASK |
  119. OMAP4_MMC1_PBIASLITE_VMODE_MASK);
  120. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  121. }
  122. static void omap4_hsmmc1_after_set_reg(struct device *dev, int slot,
  123. int power_on, int vdd)
  124. {
  125. u32 reg;
  126. unsigned long timeout;
  127. if (power_on) {
  128. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  129. reg |= OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK;
  130. if ((1 << vdd) <= MMC_VDD_165_195)
  131. reg &= ~OMAP4_MMC1_PBIASLITE_VMODE_MASK;
  132. else
  133. reg |= OMAP4_MMC1_PBIASLITE_VMODE_MASK;
  134. reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  135. OMAP4_MMC1_PWRDNZ_MASK);
  136. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  137. timeout = jiffies + msecs_to_jiffies(5);
  138. do {
  139. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  140. if (!(reg & OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK))
  141. break;
  142. usleep_range(100, 200);
  143. } while (!time_after(jiffies, timeout));
  144. if (reg & OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK) {
  145. pr_err("Pbias Voltage is not same as LDO\n");
  146. /* Caution : On VMODE_ERROR Power Down MMC IO */
  147. reg &= ~(OMAP4_MMC1_PWRDNZ_MASK);
  148. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  149. }
  150. }
  151. }
  152. static void hsmmc2_select_input_clk_src(struct omap_mmc_platform_data *mmc)
  153. {
  154. u32 reg;
  155. if (mmc->slots[0].internal_clock) {
  156. reg = omap_ctrl_readl(control_devconf1_offset);
  157. reg |= OMAP2_MMCSDIO2ADPCLKISEL;
  158. omap_ctrl_writel(reg, control_devconf1_offset);
  159. }
  160. }
  161. static void hsmmc23_before_set_reg(struct device *dev, int slot,
  162. int power_on, int vdd)
  163. {
  164. struct omap_mmc_platform_data *mmc = dev->platform_data;
  165. if (mmc->slots[0].remux)
  166. mmc->slots[0].remux(dev, slot, power_on);
  167. if (power_on)
  168. hsmmc2_select_input_clk_src(mmc);
  169. }
  170. static int am35x_hsmmc2_set_power(struct device *dev, int slot,
  171. int power_on, int vdd)
  172. {
  173. struct omap_mmc_platform_data *mmc = dev->platform_data;
  174. if (power_on)
  175. hsmmc2_select_input_clk_src(mmc);
  176. return 0;
  177. }
  178. static int nop_mmc_set_power(struct device *dev, int slot, int power_on,
  179. int vdd)
  180. {
  181. return 0;
  182. }
  183. static inline void omap_hsmmc_mux(struct omap_mmc_platform_data *mmc_controller,
  184. int controller_nr)
  185. {
  186. if (gpio_is_valid(mmc_controller->slots[0].switch_pin) &&
  187. (mmc_controller->slots[0].switch_pin < OMAP_MAX_GPIO_LINES))
  188. omap_mux_init_gpio(mmc_controller->slots[0].switch_pin,
  189. OMAP_PIN_INPUT_PULLUP);
  190. if (gpio_is_valid(mmc_controller->slots[0].gpio_wp) &&
  191. (mmc_controller->slots[0].gpio_wp < OMAP_MAX_GPIO_LINES))
  192. omap_mux_init_gpio(mmc_controller->slots[0].gpio_wp,
  193. OMAP_PIN_INPUT_PULLUP);
  194. if (cpu_is_omap34xx()) {
  195. if (controller_nr == 0) {
  196. omap_mux_init_signal("sdmmc1_clk",
  197. OMAP_PIN_INPUT_PULLUP);
  198. omap_mux_init_signal("sdmmc1_cmd",
  199. OMAP_PIN_INPUT_PULLUP);
  200. omap_mux_init_signal("sdmmc1_dat0",
  201. OMAP_PIN_INPUT_PULLUP);
  202. if (mmc_controller->slots[0].caps &
  203. (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
  204. omap_mux_init_signal("sdmmc1_dat1",
  205. OMAP_PIN_INPUT_PULLUP);
  206. omap_mux_init_signal("sdmmc1_dat2",
  207. OMAP_PIN_INPUT_PULLUP);
  208. omap_mux_init_signal("sdmmc1_dat3",
  209. OMAP_PIN_INPUT_PULLUP);
  210. }
  211. if (mmc_controller->slots[0].caps &
  212. MMC_CAP_8_BIT_DATA) {
  213. omap_mux_init_signal("sdmmc1_dat4",
  214. OMAP_PIN_INPUT_PULLUP);
  215. omap_mux_init_signal("sdmmc1_dat5",
  216. OMAP_PIN_INPUT_PULLUP);
  217. omap_mux_init_signal("sdmmc1_dat6",
  218. OMAP_PIN_INPUT_PULLUP);
  219. omap_mux_init_signal("sdmmc1_dat7",
  220. OMAP_PIN_INPUT_PULLUP);
  221. }
  222. }
  223. if (controller_nr == 1) {
  224. /* MMC2 */
  225. omap_mux_init_signal("sdmmc2_clk",
  226. OMAP_PIN_INPUT_PULLUP);
  227. omap_mux_init_signal("sdmmc2_cmd",
  228. OMAP_PIN_INPUT_PULLUP);
  229. omap_mux_init_signal("sdmmc2_dat0",
  230. OMAP_PIN_INPUT_PULLUP);
  231. /*
  232. * For 8 wire configurations, Lines DAT4, 5, 6 and 7
  233. * need to be muxed in the board-*.c files
  234. */
  235. if (mmc_controller->slots[0].caps &
  236. (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
  237. omap_mux_init_signal("sdmmc2_dat1",
  238. OMAP_PIN_INPUT_PULLUP);
  239. omap_mux_init_signal("sdmmc2_dat2",
  240. OMAP_PIN_INPUT_PULLUP);
  241. omap_mux_init_signal("sdmmc2_dat3",
  242. OMAP_PIN_INPUT_PULLUP);
  243. }
  244. if (mmc_controller->slots[0].caps &
  245. MMC_CAP_8_BIT_DATA) {
  246. omap_mux_init_signal("sdmmc2_dat4.sdmmc2_dat4",
  247. OMAP_PIN_INPUT_PULLUP);
  248. omap_mux_init_signal("sdmmc2_dat5.sdmmc2_dat5",
  249. OMAP_PIN_INPUT_PULLUP);
  250. omap_mux_init_signal("sdmmc2_dat6.sdmmc2_dat6",
  251. OMAP_PIN_INPUT_PULLUP);
  252. omap_mux_init_signal("sdmmc2_dat7.sdmmc2_dat7",
  253. OMAP_PIN_INPUT_PULLUP);
  254. }
  255. }
  256. /*
  257. * For MMC3 the pins need to be muxed in the board-*.c files
  258. */
  259. }
  260. }
  261. static int __init omap_hsmmc_pdata_init(struct omap2_hsmmc_info *c,
  262. struct omap_mmc_platform_data *mmc)
  263. {
  264. char *hc_name;
  265. hc_name = kzalloc(sizeof(char) * (HSMMC_NAME_LEN + 1), GFP_KERNEL);
  266. if (!hc_name) {
  267. pr_err("Cannot allocate memory for controller slot name\n");
  268. kfree(hc_name);
  269. return -ENOMEM;
  270. }
  271. if (c->name)
  272. strncpy(hc_name, c->name, HSMMC_NAME_LEN);
  273. else
  274. snprintf(hc_name, (HSMMC_NAME_LEN + 1), "mmc%islot%i",
  275. c->mmc, 1);
  276. mmc->slots[0].name = hc_name;
  277. mmc->nr_slots = 1;
  278. mmc->slots[0].caps = c->caps;
  279. mmc->slots[0].pm_caps = c->pm_caps;
  280. mmc->slots[0].internal_clock = !c->ext_clock;
  281. mmc->dma_mask = 0xffffffff;
  282. if (cpu_is_omap44xx())
  283. mmc->reg_offset = OMAP4_MMC_REG_OFFSET;
  284. else
  285. mmc->reg_offset = 0;
  286. mmc->get_context_loss_count = hsmmc_get_context_loss;
  287. mmc->slots[0].switch_pin = c->gpio_cd;
  288. mmc->slots[0].gpio_wp = c->gpio_wp;
  289. mmc->slots[0].remux = c->remux;
  290. mmc->slots[0].init_card = c->init_card;
  291. if (c->cover_only)
  292. mmc->slots[0].cover = 1;
  293. if (c->nonremovable)
  294. mmc->slots[0].nonremovable = 1;
  295. if (c->power_saving)
  296. mmc->slots[0].power_saving = 1;
  297. if (c->no_off)
  298. mmc->slots[0].no_off = 1;
  299. if (c->no_off_init)
  300. mmc->slots[0].no_regulator_off_init = c->no_off_init;
  301. if (c->vcc_aux_disable_is_sleep)
  302. mmc->slots[0].vcc_aux_disable_is_sleep = 1;
  303. /*
  304. * NOTE: MMC slots should have a Vcc regulator set up.
  305. * This may be from a TWL4030-family chip, another
  306. * controllable regulator, or a fixed supply.
  307. *
  308. * temporary HACK: ocr_mask instead of fixed supply
  309. */
  310. if (cpu_is_omap3505() || cpu_is_omap3517())
  311. mmc->slots[0].ocr_mask = MMC_VDD_165_195 |
  312. MMC_VDD_26_27 |
  313. MMC_VDD_27_28 |
  314. MMC_VDD_29_30 |
  315. MMC_VDD_30_31 |
  316. MMC_VDD_31_32;
  317. else
  318. mmc->slots[0].ocr_mask = c->ocr_mask;
  319. if (!cpu_is_omap3517() && !cpu_is_omap3505())
  320. mmc->slots[0].features |= HSMMC_HAS_PBIAS;
  321. if (cpu_is_omap44xx() && (omap_rev() > OMAP4430_REV_ES1_0))
  322. mmc->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
  323. switch (c->mmc) {
  324. case 1:
  325. if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
  326. /* on-chip level shifting via PBIAS0/PBIAS1 */
  327. if (cpu_is_omap44xx()) {
  328. mmc->slots[0].before_set_reg =
  329. omap4_hsmmc1_before_set_reg;
  330. mmc->slots[0].after_set_reg =
  331. omap4_hsmmc1_after_set_reg;
  332. } else {
  333. mmc->slots[0].before_set_reg =
  334. omap_hsmmc1_before_set_reg;
  335. mmc->slots[0].after_set_reg =
  336. omap_hsmmc1_after_set_reg;
  337. }
  338. }
  339. if (cpu_is_omap3517() || cpu_is_omap3505())
  340. mmc->slots[0].set_power = nop_mmc_set_power;
  341. /* OMAP3630 HSMMC1 supports only 4-bit */
  342. if (cpu_is_omap3630() &&
  343. (c->caps & MMC_CAP_8_BIT_DATA)) {
  344. c->caps &= ~MMC_CAP_8_BIT_DATA;
  345. c->caps |= MMC_CAP_4_BIT_DATA;
  346. mmc->slots[0].caps = c->caps;
  347. }
  348. break;
  349. case 2:
  350. if (cpu_is_omap3517() || cpu_is_omap3505())
  351. mmc->slots[0].set_power = am35x_hsmmc2_set_power;
  352. if (c->ext_clock)
  353. c->transceiver = 1;
  354. if (c->transceiver && (c->caps & MMC_CAP_8_BIT_DATA)) {
  355. c->caps &= ~MMC_CAP_8_BIT_DATA;
  356. c->caps |= MMC_CAP_4_BIT_DATA;
  357. }
  358. /* FALLTHROUGH */
  359. case 3:
  360. if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
  361. /* off-chip level shifting, or none */
  362. mmc->slots[0].before_set_reg = hsmmc23_before_set_reg;
  363. mmc->slots[0].after_set_reg = NULL;
  364. }
  365. break;
  366. case 4:
  367. case 5:
  368. mmc->slots[0].before_set_reg = NULL;
  369. mmc->slots[0].after_set_reg = NULL;
  370. break;
  371. default:
  372. pr_err("MMC%d configuration not supported!\n", c->mmc);
  373. kfree(hc_name);
  374. return -ENODEV;
  375. }
  376. return 0;
  377. }
  378. #define MAX_OMAP_MMC_HWMOD_NAME_LEN 16
  379. void __init omap_init_hsmmc(struct omap2_hsmmc_info *hsmmcinfo, int ctrl_nr)
  380. {
  381. struct omap_hwmod *oh;
  382. struct platform_device *pdev;
  383. char oh_name[MAX_OMAP_MMC_HWMOD_NAME_LEN];
  384. struct omap_mmc_platform_data *mmc_data;
  385. struct omap_mmc_dev_attr *mmc_dev_attr;
  386. char *name;
  387. int l;
  388. mmc_data = kzalloc(sizeof(struct omap_mmc_platform_data), GFP_KERNEL);
  389. if (!mmc_data) {
  390. pr_err("Cannot allocate memory for mmc device!\n");
  391. goto done;
  392. }
  393. if (omap_hsmmc_pdata_init(hsmmcinfo, mmc_data) < 0) {
  394. pr_err("%s fails!\n", __func__);
  395. goto done;
  396. }
  397. omap_hsmmc_mux(mmc_data, (ctrl_nr - 1));
  398. name = "omap_hsmmc";
  399. l = snprintf(oh_name, MAX_OMAP_MMC_HWMOD_NAME_LEN,
  400. "mmc%d", ctrl_nr);
  401. WARN(l >= MAX_OMAP_MMC_HWMOD_NAME_LEN,
  402. "String buffer overflow in MMC%d device setup\n", ctrl_nr);
  403. oh = omap_hwmod_lookup(oh_name);
  404. if (!oh) {
  405. pr_err("Could not look up %s\n", oh_name);
  406. kfree(mmc_data->slots[0].name);
  407. goto done;
  408. }
  409. if (oh->dev_attr != NULL) {
  410. mmc_dev_attr = oh->dev_attr;
  411. mmc_data->controller_flags = mmc_dev_attr->flags;
  412. }
  413. pdev = omap_device_build(name, ctrl_nr - 1, oh, mmc_data,
  414. sizeof(struct omap_mmc_platform_data), NULL, 0, false);
  415. if (IS_ERR(pdev)) {
  416. WARN(1, "Can't build omap_device for %s:%s.\n", name, oh->name);
  417. kfree(mmc_data->slots[0].name);
  418. goto done;
  419. }
  420. /*
  421. * return device handle to board setup code
  422. * required to populate for regulator framework structure
  423. */
  424. hsmmcinfo->dev = &pdev->dev;
  425. done:
  426. kfree(mmc_data);
  427. }
  428. void __init omap2_hsmmc_init(struct omap2_hsmmc_info *controllers)
  429. {
  430. u32 reg;
  431. if (!cpu_is_omap44xx()) {
  432. if (cpu_is_omap2430()) {
  433. control_pbias_offset = OMAP243X_CONTROL_PBIAS_LITE;
  434. control_devconf1_offset = OMAP243X_CONTROL_DEVCONF1;
  435. } else {
  436. control_pbias_offset = OMAP343X_CONTROL_PBIAS_LITE;
  437. control_devconf1_offset = OMAP343X_CONTROL_DEVCONF1;
  438. }
  439. } else {
  440. control_pbias_offset =
  441. OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PBIASLITE;
  442. control_mmc1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC1;
  443. reg = omap4_ctrl_pad_readl(control_mmc1);
  444. reg |= (OMAP4_SDMMC1_PUSTRENGTH_GRP0_MASK |
  445. OMAP4_SDMMC1_PUSTRENGTH_GRP1_MASK);
  446. reg &= ~(OMAP4_SDMMC1_PUSTRENGTH_GRP2_MASK |
  447. OMAP4_SDMMC1_PUSTRENGTH_GRP3_MASK);
  448. reg |= (OMAP4_SDMMC1_DR0_SPEEDCTRL_MASK |
  449. OMAP4_SDMMC1_DR1_SPEEDCTRL_MASK |
  450. OMAP4_SDMMC1_DR2_SPEEDCTRL_MASK);
  451. omap4_ctrl_pad_writel(reg, control_mmc1);
  452. }
  453. for (; controllers->mmc; controllers++)
  454. omap_init_hsmmc(controllers, controllers->mmc);
  455. }
  456. #endif