at91sam9g45.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * Chip-specific setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/dma-mapping.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/at91sam9g45.h>
  18. #include <mach/at91_pmc.h>
  19. #include <mach/at91_rstc.h>
  20. #include <mach/cpu.h>
  21. #include "soc.h"
  22. #include "generic.h"
  23. #include "clock.h"
  24. #include "sam9_smc.h"
  25. /* --------------------------------------------------------------------
  26. * Clocks
  27. * -------------------------------------------------------------------- */
  28. /*
  29. * The peripheral clocks.
  30. */
  31. static struct clk pioA_clk = {
  32. .name = "pioA_clk",
  33. .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
  34. .type = CLK_TYPE_PERIPHERAL,
  35. };
  36. static struct clk pioB_clk = {
  37. .name = "pioB_clk",
  38. .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
  39. .type = CLK_TYPE_PERIPHERAL,
  40. };
  41. static struct clk pioC_clk = {
  42. .name = "pioC_clk",
  43. .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
  44. .type = CLK_TYPE_PERIPHERAL,
  45. };
  46. static struct clk pioDE_clk = {
  47. .name = "pioDE_clk",
  48. .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
  49. .type = CLK_TYPE_PERIPHERAL,
  50. };
  51. static struct clk trng_clk = {
  52. .name = "trng_clk",
  53. .pmc_mask = 1 << AT91SAM9G45_ID_TRNG,
  54. .type = CLK_TYPE_PERIPHERAL,
  55. };
  56. static struct clk usart0_clk = {
  57. .name = "usart0_clk",
  58. .pmc_mask = 1 << AT91SAM9G45_ID_US0,
  59. .type = CLK_TYPE_PERIPHERAL,
  60. };
  61. static struct clk usart1_clk = {
  62. .name = "usart1_clk",
  63. .pmc_mask = 1 << AT91SAM9G45_ID_US1,
  64. .type = CLK_TYPE_PERIPHERAL,
  65. };
  66. static struct clk usart2_clk = {
  67. .name = "usart2_clk",
  68. .pmc_mask = 1 << AT91SAM9G45_ID_US2,
  69. .type = CLK_TYPE_PERIPHERAL,
  70. };
  71. static struct clk usart3_clk = {
  72. .name = "usart3_clk",
  73. .pmc_mask = 1 << AT91SAM9G45_ID_US3,
  74. .type = CLK_TYPE_PERIPHERAL,
  75. };
  76. static struct clk mmc0_clk = {
  77. .name = "mci0_clk",
  78. .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
  79. .type = CLK_TYPE_PERIPHERAL,
  80. };
  81. static struct clk twi0_clk = {
  82. .name = "twi0_clk",
  83. .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
  84. .type = CLK_TYPE_PERIPHERAL,
  85. };
  86. static struct clk twi1_clk = {
  87. .name = "twi1_clk",
  88. .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
  89. .type = CLK_TYPE_PERIPHERAL,
  90. };
  91. static struct clk spi0_clk = {
  92. .name = "spi0_clk",
  93. .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
  94. .type = CLK_TYPE_PERIPHERAL,
  95. };
  96. static struct clk spi1_clk = {
  97. .name = "spi1_clk",
  98. .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
  99. .type = CLK_TYPE_PERIPHERAL,
  100. };
  101. static struct clk ssc0_clk = {
  102. .name = "ssc0_clk",
  103. .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
  104. .type = CLK_TYPE_PERIPHERAL,
  105. };
  106. static struct clk ssc1_clk = {
  107. .name = "ssc1_clk",
  108. .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
  109. .type = CLK_TYPE_PERIPHERAL,
  110. };
  111. static struct clk tcb0_clk = {
  112. .name = "tcb0_clk",
  113. .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
  114. .type = CLK_TYPE_PERIPHERAL,
  115. };
  116. static struct clk pwm_clk = {
  117. .name = "pwm_clk",
  118. .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
  119. .type = CLK_TYPE_PERIPHERAL,
  120. };
  121. static struct clk tsc_clk = {
  122. .name = "tsc_clk",
  123. .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
  124. .type = CLK_TYPE_PERIPHERAL,
  125. };
  126. static struct clk dma_clk = {
  127. .name = "dma_clk",
  128. .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
  129. .type = CLK_TYPE_PERIPHERAL,
  130. };
  131. static struct clk uhphs_clk = {
  132. .name = "uhphs_clk",
  133. .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
  134. .type = CLK_TYPE_PERIPHERAL,
  135. };
  136. static struct clk lcdc_clk = {
  137. .name = "lcdc_clk",
  138. .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
  139. .type = CLK_TYPE_PERIPHERAL,
  140. };
  141. static struct clk ac97_clk = {
  142. .name = "ac97_clk",
  143. .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
  144. .type = CLK_TYPE_PERIPHERAL,
  145. };
  146. static struct clk macb_clk = {
  147. .name = "pclk",
  148. .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
  149. .type = CLK_TYPE_PERIPHERAL,
  150. };
  151. static struct clk isi_clk = {
  152. .name = "isi_clk",
  153. .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
  154. .type = CLK_TYPE_PERIPHERAL,
  155. };
  156. static struct clk udphs_clk = {
  157. .name = "udphs_clk",
  158. .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
  159. .type = CLK_TYPE_PERIPHERAL,
  160. };
  161. static struct clk mmc1_clk = {
  162. .name = "mci1_clk",
  163. .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
  164. .type = CLK_TYPE_PERIPHERAL,
  165. };
  166. /* Video decoder clock - Only for sam9m10/sam9m11 */
  167. static struct clk vdec_clk = {
  168. .name = "vdec_clk",
  169. .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
  170. .type = CLK_TYPE_PERIPHERAL,
  171. };
  172. static struct clk *periph_clocks[] __initdata = {
  173. &pioA_clk,
  174. &pioB_clk,
  175. &pioC_clk,
  176. &pioDE_clk,
  177. &trng_clk,
  178. &usart0_clk,
  179. &usart1_clk,
  180. &usart2_clk,
  181. &usart3_clk,
  182. &mmc0_clk,
  183. &twi0_clk,
  184. &twi1_clk,
  185. &spi0_clk,
  186. &spi1_clk,
  187. &ssc0_clk,
  188. &ssc1_clk,
  189. &tcb0_clk,
  190. &pwm_clk,
  191. &tsc_clk,
  192. &dma_clk,
  193. &uhphs_clk,
  194. &lcdc_clk,
  195. &ac97_clk,
  196. &macb_clk,
  197. &isi_clk,
  198. &udphs_clk,
  199. &mmc1_clk,
  200. // irq0
  201. };
  202. static struct clk_lookup periph_clocks_lookups[] = {
  203. /* One additional fake clock for macb_hclk */
  204. CLKDEV_CON_ID("hclk", &macb_clk),
  205. /* One additional fake clock for ohci */
  206. CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
  207. CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
  208. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  209. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  210. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
  211. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
  212. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  213. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  214. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
  215. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
  216. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  217. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  218. CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk),
  219. /* more usart lookup table for DT entries */
  220. CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
  221. CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
  222. CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
  223. CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
  224. CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk),
  225. /* fake hclk clock */
  226. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &uhphs_clk),
  227. CLKDEV_CON_ID("pioA", &pioA_clk),
  228. CLKDEV_CON_ID("pioB", &pioB_clk),
  229. CLKDEV_CON_ID("pioC", &pioC_clk),
  230. CLKDEV_CON_ID("pioD", &pioDE_clk),
  231. CLKDEV_CON_ID("pioE", &pioDE_clk),
  232. };
  233. static struct clk_lookup usart_clocks_lookups[] = {
  234. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  235. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  236. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  237. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  238. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  239. };
  240. /*
  241. * The two programmable clocks.
  242. * You must configure pin multiplexing to bring these signals out.
  243. */
  244. static struct clk pck0 = {
  245. .name = "pck0",
  246. .pmc_mask = AT91_PMC_PCK0,
  247. .type = CLK_TYPE_PROGRAMMABLE,
  248. .id = 0,
  249. };
  250. static struct clk pck1 = {
  251. .name = "pck1",
  252. .pmc_mask = AT91_PMC_PCK1,
  253. .type = CLK_TYPE_PROGRAMMABLE,
  254. .id = 1,
  255. };
  256. static void __init at91sam9g45_register_clocks(void)
  257. {
  258. int i;
  259. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  260. clk_register(periph_clocks[i]);
  261. clkdev_add_table(periph_clocks_lookups,
  262. ARRAY_SIZE(periph_clocks_lookups));
  263. clkdev_add_table(usart_clocks_lookups,
  264. ARRAY_SIZE(usart_clocks_lookups));
  265. if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
  266. clk_register(&vdec_clk);
  267. clk_register(&pck0);
  268. clk_register(&pck1);
  269. }
  270. static struct clk_lookup console_clock_lookup;
  271. void __init at91sam9g45_set_console_clock(int id)
  272. {
  273. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  274. return;
  275. console_clock_lookup.con_id = "usart";
  276. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  277. clkdev_add(&console_clock_lookup);
  278. }
  279. /* --------------------------------------------------------------------
  280. * GPIO
  281. * -------------------------------------------------------------------- */
  282. static struct at91_gpio_bank at91sam9g45_gpio[] __initdata = {
  283. {
  284. .id = AT91SAM9G45_ID_PIOA,
  285. .regbase = AT91SAM9G45_BASE_PIOA,
  286. }, {
  287. .id = AT91SAM9G45_ID_PIOB,
  288. .regbase = AT91SAM9G45_BASE_PIOB,
  289. }, {
  290. .id = AT91SAM9G45_ID_PIOC,
  291. .regbase = AT91SAM9G45_BASE_PIOC,
  292. }, {
  293. .id = AT91SAM9G45_ID_PIODE,
  294. .regbase = AT91SAM9G45_BASE_PIOD,
  295. }, {
  296. .id = AT91SAM9G45_ID_PIODE,
  297. .regbase = AT91SAM9G45_BASE_PIOE,
  298. }
  299. };
  300. static void at91sam9g45_restart(char mode, const char *cmd)
  301. {
  302. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
  303. }
  304. /* --------------------------------------------------------------------
  305. * AT91SAM9G45 processor initialization
  306. * -------------------------------------------------------------------- */
  307. static void __init at91sam9g45_map_io(void)
  308. {
  309. at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
  310. init_consistent_dma_size(SZ_4M);
  311. }
  312. static void __init at91sam9g45_ioremap_registers(void)
  313. {
  314. at91_ioremap_shdwc(AT91SAM9G45_BASE_SHDWC);
  315. at91sam926x_ioremap_pit(AT91SAM9G45_BASE_PIT);
  316. at91sam9_ioremap_smc(0, AT91SAM9G45_BASE_SMC);
  317. }
  318. static void __init at91sam9g45_initialize(void)
  319. {
  320. arm_pm_restart = at91sam9g45_restart;
  321. at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
  322. /* Register GPIO subsystem */
  323. at91_gpio_init(at91sam9g45_gpio, 5);
  324. }
  325. /* --------------------------------------------------------------------
  326. * Interrupt initialization
  327. * -------------------------------------------------------------------- */
  328. /*
  329. * The default interrupt priority levels (0 = lowest, 7 = highest).
  330. */
  331. static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
  332. 7, /* Advanced Interrupt Controller (FIQ) */
  333. 7, /* System Peripherals */
  334. 1, /* Parallel IO Controller A */
  335. 1, /* Parallel IO Controller B */
  336. 1, /* Parallel IO Controller C */
  337. 1, /* Parallel IO Controller D and E */
  338. 0,
  339. 5, /* USART 0 */
  340. 5, /* USART 1 */
  341. 5, /* USART 2 */
  342. 5, /* USART 3 */
  343. 0, /* Multimedia Card Interface 0 */
  344. 6, /* Two-Wire Interface 0 */
  345. 6, /* Two-Wire Interface 1 */
  346. 5, /* Serial Peripheral Interface 0 */
  347. 5, /* Serial Peripheral Interface 1 */
  348. 4, /* Serial Synchronous Controller 0 */
  349. 4, /* Serial Synchronous Controller 1 */
  350. 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
  351. 0, /* Pulse Width Modulation Controller */
  352. 0, /* Touch Screen Controller */
  353. 0, /* DMA Controller */
  354. 2, /* USB Host High Speed port */
  355. 3, /* LDC Controller */
  356. 5, /* AC97 Controller */
  357. 3, /* Ethernet */
  358. 0, /* Image Sensor Interface */
  359. 2, /* USB Device High speed port */
  360. 0,
  361. 0, /* Multimedia Card Interface 1 */
  362. 0,
  363. 0, /* Advanced Interrupt Controller (IRQ0) */
  364. };
  365. struct at91_init_soc __initdata at91sam9g45_soc = {
  366. .map_io = at91sam9g45_map_io,
  367. .default_irq_priority = at91sam9g45_default_irq_priority,
  368. .ioremap_registers = at91sam9g45_ioremap_registers,
  369. .register_clocks = at91sam9g45_register_clocks,
  370. .init = at91sam9g45_initialize,
  371. };