at91sam9260.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. /*
  2. * arch/arm/mach-at91/at91sam9260.c
  3. *
  4. * Copyright (C) 2006 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/irq.h>
  14. #include <asm/mach/arch.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/cpu.h>
  17. #include <mach/at91_dbgu.h>
  18. #include <mach/at91sam9260.h>
  19. #include <mach/at91_pmc.h>
  20. #include <mach/at91_rstc.h>
  21. #include "soc.h"
  22. #include "generic.h"
  23. #include "clock.h"
  24. #include "sam9_smc.h"
  25. /* --------------------------------------------------------------------
  26. * Clocks
  27. * -------------------------------------------------------------------- */
  28. /*
  29. * The peripheral clocks.
  30. */
  31. static struct clk pioA_clk = {
  32. .name = "pioA_clk",
  33. .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
  34. .type = CLK_TYPE_PERIPHERAL,
  35. };
  36. static struct clk pioB_clk = {
  37. .name = "pioB_clk",
  38. .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
  39. .type = CLK_TYPE_PERIPHERAL,
  40. };
  41. static struct clk pioC_clk = {
  42. .name = "pioC_clk",
  43. .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
  44. .type = CLK_TYPE_PERIPHERAL,
  45. };
  46. static struct clk adc_clk = {
  47. .name = "adc_clk",
  48. .pmc_mask = 1 << AT91SAM9260_ID_ADC,
  49. .type = CLK_TYPE_PERIPHERAL,
  50. };
  51. static struct clk usart0_clk = {
  52. .name = "usart0_clk",
  53. .pmc_mask = 1 << AT91SAM9260_ID_US0,
  54. .type = CLK_TYPE_PERIPHERAL,
  55. };
  56. static struct clk usart1_clk = {
  57. .name = "usart1_clk",
  58. .pmc_mask = 1 << AT91SAM9260_ID_US1,
  59. .type = CLK_TYPE_PERIPHERAL,
  60. };
  61. static struct clk usart2_clk = {
  62. .name = "usart2_clk",
  63. .pmc_mask = 1 << AT91SAM9260_ID_US2,
  64. .type = CLK_TYPE_PERIPHERAL,
  65. };
  66. static struct clk mmc_clk = {
  67. .name = "mci_clk",
  68. .pmc_mask = 1 << AT91SAM9260_ID_MCI,
  69. .type = CLK_TYPE_PERIPHERAL,
  70. };
  71. static struct clk udc_clk = {
  72. .name = "udc_clk",
  73. .pmc_mask = 1 << AT91SAM9260_ID_UDP,
  74. .type = CLK_TYPE_PERIPHERAL,
  75. };
  76. static struct clk twi_clk = {
  77. .name = "twi_clk",
  78. .pmc_mask = 1 << AT91SAM9260_ID_TWI,
  79. .type = CLK_TYPE_PERIPHERAL,
  80. };
  81. static struct clk spi0_clk = {
  82. .name = "spi0_clk",
  83. .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
  84. .type = CLK_TYPE_PERIPHERAL,
  85. };
  86. static struct clk spi1_clk = {
  87. .name = "spi1_clk",
  88. .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
  89. .type = CLK_TYPE_PERIPHERAL,
  90. };
  91. static struct clk ssc_clk = {
  92. .name = "ssc_clk",
  93. .pmc_mask = 1 << AT91SAM9260_ID_SSC,
  94. .type = CLK_TYPE_PERIPHERAL,
  95. };
  96. static struct clk tc0_clk = {
  97. .name = "tc0_clk",
  98. .pmc_mask = 1 << AT91SAM9260_ID_TC0,
  99. .type = CLK_TYPE_PERIPHERAL,
  100. };
  101. static struct clk tc1_clk = {
  102. .name = "tc1_clk",
  103. .pmc_mask = 1 << AT91SAM9260_ID_TC1,
  104. .type = CLK_TYPE_PERIPHERAL,
  105. };
  106. static struct clk tc2_clk = {
  107. .name = "tc2_clk",
  108. .pmc_mask = 1 << AT91SAM9260_ID_TC2,
  109. .type = CLK_TYPE_PERIPHERAL,
  110. };
  111. static struct clk ohci_clk = {
  112. .name = "ohci_clk",
  113. .pmc_mask = 1 << AT91SAM9260_ID_UHP,
  114. .type = CLK_TYPE_PERIPHERAL,
  115. };
  116. static struct clk macb_clk = {
  117. .name = "pclk",
  118. .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
  119. .type = CLK_TYPE_PERIPHERAL,
  120. };
  121. static struct clk isi_clk = {
  122. .name = "isi_clk",
  123. .pmc_mask = 1 << AT91SAM9260_ID_ISI,
  124. .type = CLK_TYPE_PERIPHERAL,
  125. };
  126. static struct clk usart3_clk = {
  127. .name = "usart3_clk",
  128. .pmc_mask = 1 << AT91SAM9260_ID_US3,
  129. .type = CLK_TYPE_PERIPHERAL,
  130. };
  131. static struct clk usart4_clk = {
  132. .name = "usart4_clk",
  133. .pmc_mask = 1 << AT91SAM9260_ID_US4,
  134. .type = CLK_TYPE_PERIPHERAL,
  135. };
  136. static struct clk usart5_clk = {
  137. .name = "usart5_clk",
  138. .pmc_mask = 1 << AT91SAM9260_ID_US5,
  139. .type = CLK_TYPE_PERIPHERAL,
  140. };
  141. static struct clk tc3_clk = {
  142. .name = "tc3_clk",
  143. .pmc_mask = 1 << AT91SAM9260_ID_TC3,
  144. .type = CLK_TYPE_PERIPHERAL,
  145. };
  146. static struct clk tc4_clk = {
  147. .name = "tc4_clk",
  148. .pmc_mask = 1 << AT91SAM9260_ID_TC4,
  149. .type = CLK_TYPE_PERIPHERAL,
  150. };
  151. static struct clk tc5_clk = {
  152. .name = "tc5_clk",
  153. .pmc_mask = 1 << AT91SAM9260_ID_TC5,
  154. .type = CLK_TYPE_PERIPHERAL,
  155. };
  156. static struct clk *periph_clocks[] __initdata = {
  157. &pioA_clk,
  158. &pioB_clk,
  159. &pioC_clk,
  160. &adc_clk,
  161. &usart0_clk,
  162. &usart1_clk,
  163. &usart2_clk,
  164. &mmc_clk,
  165. &udc_clk,
  166. &twi_clk,
  167. &spi0_clk,
  168. &spi1_clk,
  169. &ssc_clk,
  170. &tc0_clk,
  171. &tc1_clk,
  172. &tc2_clk,
  173. &ohci_clk,
  174. &macb_clk,
  175. &isi_clk,
  176. &usart3_clk,
  177. &usart4_clk,
  178. &usart5_clk,
  179. &tc3_clk,
  180. &tc4_clk,
  181. &tc5_clk,
  182. // irq0 .. irq2
  183. };
  184. static struct clk_lookup periph_clocks_lookups[] = {
  185. /* One additional fake clock for macb_hclk */
  186. CLKDEV_CON_ID("hclk", &macb_clk),
  187. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  188. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  189. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  190. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  191. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  192. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  193. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  194. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  195. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
  196. /* more usart lookup table for DT entries */
  197. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  198. CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
  199. CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
  200. CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
  201. CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
  202. CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
  203. CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
  204. /* fake hclk clock */
  205. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  206. CLKDEV_CON_ID("pioA", &pioA_clk),
  207. CLKDEV_CON_ID("pioB", &pioB_clk),
  208. CLKDEV_CON_ID("pioC", &pioC_clk),
  209. };
  210. static struct clk_lookup usart_clocks_lookups[] = {
  211. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  212. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  213. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  214. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  215. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  216. CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
  217. CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
  218. };
  219. /*
  220. * The two programmable clocks.
  221. * You must configure pin multiplexing to bring these signals out.
  222. */
  223. static struct clk pck0 = {
  224. .name = "pck0",
  225. .pmc_mask = AT91_PMC_PCK0,
  226. .type = CLK_TYPE_PROGRAMMABLE,
  227. .id = 0,
  228. };
  229. static struct clk pck1 = {
  230. .name = "pck1",
  231. .pmc_mask = AT91_PMC_PCK1,
  232. .type = CLK_TYPE_PROGRAMMABLE,
  233. .id = 1,
  234. };
  235. static void __init at91sam9260_register_clocks(void)
  236. {
  237. int i;
  238. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  239. clk_register(periph_clocks[i]);
  240. clkdev_add_table(periph_clocks_lookups,
  241. ARRAY_SIZE(periph_clocks_lookups));
  242. clkdev_add_table(usart_clocks_lookups,
  243. ARRAY_SIZE(usart_clocks_lookups));
  244. clk_register(&pck0);
  245. clk_register(&pck1);
  246. }
  247. static struct clk_lookup console_clock_lookup;
  248. void __init at91sam9260_set_console_clock(int id)
  249. {
  250. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  251. return;
  252. console_clock_lookup.con_id = "usart";
  253. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  254. clkdev_add(&console_clock_lookup);
  255. }
  256. /* --------------------------------------------------------------------
  257. * GPIO
  258. * -------------------------------------------------------------------- */
  259. static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
  260. {
  261. .id = AT91SAM9260_ID_PIOA,
  262. .regbase = AT91SAM9260_BASE_PIOA,
  263. }, {
  264. .id = AT91SAM9260_ID_PIOB,
  265. .regbase = AT91SAM9260_BASE_PIOB,
  266. }, {
  267. .id = AT91SAM9260_ID_PIOC,
  268. .regbase = AT91SAM9260_BASE_PIOC,
  269. }
  270. };
  271. /* --------------------------------------------------------------------
  272. * AT91SAM9260 processor initialization
  273. * -------------------------------------------------------------------- */
  274. static void __init at91sam9xe_map_io(void)
  275. {
  276. unsigned long sram_size;
  277. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  278. case AT91_CIDR_SRAMSIZ_32K:
  279. sram_size = 2 * SZ_16K;
  280. break;
  281. case AT91_CIDR_SRAMSIZ_16K:
  282. default:
  283. sram_size = SZ_16K;
  284. }
  285. at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
  286. }
  287. static void __init at91sam9260_map_io(void)
  288. {
  289. if (cpu_is_at91sam9xe()) {
  290. at91sam9xe_map_io();
  291. } else if (cpu_is_at91sam9g20()) {
  292. at91_init_sram(0, AT91SAM9G20_SRAM0_BASE, AT91SAM9G20_SRAM0_SIZE);
  293. at91_init_sram(1, AT91SAM9G20_SRAM1_BASE, AT91SAM9G20_SRAM1_SIZE);
  294. } else {
  295. at91_init_sram(0, AT91SAM9260_SRAM0_BASE, AT91SAM9260_SRAM0_SIZE);
  296. at91_init_sram(1, AT91SAM9260_SRAM1_BASE, AT91SAM9260_SRAM1_SIZE);
  297. }
  298. }
  299. static void __init at91sam9260_ioremap_registers(void)
  300. {
  301. at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
  302. at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
  303. at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
  304. }
  305. static void __init at91sam9260_initialize(void)
  306. {
  307. arm_pm_restart = at91sam9_alt_restart;
  308. at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
  309. | (1 << AT91SAM9260_ID_IRQ2);
  310. /* Register GPIO subsystem */
  311. at91_gpio_init(at91sam9260_gpio, 3);
  312. }
  313. /* --------------------------------------------------------------------
  314. * Interrupt initialization
  315. * -------------------------------------------------------------------- */
  316. /*
  317. * The default interrupt priority levels (0 = lowest, 7 = highest).
  318. */
  319. static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
  320. 7, /* Advanced Interrupt Controller */
  321. 7, /* System Peripherals */
  322. 1, /* Parallel IO Controller A */
  323. 1, /* Parallel IO Controller B */
  324. 1, /* Parallel IO Controller C */
  325. 0, /* Analog-to-Digital Converter */
  326. 5, /* USART 0 */
  327. 5, /* USART 1 */
  328. 5, /* USART 2 */
  329. 0, /* Multimedia Card Interface */
  330. 2, /* USB Device Port */
  331. 6, /* Two-Wire Interface */
  332. 5, /* Serial Peripheral Interface 0 */
  333. 5, /* Serial Peripheral Interface 1 */
  334. 5, /* Serial Synchronous Controller */
  335. 0,
  336. 0,
  337. 0, /* Timer Counter 0 */
  338. 0, /* Timer Counter 1 */
  339. 0, /* Timer Counter 2 */
  340. 2, /* USB Host port */
  341. 3, /* Ethernet */
  342. 0, /* Image Sensor Interface */
  343. 5, /* USART 3 */
  344. 5, /* USART 4 */
  345. 5, /* USART 5 */
  346. 0, /* Timer Counter 3 */
  347. 0, /* Timer Counter 4 */
  348. 0, /* Timer Counter 5 */
  349. 0, /* Advanced Interrupt Controller */
  350. 0, /* Advanced Interrupt Controller */
  351. 0, /* Advanced Interrupt Controller */
  352. };
  353. struct at91_init_soc __initdata at91sam9260_soc = {
  354. .map_io = at91sam9260_map_io,
  355. .default_irq_priority = at91sam9260_default_irq_priority,
  356. .ioremap_registers = at91sam9260_ioremap_registers,
  357. .register_clocks = at91sam9260_register_clocks,
  358. .init = at91sam9260_initialize,
  359. };