perf_event_v7.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /*
  2. * ARMv7 Cortex-A8 and Cortex-A9 Performance Events handling code.
  3. *
  4. * ARMv7 support: Jean Pihet <jpihet@mvista.com>
  5. * 2010 (c) MontaVista Software, LLC.
  6. *
  7. * Copied from ARMv6 code, with the low level code inspired
  8. * by the ARMv7 Oprofile code.
  9. *
  10. * Cortex-A8 has up to 4 configurable performance counters and
  11. * a single cycle counter.
  12. * Cortex-A9 has up to 31 configurable performance counters and
  13. * a single cycle counter.
  14. *
  15. * All counters can be enabled/disabled and IRQ masked separately. The cycle
  16. * counter and all 4 performance counters together can be reset separately.
  17. */
  18. #ifdef CONFIG_CPU_V7
  19. static struct arm_pmu armv7pmu;
  20. /*
  21. * Common ARMv7 event types
  22. *
  23. * Note: An implementation may not be able to count all of these events
  24. * but the encodings are considered to be `reserved' in the case that
  25. * they are not available.
  26. */
  27. enum armv7_perf_types {
  28. ARMV7_PERFCTR_PMNC_SW_INCR = 0x00,
  29. ARMV7_PERFCTR_L1_ICACHE_REFILL = 0x01,
  30. ARMV7_PERFCTR_ITLB_REFILL = 0x02,
  31. ARMV7_PERFCTR_L1_DCACHE_REFILL = 0x03,
  32. ARMV7_PERFCTR_L1_DCACHE_ACCESS = 0x04,
  33. ARMV7_PERFCTR_DTLB_REFILL = 0x05,
  34. ARMV7_PERFCTR_MEM_READ = 0x06,
  35. ARMV7_PERFCTR_MEM_WRITE = 0x07,
  36. ARMV7_PERFCTR_INSTR_EXECUTED = 0x08,
  37. ARMV7_PERFCTR_EXC_TAKEN = 0x09,
  38. ARMV7_PERFCTR_EXC_EXECUTED = 0x0A,
  39. ARMV7_PERFCTR_CID_WRITE = 0x0B,
  40. /*
  41. * ARMV7_PERFCTR_PC_WRITE is equivalent to HW_BRANCH_INSTRUCTIONS.
  42. * It counts:
  43. * - all (taken) branch instructions,
  44. * - instructions that explicitly write the PC,
  45. * - exception generating instructions.
  46. */
  47. ARMV7_PERFCTR_PC_WRITE = 0x0C,
  48. ARMV7_PERFCTR_PC_IMM_BRANCH = 0x0D,
  49. ARMV7_PERFCTR_PC_PROC_RETURN = 0x0E,
  50. ARMV7_PERFCTR_MEM_UNALIGNED_ACCESS = 0x0F,
  51. ARMV7_PERFCTR_PC_BRANCH_MIS_PRED = 0x10,
  52. ARMV7_PERFCTR_CLOCK_CYCLES = 0x11,
  53. ARMV7_PERFCTR_PC_BRANCH_PRED = 0x12,
  54. /* These events are defined by the PMUv2 supplement (ARM DDI 0457A). */
  55. ARMV7_PERFCTR_MEM_ACCESS = 0x13,
  56. ARMV7_PERFCTR_L1_ICACHE_ACCESS = 0x14,
  57. ARMV7_PERFCTR_L1_DCACHE_WB = 0x15,
  58. ARMV7_PERFCTR_L2_CACHE_ACCESS = 0x16,
  59. ARMV7_PERFCTR_L2_CACHE_REFILL = 0x17,
  60. ARMV7_PERFCTR_L2_CACHE_WB = 0x18,
  61. ARMV7_PERFCTR_BUS_ACCESS = 0x19,
  62. ARMV7_PERFCTR_MEM_ERROR = 0x1A,
  63. ARMV7_PERFCTR_INSTR_SPEC = 0x1B,
  64. ARMV7_PERFCTR_TTBR_WRITE = 0x1C,
  65. ARMV7_PERFCTR_BUS_CYCLES = 0x1D,
  66. ARMV7_PERFCTR_CPU_CYCLES = 0xFF
  67. };
  68. /* ARMv7 Cortex-A8 specific event types */
  69. enum armv7_a8_perf_types {
  70. ARMV7_A8_PERFCTR_L2_CACHE_ACCESS = 0x43,
  71. ARMV7_A8_PERFCTR_L2_CACHE_REFILL = 0x44,
  72. ARMV7_A8_PERFCTR_L1_ICACHE_ACCESS = 0x50,
  73. ARMV7_A8_PERFCTR_STALL_ISIDE = 0x56,
  74. };
  75. /* ARMv7 Cortex-A9 specific event types */
  76. enum armv7_a9_perf_types {
  77. ARMV7_A9_PERFCTR_INSTR_CORE_RENAME = 0x68,
  78. ARMV7_A9_PERFCTR_STALL_ICACHE = 0x60,
  79. ARMV7_A9_PERFCTR_STALL_DISPATCH = 0x66,
  80. };
  81. /* ARMv7 Cortex-A5 specific event types */
  82. enum armv7_a5_perf_types {
  83. ARMV7_A5_PERFCTR_PREFETCH_LINEFILL = 0xc2,
  84. ARMV7_A5_PERFCTR_PREFETCH_LINEFILL_DROP = 0xc3,
  85. };
  86. /* ARMv7 Cortex-A15 specific event types */
  87. enum armv7_a15_perf_types {
  88. ARMV7_A15_PERFCTR_L1_DCACHE_ACCESS_READ = 0x40,
  89. ARMV7_A15_PERFCTR_L1_DCACHE_ACCESS_WRITE = 0x41,
  90. ARMV7_A15_PERFCTR_L1_DCACHE_REFILL_READ = 0x42,
  91. ARMV7_A15_PERFCTR_L1_DCACHE_REFILL_WRITE = 0x43,
  92. ARMV7_A15_PERFCTR_DTLB_REFILL_L1_READ = 0x4C,
  93. ARMV7_A15_PERFCTR_DTLB_REFILL_L1_WRITE = 0x4D,
  94. ARMV7_A15_PERFCTR_L2_CACHE_ACCESS_READ = 0x50,
  95. ARMV7_A15_PERFCTR_L2_CACHE_ACCESS_WRITE = 0x51,
  96. ARMV7_A15_PERFCTR_L2_CACHE_REFILL_READ = 0x52,
  97. ARMV7_A15_PERFCTR_L2_CACHE_REFILL_WRITE = 0x53,
  98. ARMV7_A15_PERFCTR_PC_WRITE_SPEC = 0x76,
  99. };
  100. /*
  101. * Cortex-A8 HW events mapping
  102. *
  103. * The hardware events that we support. We do support cache operations but
  104. * we have harvard caches and no way to combine instruction and data
  105. * accesses/misses in hardware.
  106. */
  107. static const unsigned armv7_a8_perf_map[PERF_COUNT_HW_MAX] = {
  108. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  109. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  110. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  111. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  112. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  113. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  114. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  115. [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = ARMV7_A8_PERFCTR_STALL_ISIDE,
  116. [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = HW_OP_UNSUPPORTED,
  117. };
  118. static const unsigned armv7_a8_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  119. [PERF_COUNT_HW_CACHE_OP_MAX]
  120. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  121. [C(L1D)] = {
  122. /*
  123. * The performance counters don't differentiate between read
  124. * and write accesses/misses so this isn't strictly correct,
  125. * but it's the best we can do. Writes and reads get
  126. * combined.
  127. */
  128. [C(OP_READ)] = {
  129. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  130. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  131. },
  132. [C(OP_WRITE)] = {
  133. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  134. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  135. },
  136. [C(OP_PREFETCH)] = {
  137. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  138. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  139. },
  140. },
  141. [C(L1I)] = {
  142. [C(OP_READ)] = {
  143. [C(RESULT_ACCESS)] = ARMV7_A8_PERFCTR_L1_ICACHE_ACCESS,
  144. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  145. },
  146. [C(OP_WRITE)] = {
  147. [C(RESULT_ACCESS)] = ARMV7_A8_PERFCTR_L1_ICACHE_ACCESS,
  148. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  149. },
  150. [C(OP_PREFETCH)] = {
  151. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  152. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  153. },
  154. },
  155. [C(LL)] = {
  156. [C(OP_READ)] = {
  157. [C(RESULT_ACCESS)] = ARMV7_A8_PERFCTR_L2_CACHE_ACCESS,
  158. [C(RESULT_MISS)] = ARMV7_A8_PERFCTR_L2_CACHE_REFILL,
  159. },
  160. [C(OP_WRITE)] = {
  161. [C(RESULT_ACCESS)] = ARMV7_A8_PERFCTR_L2_CACHE_ACCESS,
  162. [C(RESULT_MISS)] = ARMV7_A8_PERFCTR_L2_CACHE_REFILL,
  163. },
  164. [C(OP_PREFETCH)] = {
  165. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  166. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  167. },
  168. },
  169. [C(DTLB)] = {
  170. [C(OP_READ)] = {
  171. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  172. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  173. },
  174. [C(OP_WRITE)] = {
  175. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  176. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  177. },
  178. [C(OP_PREFETCH)] = {
  179. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  180. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  181. },
  182. },
  183. [C(ITLB)] = {
  184. [C(OP_READ)] = {
  185. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  186. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  187. },
  188. [C(OP_WRITE)] = {
  189. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  190. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  191. },
  192. [C(OP_PREFETCH)] = {
  193. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  194. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  195. },
  196. },
  197. [C(BPU)] = {
  198. [C(OP_READ)] = {
  199. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  200. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  201. },
  202. [C(OP_WRITE)] = {
  203. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  204. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  205. },
  206. [C(OP_PREFETCH)] = {
  207. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  208. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  209. },
  210. },
  211. [C(NODE)] = {
  212. [C(OP_READ)] = {
  213. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  214. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  215. },
  216. [C(OP_WRITE)] = {
  217. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  218. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  219. },
  220. [C(OP_PREFETCH)] = {
  221. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  222. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  223. },
  224. },
  225. };
  226. /*
  227. * Cortex-A9 HW events mapping
  228. */
  229. static const unsigned armv7_a9_perf_map[PERF_COUNT_HW_MAX] = {
  230. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  231. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_A9_PERFCTR_INSTR_CORE_RENAME,
  232. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  233. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  234. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  235. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  236. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  237. [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = ARMV7_A9_PERFCTR_STALL_ICACHE,
  238. [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = ARMV7_A9_PERFCTR_STALL_DISPATCH,
  239. };
  240. static const unsigned armv7_a9_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  241. [PERF_COUNT_HW_CACHE_OP_MAX]
  242. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  243. [C(L1D)] = {
  244. /*
  245. * The performance counters don't differentiate between read
  246. * and write accesses/misses so this isn't strictly correct,
  247. * but it's the best we can do. Writes and reads get
  248. * combined.
  249. */
  250. [C(OP_READ)] = {
  251. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  252. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  253. },
  254. [C(OP_WRITE)] = {
  255. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  256. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  257. },
  258. [C(OP_PREFETCH)] = {
  259. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  260. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  261. },
  262. },
  263. [C(L1I)] = {
  264. [C(OP_READ)] = {
  265. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  266. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  267. },
  268. [C(OP_WRITE)] = {
  269. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  270. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  271. },
  272. [C(OP_PREFETCH)] = {
  273. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  274. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  275. },
  276. },
  277. [C(LL)] = {
  278. [C(OP_READ)] = {
  279. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  280. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  281. },
  282. [C(OP_WRITE)] = {
  283. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  284. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  285. },
  286. [C(OP_PREFETCH)] = {
  287. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  288. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  289. },
  290. },
  291. [C(DTLB)] = {
  292. [C(OP_READ)] = {
  293. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  294. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  295. },
  296. [C(OP_WRITE)] = {
  297. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  298. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  299. },
  300. [C(OP_PREFETCH)] = {
  301. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  302. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  303. },
  304. },
  305. [C(ITLB)] = {
  306. [C(OP_READ)] = {
  307. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  308. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  309. },
  310. [C(OP_WRITE)] = {
  311. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  312. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  313. },
  314. [C(OP_PREFETCH)] = {
  315. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  316. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  317. },
  318. },
  319. [C(BPU)] = {
  320. [C(OP_READ)] = {
  321. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  322. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  323. },
  324. [C(OP_WRITE)] = {
  325. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  326. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  327. },
  328. [C(OP_PREFETCH)] = {
  329. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  330. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  331. },
  332. },
  333. [C(NODE)] = {
  334. [C(OP_READ)] = {
  335. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  336. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  337. },
  338. [C(OP_WRITE)] = {
  339. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  340. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  341. },
  342. [C(OP_PREFETCH)] = {
  343. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  344. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  345. },
  346. },
  347. };
  348. /*
  349. * Cortex-A5 HW events mapping
  350. */
  351. static const unsigned armv7_a5_perf_map[PERF_COUNT_HW_MAX] = {
  352. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  353. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  354. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  355. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  356. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_PERFCTR_PC_WRITE,
  357. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  358. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  359. [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = HW_OP_UNSUPPORTED,
  360. [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = HW_OP_UNSUPPORTED,
  361. };
  362. static const unsigned armv7_a5_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  363. [PERF_COUNT_HW_CACHE_OP_MAX]
  364. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  365. [C(L1D)] = {
  366. [C(OP_READ)] = {
  367. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  368. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  369. },
  370. [C(OP_WRITE)] = {
  371. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  372. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  373. },
  374. [C(OP_PREFETCH)] = {
  375. [C(RESULT_ACCESS)] = ARMV7_A5_PERFCTR_PREFETCH_LINEFILL,
  376. [C(RESULT_MISS)] = ARMV7_A5_PERFCTR_PREFETCH_LINEFILL_DROP,
  377. },
  378. },
  379. [C(L1I)] = {
  380. [C(OP_READ)] = {
  381. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  382. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  383. },
  384. [C(OP_WRITE)] = {
  385. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  386. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  387. },
  388. /*
  389. * The prefetch counters don't differentiate between the I
  390. * side and the D side.
  391. */
  392. [C(OP_PREFETCH)] = {
  393. [C(RESULT_ACCESS)] = ARMV7_A5_PERFCTR_PREFETCH_LINEFILL,
  394. [C(RESULT_MISS)] = ARMV7_A5_PERFCTR_PREFETCH_LINEFILL_DROP,
  395. },
  396. },
  397. [C(LL)] = {
  398. [C(OP_READ)] = {
  399. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  400. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  401. },
  402. [C(OP_WRITE)] = {
  403. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  404. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  405. },
  406. [C(OP_PREFETCH)] = {
  407. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  408. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  409. },
  410. },
  411. [C(DTLB)] = {
  412. [C(OP_READ)] = {
  413. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  414. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  415. },
  416. [C(OP_WRITE)] = {
  417. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  418. [C(RESULT_MISS)] = ARMV7_PERFCTR_DTLB_REFILL,
  419. },
  420. [C(OP_PREFETCH)] = {
  421. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  422. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  423. },
  424. },
  425. [C(ITLB)] = {
  426. [C(OP_READ)] = {
  427. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  428. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  429. },
  430. [C(OP_WRITE)] = {
  431. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  432. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  433. },
  434. [C(OP_PREFETCH)] = {
  435. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  436. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  437. },
  438. },
  439. [C(BPU)] = {
  440. [C(OP_READ)] = {
  441. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  442. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  443. },
  444. [C(OP_WRITE)] = {
  445. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  446. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  447. },
  448. [C(OP_PREFETCH)] = {
  449. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  450. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  451. },
  452. },
  453. };
  454. /*
  455. * Cortex-A15 HW events mapping
  456. */
  457. static const unsigned armv7_a15_perf_map[PERF_COUNT_HW_MAX] = {
  458. [PERF_COUNT_HW_CPU_CYCLES] = ARMV7_PERFCTR_CPU_CYCLES,
  459. [PERF_COUNT_HW_INSTRUCTIONS] = ARMV7_PERFCTR_INSTR_EXECUTED,
  460. [PERF_COUNT_HW_CACHE_REFERENCES] = ARMV7_PERFCTR_L1_DCACHE_ACCESS,
  461. [PERF_COUNT_HW_CACHE_MISSES] = ARMV7_PERFCTR_L1_DCACHE_REFILL,
  462. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = ARMV7_A15_PERFCTR_PC_WRITE_SPEC,
  463. [PERF_COUNT_HW_BRANCH_MISSES] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  464. [PERF_COUNT_HW_BUS_CYCLES] = ARMV7_PERFCTR_BUS_CYCLES,
  465. [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = HW_OP_UNSUPPORTED,
  466. [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = HW_OP_UNSUPPORTED,
  467. };
  468. static const unsigned armv7_a15_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  469. [PERF_COUNT_HW_CACHE_OP_MAX]
  470. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  471. [C(L1D)] = {
  472. [C(OP_READ)] = {
  473. [C(RESULT_ACCESS)] = ARMV7_A15_PERFCTR_L1_DCACHE_ACCESS_READ,
  474. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_L1_DCACHE_REFILL_READ,
  475. },
  476. [C(OP_WRITE)] = {
  477. [C(RESULT_ACCESS)] = ARMV7_A15_PERFCTR_L1_DCACHE_ACCESS_WRITE,
  478. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_L1_DCACHE_REFILL_WRITE,
  479. },
  480. [C(OP_PREFETCH)] = {
  481. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  482. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  483. },
  484. },
  485. [C(L1I)] = {
  486. /*
  487. * Not all performance counters differentiate between read
  488. * and write accesses/misses so we're not always strictly
  489. * correct, but it's the best we can do. Writes and reads get
  490. * combined in these cases.
  491. */
  492. [C(OP_READ)] = {
  493. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  494. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  495. },
  496. [C(OP_WRITE)] = {
  497. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_L1_ICACHE_ACCESS,
  498. [C(RESULT_MISS)] = ARMV7_PERFCTR_L1_ICACHE_REFILL,
  499. },
  500. [C(OP_PREFETCH)] = {
  501. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  502. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  503. },
  504. },
  505. [C(LL)] = {
  506. [C(OP_READ)] = {
  507. [C(RESULT_ACCESS)] = ARMV7_A15_PERFCTR_L2_CACHE_ACCESS_READ,
  508. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_L2_CACHE_REFILL_READ,
  509. },
  510. [C(OP_WRITE)] = {
  511. [C(RESULT_ACCESS)] = ARMV7_A15_PERFCTR_L2_CACHE_ACCESS_WRITE,
  512. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_L2_CACHE_REFILL_WRITE,
  513. },
  514. [C(OP_PREFETCH)] = {
  515. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  516. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  517. },
  518. },
  519. [C(DTLB)] = {
  520. [C(OP_READ)] = {
  521. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  522. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_DTLB_REFILL_L1_READ,
  523. },
  524. [C(OP_WRITE)] = {
  525. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  526. [C(RESULT_MISS)] = ARMV7_A15_PERFCTR_DTLB_REFILL_L1_WRITE,
  527. },
  528. [C(OP_PREFETCH)] = {
  529. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  530. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  531. },
  532. },
  533. [C(ITLB)] = {
  534. [C(OP_READ)] = {
  535. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  536. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  537. },
  538. [C(OP_WRITE)] = {
  539. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  540. [C(RESULT_MISS)] = ARMV7_PERFCTR_ITLB_REFILL,
  541. },
  542. [C(OP_PREFETCH)] = {
  543. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  544. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  545. },
  546. },
  547. [C(BPU)] = {
  548. [C(OP_READ)] = {
  549. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  550. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  551. },
  552. [C(OP_WRITE)] = {
  553. [C(RESULT_ACCESS)] = ARMV7_PERFCTR_PC_BRANCH_PRED,
  554. [C(RESULT_MISS)] = ARMV7_PERFCTR_PC_BRANCH_MIS_PRED,
  555. },
  556. [C(OP_PREFETCH)] = {
  557. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  558. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  559. },
  560. },
  561. };
  562. /*
  563. * Perf Events' indices
  564. */
  565. #define ARMV7_IDX_CYCLE_COUNTER 0
  566. #define ARMV7_IDX_COUNTER0 1
  567. #define ARMV7_IDX_COUNTER_LAST (ARMV7_IDX_CYCLE_COUNTER + cpu_pmu->num_events - 1)
  568. #define ARMV7_MAX_COUNTERS 32
  569. #define ARMV7_COUNTER_MASK (ARMV7_MAX_COUNTERS - 1)
  570. /*
  571. * ARMv7 low level PMNC access
  572. */
  573. /*
  574. * Perf Event to low level counters mapping
  575. */
  576. #define ARMV7_IDX_TO_COUNTER(x) \
  577. (((x) - ARMV7_IDX_COUNTER0) & ARMV7_COUNTER_MASK)
  578. /*
  579. * Per-CPU PMNC: config reg
  580. */
  581. #define ARMV7_PMNC_E (1 << 0) /* Enable all counters */
  582. #define ARMV7_PMNC_P (1 << 1) /* Reset all counters */
  583. #define ARMV7_PMNC_C (1 << 2) /* Cycle counter reset */
  584. #define ARMV7_PMNC_D (1 << 3) /* CCNT counts every 64th cpu cycle */
  585. #define ARMV7_PMNC_X (1 << 4) /* Export to ETM */
  586. #define ARMV7_PMNC_DP (1 << 5) /* Disable CCNT if non-invasive debug*/
  587. #define ARMV7_PMNC_N_SHIFT 11 /* Number of counters supported */
  588. #define ARMV7_PMNC_N_MASK 0x1f
  589. #define ARMV7_PMNC_MASK 0x3f /* Mask for writable bits */
  590. /*
  591. * FLAG: counters overflow flag status reg
  592. */
  593. #define ARMV7_FLAG_MASK 0xffffffff /* Mask for writable bits */
  594. #define ARMV7_OVERFLOWED_MASK ARMV7_FLAG_MASK
  595. /*
  596. * PMXEVTYPER: Event selection reg
  597. */
  598. #define ARMV7_EVTYPE_MASK 0xc00000ff /* Mask for writable bits */
  599. #define ARMV7_EVTYPE_EVENT 0xff /* Mask for EVENT bits */
  600. /*
  601. * Event filters for PMUv2
  602. */
  603. #define ARMV7_EXCLUDE_PL1 (1 << 31)
  604. #define ARMV7_EXCLUDE_USER (1 << 30)
  605. #define ARMV7_INCLUDE_HYP (1 << 27)
  606. static inline u32 armv7_pmnc_read(void)
  607. {
  608. u32 val;
  609. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r"(val));
  610. return val;
  611. }
  612. static inline void armv7_pmnc_write(u32 val)
  613. {
  614. val &= ARMV7_PMNC_MASK;
  615. isb();
  616. asm volatile("mcr p15, 0, %0, c9, c12, 0" : : "r"(val));
  617. }
  618. static inline int armv7_pmnc_has_overflowed(u32 pmnc)
  619. {
  620. return pmnc & ARMV7_OVERFLOWED_MASK;
  621. }
  622. static inline int armv7_pmnc_counter_valid(int idx)
  623. {
  624. return idx >= ARMV7_IDX_CYCLE_COUNTER && idx <= ARMV7_IDX_COUNTER_LAST;
  625. }
  626. static inline int armv7_pmnc_counter_has_overflowed(u32 pmnc, int idx)
  627. {
  628. int ret = 0;
  629. u32 counter;
  630. if (!armv7_pmnc_counter_valid(idx)) {
  631. pr_err("CPU%u checking wrong counter %d overflow status\n",
  632. smp_processor_id(), idx);
  633. } else {
  634. counter = ARMV7_IDX_TO_COUNTER(idx);
  635. ret = pmnc & BIT(counter);
  636. }
  637. return ret;
  638. }
  639. static inline int armv7_pmnc_select_counter(int idx)
  640. {
  641. u32 counter;
  642. if (!armv7_pmnc_counter_valid(idx)) {
  643. pr_err("CPU%u selecting wrong PMNC counter %d\n",
  644. smp_processor_id(), idx);
  645. return -EINVAL;
  646. }
  647. counter = ARMV7_IDX_TO_COUNTER(idx);
  648. asm volatile("mcr p15, 0, %0, c9, c12, 5" : : "r" (counter));
  649. isb();
  650. return idx;
  651. }
  652. static inline u32 armv7pmu_read_counter(int idx)
  653. {
  654. u32 value = 0;
  655. if (!armv7_pmnc_counter_valid(idx))
  656. pr_err("CPU%u reading wrong counter %d\n",
  657. smp_processor_id(), idx);
  658. else if (idx == ARMV7_IDX_CYCLE_COUNTER)
  659. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (value));
  660. else if (armv7_pmnc_select_counter(idx) == idx)
  661. asm volatile("mrc p15, 0, %0, c9, c13, 2" : "=r" (value));
  662. return value;
  663. }
  664. static inline void armv7pmu_write_counter(int idx, u32 value)
  665. {
  666. if (!armv7_pmnc_counter_valid(idx))
  667. pr_err("CPU%u writing wrong counter %d\n",
  668. smp_processor_id(), idx);
  669. else if (idx == ARMV7_IDX_CYCLE_COUNTER)
  670. asm volatile("mcr p15, 0, %0, c9, c13, 0" : : "r" (value));
  671. else if (armv7_pmnc_select_counter(idx) == idx)
  672. asm volatile("mcr p15, 0, %0, c9, c13, 2" : : "r" (value));
  673. }
  674. static inline void armv7_pmnc_write_evtsel(int idx, u32 val)
  675. {
  676. if (armv7_pmnc_select_counter(idx) == idx) {
  677. val &= ARMV7_EVTYPE_MASK;
  678. asm volatile("mcr p15, 0, %0, c9, c13, 1" : : "r" (val));
  679. }
  680. }
  681. static inline int armv7_pmnc_enable_counter(int idx)
  682. {
  683. u32 counter;
  684. if (!armv7_pmnc_counter_valid(idx)) {
  685. pr_err("CPU%u enabling wrong PMNC counter %d\n",
  686. smp_processor_id(), idx);
  687. return -EINVAL;
  688. }
  689. counter = ARMV7_IDX_TO_COUNTER(idx);
  690. asm volatile("mcr p15, 0, %0, c9, c12, 1" : : "r" (BIT(counter)));
  691. return idx;
  692. }
  693. static inline int armv7_pmnc_disable_counter(int idx)
  694. {
  695. u32 counter;
  696. if (!armv7_pmnc_counter_valid(idx)) {
  697. pr_err("CPU%u disabling wrong PMNC counter %d\n",
  698. smp_processor_id(), idx);
  699. return -EINVAL;
  700. }
  701. counter = ARMV7_IDX_TO_COUNTER(idx);
  702. asm volatile("mcr p15, 0, %0, c9, c12, 2" : : "r" (BIT(counter)));
  703. return idx;
  704. }
  705. static inline int armv7_pmnc_enable_intens(int idx)
  706. {
  707. u32 counter;
  708. if (!armv7_pmnc_counter_valid(idx)) {
  709. pr_err("CPU%u enabling wrong PMNC counter IRQ enable %d\n",
  710. smp_processor_id(), idx);
  711. return -EINVAL;
  712. }
  713. counter = ARMV7_IDX_TO_COUNTER(idx);
  714. asm volatile("mcr p15, 0, %0, c9, c14, 1" : : "r" (BIT(counter)));
  715. return idx;
  716. }
  717. static inline int armv7_pmnc_disable_intens(int idx)
  718. {
  719. u32 counter;
  720. if (!armv7_pmnc_counter_valid(idx)) {
  721. pr_err("CPU%u disabling wrong PMNC counter IRQ enable %d\n",
  722. smp_processor_id(), idx);
  723. return -EINVAL;
  724. }
  725. counter = ARMV7_IDX_TO_COUNTER(idx);
  726. asm volatile("mcr p15, 0, %0, c9, c14, 2" : : "r" (BIT(counter)));
  727. return idx;
  728. }
  729. static inline u32 armv7_pmnc_getreset_flags(void)
  730. {
  731. u32 val;
  732. /* Read */
  733. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  734. /* Write to clear flags */
  735. val &= ARMV7_FLAG_MASK;
  736. asm volatile("mcr p15, 0, %0, c9, c12, 3" : : "r" (val));
  737. return val;
  738. }
  739. #ifdef DEBUG
  740. static void armv7_pmnc_dump_regs(void)
  741. {
  742. u32 val;
  743. unsigned int cnt;
  744. printk(KERN_INFO "PMNC registers dump:\n");
  745. asm volatile("mrc p15, 0, %0, c9, c12, 0" : "=r" (val));
  746. printk(KERN_INFO "PMNC =0x%08x\n", val);
  747. asm volatile("mrc p15, 0, %0, c9, c12, 1" : "=r" (val));
  748. printk(KERN_INFO "CNTENS=0x%08x\n", val);
  749. asm volatile("mrc p15, 0, %0, c9, c14, 1" : "=r" (val));
  750. printk(KERN_INFO "INTENS=0x%08x\n", val);
  751. asm volatile("mrc p15, 0, %0, c9, c12, 3" : "=r" (val));
  752. printk(KERN_INFO "FLAGS =0x%08x\n", val);
  753. asm volatile("mrc p15, 0, %0, c9, c12, 5" : "=r" (val));
  754. printk(KERN_INFO "SELECT=0x%08x\n", val);
  755. asm volatile("mrc p15, 0, %0, c9, c13, 0" : "=r" (val));
  756. printk(KERN_INFO "CCNT =0x%08x\n", val);
  757. for (cnt = ARMV7_IDX_COUNTER0; cnt <= ARMV7_IDX_COUNTER_LAST; cnt++) {
  758. armv7_pmnc_select_counter(cnt);
  759. asm volatile("mrc p15, 0, %0, c9, c13, 2" : "=r" (val));
  760. printk(KERN_INFO "CNT[%d] count =0x%08x\n",
  761. ARMV7_IDX_TO_COUNTER(cnt), val);
  762. asm volatile("mrc p15, 0, %0, c9, c13, 1" : "=r" (val));
  763. printk(KERN_INFO "CNT[%d] evtsel=0x%08x\n",
  764. ARMV7_IDX_TO_COUNTER(cnt), val);
  765. }
  766. }
  767. #endif
  768. static void armv7pmu_enable_event(struct hw_perf_event *hwc, int idx)
  769. {
  770. unsigned long flags;
  771. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  772. /*
  773. * Enable counter and interrupt, and set the counter to count
  774. * the event that we're interested in.
  775. */
  776. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  777. /*
  778. * Disable counter
  779. */
  780. armv7_pmnc_disable_counter(idx);
  781. /*
  782. * Set event (if destined for PMNx counters)
  783. * We only need to set the event for the cycle counter if we
  784. * have the ability to perform event filtering.
  785. */
  786. if (armv7pmu.set_event_filter || idx != ARMV7_IDX_CYCLE_COUNTER)
  787. armv7_pmnc_write_evtsel(idx, hwc->config_base);
  788. /*
  789. * Enable interrupt for this counter
  790. */
  791. armv7_pmnc_enable_intens(idx);
  792. /*
  793. * Enable counter
  794. */
  795. armv7_pmnc_enable_counter(idx);
  796. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  797. }
  798. static void armv7pmu_disable_event(struct hw_perf_event *hwc, int idx)
  799. {
  800. unsigned long flags;
  801. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  802. /*
  803. * Disable counter and interrupt
  804. */
  805. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  806. /*
  807. * Disable counter
  808. */
  809. armv7_pmnc_disable_counter(idx);
  810. /*
  811. * Disable interrupt for this counter
  812. */
  813. armv7_pmnc_disable_intens(idx);
  814. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  815. }
  816. static irqreturn_t armv7pmu_handle_irq(int irq_num, void *dev)
  817. {
  818. u32 pmnc;
  819. struct perf_sample_data data;
  820. struct pmu_hw_events *cpuc;
  821. struct pt_regs *regs;
  822. int idx;
  823. /*
  824. * Get and reset the IRQ flags
  825. */
  826. pmnc = armv7_pmnc_getreset_flags();
  827. /*
  828. * Did an overflow occur?
  829. */
  830. if (!armv7_pmnc_has_overflowed(pmnc))
  831. return IRQ_NONE;
  832. /*
  833. * Handle the counter(s) overflow(s)
  834. */
  835. regs = get_irq_regs();
  836. perf_sample_data_init(&data, 0);
  837. cpuc = &__get_cpu_var(cpu_hw_events);
  838. for (idx = 0; idx < cpu_pmu->num_events; ++idx) {
  839. struct perf_event *event = cpuc->events[idx];
  840. struct hw_perf_event *hwc;
  841. /*
  842. * We have a single interrupt for all counters. Check that
  843. * each counter has overflowed before we process it.
  844. */
  845. if (!armv7_pmnc_counter_has_overflowed(pmnc, idx))
  846. continue;
  847. hwc = &event->hw;
  848. armpmu_event_update(event, hwc, idx, 1);
  849. data.period = event->hw.last_period;
  850. if (!armpmu_event_set_period(event, hwc, idx))
  851. continue;
  852. if (perf_event_overflow(event, &data, regs))
  853. cpu_pmu->disable(hwc, idx);
  854. }
  855. /*
  856. * Handle the pending perf events.
  857. *
  858. * Note: this call *must* be run with interrupts disabled. For
  859. * platforms that can have the PMU interrupts raised as an NMI, this
  860. * will not work.
  861. */
  862. irq_work_run();
  863. return IRQ_HANDLED;
  864. }
  865. static void armv7pmu_start(void)
  866. {
  867. unsigned long flags;
  868. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  869. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  870. /* Enable all counters */
  871. armv7_pmnc_write(armv7_pmnc_read() | ARMV7_PMNC_E);
  872. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  873. }
  874. static void armv7pmu_stop(void)
  875. {
  876. unsigned long flags;
  877. struct pmu_hw_events *events = cpu_pmu->get_hw_events();
  878. raw_spin_lock_irqsave(&events->pmu_lock, flags);
  879. /* Disable all counters */
  880. armv7_pmnc_write(armv7_pmnc_read() & ~ARMV7_PMNC_E);
  881. raw_spin_unlock_irqrestore(&events->pmu_lock, flags);
  882. }
  883. static int armv7pmu_get_event_idx(struct pmu_hw_events *cpuc,
  884. struct hw_perf_event *event)
  885. {
  886. int idx;
  887. unsigned long evtype = event->config_base & ARMV7_EVTYPE_EVENT;
  888. /* Always place a cycle counter into the cycle counter. */
  889. if (evtype == ARMV7_PERFCTR_CPU_CYCLES) {
  890. if (test_and_set_bit(ARMV7_IDX_CYCLE_COUNTER, cpuc->used_mask))
  891. return -EAGAIN;
  892. return ARMV7_IDX_CYCLE_COUNTER;
  893. }
  894. /*
  895. * For anything other than a cycle counter, try and use
  896. * the events counters
  897. */
  898. for (idx = ARMV7_IDX_COUNTER0; idx < cpu_pmu->num_events; ++idx) {
  899. if (!test_and_set_bit(idx, cpuc->used_mask))
  900. return idx;
  901. }
  902. /* The counters are all in use. */
  903. return -EAGAIN;
  904. }
  905. /*
  906. * Add an event filter to a given event. This will only work for PMUv2 PMUs.
  907. */
  908. static int armv7pmu_set_event_filter(struct hw_perf_event *event,
  909. struct perf_event_attr *attr)
  910. {
  911. unsigned long config_base = 0;
  912. if (attr->exclude_idle)
  913. return -EPERM;
  914. if (attr->exclude_user)
  915. config_base |= ARMV7_EXCLUDE_USER;
  916. if (attr->exclude_kernel)
  917. config_base |= ARMV7_EXCLUDE_PL1;
  918. if (!attr->exclude_hv)
  919. config_base |= ARMV7_INCLUDE_HYP;
  920. /*
  921. * Install the filter into config_base as this is used to
  922. * construct the event type.
  923. */
  924. event->config_base = config_base;
  925. return 0;
  926. }
  927. static void armv7pmu_reset(void *info)
  928. {
  929. u32 idx, nb_cnt = cpu_pmu->num_events;
  930. /* The counter and interrupt enable registers are unknown at reset. */
  931. for (idx = ARMV7_IDX_CYCLE_COUNTER; idx < nb_cnt; ++idx)
  932. armv7pmu_disable_event(NULL, idx);
  933. /* Initialize & Reset PMNC: C and P bits */
  934. armv7_pmnc_write(ARMV7_PMNC_P | ARMV7_PMNC_C);
  935. }
  936. static int armv7_a8_map_event(struct perf_event *event)
  937. {
  938. return map_cpu_event(event, &armv7_a8_perf_map,
  939. &armv7_a8_perf_cache_map, 0xFF);
  940. }
  941. static int armv7_a9_map_event(struct perf_event *event)
  942. {
  943. return map_cpu_event(event, &armv7_a9_perf_map,
  944. &armv7_a9_perf_cache_map, 0xFF);
  945. }
  946. static int armv7_a5_map_event(struct perf_event *event)
  947. {
  948. return map_cpu_event(event, &armv7_a5_perf_map,
  949. &armv7_a5_perf_cache_map, 0xFF);
  950. }
  951. static int armv7_a15_map_event(struct perf_event *event)
  952. {
  953. return map_cpu_event(event, &armv7_a15_perf_map,
  954. &armv7_a15_perf_cache_map, 0xFF);
  955. }
  956. static struct arm_pmu armv7pmu = {
  957. .handle_irq = armv7pmu_handle_irq,
  958. .enable = armv7pmu_enable_event,
  959. .disable = armv7pmu_disable_event,
  960. .read_counter = armv7pmu_read_counter,
  961. .write_counter = armv7pmu_write_counter,
  962. .get_event_idx = armv7pmu_get_event_idx,
  963. .start = armv7pmu_start,
  964. .stop = armv7pmu_stop,
  965. .reset = armv7pmu_reset,
  966. .max_period = (1LLU << 32) - 1,
  967. };
  968. static u32 __init armv7_read_num_pmnc_events(void)
  969. {
  970. u32 nb_cnt;
  971. /* Read the nb of CNTx counters supported from PMNC */
  972. nb_cnt = (armv7_pmnc_read() >> ARMV7_PMNC_N_SHIFT) & ARMV7_PMNC_N_MASK;
  973. /* Add the CPU cycles counter and return */
  974. return nb_cnt + 1;
  975. }
  976. static struct arm_pmu *__init armv7_a8_pmu_init(void)
  977. {
  978. armv7pmu.id = ARM_PERF_PMU_ID_CA8;
  979. armv7pmu.name = "ARMv7 Cortex-A8";
  980. armv7pmu.map_event = armv7_a8_map_event;
  981. armv7pmu.num_events = armv7_read_num_pmnc_events();
  982. return &armv7pmu;
  983. }
  984. static struct arm_pmu *__init armv7_a9_pmu_init(void)
  985. {
  986. armv7pmu.id = ARM_PERF_PMU_ID_CA9;
  987. armv7pmu.name = "ARMv7 Cortex-A9";
  988. armv7pmu.map_event = armv7_a9_map_event;
  989. armv7pmu.num_events = armv7_read_num_pmnc_events();
  990. return &armv7pmu;
  991. }
  992. static struct arm_pmu *__init armv7_a5_pmu_init(void)
  993. {
  994. armv7pmu.id = ARM_PERF_PMU_ID_CA5;
  995. armv7pmu.name = "ARMv7 Cortex-A5";
  996. armv7pmu.map_event = armv7_a5_map_event;
  997. armv7pmu.num_events = armv7_read_num_pmnc_events();
  998. return &armv7pmu;
  999. }
  1000. static struct arm_pmu *__init armv7_a15_pmu_init(void)
  1001. {
  1002. armv7pmu.id = ARM_PERF_PMU_ID_CA15;
  1003. armv7pmu.name = "ARMv7 Cortex-A15";
  1004. armv7pmu.map_event = armv7_a15_map_event;
  1005. armv7pmu.num_events = armv7_read_num_pmnc_events();
  1006. armv7pmu.set_event_filter = armv7pmu_set_event_filter;
  1007. return &armv7pmu;
  1008. }
  1009. #else
  1010. static struct arm_pmu *__init armv7_a8_pmu_init(void)
  1011. {
  1012. return NULL;
  1013. }
  1014. static struct arm_pmu *__init armv7_a9_pmu_init(void)
  1015. {
  1016. return NULL;
  1017. }
  1018. static struct arm_pmu *__init armv7_a5_pmu_init(void)
  1019. {
  1020. return NULL;
  1021. }
  1022. static struct arm_pmu *__init armv7_a15_pmu_init(void)
  1023. {
  1024. return NULL;
  1025. }
  1026. #endif /* CONFIG_CPU_V7 */