xhci-ring.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. /*
  23. * Ring initialization rules:
  24. * 1. Each segment is initialized to zero, except for link TRBs.
  25. * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
  26. * Consumer Cycle State (CCS), depending on ring function.
  27. * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  28. *
  29. * Ring behavior rules:
  30. * 1. A ring is empty if enqueue == dequeue. This means there will always be at
  31. * least one free TRB in the ring. This is useful if you want to turn that
  32. * into a link TRB and expand the ring.
  33. * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  34. * link TRB, then load the pointer with the address in the link TRB. If the
  35. * link TRB had its toggle bit set, you may need to update the ring cycle
  36. * state (see cycle bit rules). You may have to do this multiple times
  37. * until you reach a non-link TRB.
  38. * 3. A ring is full if enqueue++ (for the definition of increment above)
  39. * equals the dequeue pointer.
  40. *
  41. * Cycle bit rules:
  42. * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  43. * in a link TRB, it must toggle the ring cycle state.
  44. * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  45. * in a link TRB, it must toggle the ring cycle state.
  46. *
  47. * Producer rules:
  48. * 1. Check if ring is full before you enqueue.
  49. * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  50. * Update enqueue pointer between each write (which may update the ring
  51. * cycle state).
  52. * 3. Notify consumer. If SW is producer, it rings the doorbell for command
  53. * and endpoint rings. If HC is the producer for the event ring,
  54. * and it generates an interrupt according to interrupt modulation rules.
  55. *
  56. * Consumer rules:
  57. * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
  58. * the TRB is owned by the consumer.
  59. * 2. Update dequeue pointer (which may update the ring cycle state) and
  60. * continue processing TRBs until you reach a TRB which is not owned by you.
  61. * 3. Notify the producer. SW is the consumer for the event ring, and it
  62. * updates event ring dequeue pointer. HC is the consumer for the command and
  63. * endpoint rings; it generates events on the event ring for these.
  64. */
  65. #include <linux/scatterlist.h>
  66. #include "xhci.h"
  67. /*
  68. * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  69. * address of the TRB.
  70. */
  71. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  72. union xhci_trb *trb)
  73. {
  74. unsigned long segment_offset;
  75. if (!seg || !trb || trb < seg->trbs)
  76. return 0;
  77. /* offset in TRBs */
  78. segment_offset = trb - seg->trbs;
  79. if (segment_offset > TRBS_PER_SEGMENT)
  80. return 0;
  81. return seg->dma + (segment_offset * sizeof(*trb));
  82. }
  83. /* Does this link TRB point to the first segment in a ring,
  84. * or was the previous TRB the last TRB on the last segment in the ERST?
  85. */
  86. static inline bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
  87. struct xhci_segment *seg, union xhci_trb *trb)
  88. {
  89. if (ring == xhci->event_ring)
  90. return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
  91. (seg->next == xhci->event_ring->first_seg);
  92. else
  93. return trb->link.control & LINK_TOGGLE;
  94. }
  95. /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
  96. * segment? I.e. would the updated event TRB pointer step off the end of the
  97. * event seg?
  98. */
  99. static inline int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  100. struct xhci_segment *seg, union xhci_trb *trb)
  101. {
  102. if (ring == xhci->event_ring)
  103. return trb == &seg->trbs[TRBS_PER_SEGMENT];
  104. else
  105. return (trb->link.control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK);
  106. }
  107. /* Updates trb to point to the next TRB in the ring, and updates seg if the next
  108. * TRB is in a new segment. This does not skip over link TRBs, and it does not
  109. * effect the ring dequeue or enqueue pointers.
  110. */
  111. static void next_trb(struct xhci_hcd *xhci,
  112. struct xhci_ring *ring,
  113. struct xhci_segment **seg,
  114. union xhci_trb **trb)
  115. {
  116. if (last_trb(xhci, ring, *seg, *trb)) {
  117. *seg = (*seg)->next;
  118. *trb = ((*seg)->trbs);
  119. } else {
  120. *trb = (*trb)++;
  121. }
  122. }
  123. /*
  124. * See Cycle bit rules. SW is the consumer for the event ring only.
  125. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  126. */
  127. static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
  128. {
  129. union xhci_trb *next = ++(ring->dequeue);
  130. unsigned long long addr;
  131. ring->deq_updates++;
  132. /* Update the dequeue pointer further if that was a link TRB or we're at
  133. * the end of an event ring segment (which doesn't have link TRBS)
  134. */
  135. while (last_trb(xhci, ring, ring->deq_seg, next)) {
  136. if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
  137. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  138. if (!in_interrupt())
  139. xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
  140. ring,
  141. (unsigned int) ring->cycle_state);
  142. }
  143. ring->deq_seg = ring->deq_seg->next;
  144. ring->dequeue = ring->deq_seg->trbs;
  145. next = ring->dequeue;
  146. }
  147. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
  148. if (ring == xhci->event_ring)
  149. xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
  150. else if (ring == xhci->cmd_ring)
  151. xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
  152. else
  153. xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
  154. }
  155. /*
  156. * See Cycle bit rules. SW is the consumer for the event ring only.
  157. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  158. *
  159. * If we've just enqueued a TRB that is in the middle of a TD (meaning the
  160. * chain bit is set), then set the chain bit in all the following link TRBs.
  161. * If we've enqueued the last TRB in a TD, make sure the following link TRBs
  162. * have their chain bit cleared (so that each Link TRB is a separate TD).
  163. *
  164. * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
  165. * set, but other sections talk about dealing with the chain bit set. This was
  166. * fixed in the 0.96 specification errata, but we have to assume that all 0.95
  167. * xHCI hardware can't handle the chain bit being cleared on a link TRB.
  168. */
  169. static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
  170. {
  171. u32 chain;
  172. union xhci_trb *next;
  173. unsigned long long addr;
  174. chain = ring->enqueue->generic.field[3] & TRB_CHAIN;
  175. next = ++(ring->enqueue);
  176. ring->enq_updates++;
  177. /* Update the dequeue pointer further if that was a link TRB or we're at
  178. * the end of an event ring segment (which doesn't have link TRBS)
  179. */
  180. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  181. if (!consumer) {
  182. if (ring != xhci->event_ring) {
  183. /* If we're not dealing with 0.95 hardware,
  184. * carry over the chain bit of the previous TRB
  185. * (which may mean the chain bit is cleared).
  186. */
  187. if (!xhci_link_trb_quirk(xhci)) {
  188. next->link.control &= ~TRB_CHAIN;
  189. next->link.control |= chain;
  190. }
  191. /* Give this link TRB to the hardware */
  192. wmb();
  193. if (next->link.control & TRB_CYCLE)
  194. next->link.control &= (u32) ~TRB_CYCLE;
  195. else
  196. next->link.control |= (u32) TRB_CYCLE;
  197. }
  198. /* Toggle the cycle bit after the last ring segment. */
  199. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  200. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  201. if (!in_interrupt())
  202. xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
  203. ring,
  204. (unsigned int) ring->cycle_state);
  205. }
  206. }
  207. ring->enq_seg = ring->enq_seg->next;
  208. ring->enqueue = ring->enq_seg->trbs;
  209. next = ring->enqueue;
  210. }
  211. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
  212. if (ring == xhci->event_ring)
  213. xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
  214. else if (ring == xhci->cmd_ring)
  215. xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
  216. else
  217. xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
  218. }
  219. /*
  220. * Check to see if there's room to enqueue num_trbs on the ring. See rules
  221. * above.
  222. * FIXME: this would be simpler and faster if we just kept track of the number
  223. * of free TRBs in a ring.
  224. */
  225. static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
  226. unsigned int num_trbs)
  227. {
  228. int i;
  229. union xhci_trb *enq = ring->enqueue;
  230. struct xhci_segment *enq_seg = ring->enq_seg;
  231. /* Check if ring is empty */
  232. if (enq == ring->dequeue)
  233. return 1;
  234. /* Make sure there's an extra empty TRB available */
  235. for (i = 0; i <= num_trbs; ++i) {
  236. if (enq == ring->dequeue)
  237. return 0;
  238. enq++;
  239. while (last_trb(xhci, ring, enq_seg, enq)) {
  240. enq_seg = enq_seg->next;
  241. enq = enq_seg->trbs;
  242. }
  243. }
  244. return 1;
  245. }
  246. void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
  247. {
  248. u64 temp;
  249. dma_addr_t deq;
  250. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  251. xhci->event_ring->dequeue);
  252. if (deq == 0 && !in_interrupt())
  253. xhci_warn(xhci, "WARN something wrong with SW event ring "
  254. "dequeue ptr.\n");
  255. /* Update HC event ring dequeue pointer */
  256. temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  257. temp &= ERST_PTR_MASK;
  258. /* Don't clear the EHB bit (which is RW1C) because
  259. * there might be more events to service.
  260. */
  261. temp &= ~ERST_EHB;
  262. xhci_dbg(xhci, "// Write event ring dequeue pointer, preserving EHB bit\n");
  263. xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
  264. &xhci->ir_set->erst_dequeue);
  265. }
  266. /* Ring the host controller doorbell after placing a command on the ring */
  267. void xhci_ring_cmd_db(struct xhci_hcd *xhci)
  268. {
  269. u32 temp;
  270. xhci_dbg(xhci, "// Ding dong!\n");
  271. temp = xhci_readl(xhci, &xhci->dba->doorbell[0]) & DB_MASK;
  272. xhci_writel(xhci, temp | DB_TARGET_HOST, &xhci->dba->doorbell[0]);
  273. /* Flush PCI posted writes */
  274. xhci_readl(xhci, &xhci->dba->doorbell[0]);
  275. }
  276. static void ring_ep_doorbell(struct xhci_hcd *xhci,
  277. unsigned int slot_id,
  278. unsigned int ep_index)
  279. {
  280. struct xhci_ring *ep_ring;
  281. u32 field;
  282. __u32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
  283. ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
  284. /* Don't ring the doorbell for this endpoint if there are pending
  285. * cancellations because the we don't want to interrupt processing.
  286. */
  287. if (!ep_ring->cancels_pending && !(ep_ring->state & SET_DEQ_PENDING)
  288. && !(ep_ring->state & EP_HALTED)) {
  289. field = xhci_readl(xhci, db_addr) & DB_MASK;
  290. xhci_writel(xhci, field | EPI_TO_DB(ep_index), db_addr);
  291. /* Flush PCI posted writes - FIXME Matthew Wilcox says this
  292. * isn't time-critical and we shouldn't make the CPU wait for
  293. * the flush.
  294. */
  295. xhci_readl(xhci, db_addr);
  296. }
  297. }
  298. /*
  299. * Find the segment that trb is in. Start searching in start_seg.
  300. * If we must move past a segment that has a link TRB with a toggle cycle state
  301. * bit set, then we will toggle the value pointed at by cycle_state.
  302. */
  303. static struct xhci_segment *find_trb_seg(
  304. struct xhci_segment *start_seg,
  305. union xhci_trb *trb, int *cycle_state)
  306. {
  307. struct xhci_segment *cur_seg = start_seg;
  308. struct xhci_generic_trb *generic_trb;
  309. while (cur_seg->trbs > trb ||
  310. &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
  311. generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
  312. if (TRB_TYPE(generic_trb->field[3]) == TRB_LINK &&
  313. (generic_trb->field[3] & LINK_TOGGLE))
  314. *cycle_state = ~(*cycle_state) & 0x1;
  315. cur_seg = cur_seg->next;
  316. if (cur_seg == start_seg)
  317. /* Looped over the entire list. Oops! */
  318. return 0;
  319. }
  320. return cur_seg;
  321. }
  322. /*
  323. * Move the xHC's endpoint ring dequeue pointer past cur_td.
  324. * Record the new state of the xHC's endpoint ring dequeue segment,
  325. * dequeue pointer, and new consumer cycle state in state.
  326. * Update our internal representation of the ring's dequeue pointer.
  327. *
  328. * We do this in three jumps:
  329. * - First we update our new ring state to be the same as when the xHC stopped.
  330. * - Then we traverse the ring to find the segment that contains
  331. * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
  332. * any link TRBs with the toggle cycle bit set.
  333. * - Finally we move the dequeue state one TRB further, toggling the cycle bit
  334. * if we've moved it past a link TRB with the toggle cycle bit set.
  335. */
  336. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  337. unsigned int slot_id, unsigned int ep_index,
  338. struct xhci_td *cur_td, struct xhci_dequeue_state *state)
  339. {
  340. struct xhci_virt_device *dev = xhci->devs[slot_id];
  341. struct xhci_ring *ep_ring = dev->ep_rings[ep_index];
  342. struct xhci_generic_trb *trb;
  343. struct xhci_ep_ctx *ep_ctx;
  344. dma_addr_t addr;
  345. state->new_cycle_state = 0;
  346. xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
  347. state->new_deq_seg = find_trb_seg(cur_td->start_seg,
  348. ep_ring->stopped_trb,
  349. &state->new_cycle_state);
  350. if (!state->new_deq_seg)
  351. BUG();
  352. /* Dig out the cycle state saved by the xHC during the stop ep cmd */
  353. xhci_dbg(xhci, "Finding endpoint context\n");
  354. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  355. state->new_cycle_state = 0x1 & ep_ctx->deq;
  356. state->new_deq_ptr = cur_td->last_trb;
  357. xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
  358. state->new_deq_seg = find_trb_seg(state->new_deq_seg,
  359. state->new_deq_ptr,
  360. &state->new_cycle_state);
  361. if (!state->new_deq_seg)
  362. BUG();
  363. trb = &state->new_deq_ptr->generic;
  364. if (TRB_TYPE(trb->field[3]) == TRB_LINK &&
  365. (trb->field[3] & LINK_TOGGLE))
  366. state->new_cycle_state = ~(state->new_cycle_state) & 0x1;
  367. next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
  368. /* Don't update the ring cycle state for the producer (us). */
  369. xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
  370. state->new_deq_seg);
  371. addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
  372. xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
  373. (unsigned long long) addr);
  374. xhci_dbg(xhci, "Setting dequeue pointer in internal ring state.\n");
  375. ep_ring->dequeue = state->new_deq_ptr;
  376. ep_ring->deq_seg = state->new_deq_seg;
  377. }
  378. static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  379. struct xhci_td *cur_td)
  380. {
  381. struct xhci_segment *cur_seg;
  382. union xhci_trb *cur_trb;
  383. for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
  384. true;
  385. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  386. if ((cur_trb->generic.field[3] & TRB_TYPE_BITMASK) ==
  387. TRB_TYPE(TRB_LINK)) {
  388. /* Unchain any chained Link TRBs, but
  389. * leave the pointers intact.
  390. */
  391. cur_trb->generic.field[3] &= ~TRB_CHAIN;
  392. xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
  393. xhci_dbg(xhci, "Address = %p (0x%llx dma); "
  394. "in seg %p (0x%llx dma)\n",
  395. cur_trb,
  396. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  397. cur_seg,
  398. (unsigned long long)cur_seg->dma);
  399. } else {
  400. cur_trb->generic.field[0] = 0;
  401. cur_trb->generic.field[1] = 0;
  402. cur_trb->generic.field[2] = 0;
  403. /* Preserve only the cycle bit of this TRB */
  404. cur_trb->generic.field[3] &= TRB_CYCLE;
  405. cur_trb->generic.field[3] |= TRB_TYPE(TRB_TR_NOOP);
  406. xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
  407. "in seg %p (0x%llx dma)\n",
  408. cur_trb,
  409. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  410. cur_seg,
  411. (unsigned long long)cur_seg->dma);
  412. }
  413. if (cur_trb == cur_td->last_trb)
  414. break;
  415. }
  416. }
  417. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  418. unsigned int ep_index, struct xhci_segment *deq_seg,
  419. union xhci_trb *deq_ptr, u32 cycle_state);
  420. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  421. struct xhci_ring *ep_ring, unsigned int slot_id,
  422. unsigned int ep_index, struct xhci_dequeue_state *deq_state)
  423. {
  424. xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
  425. "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
  426. deq_state->new_deq_seg,
  427. (unsigned long long)deq_state->new_deq_seg->dma,
  428. deq_state->new_deq_ptr,
  429. (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
  430. deq_state->new_cycle_state);
  431. queue_set_tr_deq(xhci, slot_id, ep_index,
  432. deq_state->new_deq_seg,
  433. deq_state->new_deq_ptr,
  434. (u32) deq_state->new_cycle_state);
  435. /* Stop the TD queueing code from ringing the doorbell until
  436. * this command completes. The HC won't set the dequeue pointer
  437. * if the ring is running, and ringing the doorbell starts the
  438. * ring running.
  439. */
  440. ep_ring->state |= SET_DEQ_PENDING;
  441. xhci_ring_cmd_db(xhci);
  442. }
  443. /*
  444. * When we get a command completion for a Stop Endpoint Command, we need to
  445. * unlink any cancelled TDs from the ring. There are two ways to do that:
  446. *
  447. * 1. If the HW was in the middle of processing the TD that needs to be
  448. * cancelled, then we must move the ring's dequeue pointer past the last TRB
  449. * in the TD with a Set Dequeue Pointer Command.
  450. * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
  451. * bit cleared) so that the HW will skip over them.
  452. */
  453. static void handle_stopped_endpoint(struct xhci_hcd *xhci,
  454. union xhci_trb *trb)
  455. {
  456. unsigned int slot_id;
  457. unsigned int ep_index;
  458. struct xhci_ring *ep_ring;
  459. struct list_head *entry;
  460. struct xhci_td *cur_td = 0;
  461. struct xhci_td *last_unlinked_td;
  462. struct xhci_dequeue_state deq_state;
  463. #ifdef CONFIG_USB_HCD_STAT
  464. ktime_t stop_time = ktime_get();
  465. #endif
  466. memset(&deq_state, 0, sizeof(deq_state));
  467. slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
  468. ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
  469. ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
  470. if (list_empty(&ep_ring->cancelled_td_list))
  471. return;
  472. /* Fix up the ep ring first, so HW stops executing cancelled TDs.
  473. * We have the xHCI lock, so nothing can modify this list until we drop
  474. * it. We're also in the event handler, so we can't get re-interrupted
  475. * if another Stop Endpoint command completes
  476. */
  477. list_for_each(entry, &ep_ring->cancelled_td_list) {
  478. cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
  479. xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
  480. cur_td->first_trb,
  481. (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
  482. /*
  483. * If we stopped on the TD we need to cancel, then we have to
  484. * move the xHC endpoint ring dequeue pointer past this TD.
  485. */
  486. if (cur_td == ep_ring->stopped_td)
  487. xhci_find_new_dequeue_state(xhci, slot_id, ep_index, cur_td,
  488. &deq_state);
  489. else
  490. td_to_noop(xhci, ep_ring, cur_td);
  491. /*
  492. * The event handler won't see a completion for this TD anymore,
  493. * so remove it from the endpoint ring's TD list. Keep it in
  494. * the cancelled TD list for URB completion later.
  495. */
  496. list_del(&cur_td->td_list);
  497. ep_ring->cancels_pending--;
  498. }
  499. last_unlinked_td = cur_td;
  500. /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
  501. if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
  502. xhci_queue_new_dequeue_state(xhci, ep_ring,
  503. slot_id, ep_index, &deq_state);
  504. } else {
  505. /* Otherwise just ring the doorbell to restart the ring */
  506. ring_ep_doorbell(xhci, slot_id, ep_index);
  507. }
  508. /*
  509. * Drop the lock and complete the URBs in the cancelled TD list.
  510. * New TDs to be cancelled might be added to the end of the list before
  511. * we can complete all the URBs for the TDs we already unlinked.
  512. * So stop when we've completed the URB for the last TD we unlinked.
  513. */
  514. do {
  515. cur_td = list_entry(ep_ring->cancelled_td_list.next,
  516. struct xhci_td, cancelled_td_list);
  517. list_del(&cur_td->cancelled_td_list);
  518. /* Clean up the cancelled URB */
  519. #ifdef CONFIG_USB_HCD_STAT
  520. hcd_stat_update(xhci->tp_stat, cur_td->urb->actual_length,
  521. ktime_sub(stop_time, cur_td->start_time));
  522. #endif
  523. cur_td->urb->hcpriv = NULL;
  524. usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), cur_td->urb);
  525. xhci_dbg(xhci, "Giveback cancelled URB %p\n", cur_td->urb);
  526. spin_unlock(&xhci->lock);
  527. /* Doesn't matter what we pass for status, since the core will
  528. * just overwrite it (because the URB has been unlinked).
  529. */
  530. usb_hcd_giveback_urb(xhci_to_hcd(xhci), cur_td->urb, 0);
  531. kfree(cur_td);
  532. spin_lock(&xhci->lock);
  533. } while (cur_td != last_unlinked_td);
  534. /* Return to the event handler with xhci->lock re-acquired */
  535. }
  536. /*
  537. * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
  538. * we need to clear the set deq pending flag in the endpoint ring state, so that
  539. * the TD queueing code can ring the doorbell again. We also need to ring the
  540. * endpoint doorbell to restart the ring, but only if there aren't more
  541. * cancellations pending.
  542. */
  543. static void handle_set_deq_completion(struct xhci_hcd *xhci,
  544. struct xhci_event_cmd *event,
  545. union xhci_trb *trb)
  546. {
  547. unsigned int slot_id;
  548. unsigned int ep_index;
  549. struct xhci_ring *ep_ring;
  550. struct xhci_virt_device *dev;
  551. struct xhci_ep_ctx *ep_ctx;
  552. struct xhci_slot_ctx *slot_ctx;
  553. slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
  554. ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
  555. dev = xhci->devs[slot_id];
  556. ep_ring = dev->ep_rings[ep_index];
  557. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  558. slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
  559. if (GET_COMP_CODE(event->status) != COMP_SUCCESS) {
  560. unsigned int ep_state;
  561. unsigned int slot_state;
  562. switch (GET_COMP_CODE(event->status)) {
  563. case COMP_TRB_ERR:
  564. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
  565. "of stream ID configuration\n");
  566. break;
  567. case COMP_CTX_STATE:
  568. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
  569. "to incorrect slot or ep state.\n");
  570. ep_state = ep_ctx->ep_info;
  571. ep_state &= EP_STATE_MASK;
  572. slot_state = slot_ctx->dev_state;
  573. slot_state = GET_SLOT_STATE(slot_state);
  574. xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
  575. slot_state, ep_state);
  576. break;
  577. case COMP_EBADSLT:
  578. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
  579. "slot %u was not enabled.\n", slot_id);
  580. break;
  581. default:
  582. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
  583. "completion code of %u.\n",
  584. GET_COMP_CODE(event->status));
  585. break;
  586. }
  587. /* OK what do we do now? The endpoint state is hosed, and we
  588. * should never get to this point if the synchronization between
  589. * queueing, and endpoint state are correct. This might happen
  590. * if the device gets disconnected after we've finished
  591. * cancelling URBs, which might not be an error...
  592. */
  593. } else {
  594. xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
  595. ep_ctx->deq);
  596. }
  597. ep_ring->state &= ~SET_DEQ_PENDING;
  598. ring_ep_doorbell(xhci, slot_id, ep_index);
  599. }
  600. static void handle_reset_ep_completion(struct xhci_hcd *xhci,
  601. struct xhci_event_cmd *event,
  602. union xhci_trb *trb)
  603. {
  604. int slot_id;
  605. unsigned int ep_index;
  606. slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
  607. ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
  608. /* This command will only fail if the endpoint wasn't halted,
  609. * but we don't care.
  610. */
  611. xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
  612. (unsigned int) GET_COMP_CODE(event->status));
  613. /* Clear our internal halted state and restart the ring */
  614. xhci->devs[slot_id]->ep_rings[ep_index]->state &= ~EP_HALTED;
  615. ring_ep_doorbell(xhci, slot_id, ep_index);
  616. }
  617. static void handle_cmd_completion(struct xhci_hcd *xhci,
  618. struct xhci_event_cmd *event)
  619. {
  620. int slot_id = TRB_TO_SLOT_ID(event->flags);
  621. u64 cmd_dma;
  622. dma_addr_t cmd_dequeue_dma;
  623. cmd_dma = event->cmd_trb;
  624. cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  625. xhci->cmd_ring->dequeue);
  626. /* Is the command ring deq ptr out of sync with the deq seg ptr? */
  627. if (cmd_dequeue_dma == 0) {
  628. xhci->error_bitmask |= 1 << 4;
  629. return;
  630. }
  631. /* Does the DMA address match our internal dequeue pointer address? */
  632. if (cmd_dma != (u64) cmd_dequeue_dma) {
  633. xhci->error_bitmask |= 1 << 5;
  634. return;
  635. }
  636. switch (xhci->cmd_ring->dequeue->generic.field[3] & TRB_TYPE_BITMASK) {
  637. case TRB_TYPE(TRB_ENABLE_SLOT):
  638. if (GET_COMP_CODE(event->status) == COMP_SUCCESS)
  639. xhci->slot_id = slot_id;
  640. else
  641. xhci->slot_id = 0;
  642. complete(&xhci->addr_dev);
  643. break;
  644. case TRB_TYPE(TRB_DISABLE_SLOT):
  645. if (xhci->devs[slot_id])
  646. xhci_free_virt_device(xhci, slot_id);
  647. break;
  648. case TRB_TYPE(TRB_CONFIG_EP):
  649. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
  650. complete(&xhci->devs[slot_id]->cmd_completion);
  651. break;
  652. case TRB_TYPE(TRB_EVAL_CONTEXT):
  653. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
  654. complete(&xhci->devs[slot_id]->cmd_completion);
  655. break;
  656. case TRB_TYPE(TRB_ADDR_DEV):
  657. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
  658. complete(&xhci->addr_dev);
  659. break;
  660. case TRB_TYPE(TRB_STOP_RING):
  661. handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue);
  662. break;
  663. case TRB_TYPE(TRB_SET_DEQ):
  664. handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
  665. break;
  666. case TRB_TYPE(TRB_CMD_NOOP):
  667. ++xhci->noops_handled;
  668. break;
  669. case TRB_TYPE(TRB_RESET_EP):
  670. handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
  671. break;
  672. default:
  673. /* Skip over unknown commands on the event ring */
  674. xhci->error_bitmask |= 1 << 6;
  675. break;
  676. }
  677. inc_deq(xhci, xhci->cmd_ring, false);
  678. }
  679. static void handle_port_status(struct xhci_hcd *xhci,
  680. union xhci_trb *event)
  681. {
  682. u32 port_id;
  683. /* Port status change events always have a successful completion code */
  684. if (GET_COMP_CODE(event->generic.field[2]) != COMP_SUCCESS) {
  685. xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
  686. xhci->error_bitmask |= 1 << 8;
  687. }
  688. /* FIXME: core doesn't care about all port link state changes yet */
  689. port_id = GET_PORT_ID(event->generic.field[0]);
  690. xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
  691. /* Update event ring dequeue pointer before dropping the lock */
  692. inc_deq(xhci, xhci->event_ring, true);
  693. xhci_set_hc_event_deq(xhci);
  694. spin_unlock(&xhci->lock);
  695. /* Pass this up to the core */
  696. usb_hcd_poll_rh_status(xhci_to_hcd(xhci));
  697. spin_lock(&xhci->lock);
  698. }
  699. /*
  700. * This TD is defined by the TRBs starting at start_trb in start_seg and ending
  701. * at end_trb, which may be in another segment. If the suspect DMA address is a
  702. * TRB in this TD, this function returns that TRB's segment. Otherwise it
  703. * returns 0.
  704. */
  705. static struct xhci_segment *trb_in_td(
  706. struct xhci_segment *start_seg,
  707. union xhci_trb *start_trb,
  708. union xhci_trb *end_trb,
  709. dma_addr_t suspect_dma)
  710. {
  711. dma_addr_t start_dma;
  712. dma_addr_t end_seg_dma;
  713. dma_addr_t end_trb_dma;
  714. struct xhci_segment *cur_seg;
  715. start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
  716. cur_seg = start_seg;
  717. do {
  718. /* We may get an event for a Link TRB in the middle of a TD */
  719. end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
  720. &start_seg->trbs[TRBS_PER_SEGMENT - 1]);
  721. /* If the end TRB isn't in this segment, this is set to 0 */
  722. end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
  723. if (end_trb_dma > 0) {
  724. /* The end TRB is in this segment, so suspect should be here */
  725. if (start_dma <= end_trb_dma) {
  726. if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
  727. return cur_seg;
  728. } else {
  729. /* Case for one segment with
  730. * a TD wrapped around to the top
  731. */
  732. if ((suspect_dma >= start_dma &&
  733. suspect_dma <= end_seg_dma) ||
  734. (suspect_dma >= cur_seg->dma &&
  735. suspect_dma <= end_trb_dma))
  736. return cur_seg;
  737. }
  738. return 0;
  739. } else {
  740. /* Might still be somewhere in this segment */
  741. if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
  742. return cur_seg;
  743. }
  744. cur_seg = cur_seg->next;
  745. start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
  746. } while (1);
  747. }
  748. /*
  749. * If this function returns an error condition, it means it got a Transfer
  750. * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
  751. * At this point, the host controller is probably hosed and should be reset.
  752. */
  753. static int handle_tx_event(struct xhci_hcd *xhci,
  754. struct xhci_transfer_event *event)
  755. {
  756. struct xhci_virt_device *xdev;
  757. struct xhci_ring *ep_ring;
  758. int ep_index;
  759. struct xhci_td *td = 0;
  760. dma_addr_t event_dma;
  761. struct xhci_segment *event_seg;
  762. union xhci_trb *event_trb;
  763. struct urb *urb = 0;
  764. int status = -EINPROGRESS;
  765. struct xhci_ep_ctx *ep_ctx;
  766. xhci_dbg(xhci, "In %s\n", __func__);
  767. xdev = xhci->devs[TRB_TO_SLOT_ID(event->flags)];
  768. if (!xdev) {
  769. xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
  770. return -ENODEV;
  771. }
  772. /* Endpoint ID is 1 based, our index is zero based */
  773. ep_index = TRB_TO_EP_ID(event->flags) - 1;
  774. xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
  775. ep_ring = xdev->ep_rings[ep_index];
  776. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  777. if (!ep_ring || (ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED) {
  778. xhci_err(xhci, "ERROR Transfer event pointed to disabled endpoint\n");
  779. return -ENODEV;
  780. }
  781. event_dma = event->buffer;
  782. /* This TRB should be in the TD at the head of this ring's TD list */
  783. xhci_dbg(xhci, "%s - checking for list empty\n", __func__);
  784. if (list_empty(&ep_ring->td_list)) {
  785. xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
  786. TRB_TO_SLOT_ID(event->flags), ep_index);
  787. xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
  788. (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
  789. xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
  790. urb = NULL;
  791. goto cleanup;
  792. }
  793. xhci_dbg(xhci, "%s - getting list entry\n", __func__);
  794. td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
  795. /* Is this a TRB in the currently executing TD? */
  796. xhci_dbg(xhci, "%s - looking for TD\n", __func__);
  797. event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
  798. td->last_trb, event_dma);
  799. xhci_dbg(xhci, "%s - found event_seg = %p\n", __func__, event_seg);
  800. if (!event_seg) {
  801. /* HC is busted, give up! */
  802. xhci_err(xhci, "ERROR Transfer event TRB DMA ptr not part of current TD\n");
  803. return -ESHUTDOWN;
  804. }
  805. event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / sizeof(*event_trb)];
  806. xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
  807. (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
  808. xhci_dbg(xhci, "Offset 0x00 (buffer lo) = 0x%x\n",
  809. lower_32_bits(event->buffer));
  810. xhci_dbg(xhci, "Offset 0x04 (buffer hi) = 0x%x\n",
  811. upper_32_bits(event->buffer));
  812. xhci_dbg(xhci, "Offset 0x08 (transfer length) = 0x%x\n",
  813. (unsigned int) event->transfer_len);
  814. xhci_dbg(xhci, "Offset 0x0C (flags) = 0x%x\n",
  815. (unsigned int) event->flags);
  816. /* Look for common error cases */
  817. switch (GET_COMP_CODE(event->transfer_len)) {
  818. /* Skip codes that require special handling depending on
  819. * transfer type
  820. */
  821. case COMP_SUCCESS:
  822. case COMP_SHORT_TX:
  823. break;
  824. case COMP_STOP:
  825. xhci_dbg(xhci, "Stopped on Transfer TRB\n");
  826. break;
  827. case COMP_STOP_INVAL:
  828. xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
  829. break;
  830. case COMP_STALL:
  831. xhci_warn(xhci, "WARN: Stalled endpoint\n");
  832. ep_ring->state |= EP_HALTED;
  833. status = -EPIPE;
  834. break;
  835. case COMP_TRB_ERR:
  836. xhci_warn(xhci, "WARN: TRB error on endpoint\n");
  837. status = -EILSEQ;
  838. break;
  839. case COMP_TX_ERR:
  840. xhci_warn(xhci, "WARN: transfer error on endpoint\n");
  841. status = -EPROTO;
  842. break;
  843. case COMP_BABBLE:
  844. xhci_warn(xhci, "WARN: babble error on endpoint\n");
  845. status = -EOVERFLOW;
  846. break;
  847. case COMP_DB_ERR:
  848. xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
  849. status = -ENOSR;
  850. break;
  851. default:
  852. xhci_warn(xhci, "ERROR Unknown event condition, HC probably busted\n");
  853. urb = NULL;
  854. goto cleanup;
  855. }
  856. /* Now update the urb's actual_length and give back to the core */
  857. /* Was this a control transfer? */
  858. if (usb_endpoint_xfer_control(&td->urb->ep->desc)) {
  859. xhci_debug_trb(xhci, xhci->event_ring->dequeue);
  860. switch (GET_COMP_CODE(event->transfer_len)) {
  861. case COMP_SUCCESS:
  862. if (event_trb == ep_ring->dequeue) {
  863. xhci_warn(xhci, "WARN: Success on ctrl setup TRB without IOC set??\n");
  864. status = -ESHUTDOWN;
  865. } else if (event_trb != td->last_trb) {
  866. xhci_warn(xhci, "WARN: Success on ctrl data TRB without IOC set??\n");
  867. status = -ESHUTDOWN;
  868. } else {
  869. xhci_dbg(xhci, "Successful control transfer!\n");
  870. status = 0;
  871. }
  872. break;
  873. case COMP_SHORT_TX:
  874. xhci_warn(xhci, "WARN: short transfer on control ep\n");
  875. status = -EREMOTEIO;
  876. break;
  877. default:
  878. /* Others already handled above */
  879. break;
  880. }
  881. /*
  882. * Did we transfer any data, despite the errors that might have
  883. * happened? I.e. did we get past the setup stage?
  884. */
  885. if (event_trb != ep_ring->dequeue) {
  886. /* The event was for the status stage */
  887. if (event_trb == td->last_trb) {
  888. if (td->urb->actual_length != 0) {
  889. /* Don't overwrite a previously set error code */
  890. if (status == -EINPROGRESS || status == 0)
  891. /* Did we already see a short data stage? */
  892. status = -EREMOTEIO;
  893. } else {
  894. td->urb->actual_length =
  895. td->urb->transfer_buffer_length;
  896. }
  897. } else {
  898. /* Maybe the event was for the data stage? */
  899. if (GET_COMP_CODE(event->transfer_len) != COMP_STOP_INVAL) {
  900. /* We didn't stop on a link TRB in the middle */
  901. td->urb->actual_length =
  902. td->urb->transfer_buffer_length -
  903. TRB_LEN(event->transfer_len);
  904. xhci_dbg(xhci, "Waiting for status stage event\n");
  905. urb = NULL;
  906. goto cleanup;
  907. }
  908. }
  909. }
  910. } else {
  911. switch (GET_COMP_CODE(event->transfer_len)) {
  912. case COMP_SUCCESS:
  913. /* Double check that the HW transferred everything. */
  914. if (event_trb != td->last_trb) {
  915. xhci_warn(xhci, "WARN Successful completion "
  916. "on short TX\n");
  917. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  918. status = -EREMOTEIO;
  919. else
  920. status = 0;
  921. } else {
  922. xhci_dbg(xhci, "Successful bulk transfer!\n");
  923. status = 0;
  924. }
  925. break;
  926. case COMP_SHORT_TX:
  927. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  928. status = -EREMOTEIO;
  929. else
  930. status = 0;
  931. break;
  932. default:
  933. /* Others already handled above */
  934. break;
  935. }
  936. dev_dbg(&td->urb->dev->dev,
  937. "ep %#x - asked for %d bytes, "
  938. "%d bytes untransferred\n",
  939. td->urb->ep->desc.bEndpointAddress,
  940. td->urb->transfer_buffer_length,
  941. TRB_LEN(event->transfer_len));
  942. /* Fast path - was this the last TRB in the TD for this URB? */
  943. if (event_trb == td->last_trb) {
  944. if (TRB_LEN(event->transfer_len) != 0) {
  945. td->urb->actual_length =
  946. td->urb->transfer_buffer_length -
  947. TRB_LEN(event->transfer_len);
  948. if (td->urb->actual_length < 0) {
  949. xhci_warn(xhci, "HC gave bad length "
  950. "of %d bytes left\n",
  951. TRB_LEN(event->transfer_len));
  952. td->urb->actual_length = 0;
  953. }
  954. /* Don't overwrite a previously set error code */
  955. if (status == -EINPROGRESS) {
  956. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  957. status = -EREMOTEIO;
  958. else
  959. status = 0;
  960. }
  961. } else {
  962. td->urb->actual_length = td->urb->transfer_buffer_length;
  963. /* Ignore a short packet completion if the
  964. * untransferred length was zero.
  965. */
  966. if (status == -EREMOTEIO)
  967. status = 0;
  968. }
  969. } else {
  970. /* Slow path - walk the list, starting from the dequeue
  971. * pointer, to get the actual length transferred.
  972. */
  973. union xhci_trb *cur_trb;
  974. struct xhci_segment *cur_seg;
  975. td->urb->actual_length = 0;
  976. for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
  977. cur_trb != event_trb;
  978. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  979. if (TRB_TYPE(cur_trb->generic.field[3]) != TRB_TR_NOOP &&
  980. TRB_TYPE(cur_trb->generic.field[3]) != TRB_LINK)
  981. td->urb->actual_length +=
  982. TRB_LEN(cur_trb->generic.field[2]);
  983. }
  984. /* If the ring didn't stop on a Link or No-op TRB, add
  985. * in the actual bytes transferred from the Normal TRB
  986. */
  987. if (GET_COMP_CODE(event->transfer_len) != COMP_STOP_INVAL)
  988. td->urb->actual_length +=
  989. TRB_LEN(cur_trb->generic.field[2]) -
  990. TRB_LEN(event->transfer_len);
  991. }
  992. }
  993. if (GET_COMP_CODE(event->transfer_len) == COMP_STOP_INVAL ||
  994. GET_COMP_CODE(event->transfer_len) == COMP_STOP) {
  995. /* The Endpoint Stop Command completion will take care of any
  996. * stopped TDs. A stopped TD may be restarted, so don't update
  997. * the ring dequeue pointer or take this TD off any lists yet.
  998. */
  999. ep_ring->stopped_td = td;
  1000. ep_ring->stopped_trb = event_trb;
  1001. } else {
  1002. if (GET_COMP_CODE(event->transfer_len) == COMP_STALL) {
  1003. /* The transfer is completed from the driver's
  1004. * perspective, but we need to issue a set dequeue
  1005. * command for this stalled endpoint to move the dequeue
  1006. * pointer past the TD. We can't do that here because
  1007. * the halt condition must be cleared first.
  1008. */
  1009. ep_ring->stopped_td = td;
  1010. ep_ring->stopped_trb = event_trb;
  1011. } else {
  1012. /* Update ring dequeue pointer */
  1013. while (ep_ring->dequeue != td->last_trb)
  1014. inc_deq(xhci, ep_ring, false);
  1015. inc_deq(xhci, ep_ring, false);
  1016. }
  1017. /* Clean up the endpoint's TD list */
  1018. urb = td->urb;
  1019. list_del(&td->td_list);
  1020. /* Was this TD slated to be cancelled but completed anyway? */
  1021. if (!list_empty(&td->cancelled_td_list)) {
  1022. list_del(&td->cancelled_td_list);
  1023. ep_ring->cancels_pending--;
  1024. }
  1025. /* Leave the TD around for the reset endpoint function to use */
  1026. if (GET_COMP_CODE(event->transfer_len) != COMP_STALL) {
  1027. kfree(td);
  1028. }
  1029. urb->hcpriv = NULL;
  1030. }
  1031. cleanup:
  1032. inc_deq(xhci, xhci->event_ring, true);
  1033. xhci_set_hc_event_deq(xhci);
  1034. /* FIXME for multi-TD URBs (who have buffers bigger than 64MB) */
  1035. if (urb) {
  1036. usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), urb);
  1037. xhci_dbg(xhci, "Giveback URB %p, len = %d, status = %d\n",
  1038. urb, td->urb->actual_length, status);
  1039. spin_unlock(&xhci->lock);
  1040. usb_hcd_giveback_urb(xhci_to_hcd(xhci), urb, status);
  1041. spin_lock(&xhci->lock);
  1042. }
  1043. return 0;
  1044. }
  1045. /*
  1046. * This function handles all OS-owned events on the event ring. It may drop
  1047. * xhci->lock between event processing (e.g. to pass up port status changes).
  1048. */
  1049. void xhci_handle_event(struct xhci_hcd *xhci)
  1050. {
  1051. union xhci_trb *event;
  1052. int update_ptrs = 1;
  1053. int ret;
  1054. xhci_dbg(xhci, "In %s\n", __func__);
  1055. if (!xhci->event_ring || !xhci->event_ring->dequeue) {
  1056. xhci->error_bitmask |= 1 << 1;
  1057. return;
  1058. }
  1059. event = xhci->event_ring->dequeue;
  1060. /* Does the HC or OS own the TRB? */
  1061. if ((event->event_cmd.flags & TRB_CYCLE) !=
  1062. xhci->event_ring->cycle_state) {
  1063. xhci->error_bitmask |= 1 << 2;
  1064. return;
  1065. }
  1066. xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
  1067. /* FIXME: Handle more event types. */
  1068. switch ((event->event_cmd.flags & TRB_TYPE_BITMASK)) {
  1069. case TRB_TYPE(TRB_COMPLETION):
  1070. xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
  1071. handle_cmd_completion(xhci, &event->event_cmd);
  1072. xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
  1073. break;
  1074. case TRB_TYPE(TRB_PORT_STATUS):
  1075. xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
  1076. handle_port_status(xhci, event);
  1077. xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
  1078. update_ptrs = 0;
  1079. break;
  1080. case TRB_TYPE(TRB_TRANSFER):
  1081. xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
  1082. ret = handle_tx_event(xhci, &event->trans_event);
  1083. xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
  1084. if (ret < 0)
  1085. xhci->error_bitmask |= 1 << 9;
  1086. else
  1087. update_ptrs = 0;
  1088. break;
  1089. default:
  1090. xhci->error_bitmask |= 1 << 3;
  1091. }
  1092. if (update_ptrs) {
  1093. /* Update SW and HC event ring dequeue pointer */
  1094. inc_deq(xhci, xhci->event_ring, true);
  1095. xhci_set_hc_event_deq(xhci);
  1096. }
  1097. /* Are there more items on the event ring? */
  1098. xhci_handle_event(xhci);
  1099. }
  1100. /**** Endpoint Ring Operations ****/
  1101. /*
  1102. * Generic function for queueing a TRB on a ring.
  1103. * The caller must have checked to make sure there's room on the ring.
  1104. */
  1105. static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1106. bool consumer,
  1107. u32 field1, u32 field2, u32 field3, u32 field4)
  1108. {
  1109. struct xhci_generic_trb *trb;
  1110. trb = &ring->enqueue->generic;
  1111. trb->field[0] = field1;
  1112. trb->field[1] = field2;
  1113. trb->field[2] = field3;
  1114. trb->field[3] = field4;
  1115. inc_enq(xhci, ring, consumer);
  1116. }
  1117. /*
  1118. * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
  1119. * FIXME allocate segments if the ring is full.
  1120. */
  1121. static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  1122. u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
  1123. {
  1124. /* Make sure the endpoint has been added to xHC schedule */
  1125. xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
  1126. switch (ep_state) {
  1127. case EP_STATE_DISABLED:
  1128. /*
  1129. * USB core changed config/interfaces without notifying us,
  1130. * or hardware is reporting the wrong state.
  1131. */
  1132. xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
  1133. return -ENOENT;
  1134. case EP_STATE_ERROR:
  1135. xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
  1136. /* FIXME event handling code for error needs to clear it */
  1137. /* XXX not sure if this should be -ENOENT or not */
  1138. return -EINVAL;
  1139. case EP_STATE_HALTED:
  1140. xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
  1141. case EP_STATE_STOPPED:
  1142. case EP_STATE_RUNNING:
  1143. break;
  1144. default:
  1145. xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
  1146. /*
  1147. * FIXME issue Configure Endpoint command to try to get the HC
  1148. * back into a known state.
  1149. */
  1150. return -EINVAL;
  1151. }
  1152. if (!room_on_ring(xhci, ep_ring, num_trbs)) {
  1153. /* FIXME allocate more room */
  1154. xhci_err(xhci, "ERROR no room on ep ring\n");
  1155. return -ENOMEM;
  1156. }
  1157. return 0;
  1158. }
  1159. static int prepare_transfer(struct xhci_hcd *xhci,
  1160. struct xhci_virt_device *xdev,
  1161. unsigned int ep_index,
  1162. unsigned int num_trbs,
  1163. struct urb *urb,
  1164. struct xhci_td **td,
  1165. gfp_t mem_flags)
  1166. {
  1167. int ret;
  1168. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1169. ret = prepare_ring(xhci, xdev->ep_rings[ep_index],
  1170. ep_ctx->ep_info & EP_STATE_MASK,
  1171. num_trbs, mem_flags);
  1172. if (ret)
  1173. return ret;
  1174. *td = kzalloc(sizeof(struct xhci_td), mem_flags);
  1175. if (!*td)
  1176. return -ENOMEM;
  1177. INIT_LIST_HEAD(&(*td)->td_list);
  1178. INIT_LIST_HEAD(&(*td)->cancelled_td_list);
  1179. ret = usb_hcd_link_urb_to_ep(xhci_to_hcd(xhci), urb);
  1180. if (unlikely(ret)) {
  1181. kfree(*td);
  1182. return ret;
  1183. }
  1184. (*td)->urb = urb;
  1185. urb->hcpriv = (void *) (*td);
  1186. /* Add this TD to the tail of the endpoint ring's TD list */
  1187. list_add_tail(&(*td)->td_list, &xdev->ep_rings[ep_index]->td_list);
  1188. (*td)->start_seg = xdev->ep_rings[ep_index]->enq_seg;
  1189. (*td)->first_trb = xdev->ep_rings[ep_index]->enqueue;
  1190. return 0;
  1191. }
  1192. static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
  1193. {
  1194. int num_sgs, num_trbs, running_total, temp, i;
  1195. struct scatterlist *sg;
  1196. sg = NULL;
  1197. num_sgs = urb->num_sgs;
  1198. temp = urb->transfer_buffer_length;
  1199. xhci_dbg(xhci, "count sg list trbs: \n");
  1200. num_trbs = 0;
  1201. for_each_sg(urb->sg->sg, sg, num_sgs, i) {
  1202. unsigned int previous_total_trbs = num_trbs;
  1203. unsigned int len = sg_dma_len(sg);
  1204. /* Scatter gather list entries may cross 64KB boundaries */
  1205. running_total = TRB_MAX_BUFF_SIZE -
  1206. (sg_dma_address(sg) & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  1207. if (running_total != 0)
  1208. num_trbs++;
  1209. /* How many more 64KB chunks to transfer, how many more TRBs? */
  1210. while (running_total < sg_dma_len(sg)) {
  1211. num_trbs++;
  1212. running_total += TRB_MAX_BUFF_SIZE;
  1213. }
  1214. xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
  1215. i, (unsigned long long)sg_dma_address(sg),
  1216. len, len, num_trbs - previous_total_trbs);
  1217. len = min_t(int, len, temp);
  1218. temp -= len;
  1219. if (temp == 0)
  1220. break;
  1221. }
  1222. xhci_dbg(xhci, "\n");
  1223. if (!in_interrupt())
  1224. dev_dbg(&urb->dev->dev, "ep %#x - urb len = %d, sglist used, num_trbs = %d\n",
  1225. urb->ep->desc.bEndpointAddress,
  1226. urb->transfer_buffer_length,
  1227. num_trbs);
  1228. return num_trbs;
  1229. }
  1230. static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
  1231. {
  1232. if (num_trbs != 0)
  1233. dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
  1234. "TRBs, %d left\n", __func__,
  1235. urb->ep->desc.bEndpointAddress, num_trbs);
  1236. if (running_total != urb->transfer_buffer_length)
  1237. dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
  1238. "queued %#x (%d), asked for %#x (%d)\n",
  1239. __func__,
  1240. urb->ep->desc.bEndpointAddress,
  1241. running_total, running_total,
  1242. urb->transfer_buffer_length,
  1243. urb->transfer_buffer_length);
  1244. }
  1245. static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
  1246. unsigned int ep_index, int start_cycle,
  1247. struct xhci_generic_trb *start_trb, struct xhci_td *td)
  1248. {
  1249. /*
  1250. * Pass all the TRBs to the hardware at once and make sure this write
  1251. * isn't reordered.
  1252. */
  1253. wmb();
  1254. start_trb->field[3] |= start_cycle;
  1255. ring_ep_doorbell(xhci, slot_id, ep_index);
  1256. }
  1257. static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  1258. struct urb *urb, int slot_id, unsigned int ep_index)
  1259. {
  1260. struct xhci_ring *ep_ring;
  1261. unsigned int num_trbs;
  1262. struct xhci_td *td;
  1263. struct scatterlist *sg;
  1264. int num_sgs;
  1265. int trb_buff_len, this_sg_len, running_total;
  1266. bool first_trb;
  1267. u64 addr;
  1268. struct xhci_generic_trb *start_trb;
  1269. int start_cycle;
  1270. ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
  1271. num_trbs = count_sg_trbs_needed(xhci, urb);
  1272. num_sgs = urb->num_sgs;
  1273. trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
  1274. ep_index, num_trbs, urb, &td, mem_flags);
  1275. if (trb_buff_len < 0)
  1276. return trb_buff_len;
  1277. /*
  1278. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  1279. * until we've finished creating all the other TRBs. The ring's cycle
  1280. * state may change as we enqueue the other TRBs, so save it too.
  1281. */
  1282. start_trb = &ep_ring->enqueue->generic;
  1283. start_cycle = ep_ring->cycle_state;
  1284. running_total = 0;
  1285. /*
  1286. * How much data is in the first TRB?
  1287. *
  1288. * There are three forces at work for TRB buffer pointers and lengths:
  1289. * 1. We don't want to walk off the end of this sg-list entry buffer.
  1290. * 2. The transfer length that the driver requested may be smaller than
  1291. * the amount of memory allocated for this scatter-gather list.
  1292. * 3. TRBs buffers can't cross 64KB boundaries.
  1293. */
  1294. sg = urb->sg->sg;
  1295. addr = (u64) sg_dma_address(sg);
  1296. this_sg_len = sg_dma_len(sg);
  1297. trb_buff_len = TRB_MAX_BUFF_SIZE -
  1298. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  1299. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  1300. if (trb_buff_len > urb->transfer_buffer_length)
  1301. trb_buff_len = urb->transfer_buffer_length;
  1302. xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
  1303. trb_buff_len);
  1304. first_trb = true;
  1305. /* Queue the first TRB, even if it's zero-length */
  1306. do {
  1307. u32 field = 0;
  1308. u32 length_field = 0;
  1309. /* Don't change the cycle bit of the first TRB until later */
  1310. if (first_trb)
  1311. first_trb = false;
  1312. else
  1313. field |= ep_ring->cycle_state;
  1314. /* Chain all the TRBs together; clear the chain bit in the last
  1315. * TRB to indicate it's the last TRB in the chain.
  1316. */
  1317. if (num_trbs > 1) {
  1318. field |= TRB_CHAIN;
  1319. } else {
  1320. /* FIXME - add check for ZERO_PACKET flag before this */
  1321. td->last_trb = ep_ring->enqueue;
  1322. field |= TRB_IOC;
  1323. }
  1324. xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
  1325. "64KB boundary at %#x, end dma = %#x\n",
  1326. (unsigned int) addr, trb_buff_len, trb_buff_len,
  1327. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  1328. (unsigned int) addr + trb_buff_len);
  1329. if (TRB_MAX_BUFF_SIZE -
  1330. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)) < trb_buff_len) {
  1331. xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
  1332. xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
  1333. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  1334. (unsigned int) addr + trb_buff_len);
  1335. }
  1336. length_field = TRB_LEN(trb_buff_len) |
  1337. TD_REMAINDER(urb->transfer_buffer_length - running_total) |
  1338. TRB_INTR_TARGET(0);
  1339. queue_trb(xhci, ep_ring, false,
  1340. lower_32_bits(addr),
  1341. upper_32_bits(addr),
  1342. length_field,
  1343. /* We always want to know if the TRB was short,
  1344. * or we won't get an event when it completes.
  1345. * (Unless we use event data TRBs, which are a
  1346. * waste of space and HC resources.)
  1347. */
  1348. field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
  1349. --num_trbs;
  1350. running_total += trb_buff_len;
  1351. /* Calculate length for next transfer --
  1352. * Are we done queueing all the TRBs for this sg entry?
  1353. */
  1354. this_sg_len -= trb_buff_len;
  1355. if (this_sg_len == 0) {
  1356. --num_sgs;
  1357. if (num_sgs == 0)
  1358. break;
  1359. sg = sg_next(sg);
  1360. addr = (u64) sg_dma_address(sg);
  1361. this_sg_len = sg_dma_len(sg);
  1362. } else {
  1363. addr += trb_buff_len;
  1364. }
  1365. trb_buff_len = TRB_MAX_BUFF_SIZE -
  1366. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  1367. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  1368. if (running_total + trb_buff_len > urb->transfer_buffer_length)
  1369. trb_buff_len =
  1370. urb->transfer_buffer_length - running_total;
  1371. } while (running_total < urb->transfer_buffer_length);
  1372. check_trb_math(urb, num_trbs, running_total);
  1373. giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
  1374. return 0;
  1375. }
  1376. /* This is very similar to what ehci-q.c qtd_fill() does */
  1377. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  1378. struct urb *urb, int slot_id, unsigned int ep_index)
  1379. {
  1380. struct xhci_ring *ep_ring;
  1381. struct xhci_td *td;
  1382. int num_trbs;
  1383. struct xhci_generic_trb *start_trb;
  1384. bool first_trb;
  1385. int start_cycle;
  1386. u32 field, length_field;
  1387. int running_total, trb_buff_len, ret;
  1388. u64 addr;
  1389. if (urb->sg)
  1390. return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
  1391. ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
  1392. num_trbs = 0;
  1393. /* How much data is (potentially) left before the 64KB boundary? */
  1394. running_total = TRB_MAX_BUFF_SIZE -
  1395. (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  1396. /* If there's some data on this 64KB chunk, or we have to send a
  1397. * zero-length transfer, we need at least one TRB
  1398. */
  1399. if (running_total != 0 || urb->transfer_buffer_length == 0)
  1400. num_trbs++;
  1401. /* How many more 64KB chunks to transfer, how many more TRBs? */
  1402. while (running_total < urb->transfer_buffer_length) {
  1403. num_trbs++;
  1404. running_total += TRB_MAX_BUFF_SIZE;
  1405. }
  1406. /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
  1407. if (!in_interrupt())
  1408. dev_dbg(&urb->dev->dev, "ep %#x - urb len = %#x (%d), addr = %#llx, num_trbs = %d\n",
  1409. urb->ep->desc.bEndpointAddress,
  1410. urb->transfer_buffer_length,
  1411. urb->transfer_buffer_length,
  1412. (unsigned long long)urb->transfer_dma,
  1413. num_trbs);
  1414. ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
  1415. num_trbs, urb, &td, mem_flags);
  1416. if (ret < 0)
  1417. return ret;
  1418. /*
  1419. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  1420. * until we've finished creating all the other TRBs. The ring's cycle
  1421. * state may change as we enqueue the other TRBs, so save it too.
  1422. */
  1423. start_trb = &ep_ring->enqueue->generic;
  1424. start_cycle = ep_ring->cycle_state;
  1425. running_total = 0;
  1426. /* How much data is in the first TRB? */
  1427. addr = (u64) urb->transfer_dma;
  1428. trb_buff_len = TRB_MAX_BUFF_SIZE -
  1429. (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  1430. if (urb->transfer_buffer_length < trb_buff_len)
  1431. trb_buff_len = urb->transfer_buffer_length;
  1432. first_trb = true;
  1433. /* Queue the first TRB, even if it's zero-length */
  1434. do {
  1435. field = 0;
  1436. /* Don't change the cycle bit of the first TRB until later */
  1437. if (first_trb)
  1438. first_trb = false;
  1439. else
  1440. field |= ep_ring->cycle_state;
  1441. /* Chain all the TRBs together; clear the chain bit in the last
  1442. * TRB to indicate it's the last TRB in the chain.
  1443. */
  1444. if (num_trbs > 1) {
  1445. field |= TRB_CHAIN;
  1446. } else {
  1447. /* FIXME - add check for ZERO_PACKET flag before this */
  1448. td->last_trb = ep_ring->enqueue;
  1449. field |= TRB_IOC;
  1450. }
  1451. length_field = TRB_LEN(trb_buff_len) |
  1452. TD_REMAINDER(urb->transfer_buffer_length - running_total) |
  1453. TRB_INTR_TARGET(0);
  1454. queue_trb(xhci, ep_ring, false,
  1455. lower_32_bits(addr),
  1456. upper_32_bits(addr),
  1457. length_field,
  1458. /* We always want to know if the TRB was short,
  1459. * or we won't get an event when it completes.
  1460. * (Unless we use event data TRBs, which are a
  1461. * waste of space and HC resources.)
  1462. */
  1463. field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
  1464. --num_trbs;
  1465. running_total += trb_buff_len;
  1466. /* Calculate length for next transfer */
  1467. addr += trb_buff_len;
  1468. trb_buff_len = urb->transfer_buffer_length - running_total;
  1469. if (trb_buff_len > TRB_MAX_BUFF_SIZE)
  1470. trb_buff_len = TRB_MAX_BUFF_SIZE;
  1471. } while (running_total < urb->transfer_buffer_length);
  1472. check_trb_math(urb, num_trbs, running_total);
  1473. giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
  1474. return 0;
  1475. }
  1476. /* Caller must have locked xhci->lock */
  1477. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  1478. struct urb *urb, int slot_id, unsigned int ep_index)
  1479. {
  1480. struct xhci_ring *ep_ring;
  1481. int num_trbs;
  1482. int ret;
  1483. struct usb_ctrlrequest *setup;
  1484. struct xhci_generic_trb *start_trb;
  1485. int start_cycle;
  1486. u32 field, length_field;
  1487. struct xhci_td *td;
  1488. ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
  1489. /*
  1490. * Need to copy setup packet into setup TRB, so we can't use the setup
  1491. * DMA address.
  1492. */
  1493. if (!urb->setup_packet)
  1494. return -EINVAL;
  1495. if (!in_interrupt())
  1496. xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
  1497. slot_id, ep_index);
  1498. /* 1 TRB for setup, 1 for status */
  1499. num_trbs = 2;
  1500. /*
  1501. * Don't need to check if we need additional event data and normal TRBs,
  1502. * since data in control transfers will never get bigger than 16MB
  1503. * XXX: can we get a buffer that crosses 64KB boundaries?
  1504. */
  1505. if (urb->transfer_buffer_length > 0)
  1506. num_trbs++;
  1507. ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, num_trbs,
  1508. urb, &td, mem_flags);
  1509. if (ret < 0)
  1510. return ret;
  1511. /*
  1512. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  1513. * until we've finished creating all the other TRBs. The ring's cycle
  1514. * state may change as we enqueue the other TRBs, so save it too.
  1515. */
  1516. start_trb = &ep_ring->enqueue->generic;
  1517. start_cycle = ep_ring->cycle_state;
  1518. /* Queue setup TRB - see section 6.4.1.2.1 */
  1519. /* FIXME better way to translate setup_packet into two u32 fields? */
  1520. setup = (struct usb_ctrlrequest *) urb->setup_packet;
  1521. queue_trb(xhci, ep_ring, false,
  1522. /* FIXME endianness is probably going to bite my ass here. */
  1523. setup->bRequestType | setup->bRequest << 8 | setup->wValue << 16,
  1524. setup->wIndex | setup->wLength << 16,
  1525. TRB_LEN(8) | TRB_INTR_TARGET(0),
  1526. /* Immediate data in pointer */
  1527. TRB_IDT | TRB_TYPE(TRB_SETUP));
  1528. /* If there's data, queue data TRBs */
  1529. field = 0;
  1530. length_field = TRB_LEN(urb->transfer_buffer_length) |
  1531. TD_REMAINDER(urb->transfer_buffer_length) |
  1532. TRB_INTR_TARGET(0);
  1533. if (urb->transfer_buffer_length > 0) {
  1534. if (setup->bRequestType & USB_DIR_IN)
  1535. field |= TRB_DIR_IN;
  1536. queue_trb(xhci, ep_ring, false,
  1537. lower_32_bits(urb->transfer_dma),
  1538. upper_32_bits(urb->transfer_dma),
  1539. length_field,
  1540. /* Event on short tx */
  1541. field | TRB_ISP | TRB_TYPE(TRB_DATA) | ep_ring->cycle_state);
  1542. }
  1543. /* Save the DMA address of the last TRB in the TD */
  1544. td->last_trb = ep_ring->enqueue;
  1545. /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
  1546. /* If the device sent data, the status stage is an OUT transfer */
  1547. if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
  1548. field = 0;
  1549. else
  1550. field = TRB_DIR_IN;
  1551. queue_trb(xhci, ep_ring, false,
  1552. 0,
  1553. 0,
  1554. TRB_INTR_TARGET(0),
  1555. /* Event on completion */
  1556. field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
  1557. giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
  1558. return 0;
  1559. }
  1560. /**** Command Ring Operations ****/
  1561. /* Generic function for queueing a command TRB on the command ring */
  1562. static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2, u32 field3, u32 field4)
  1563. {
  1564. if (!room_on_ring(xhci, xhci->cmd_ring, 1)) {
  1565. if (!in_interrupt())
  1566. xhci_err(xhci, "ERR: No room for command on command ring\n");
  1567. return -ENOMEM;
  1568. }
  1569. queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
  1570. field4 | xhci->cmd_ring->cycle_state);
  1571. return 0;
  1572. }
  1573. /* Queue a no-op command on the command ring */
  1574. static int queue_cmd_noop(struct xhci_hcd *xhci)
  1575. {
  1576. return queue_command(xhci, 0, 0, 0, TRB_TYPE(TRB_CMD_NOOP));
  1577. }
  1578. /*
  1579. * Place a no-op command on the command ring to test the command and
  1580. * event ring.
  1581. */
  1582. void *xhci_setup_one_noop(struct xhci_hcd *xhci)
  1583. {
  1584. if (queue_cmd_noop(xhci) < 0)
  1585. return NULL;
  1586. xhci->noops_submitted++;
  1587. return xhci_ring_cmd_db;
  1588. }
  1589. /* Queue a slot enable or disable request on the command ring */
  1590. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
  1591. {
  1592. return queue_command(xhci, 0, 0, 0,
  1593. TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id));
  1594. }
  1595. /* Queue an address device command TRB */
  1596. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1597. u32 slot_id)
  1598. {
  1599. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  1600. upper_32_bits(in_ctx_ptr), 0,
  1601. TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id));
  1602. }
  1603. /* Queue a configure endpoint command TRB */
  1604. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1605. u32 slot_id)
  1606. {
  1607. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  1608. upper_32_bits(in_ctx_ptr), 0,
  1609. TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id));
  1610. }
  1611. /* Queue an evaluate context command TRB */
  1612. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1613. u32 slot_id)
  1614. {
  1615. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  1616. upper_32_bits(in_ctx_ptr), 0,
  1617. TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id));
  1618. }
  1619. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  1620. unsigned int ep_index)
  1621. {
  1622. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  1623. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  1624. u32 type = TRB_TYPE(TRB_STOP_RING);
  1625. return queue_command(xhci, 0, 0, 0,
  1626. trb_slot_id | trb_ep_index | type);
  1627. }
  1628. /* Set Transfer Ring Dequeue Pointer command.
  1629. * This should not be used for endpoints that have streams enabled.
  1630. */
  1631. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  1632. unsigned int ep_index, struct xhci_segment *deq_seg,
  1633. union xhci_trb *deq_ptr, u32 cycle_state)
  1634. {
  1635. dma_addr_t addr;
  1636. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  1637. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  1638. u32 type = TRB_TYPE(TRB_SET_DEQ);
  1639. addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
  1640. if (addr == 0) {
  1641. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  1642. xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
  1643. deq_seg, deq_ptr);
  1644. return 0;
  1645. }
  1646. return queue_command(xhci, lower_32_bits(addr) | cycle_state,
  1647. upper_32_bits(addr), 0,
  1648. trb_slot_id | trb_ep_index | type);
  1649. }
  1650. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  1651. unsigned int ep_index)
  1652. {
  1653. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  1654. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  1655. u32 type = TRB_TYPE(TRB_RESET_EP);
  1656. return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type);
  1657. }