xhci-hcd.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/irq.h>
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include "xhci.h"
  26. #define DRIVER_AUTHOR "Sarah Sharp"
  27. #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  28. /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  29. static int link_quirk;
  30. module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  31. MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  32. /* TODO: copied from ehci-hcd.c - can this be refactored? */
  33. /*
  34. * handshake - spin reading hc until handshake completes or fails
  35. * @ptr: address of hc register to be read
  36. * @mask: bits to look at in result of read
  37. * @done: value of those bits when handshake succeeds
  38. * @usec: timeout in microseconds
  39. *
  40. * Returns negative errno, or zero on success
  41. *
  42. * Success happens when the "mask" bits have the specified value (hardware
  43. * handshake done). There are two failure modes: "usec" have passed (major
  44. * hardware flakeout), or the register reads as all-ones (hardware removed).
  45. */
  46. static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  47. u32 mask, u32 done, int usec)
  48. {
  49. u32 result;
  50. do {
  51. result = xhci_readl(xhci, ptr);
  52. if (result == ~(u32)0) /* card removed */
  53. return -ENODEV;
  54. result &= mask;
  55. if (result == done)
  56. return 0;
  57. udelay(1);
  58. usec--;
  59. } while (usec > 0);
  60. return -ETIMEDOUT;
  61. }
  62. /*
  63. * Force HC into halt state.
  64. *
  65. * Disable any IRQs and clear the run/stop bit.
  66. * HC will complete any current and actively pipelined transactions, and
  67. * should halt within 16 microframes of the run/stop bit being cleared.
  68. * Read HC Halted bit in the status register to see when the HC is finished.
  69. * XXX: shouldn't we set HC_STATE_HALT here somewhere?
  70. */
  71. int xhci_halt(struct xhci_hcd *xhci)
  72. {
  73. u32 halted;
  74. u32 cmd;
  75. u32 mask;
  76. xhci_dbg(xhci, "// Halt the HC\n");
  77. /* Disable all interrupts from the host controller */
  78. mask = ~(XHCI_IRQS);
  79. halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
  80. if (!halted)
  81. mask &= ~CMD_RUN;
  82. cmd = xhci_readl(xhci, &xhci->op_regs->command);
  83. cmd &= mask;
  84. xhci_writel(xhci, cmd, &xhci->op_regs->command);
  85. return handshake(xhci, &xhci->op_regs->status,
  86. STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
  87. }
  88. /*
  89. * Reset a halted HC, and set the internal HC state to HC_STATE_HALT.
  90. *
  91. * This resets pipelines, timers, counters, state machines, etc.
  92. * Transactions will be terminated immediately, and operational registers
  93. * will be set to their defaults.
  94. */
  95. int xhci_reset(struct xhci_hcd *xhci)
  96. {
  97. u32 command;
  98. u32 state;
  99. state = xhci_readl(xhci, &xhci->op_regs->status);
  100. if ((state & STS_HALT) == 0) {
  101. xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
  102. return 0;
  103. }
  104. xhci_dbg(xhci, "// Reset the HC\n");
  105. command = xhci_readl(xhci, &xhci->op_regs->command);
  106. command |= CMD_RESET;
  107. xhci_writel(xhci, command, &xhci->op_regs->command);
  108. /* XXX: Why does EHCI set this here? Shouldn't other code do this? */
  109. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  110. return handshake(xhci, &xhci->op_regs->command, CMD_RESET, 0, 250 * 1000);
  111. }
  112. /*
  113. * Stop the HC from processing the endpoint queues.
  114. */
  115. static void xhci_quiesce(struct xhci_hcd *xhci)
  116. {
  117. /*
  118. * Queues are per endpoint, so we need to disable an endpoint or slot.
  119. *
  120. * To disable a slot, we need to insert a disable slot command on the
  121. * command ring and ring the doorbell. This will also free any internal
  122. * resources associated with the slot (which might not be what we want).
  123. *
  124. * A Release Endpoint command sounds better - doesn't free internal HC
  125. * memory, but removes the endpoints from the schedule and releases the
  126. * bandwidth, disables the doorbells, and clears the endpoint enable
  127. * flag. Usually used prior to a set interface command.
  128. *
  129. * TODO: Implement after command ring code is done.
  130. */
  131. BUG_ON(!HC_IS_RUNNING(xhci_to_hcd(xhci)->state));
  132. xhci_dbg(xhci, "Finished quiescing -- code not written yet\n");
  133. }
  134. #if 0
  135. /* Set up MSI-X table for entry 0 (may claim other entries later) */
  136. static int xhci_setup_msix(struct xhci_hcd *xhci)
  137. {
  138. int ret;
  139. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  140. xhci->msix_count = 0;
  141. /* XXX: did I do this right? ixgbe does kcalloc for more than one */
  142. xhci->msix_entries = kmalloc(sizeof(struct msix_entry), GFP_KERNEL);
  143. if (!xhci->msix_entries) {
  144. xhci_err(xhci, "Failed to allocate MSI-X entries\n");
  145. return -ENOMEM;
  146. }
  147. xhci->msix_entries[0].entry = 0;
  148. ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
  149. if (ret) {
  150. xhci_err(xhci, "Failed to enable MSI-X\n");
  151. goto free_entries;
  152. }
  153. /*
  154. * Pass the xhci pointer value as the request_irq "cookie".
  155. * If more irqs are added, this will need to be unique for each one.
  156. */
  157. ret = request_irq(xhci->msix_entries[0].vector, &xhci_irq, 0,
  158. "xHCI", xhci_to_hcd(xhci));
  159. if (ret) {
  160. xhci_err(xhci, "Failed to allocate MSI-X interrupt\n");
  161. goto disable_msix;
  162. }
  163. xhci_dbg(xhci, "Finished setting up MSI-X\n");
  164. return 0;
  165. disable_msix:
  166. pci_disable_msix(pdev);
  167. free_entries:
  168. kfree(xhci->msix_entries);
  169. xhci->msix_entries = NULL;
  170. return ret;
  171. }
  172. /* XXX: code duplication; can xhci_setup_msix call this? */
  173. /* Free any IRQs and disable MSI-X */
  174. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  175. {
  176. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  177. if (!xhci->msix_entries)
  178. return;
  179. free_irq(xhci->msix_entries[0].vector, xhci);
  180. pci_disable_msix(pdev);
  181. kfree(xhci->msix_entries);
  182. xhci->msix_entries = NULL;
  183. xhci_dbg(xhci, "Finished cleaning up MSI-X\n");
  184. }
  185. #endif
  186. /*
  187. * Initialize memory for HCD and xHC (one-time init).
  188. *
  189. * Program the PAGESIZE register, initialize the device context array, create
  190. * device contexts (?), set up a command ring segment (or two?), create event
  191. * ring (one for now).
  192. */
  193. int xhci_init(struct usb_hcd *hcd)
  194. {
  195. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  196. int retval = 0;
  197. xhci_dbg(xhci, "xhci_init\n");
  198. spin_lock_init(&xhci->lock);
  199. if (link_quirk) {
  200. xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
  201. xhci->quirks |= XHCI_LINK_TRB_QUIRK;
  202. } else {
  203. xhci_dbg(xhci, "xHCI has no QUIRKS\n");
  204. }
  205. retval = xhci_mem_init(xhci, GFP_KERNEL);
  206. xhci_dbg(xhci, "Finished xhci_init\n");
  207. return retval;
  208. }
  209. /*
  210. * Called in interrupt context when there might be work
  211. * queued on the event ring
  212. *
  213. * xhci->lock must be held by caller.
  214. */
  215. static void xhci_work(struct xhci_hcd *xhci)
  216. {
  217. u32 temp;
  218. u64 temp_64;
  219. /*
  220. * Clear the op reg interrupt status first,
  221. * so we can receive interrupts from other MSI-X interrupters.
  222. * Write 1 to clear the interrupt status.
  223. */
  224. temp = xhci_readl(xhci, &xhci->op_regs->status);
  225. temp |= STS_EINT;
  226. xhci_writel(xhci, temp, &xhci->op_regs->status);
  227. /* FIXME when MSI-X is supported and there are multiple vectors */
  228. /* Clear the MSI-X event interrupt status */
  229. /* Acknowledge the interrupt */
  230. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  231. temp |= 0x3;
  232. xhci_writel(xhci, temp, &xhci->ir_set->irq_pending);
  233. /* Flush posted writes */
  234. xhci_readl(xhci, &xhci->ir_set->irq_pending);
  235. /* FIXME this should be a delayed service routine that clears the EHB */
  236. xhci_handle_event(xhci);
  237. /* Clear the event handler busy flag (RW1C); the event ring should be empty. */
  238. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  239. xhci_write_64(xhci, temp_64 | ERST_EHB, &xhci->ir_set->erst_dequeue);
  240. /* Flush posted writes -- FIXME is this necessary? */
  241. xhci_readl(xhci, &xhci->ir_set->irq_pending);
  242. }
  243. /*-------------------------------------------------------------------------*/
  244. /*
  245. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  246. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  247. * indicators of an event TRB error, but we check the status *first* to be safe.
  248. */
  249. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  250. {
  251. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  252. u32 temp, temp2;
  253. union xhci_trb *trb;
  254. spin_lock(&xhci->lock);
  255. trb = xhci->event_ring->dequeue;
  256. /* Check if the xHC generated the interrupt, or the irq is shared */
  257. temp = xhci_readl(xhci, &xhci->op_regs->status);
  258. temp2 = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  259. if (temp == 0xffffffff && temp2 == 0xffffffff)
  260. goto hw_died;
  261. if (!(temp & STS_EINT) && !ER_IRQ_PENDING(temp2)) {
  262. spin_unlock(&xhci->lock);
  263. return IRQ_NONE;
  264. }
  265. xhci_dbg(xhci, "op reg status = %08x\n", temp);
  266. xhci_dbg(xhci, "ir set irq_pending = %08x\n", temp2);
  267. xhci_dbg(xhci, "Event ring dequeue ptr:\n");
  268. xhci_dbg(xhci, "@%llx %08x %08x %08x %08x\n",
  269. (unsigned long long)xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, trb),
  270. lower_32_bits(trb->link.segment_ptr),
  271. upper_32_bits(trb->link.segment_ptr),
  272. (unsigned int) trb->link.intr_target,
  273. (unsigned int) trb->link.control);
  274. if (temp & STS_FATAL) {
  275. xhci_warn(xhci, "WARNING: Host System Error\n");
  276. xhci_halt(xhci);
  277. hw_died:
  278. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  279. spin_unlock(&xhci->lock);
  280. return -ESHUTDOWN;
  281. }
  282. xhci_work(xhci);
  283. spin_unlock(&xhci->lock);
  284. return IRQ_HANDLED;
  285. }
  286. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  287. void xhci_event_ring_work(unsigned long arg)
  288. {
  289. unsigned long flags;
  290. int temp;
  291. u64 temp_64;
  292. struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
  293. int i, j;
  294. xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
  295. spin_lock_irqsave(&xhci->lock, flags);
  296. temp = xhci_readl(xhci, &xhci->op_regs->status);
  297. xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
  298. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  299. xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
  300. xhci_dbg(xhci, "No-op commands handled = %d\n", xhci->noops_handled);
  301. xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
  302. xhci->error_bitmask = 0;
  303. xhci_dbg(xhci, "Event ring:\n");
  304. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  305. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  306. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  307. temp_64 &= ~ERST_PTR_MASK;
  308. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  309. xhci_dbg(xhci, "Command ring:\n");
  310. xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
  311. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  312. xhci_dbg_cmd_ptrs(xhci);
  313. for (i = 0; i < MAX_HC_SLOTS; ++i) {
  314. if (xhci->devs[i]) {
  315. for (j = 0; j < 31; ++j) {
  316. if (xhci->devs[i]->ep_rings[j]) {
  317. xhci_dbg(xhci, "Dev %d endpoint ring %d:\n", i, j);
  318. xhci_debug_segment(xhci, xhci->devs[i]->ep_rings[j]->deq_seg);
  319. }
  320. }
  321. }
  322. }
  323. if (xhci->noops_submitted != NUM_TEST_NOOPS)
  324. if (xhci_setup_one_noop(xhci))
  325. xhci_ring_cmd_db(xhci);
  326. spin_unlock_irqrestore(&xhci->lock, flags);
  327. if (!xhci->zombie)
  328. mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
  329. else
  330. xhci_dbg(xhci, "Quit polling the event ring.\n");
  331. }
  332. #endif
  333. /*
  334. * Start the HC after it was halted.
  335. *
  336. * This function is called by the USB core when the HC driver is added.
  337. * Its opposite is xhci_stop().
  338. *
  339. * xhci_init() must be called once before this function can be called.
  340. * Reset the HC, enable device slot contexts, program DCBAAP, and
  341. * set command ring pointer and event ring pointer.
  342. *
  343. * Setup MSI-X vectors and enable interrupts.
  344. */
  345. int xhci_run(struct usb_hcd *hcd)
  346. {
  347. u32 temp;
  348. u64 temp_64;
  349. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  350. void (*doorbell)(struct xhci_hcd *) = NULL;
  351. hcd->uses_new_polling = 1;
  352. hcd->poll_rh = 0;
  353. xhci_dbg(xhci, "xhci_run\n");
  354. #if 0 /* FIXME: MSI not setup yet */
  355. /* Do this at the very last minute */
  356. ret = xhci_setup_msix(xhci);
  357. if (!ret)
  358. return ret;
  359. return -ENOSYS;
  360. #endif
  361. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  362. init_timer(&xhci->event_ring_timer);
  363. xhci->event_ring_timer.data = (unsigned long) xhci;
  364. xhci->event_ring_timer.function = xhci_event_ring_work;
  365. /* Poll the event ring */
  366. xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
  367. xhci->zombie = 0;
  368. xhci_dbg(xhci, "Setting event ring polling timer\n");
  369. add_timer(&xhci->event_ring_timer);
  370. #endif
  371. xhci_dbg(xhci, "Command ring memory map follows:\n");
  372. xhci_debug_ring(xhci, xhci->cmd_ring);
  373. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  374. xhci_dbg_cmd_ptrs(xhci);
  375. xhci_dbg(xhci, "ERST memory map follows:\n");
  376. xhci_dbg_erst(xhci, &xhci->erst);
  377. xhci_dbg(xhci, "Event ring:\n");
  378. xhci_debug_ring(xhci, xhci->event_ring);
  379. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  380. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  381. temp_64 &= ~ERST_PTR_MASK;
  382. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  383. xhci_dbg(xhci, "// Set the interrupt modulation register\n");
  384. temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
  385. temp &= ~ER_IRQ_INTERVAL_MASK;
  386. temp |= (u32) 160;
  387. xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
  388. /* Set the HCD state before we enable the irqs */
  389. hcd->state = HC_STATE_RUNNING;
  390. temp = xhci_readl(xhci, &xhci->op_regs->command);
  391. temp |= (CMD_EIE);
  392. xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
  393. temp);
  394. xhci_writel(xhci, temp, &xhci->op_regs->command);
  395. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  396. xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
  397. xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
  398. xhci_writel(xhci, ER_IRQ_ENABLE(temp),
  399. &xhci->ir_set->irq_pending);
  400. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  401. if (NUM_TEST_NOOPS > 0)
  402. doorbell = xhci_setup_one_noop(xhci);
  403. temp = xhci_readl(xhci, &xhci->op_regs->command);
  404. temp |= (CMD_RUN);
  405. xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
  406. temp);
  407. xhci_writel(xhci, temp, &xhci->op_regs->command);
  408. /* Flush PCI posted writes */
  409. temp = xhci_readl(xhci, &xhci->op_regs->command);
  410. xhci_dbg(xhci, "// @%p = 0x%x\n", &xhci->op_regs->command, temp);
  411. if (doorbell)
  412. (*doorbell)(xhci);
  413. xhci_dbg(xhci, "Finished xhci_run\n");
  414. return 0;
  415. }
  416. /*
  417. * Stop xHCI driver.
  418. *
  419. * This function is called by the USB core when the HC driver is removed.
  420. * Its opposite is xhci_run().
  421. *
  422. * Disable device contexts, disable IRQs, and quiesce the HC.
  423. * Reset the HC, finish any completed transactions, and cleanup memory.
  424. */
  425. void xhci_stop(struct usb_hcd *hcd)
  426. {
  427. u32 temp;
  428. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  429. spin_lock_irq(&xhci->lock);
  430. if (HC_IS_RUNNING(hcd->state))
  431. xhci_quiesce(xhci);
  432. xhci_halt(xhci);
  433. xhci_reset(xhci);
  434. spin_unlock_irq(&xhci->lock);
  435. #if 0 /* No MSI yet */
  436. xhci_cleanup_msix(xhci);
  437. #endif
  438. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  439. /* Tell the event ring poll function not to reschedule */
  440. xhci->zombie = 1;
  441. del_timer_sync(&xhci->event_ring_timer);
  442. #endif
  443. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  444. temp = xhci_readl(xhci, &xhci->op_regs->status);
  445. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  446. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  447. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  448. &xhci->ir_set->irq_pending);
  449. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  450. xhci_dbg(xhci, "cleaning up memory\n");
  451. xhci_mem_cleanup(xhci);
  452. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  453. xhci_readl(xhci, &xhci->op_regs->status));
  454. }
  455. /*
  456. * Shutdown HC (not bus-specific)
  457. *
  458. * This is called when the machine is rebooting or halting. We assume that the
  459. * machine will be powered off, and the HC's internal state will be reset.
  460. * Don't bother to free memory.
  461. */
  462. void xhci_shutdown(struct usb_hcd *hcd)
  463. {
  464. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  465. spin_lock_irq(&xhci->lock);
  466. xhci_halt(xhci);
  467. spin_unlock_irq(&xhci->lock);
  468. #if 0
  469. xhci_cleanup_msix(xhci);
  470. #endif
  471. xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
  472. xhci_readl(xhci, &xhci->op_regs->status));
  473. }
  474. /*-------------------------------------------------------------------------*/
  475. /**
  476. * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
  477. * HCDs. Find the index for an endpoint given its descriptor. Use the return
  478. * value to right shift 1 for the bitmask.
  479. *
  480. * Index = (epnum * 2) + direction - 1,
  481. * where direction = 0 for OUT, 1 for IN.
  482. * For control endpoints, the IN index is used (OUT index is unused), so
  483. * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
  484. */
  485. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
  486. {
  487. unsigned int index;
  488. if (usb_endpoint_xfer_control(desc))
  489. index = (unsigned int) (usb_endpoint_num(desc)*2);
  490. else
  491. index = (unsigned int) (usb_endpoint_num(desc)*2) +
  492. (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
  493. return index;
  494. }
  495. /* Find the flag for this endpoint (for use in the control context). Use the
  496. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  497. * bit 1, etc.
  498. */
  499. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
  500. {
  501. return 1 << (xhci_get_endpoint_index(desc) + 1);
  502. }
  503. /* Compute the last valid endpoint context index. Basically, this is the
  504. * endpoint index plus one. For slot contexts with more than valid endpoint,
  505. * we find the most significant bit set in the added contexts flags.
  506. * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
  507. * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
  508. */
  509. static inline unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
  510. {
  511. return fls(added_ctxs) - 1;
  512. }
  513. /* Returns 1 if the arguments are OK;
  514. * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
  515. */
  516. int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
  517. struct usb_host_endpoint *ep, int check_ep, const char *func) {
  518. if (!hcd || (check_ep && !ep) || !udev) {
  519. printk(KERN_DEBUG "xHCI %s called with invalid args\n",
  520. func);
  521. return -EINVAL;
  522. }
  523. if (!udev->parent) {
  524. printk(KERN_DEBUG "xHCI %s called for root hub\n",
  525. func);
  526. return 0;
  527. }
  528. if (!udev->slot_id) {
  529. printk(KERN_DEBUG "xHCI %s called with unaddressed device\n",
  530. func);
  531. return -EINVAL;
  532. }
  533. return 1;
  534. }
  535. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  536. struct usb_device *udev, struct xhci_virt_device *virt_dev,
  537. bool ctx_change);
  538. /*
  539. * Full speed devices may have a max packet size greater than 8 bytes, but the
  540. * USB core doesn't know that until it reads the first 8 bytes of the
  541. * descriptor. If the usb_device's max packet size changes after that point,
  542. * we need to issue an evaluate context command and wait on it.
  543. */
  544. static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
  545. unsigned int ep_index, struct urb *urb)
  546. {
  547. struct xhci_container_ctx *in_ctx;
  548. struct xhci_container_ctx *out_ctx;
  549. struct xhci_input_control_ctx *ctrl_ctx;
  550. struct xhci_ep_ctx *ep_ctx;
  551. int max_packet_size;
  552. int hw_max_packet_size;
  553. int ret = 0;
  554. out_ctx = xhci->devs[slot_id]->out_ctx;
  555. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  556. hw_max_packet_size = MAX_PACKET_DECODED(ep_ctx->ep_info2);
  557. max_packet_size = urb->dev->ep0.desc.wMaxPacketSize;
  558. if (hw_max_packet_size != max_packet_size) {
  559. xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
  560. xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
  561. max_packet_size);
  562. xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
  563. hw_max_packet_size);
  564. xhci_dbg(xhci, "Issuing evaluate context command.\n");
  565. /* Set up the modified control endpoint 0 */
  566. xhci_endpoint_copy(xhci, xhci->devs[slot_id], ep_index);
  567. in_ctx = xhci->devs[slot_id]->in_ctx;
  568. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  569. ep_ctx->ep_info2 &= ~MAX_PACKET_MASK;
  570. ep_ctx->ep_info2 |= MAX_PACKET(max_packet_size);
  571. /* Set up the input context flags for the command */
  572. /* FIXME: This won't work if a non-default control endpoint
  573. * changes max packet sizes.
  574. */
  575. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  576. ctrl_ctx->add_flags = EP0_FLAG;
  577. ctrl_ctx->drop_flags = 0;
  578. xhci_dbg(xhci, "Slot %d input context\n", slot_id);
  579. xhci_dbg_ctx(xhci, in_ctx, ep_index);
  580. xhci_dbg(xhci, "Slot %d output context\n", slot_id);
  581. xhci_dbg_ctx(xhci, out_ctx, ep_index);
  582. ret = xhci_configure_endpoint(xhci, urb->dev,
  583. xhci->devs[slot_id], true);
  584. /* Clean up the input context for later use by bandwidth
  585. * functions.
  586. */
  587. ctrl_ctx->add_flags = SLOT_FLAG;
  588. }
  589. return ret;
  590. }
  591. /*
  592. * non-error returns are a promise to giveback() the urb later
  593. * we drop ownership so next owner (or urb unlink) can get it
  594. */
  595. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
  596. {
  597. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  598. unsigned long flags;
  599. int ret = 0;
  600. unsigned int slot_id, ep_index;
  601. if (!urb || xhci_check_args(hcd, urb->dev, urb->ep, true, __func__) <= 0)
  602. return -EINVAL;
  603. slot_id = urb->dev->slot_id;
  604. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  605. if (!xhci->devs || !xhci->devs[slot_id]) {
  606. if (!in_interrupt())
  607. dev_warn(&urb->dev->dev, "WARN: urb submitted for dev with no Slot ID\n");
  608. ret = -EINVAL;
  609. goto exit;
  610. }
  611. if (!test_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags)) {
  612. if (!in_interrupt())
  613. xhci_dbg(xhci, "urb submitted during PCI suspend\n");
  614. ret = -ESHUTDOWN;
  615. goto exit;
  616. }
  617. if (usb_endpoint_xfer_control(&urb->ep->desc)) {
  618. /* Check to see if the max packet size for the default control
  619. * endpoint changed during FS device enumeration
  620. */
  621. if (urb->dev->speed == USB_SPEED_FULL) {
  622. ret = xhci_check_maxpacket(xhci, slot_id,
  623. ep_index, urb);
  624. if (ret < 0)
  625. return ret;
  626. }
  627. /* We have a spinlock and interrupts disabled, so we must pass
  628. * atomic context to this function, which may allocate memory.
  629. */
  630. spin_lock_irqsave(&xhci->lock, flags);
  631. ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
  632. slot_id, ep_index);
  633. spin_unlock_irqrestore(&xhci->lock, flags);
  634. } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
  635. spin_lock_irqsave(&xhci->lock, flags);
  636. ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
  637. slot_id, ep_index);
  638. spin_unlock_irqrestore(&xhci->lock, flags);
  639. } else {
  640. ret = -EINVAL;
  641. }
  642. exit:
  643. return ret;
  644. }
  645. /*
  646. * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
  647. * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
  648. * should pick up where it left off in the TD, unless a Set Transfer Ring
  649. * Dequeue Pointer is issued.
  650. *
  651. * The TRBs that make up the buffers for the canceled URB will be "removed" from
  652. * the ring. Since the ring is a contiguous structure, they can't be physically
  653. * removed. Instead, there are two options:
  654. *
  655. * 1) If the HC is in the middle of processing the URB to be canceled, we
  656. * simply move the ring's dequeue pointer past those TRBs using the Set
  657. * Transfer Ring Dequeue Pointer command. This will be the common case,
  658. * when drivers timeout on the last submitted URB and attempt to cancel.
  659. *
  660. * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
  661. * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
  662. * HC will need to invalidate the any TRBs it has cached after the stop
  663. * endpoint command, as noted in the xHCI 0.95 errata.
  664. *
  665. * 3) The TD may have completed by the time the Stop Endpoint Command
  666. * completes, so software needs to handle that case too.
  667. *
  668. * This function should protect against the TD enqueueing code ringing the
  669. * doorbell while this code is waiting for a Stop Endpoint command to complete.
  670. * It also needs to account for multiple cancellations on happening at the same
  671. * time for the same endpoint.
  672. *
  673. * Note that this function can be called in any context, or so says
  674. * usb_hcd_unlink_urb()
  675. */
  676. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  677. {
  678. unsigned long flags;
  679. int ret;
  680. struct xhci_hcd *xhci;
  681. struct xhci_td *td;
  682. unsigned int ep_index;
  683. struct xhci_ring *ep_ring;
  684. xhci = hcd_to_xhci(hcd);
  685. spin_lock_irqsave(&xhci->lock, flags);
  686. /* Make sure the URB hasn't completed or been unlinked already */
  687. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  688. if (ret || !urb->hcpriv)
  689. goto done;
  690. xhci_dbg(xhci, "Cancel URB %p\n", urb);
  691. xhci_dbg(xhci, "Event ring:\n");
  692. xhci_debug_ring(xhci, xhci->event_ring);
  693. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  694. ep_ring = xhci->devs[urb->dev->slot_id]->ep_rings[ep_index];
  695. xhci_dbg(xhci, "Endpoint ring:\n");
  696. xhci_debug_ring(xhci, ep_ring);
  697. td = (struct xhci_td *) urb->hcpriv;
  698. ep_ring->cancels_pending++;
  699. list_add_tail(&td->cancelled_td_list, &ep_ring->cancelled_td_list);
  700. /* Queue a stop endpoint command, but only if this is
  701. * the first cancellation to be handled.
  702. */
  703. if (ep_ring->cancels_pending == 1) {
  704. xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index);
  705. xhci_ring_cmd_db(xhci);
  706. }
  707. done:
  708. spin_unlock_irqrestore(&xhci->lock, flags);
  709. return ret;
  710. }
  711. /* Drop an endpoint from a new bandwidth configuration for this device.
  712. * Only one call to this function is allowed per endpoint before
  713. * check_bandwidth() or reset_bandwidth() must be called.
  714. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  715. * add the endpoint to the schedule with possibly new parameters denoted by a
  716. * different endpoint descriptor in usb_host_endpoint.
  717. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  718. * not allowed.
  719. *
  720. * The USB core will not allow URBs to be queued to an endpoint that is being
  721. * disabled, so there's no need for mutual exclusion to protect
  722. * the xhci->devs[slot_id] structure.
  723. */
  724. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  725. struct usb_host_endpoint *ep)
  726. {
  727. struct xhci_hcd *xhci;
  728. struct xhci_container_ctx *in_ctx, *out_ctx;
  729. struct xhci_input_control_ctx *ctrl_ctx;
  730. struct xhci_slot_ctx *slot_ctx;
  731. unsigned int last_ctx;
  732. unsigned int ep_index;
  733. struct xhci_ep_ctx *ep_ctx;
  734. u32 drop_flag;
  735. u32 new_add_flags, new_drop_flags, new_slot_info;
  736. int ret;
  737. ret = xhci_check_args(hcd, udev, ep, 1, __func__);
  738. if (ret <= 0)
  739. return ret;
  740. xhci = hcd_to_xhci(hcd);
  741. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  742. drop_flag = xhci_get_endpoint_flag(&ep->desc);
  743. if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
  744. xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
  745. __func__, drop_flag);
  746. return 0;
  747. }
  748. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  749. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  750. __func__);
  751. return -EINVAL;
  752. }
  753. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  754. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  755. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  756. ep_index = xhci_get_endpoint_index(&ep->desc);
  757. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  758. /* If the HC already knows the endpoint is disabled,
  759. * or the HCD has noted it is disabled, ignore this request
  760. */
  761. if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED ||
  762. ctrl_ctx->drop_flags & xhci_get_endpoint_flag(&ep->desc)) {
  763. xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
  764. __func__, ep);
  765. return 0;
  766. }
  767. ctrl_ctx->drop_flags |= drop_flag;
  768. new_drop_flags = ctrl_ctx->drop_flags;
  769. ctrl_ctx->add_flags = ~drop_flag;
  770. new_add_flags = ctrl_ctx->add_flags;
  771. last_ctx = xhci_last_valid_endpoint(ctrl_ctx->add_flags);
  772. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  773. /* Update the last valid endpoint context, if we deleted the last one */
  774. if ((slot_ctx->dev_info & LAST_CTX_MASK) > LAST_CTX(last_ctx)) {
  775. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  776. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  777. }
  778. new_slot_info = slot_ctx->dev_info;
  779. xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
  780. xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  781. (unsigned int) ep->desc.bEndpointAddress,
  782. udev->slot_id,
  783. (unsigned int) new_drop_flags,
  784. (unsigned int) new_add_flags,
  785. (unsigned int) new_slot_info);
  786. return 0;
  787. }
  788. /* Add an endpoint to a new possible bandwidth configuration for this device.
  789. * Only one call to this function is allowed per endpoint before
  790. * check_bandwidth() or reset_bandwidth() must be called.
  791. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  792. * add the endpoint to the schedule with possibly new parameters denoted by a
  793. * different endpoint descriptor in usb_host_endpoint.
  794. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  795. * not allowed.
  796. *
  797. * The USB core will not allow URBs to be queued to an endpoint until the
  798. * configuration or alt setting is installed in the device, so there's no need
  799. * for mutual exclusion to protect the xhci->devs[slot_id] structure.
  800. */
  801. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  802. struct usb_host_endpoint *ep)
  803. {
  804. struct xhci_hcd *xhci;
  805. struct xhci_container_ctx *in_ctx, *out_ctx;
  806. unsigned int ep_index;
  807. struct xhci_ep_ctx *ep_ctx;
  808. struct xhci_slot_ctx *slot_ctx;
  809. struct xhci_input_control_ctx *ctrl_ctx;
  810. u32 added_ctxs;
  811. unsigned int last_ctx;
  812. u32 new_add_flags, new_drop_flags, new_slot_info;
  813. int ret = 0;
  814. ret = xhci_check_args(hcd, udev, ep, 1, __func__);
  815. if (ret <= 0) {
  816. /* So we won't queue a reset ep command for a root hub */
  817. ep->hcpriv = NULL;
  818. return ret;
  819. }
  820. xhci = hcd_to_xhci(hcd);
  821. added_ctxs = xhci_get_endpoint_flag(&ep->desc);
  822. last_ctx = xhci_last_valid_endpoint(added_ctxs);
  823. if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
  824. /* FIXME when we have to issue an evaluate endpoint command to
  825. * deal with ep0 max packet size changing once we get the
  826. * descriptors
  827. */
  828. xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
  829. __func__, added_ctxs);
  830. return 0;
  831. }
  832. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  833. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  834. __func__);
  835. return -EINVAL;
  836. }
  837. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  838. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  839. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  840. ep_index = xhci_get_endpoint_index(&ep->desc);
  841. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  842. /* If the HCD has already noted the endpoint is enabled,
  843. * ignore this request.
  844. */
  845. if (ctrl_ctx->add_flags & xhci_get_endpoint_flag(&ep->desc)) {
  846. xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
  847. __func__, ep);
  848. return 0;
  849. }
  850. /*
  851. * Configuration and alternate setting changes must be done in
  852. * process context, not interrupt context (or so documenation
  853. * for usb_set_interface() and usb_set_configuration() claim).
  854. */
  855. if (xhci_endpoint_init(xhci, xhci->devs[udev->slot_id],
  856. udev, ep, GFP_KERNEL) < 0) {
  857. dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
  858. __func__, ep->desc.bEndpointAddress);
  859. return -ENOMEM;
  860. }
  861. ctrl_ctx->add_flags |= added_ctxs;
  862. new_add_flags = ctrl_ctx->add_flags;
  863. /* If xhci_endpoint_disable() was called for this endpoint, but the
  864. * xHC hasn't been notified yet through the check_bandwidth() call,
  865. * this re-adds a new state for the endpoint from the new endpoint
  866. * descriptors. We must drop and re-add this endpoint, so we leave the
  867. * drop flags alone.
  868. */
  869. new_drop_flags = ctrl_ctx->drop_flags;
  870. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  871. /* Update the last valid endpoint context, if we just added one past */
  872. if ((slot_ctx->dev_info & LAST_CTX_MASK) < LAST_CTX(last_ctx)) {
  873. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  874. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  875. }
  876. new_slot_info = slot_ctx->dev_info;
  877. /* Store the usb_device pointer for later use */
  878. ep->hcpriv = udev;
  879. xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  880. (unsigned int) ep->desc.bEndpointAddress,
  881. udev->slot_id,
  882. (unsigned int) new_drop_flags,
  883. (unsigned int) new_add_flags,
  884. (unsigned int) new_slot_info);
  885. return 0;
  886. }
  887. static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
  888. {
  889. struct xhci_input_control_ctx *ctrl_ctx;
  890. struct xhci_ep_ctx *ep_ctx;
  891. struct xhci_slot_ctx *slot_ctx;
  892. int i;
  893. /* When a device's add flag and drop flag are zero, any subsequent
  894. * configure endpoint command will leave that endpoint's state
  895. * untouched. Make sure we don't leave any old state in the input
  896. * endpoint contexts.
  897. */
  898. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  899. ctrl_ctx->drop_flags = 0;
  900. ctrl_ctx->add_flags = 0;
  901. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  902. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  903. /* Endpoint 0 is always valid */
  904. slot_ctx->dev_info |= LAST_CTX(1);
  905. for (i = 1; i < 31; ++i) {
  906. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
  907. ep_ctx->ep_info = 0;
  908. ep_ctx->ep_info2 = 0;
  909. ep_ctx->deq = 0;
  910. ep_ctx->tx_info = 0;
  911. }
  912. }
  913. static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
  914. struct usb_device *udev, struct xhci_virt_device *virt_dev)
  915. {
  916. int ret;
  917. switch (virt_dev->cmd_status) {
  918. case COMP_ENOMEM:
  919. dev_warn(&udev->dev, "Not enough host controller resources "
  920. "for new device state.\n");
  921. ret = -ENOMEM;
  922. /* FIXME: can we allocate more resources for the HC? */
  923. break;
  924. case COMP_BW_ERR:
  925. dev_warn(&udev->dev, "Not enough bandwidth "
  926. "for new device state.\n");
  927. ret = -ENOSPC;
  928. /* FIXME: can we go back to the old state? */
  929. break;
  930. case COMP_TRB_ERR:
  931. /* the HCD set up something wrong */
  932. dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
  933. "add flag = 1, "
  934. "and endpoint is not disabled.\n");
  935. ret = -EINVAL;
  936. break;
  937. case COMP_SUCCESS:
  938. dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
  939. ret = 0;
  940. break;
  941. default:
  942. xhci_err(xhci, "ERROR: unexpected command completion "
  943. "code 0x%x.\n", virt_dev->cmd_status);
  944. ret = -EINVAL;
  945. break;
  946. }
  947. return ret;
  948. }
  949. static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
  950. struct usb_device *udev, struct xhci_virt_device *virt_dev)
  951. {
  952. int ret;
  953. switch (virt_dev->cmd_status) {
  954. case COMP_EINVAL:
  955. dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
  956. "context command.\n");
  957. ret = -EINVAL;
  958. break;
  959. case COMP_EBADSLT:
  960. dev_warn(&udev->dev, "WARN: slot not enabled for"
  961. "evaluate context command.\n");
  962. case COMP_CTX_STATE:
  963. dev_warn(&udev->dev, "WARN: invalid context state for "
  964. "evaluate context command.\n");
  965. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
  966. ret = -EINVAL;
  967. break;
  968. case COMP_SUCCESS:
  969. dev_dbg(&udev->dev, "Successful evaluate context command\n");
  970. ret = 0;
  971. break;
  972. default:
  973. xhci_err(xhci, "ERROR: unexpected command completion "
  974. "code 0x%x.\n", virt_dev->cmd_status);
  975. ret = -EINVAL;
  976. break;
  977. }
  978. return ret;
  979. }
  980. /* Issue a configure endpoint command or evaluate context command
  981. * and wait for it to finish.
  982. */
  983. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  984. struct usb_device *udev, struct xhci_virt_device *virt_dev,
  985. bool ctx_change)
  986. {
  987. int ret;
  988. int timeleft;
  989. unsigned long flags;
  990. spin_lock_irqsave(&xhci->lock, flags);
  991. if (!ctx_change)
  992. ret = xhci_queue_configure_endpoint(xhci, virt_dev->in_ctx->dma,
  993. udev->slot_id);
  994. else
  995. ret = xhci_queue_evaluate_context(xhci, virt_dev->in_ctx->dma,
  996. udev->slot_id);
  997. if (ret < 0) {
  998. spin_unlock_irqrestore(&xhci->lock, flags);
  999. xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
  1000. return -ENOMEM;
  1001. }
  1002. xhci_ring_cmd_db(xhci);
  1003. spin_unlock_irqrestore(&xhci->lock, flags);
  1004. /* Wait for the configure endpoint command to complete */
  1005. timeleft = wait_for_completion_interruptible_timeout(
  1006. &virt_dev->cmd_completion,
  1007. USB_CTRL_SET_TIMEOUT);
  1008. if (timeleft <= 0) {
  1009. xhci_warn(xhci, "%s while waiting for %s command\n",
  1010. timeleft == 0 ? "Timeout" : "Signal",
  1011. ctx_change == 0 ?
  1012. "configure endpoint" :
  1013. "evaluate context");
  1014. /* FIXME cancel the configure endpoint command */
  1015. return -ETIME;
  1016. }
  1017. if (!ctx_change)
  1018. return xhci_configure_endpoint_result(xhci, udev, virt_dev);
  1019. return xhci_evaluate_context_result(xhci, udev, virt_dev);
  1020. }
  1021. /* Called after one or more calls to xhci_add_endpoint() or
  1022. * xhci_drop_endpoint(). If this call fails, the USB core is expected
  1023. * to call xhci_reset_bandwidth().
  1024. *
  1025. * Since we are in the middle of changing either configuration or
  1026. * installing a new alt setting, the USB core won't allow URBs to be
  1027. * enqueued for any endpoint on the old config or interface. Nothing
  1028. * else should be touching the xhci->devs[slot_id] structure, so we
  1029. * don't need to take the xhci->lock for manipulating that.
  1030. */
  1031. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1032. {
  1033. int i;
  1034. int ret = 0;
  1035. struct xhci_hcd *xhci;
  1036. struct xhci_virt_device *virt_dev;
  1037. struct xhci_input_control_ctx *ctrl_ctx;
  1038. struct xhci_slot_ctx *slot_ctx;
  1039. ret = xhci_check_args(hcd, udev, NULL, 0, __func__);
  1040. if (ret <= 0)
  1041. return ret;
  1042. xhci = hcd_to_xhci(hcd);
  1043. if (!udev->slot_id || !xhci->devs || !xhci->devs[udev->slot_id]) {
  1044. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  1045. __func__);
  1046. return -EINVAL;
  1047. }
  1048. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1049. virt_dev = xhci->devs[udev->slot_id];
  1050. /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
  1051. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1052. ctrl_ctx->add_flags |= SLOT_FLAG;
  1053. ctrl_ctx->add_flags &= ~EP0_FLAG;
  1054. ctrl_ctx->drop_flags &= ~SLOT_FLAG;
  1055. ctrl_ctx->drop_flags &= ~EP0_FLAG;
  1056. xhci_dbg(xhci, "New Input Control Context:\n");
  1057. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1058. xhci_dbg_ctx(xhci, virt_dev->in_ctx,
  1059. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1060. ret = xhci_configure_endpoint(xhci, udev, virt_dev, false);
  1061. if (ret) {
  1062. /* Callee should call reset_bandwidth() */
  1063. return ret;
  1064. }
  1065. xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
  1066. xhci_dbg_ctx(xhci, virt_dev->out_ctx,
  1067. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1068. xhci_zero_in_ctx(xhci, virt_dev);
  1069. /* Free any old rings */
  1070. for (i = 1; i < 31; ++i) {
  1071. if (virt_dev->new_ep_rings[i]) {
  1072. xhci_ring_free(xhci, virt_dev->ep_rings[i]);
  1073. virt_dev->ep_rings[i] = virt_dev->new_ep_rings[i];
  1074. virt_dev->new_ep_rings[i] = NULL;
  1075. }
  1076. }
  1077. return ret;
  1078. }
  1079. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1080. {
  1081. struct xhci_hcd *xhci;
  1082. struct xhci_virt_device *virt_dev;
  1083. int i, ret;
  1084. ret = xhci_check_args(hcd, udev, NULL, 0, __func__);
  1085. if (ret <= 0)
  1086. return;
  1087. xhci = hcd_to_xhci(hcd);
  1088. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  1089. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  1090. __func__);
  1091. return;
  1092. }
  1093. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1094. virt_dev = xhci->devs[udev->slot_id];
  1095. /* Free any rings allocated for added endpoints */
  1096. for (i = 0; i < 31; ++i) {
  1097. if (virt_dev->new_ep_rings[i]) {
  1098. xhci_ring_free(xhci, virt_dev->new_ep_rings[i]);
  1099. virt_dev->new_ep_rings[i] = NULL;
  1100. }
  1101. }
  1102. xhci_zero_in_ctx(xhci, virt_dev);
  1103. }
  1104. /* Deal with stalled endpoints. The core should have sent the control message
  1105. * to clear the halt condition. However, we need to make the xHCI hardware
  1106. * reset its sequence number, since a device will expect a sequence number of
  1107. * zero after the halt condition is cleared.
  1108. * Context: in_interrupt
  1109. */
  1110. void xhci_endpoint_reset(struct usb_hcd *hcd,
  1111. struct usb_host_endpoint *ep)
  1112. {
  1113. struct xhci_hcd *xhci;
  1114. struct usb_device *udev;
  1115. unsigned int ep_index;
  1116. unsigned long flags;
  1117. int ret;
  1118. struct xhci_dequeue_state deq_state;
  1119. struct xhci_ring *ep_ring;
  1120. xhci = hcd_to_xhci(hcd);
  1121. udev = (struct usb_device *) ep->hcpriv;
  1122. /* Called with a root hub endpoint (or an endpoint that wasn't added
  1123. * with xhci_add_endpoint()
  1124. */
  1125. if (!ep->hcpriv)
  1126. return;
  1127. ep_index = xhci_get_endpoint_index(&ep->desc);
  1128. ep_ring = xhci->devs[udev->slot_id]->ep_rings[ep_index];
  1129. if (!ep_ring->stopped_td) {
  1130. xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
  1131. ep->desc.bEndpointAddress);
  1132. return;
  1133. }
  1134. xhci_dbg(xhci, "Queueing reset endpoint command\n");
  1135. spin_lock_irqsave(&xhci->lock, flags);
  1136. ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
  1137. /*
  1138. * Can't change the ring dequeue pointer until it's transitioned to the
  1139. * stopped state, which is only upon a successful reset endpoint
  1140. * command. Better hope that last command worked!
  1141. */
  1142. if (!ret) {
  1143. xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
  1144. /* We need to move the HW's dequeue pointer past this TD,
  1145. * or it will attempt to resend it on the next doorbell ring.
  1146. */
  1147. xhci_find_new_dequeue_state(xhci, udev->slot_id,
  1148. ep_index, ep_ring->stopped_td, &deq_state);
  1149. xhci_dbg(xhci, "Queueing new dequeue state\n");
  1150. xhci_queue_new_dequeue_state(xhci, ep_ring,
  1151. udev->slot_id,
  1152. ep_index, &deq_state);
  1153. kfree(ep_ring->stopped_td);
  1154. xhci_ring_cmd_db(xhci);
  1155. }
  1156. spin_unlock_irqrestore(&xhci->lock, flags);
  1157. if (ret)
  1158. xhci_warn(xhci, "FIXME allocate a new ring segment\n");
  1159. }
  1160. /*
  1161. * At this point, the struct usb_device is about to go away, the device has
  1162. * disconnected, and all traffic has been stopped and the endpoints have been
  1163. * disabled. Free any HC data structures associated with that device.
  1164. */
  1165. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
  1166. {
  1167. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1168. unsigned long flags;
  1169. if (udev->slot_id == 0)
  1170. return;
  1171. spin_lock_irqsave(&xhci->lock, flags);
  1172. if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
  1173. spin_unlock_irqrestore(&xhci->lock, flags);
  1174. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1175. return;
  1176. }
  1177. xhci_ring_cmd_db(xhci);
  1178. spin_unlock_irqrestore(&xhci->lock, flags);
  1179. /*
  1180. * Event command completion handler will free any data structures
  1181. * associated with the slot. XXX Can free sleep?
  1182. */
  1183. }
  1184. /*
  1185. * Returns 0 if the xHC ran out of device slots, the Enable Slot command
  1186. * timed out, or allocating memory failed. Returns 1 on success.
  1187. */
  1188. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
  1189. {
  1190. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1191. unsigned long flags;
  1192. int timeleft;
  1193. int ret;
  1194. spin_lock_irqsave(&xhci->lock, flags);
  1195. ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
  1196. if (ret) {
  1197. spin_unlock_irqrestore(&xhci->lock, flags);
  1198. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1199. return 0;
  1200. }
  1201. xhci_ring_cmd_db(xhci);
  1202. spin_unlock_irqrestore(&xhci->lock, flags);
  1203. /* XXX: how much time for xHC slot assignment? */
  1204. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  1205. USB_CTRL_SET_TIMEOUT);
  1206. if (timeleft <= 0) {
  1207. xhci_warn(xhci, "%s while waiting for a slot\n",
  1208. timeleft == 0 ? "Timeout" : "Signal");
  1209. /* FIXME cancel the enable slot request */
  1210. return 0;
  1211. }
  1212. if (!xhci->slot_id) {
  1213. xhci_err(xhci, "Error while assigning device slot ID\n");
  1214. return 0;
  1215. }
  1216. /* xhci_alloc_virt_device() does not touch rings; no need to lock */
  1217. if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_KERNEL)) {
  1218. /* Disable slot, if we can do it without mem alloc */
  1219. xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
  1220. spin_lock_irqsave(&xhci->lock, flags);
  1221. if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
  1222. xhci_ring_cmd_db(xhci);
  1223. spin_unlock_irqrestore(&xhci->lock, flags);
  1224. return 0;
  1225. }
  1226. udev->slot_id = xhci->slot_id;
  1227. /* Is this a LS or FS device under a HS hub? */
  1228. /* Hub or peripherial? */
  1229. return 1;
  1230. }
  1231. /*
  1232. * Issue an Address Device command (which will issue a SetAddress request to
  1233. * the device).
  1234. * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
  1235. * we should only issue and wait on one address command at the same time.
  1236. *
  1237. * We add one to the device address issued by the hardware because the USB core
  1238. * uses address 1 for the root hubs (even though they're not really devices).
  1239. */
  1240. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
  1241. {
  1242. unsigned long flags;
  1243. int timeleft;
  1244. struct xhci_virt_device *virt_dev;
  1245. int ret = 0;
  1246. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1247. struct xhci_slot_ctx *slot_ctx;
  1248. struct xhci_input_control_ctx *ctrl_ctx;
  1249. u64 temp_64;
  1250. if (!udev->slot_id) {
  1251. xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
  1252. return -EINVAL;
  1253. }
  1254. virt_dev = xhci->devs[udev->slot_id];
  1255. /* If this is a Set Address to an unconfigured device, setup ep 0 */
  1256. if (!udev->config)
  1257. xhci_setup_addressable_virt_dev(xhci, udev);
  1258. /* Otherwise, assume the core has the device configured how it wants */
  1259. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  1260. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  1261. spin_lock_irqsave(&xhci->lock, flags);
  1262. ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
  1263. udev->slot_id);
  1264. if (ret) {
  1265. spin_unlock_irqrestore(&xhci->lock, flags);
  1266. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1267. return ret;
  1268. }
  1269. xhci_ring_cmd_db(xhci);
  1270. spin_unlock_irqrestore(&xhci->lock, flags);
  1271. /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
  1272. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  1273. USB_CTRL_SET_TIMEOUT);
  1274. /* FIXME: From section 4.3.4: "Software shall be responsible for timing
  1275. * the SetAddress() "recovery interval" required by USB and aborting the
  1276. * command on a timeout.
  1277. */
  1278. if (timeleft <= 0) {
  1279. xhci_warn(xhci, "%s while waiting for a slot\n",
  1280. timeleft == 0 ? "Timeout" : "Signal");
  1281. /* FIXME cancel the address device command */
  1282. return -ETIME;
  1283. }
  1284. switch (virt_dev->cmd_status) {
  1285. case COMP_CTX_STATE:
  1286. case COMP_EBADSLT:
  1287. xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
  1288. udev->slot_id);
  1289. ret = -EINVAL;
  1290. break;
  1291. case COMP_TX_ERR:
  1292. dev_warn(&udev->dev, "Device not responding to set address.\n");
  1293. ret = -EPROTO;
  1294. break;
  1295. case COMP_SUCCESS:
  1296. xhci_dbg(xhci, "Successful Address Device command\n");
  1297. break;
  1298. default:
  1299. xhci_err(xhci, "ERROR: unexpected command completion "
  1300. "code 0x%x.\n", virt_dev->cmd_status);
  1301. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  1302. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  1303. ret = -EINVAL;
  1304. break;
  1305. }
  1306. if (ret) {
  1307. return ret;
  1308. }
  1309. temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  1310. xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
  1311. xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
  1312. udev->slot_id,
  1313. &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
  1314. (unsigned long long)
  1315. xhci->dcbaa->dev_context_ptrs[udev->slot_id]);
  1316. xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
  1317. (unsigned long long)virt_dev->out_ctx->dma);
  1318. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  1319. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  1320. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  1321. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  1322. /*
  1323. * USB core uses address 1 for the roothubs, so we add one to the
  1324. * address given back to us by the HC.
  1325. */
  1326. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  1327. udev->devnum = (slot_ctx->dev_state & DEV_ADDR_MASK) + 1;
  1328. /* Zero the input context control for later use */
  1329. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1330. ctrl_ctx->add_flags = 0;
  1331. ctrl_ctx->drop_flags = 0;
  1332. xhci_dbg(xhci, "Device address = %d\n", udev->devnum);
  1333. /* XXX Meh, not sure if anyone else but choose_address uses this. */
  1334. set_bit(udev->devnum, udev->bus->devmap.devicemap);
  1335. return 0;
  1336. }
  1337. int xhci_get_frame(struct usb_hcd *hcd)
  1338. {
  1339. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1340. /* EHCI mods by the periodic size. Why? */
  1341. return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
  1342. }
  1343. MODULE_DESCRIPTION(DRIVER_DESC);
  1344. MODULE_AUTHOR(DRIVER_AUTHOR);
  1345. MODULE_LICENSE("GPL");
  1346. static int __init xhci_hcd_init(void)
  1347. {
  1348. #ifdef CONFIG_PCI
  1349. int retval = 0;
  1350. retval = xhci_register_pci();
  1351. if (retval < 0) {
  1352. printk(KERN_DEBUG "Problem registering PCI driver.");
  1353. return retval;
  1354. }
  1355. #endif
  1356. /*
  1357. * Check the compiler generated sizes of structures that must be laid
  1358. * out in specific ways for hardware access.
  1359. */
  1360. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  1361. BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
  1362. BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
  1363. /* xhci_device_control has eight fields, and also
  1364. * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
  1365. */
  1366. BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
  1367. BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
  1368. BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
  1369. BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
  1370. BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
  1371. /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
  1372. BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
  1373. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  1374. return 0;
  1375. }
  1376. module_init(xhci_hcd_init);
  1377. static void __exit xhci_hcd_cleanup(void)
  1378. {
  1379. #ifdef CONFIG_PCI
  1380. xhci_unregister_pci();
  1381. #endif
  1382. }
  1383. module_exit(xhci_hcd_cleanup);