intel_ringbuffer.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static inline int ring_space(struct intel_ring_buffer *ring)
  36. {
  37. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  38. if (space < 0)
  39. space += ring->size;
  40. return space;
  41. }
  42. static u32 i915_gem_get_seqno(struct drm_device *dev)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. u32 seqno;
  46. seqno = dev_priv->next_seqno;
  47. /* reserve 0 for non-seqno */
  48. if (++dev_priv->next_seqno == 0)
  49. dev_priv->next_seqno = 1;
  50. return seqno;
  51. }
  52. static int
  53. render_ring_flush(struct intel_ring_buffer *ring,
  54. u32 invalidate_domains,
  55. u32 flush_domains)
  56. {
  57. struct drm_device *dev = ring->dev;
  58. u32 cmd;
  59. int ret;
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  102. (IS_G4X(dev) || IS_GEN5(dev)))
  103. cmd |= MI_INVALIDATE_ISP;
  104. ret = intel_ring_begin(ring, 2);
  105. if (ret)
  106. return ret;
  107. intel_ring_emit(ring, cmd);
  108. intel_ring_emit(ring, MI_NOOP);
  109. intel_ring_advance(ring);
  110. return 0;
  111. }
  112. static void ring_write_tail(struct intel_ring_buffer *ring,
  113. u32 value)
  114. {
  115. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  116. I915_WRITE_TAIL(ring, value);
  117. }
  118. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  119. {
  120. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  121. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  122. RING_ACTHD(ring->mmio_base) : ACTHD;
  123. return I915_READ(acthd_reg);
  124. }
  125. static int init_ring_common(struct intel_ring_buffer *ring)
  126. {
  127. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  128. struct drm_i915_gem_object *obj = ring->obj;
  129. u32 head;
  130. /* Stop the ring if it's running. */
  131. I915_WRITE_CTL(ring, 0);
  132. I915_WRITE_HEAD(ring, 0);
  133. ring->write_tail(ring, 0);
  134. /* Initialize the ring. */
  135. I915_WRITE_START(ring, obj->gtt_offset);
  136. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  137. /* G45 ring initialization fails to reset head to zero */
  138. if (head != 0) {
  139. DRM_DEBUG_KMS("%s head not reset to zero "
  140. "ctl %08x head %08x tail %08x start %08x\n",
  141. ring->name,
  142. I915_READ_CTL(ring),
  143. I915_READ_HEAD(ring),
  144. I915_READ_TAIL(ring),
  145. I915_READ_START(ring));
  146. I915_WRITE_HEAD(ring, 0);
  147. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  148. DRM_ERROR("failed to set %s head to zero "
  149. "ctl %08x head %08x tail %08x start %08x\n",
  150. ring->name,
  151. I915_READ_CTL(ring),
  152. I915_READ_HEAD(ring),
  153. I915_READ_TAIL(ring),
  154. I915_READ_START(ring));
  155. }
  156. }
  157. I915_WRITE_CTL(ring,
  158. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  159. | RING_REPORT_64K | RING_VALID);
  160. /* If the head is still not zero, the ring is dead */
  161. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  162. I915_READ_START(ring) != obj->gtt_offset ||
  163. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  164. DRM_ERROR("%s initialization failed "
  165. "ctl %08x head %08x tail %08x start %08x\n",
  166. ring->name,
  167. I915_READ_CTL(ring),
  168. I915_READ_HEAD(ring),
  169. I915_READ_TAIL(ring),
  170. I915_READ_START(ring));
  171. return -EIO;
  172. }
  173. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  174. i915_kernel_lost_context(ring->dev);
  175. else {
  176. ring->head = I915_READ_HEAD(ring);
  177. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  178. ring->space = ring_space(ring);
  179. }
  180. return 0;
  181. }
  182. /*
  183. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  184. * over cache flushing.
  185. */
  186. struct pipe_control {
  187. struct drm_i915_gem_object *obj;
  188. volatile u32 *cpu_page;
  189. u32 gtt_offset;
  190. };
  191. static int
  192. init_pipe_control(struct intel_ring_buffer *ring)
  193. {
  194. struct pipe_control *pc;
  195. struct drm_i915_gem_object *obj;
  196. int ret;
  197. if (ring->private)
  198. return 0;
  199. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  200. if (!pc)
  201. return -ENOMEM;
  202. obj = i915_gem_alloc_object(ring->dev, 4096);
  203. if (obj == NULL) {
  204. DRM_ERROR("Failed to allocate seqno page\n");
  205. ret = -ENOMEM;
  206. goto err;
  207. }
  208. obj->agp_type = AGP_USER_CACHED_MEMORY;
  209. ret = i915_gem_object_pin(obj, 4096, true);
  210. if (ret)
  211. goto err_unref;
  212. pc->gtt_offset = obj->gtt_offset;
  213. pc->cpu_page = kmap(obj->pages[0]);
  214. if (pc->cpu_page == NULL)
  215. goto err_unpin;
  216. pc->obj = obj;
  217. ring->private = pc;
  218. return 0;
  219. err_unpin:
  220. i915_gem_object_unpin(obj);
  221. err_unref:
  222. drm_gem_object_unreference(&obj->base);
  223. err:
  224. kfree(pc);
  225. return ret;
  226. }
  227. static void
  228. cleanup_pipe_control(struct intel_ring_buffer *ring)
  229. {
  230. struct pipe_control *pc = ring->private;
  231. struct drm_i915_gem_object *obj;
  232. if (!ring->private)
  233. return;
  234. obj = pc->obj;
  235. kunmap(obj->pages[0]);
  236. i915_gem_object_unpin(obj);
  237. drm_gem_object_unreference(&obj->base);
  238. kfree(pc);
  239. ring->private = NULL;
  240. }
  241. static int init_render_ring(struct intel_ring_buffer *ring)
  242. {
  243. struct drm_device *dev = ring->dev;
  244. struct drm_i915_private *dev_priv = dev->dev_private;
  245. int ret = init_ring_common(ring);
  246. if (INTEL_INFO(dev)->gen > 3) {
  247. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  248. if (IS_GEN6(dev))
  249. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  250. I915_WRITE(MI_MODE, mode);
  251. }
  252. if (INTEL_INFO(dev)->gen >= 6) {
  253. } else if (IS_GEN5(dev)) {
  254. ret = init_pipe_control(ring);
  255. if (ret)
  256. return ret;
  257. }
  258. return ret;
  259. }
  260. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  261. {
  262. if (!ring->private)
  263. return;
  264. cleanup_pipe_control(ring);
  265. }
  266. static void
  267. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  268. {
  269. struct drm_device *dev = ring->dev;
  270. struct drm_i915_private *dev_priv = dev->dev_private;
  271. int id;
  272. /*
  273. * cs -> 1 = vcs, 0 = bcs
  274. * vcs -> 1 = bcs, 0 = cs,
  275. * bcs -> 1 = cs, 0 = vcs.
  276. */
  277. id = ring - dev_priv->ring;
  278. id += 2 - i;
  279. id %= 3;
  280. intel_ring_emit(ring,
  281. MI_SEMAPHORE_MBOX |
  282. MI_SEMAPHORE_REGISTER |
  283. MI_SEMAPHORE_UPDATE);
  284. intel_ring_emit(ring, seqno);
  285. intel_ring_emit(ring,
  286. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  287. }
  288. static int
  289. gen6_add_request(struct intel_ring_buffer *ring,
  290. u32 *result)
  291. {
  292. u32 seqno;
  293. int ret;
  294. ret = intel_ring_begin(ring, 10);
  295. if (ret)
  296. return ret;
  297. seqno = i915_gem_get_seqno(ring->dev);
  298. update_semaphore(ring, 0, seqno);
  299. update_semaphore(ring, 1, seqno);
  300. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  301. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  302. intel_ring_emit(ring, seqno);
  303. intel_ring_emit(ring, MI_USER_INTERRUPT);
  304. intel_ring_advance(ring);
  305. *result = seqno;
  306. return 0;
  307. }
  308. int
  309. intel_ring_sync(struct intel_ring_buffer *ring,
  310. struct intel_ring_buffer *to,
  311. u32 seqno)
  312. {
  313. int ret;
  314. ret = intel_ring_begin(ring, 4);
  315. if (ret)
  316. return ret;
  317. intel_ring_emit(ring,
  318. MI_SEMAPHORE_MBOX |
  319. MI_SEMAPHORE_REGISTER |
  320. intel_ring_sync_index(ring, to) << 17 |
  321. MI_SEMAPHORE_COMPARE);
  322. intel_ring_emit(ring, seqno);
  323. intel_ring_emit(ring, 0);
  324. intel_ring_emit(ring, MI_NOOP);
  325. intel_ring_advance(ring);
  326. return 0;
  327. }
  328. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  329. do { \
  330. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  331. PIPE_CONTROL_DEPTH_STALL | 2); \
  332. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  333. intel_ring_emit(ring__, 0); \
  334. intel_ring_emit(ring__, 0); \
  335. } while (0)
  336. static int
  337. pc_render_add_request(struct intel_ring_buffer *ring,
  338. u32 *result)
  339. {
  340. struct drm_device *dev = ring->dev;
  341. u32 seqno = i915_gem_get_seqno(dev);
  342. struct pipe_control *pc = ring->private;
  343. u32 scratch_addr = pc->gtt_offset + 128;
  344. int ret;
  345. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  346. * incoherent with writes to memory, i.e. completely fubar,
  347. * so we need to use PIPE_NOTIFY instead.
  348. *
  349. * However, we also need to workaround the qword write
  350. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  351. * memory before requesting an interrupt.
  352. */
  353. ret = intel_ring_begin(ring, 32);
  354. if (ret)
  355. return ret;
  356. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  357. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  358. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  359. intel_ring_emit(ring, seqno);
  360. intel_ring_emit(ring, 0);
  361. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  362. scratch_addr += 128; /* write to separate cachelines */
  363. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  364. scratch_addr += 128;
  365. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  366. scratch_addr += 128;
  367. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  368. scratch_addr += 128;
  369. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  370. scratch_addr += 128;
  371. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  372. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  373. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  374. PIPE_CONTROL_NOTIFY);
  375. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  376. intel_ring_emit(ring, seqno);
  377. intel_ring_emit(ring, 0);
  378. intel_ring_advance(ring);
  379. *result = seqno;
  380. return 0;
  381. }
  382. static int
  383. render_ring_add_request(struct intel_ring_buffer *ring,
  384. u32 *result)
  385. {
  386. struct drm_device *dev = ring->dev;
  387. u32 seqno = i915_gem_get_seqno(dev);
  388. int ret;
  389. ret = intel_ring_begin(ring, 4);
  390. if (ret)
  391. return ret;
  392. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  393. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  394. intel_ring_emit(ring, seqno);
  395. intel_ring_emit(ring, MI_USER_INTERRUPT);
  396. intel_ring_advance(ring);
  397. *result = seqno;
  398. return 0;
  399. }
  400. static u32
  401. ring_get_seqno(struct intel_ring_buffer *ring)
  402. {
  403. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  404. }
  405. static u32
  406. pc_render_get_seqno(struct intel_ring_buffer *ring)
  407. {
  408. struct pipe_control *pc = ring->private;
  409. return pc->cpu_page[0];
  410. }
  411. static void
  412. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  413. {
  414. dev_priv->gt_irq_mask &= ~mask;
  415. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  416. POSTING_READ(GTIMR);
  417. }
  418. static void
  419. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  420. {
  421. dev_priv->gt_irq_mask |= mask;
  422. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  423. POSTING_READ(GTIMR);
  424. }
  425. static void
  426. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  427. {
  428. dev_priv->irq_mask &= ~mask;
  429. I915_WRITE(IMR, dev_priv->irq_mask);
  430. POSTING_READ(IMR);
  431. }
  432. static void
  433. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  434. {
  435. dev_priv->irq_mask |= mask;
  436. I915_WRITE(IMR, dev_priv->irq_mask);
  437. POSTING_READ(IMR);
  438. }
  439. static bool
  440. render_ring_get_irq(struct intel_ring_buffer *ring)
  441. {
  442. struct drm_device *dev = ring->dev;
  443. drm_i915_private_t *dev_priv = dev->dev_private;
  444. if (!dev->irq_enabled)
  445. return false;
  446. spin_lock(&ring->irq_lock);
  447. if (ring->irq_refcount++ == 0) {
  448. if (HAS_PCH_SPLIT(dev))
  449. ironlake_enable_irq(dev_priv,
  450. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  451. else
  452. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  453. }
  454. spin_unlock(&ring->irq_lock);
  455. return true;
  456. }
  457. static void
  458. render_ring_put_irq(struct intel_ring_buffer *ring)
  459. {
  460. struct drm_device *dev = ring->dev;
  461. drm_i915_private_t *dev_priv = dev->dev_private;
  462. spin_lock(&ring->irq_lock);
  463. if (--ring->irq_refcount == 0) {
  464. if (HAS_PCH_SPLIT(dev))
  465. ironlake_disable_irq(dev_priv,
  466. GT_USER_INTERRUPT |
  467. GT_PIPE_NOTIFY);
  468. else
  469. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  470. }
  471. spin_unlock(&ring->irq_lock);
  472. }
  473. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  474. {
  475. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  476. u32 mmio = IS_GEN6(ring->dev) ?
  477. RING_HWS_PGA_GEN6(ring->mmio_base) :
  478. RING_HWS_PGA(ring->mmio_base);
  479. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  480. POSTING_READ(mmio);
  481. }
  482. static int
  483. bsd_ring_flush(struct intel_ring_buffer *ring,
  484. u32 invalidate_domains,
  485. u32 flush_domains)
  486. {
  487. int ret;
  488. ret = intel_ring_begin(ring, 2);
  489. if (ret)
  490. return ret;
  491. intel_ring_emit(ring, MI_FLUSH);
  492. intel_ring_emit(ring, MI_NOOP);
  493. intel_ring_advance(ring);
  494. return 0;
  495. }
  496. static int
  497. ring_add_request(struct intel_ring_buffer *ring,
  498. u32 *result)
  499. {
  500. u32 seqno;
  501. int ret;
  502. ret = intel_ring_begin(ring, 4);
  503. if (ret)
  504. return ret;
  505. seqno = i915_gem_get_seqno(ring->dev);
  506. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  507. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  508. intel_ring_emit(ring, seqno);
  509. intel_ring_emit(ring, MI_USER_INTERRUPT);
  510. intel_ring_advance(ring);
  511. *result = seqno;
  512. return 0;
  513. }
  514. static bool
  515. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  516. {
  517. struct drm_device *dev = ring->dev;
  518. drm_i915_private_t *dev_priv = dev->dev_private;
  519. if (!dev->irq_enabled)
  520. return false;
  521. spin_lock(&ring->irq_lock);
  522. if (ring->irq_refcount++ == 0)
  523. ironlake_enable_irq(dev_priv, flag);
  524. spin_unlock(&ring->irq_lock);
  525. return true;
  526. }
  527. static void
  528. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  529. {
  530. struct drm_device *dev = ring->dev;
  531. drm_i915_private_t *dev_priv = dev->dev_private;
  532. spin_lock(&ring->irq_lock);
  533. if (--ring->irq_refcount == 0)
  534. ironlake_disable_irq(dev_priv, flag);
  535. spin_unlock(&ring->irq_lock);
  536. }
  537. static bool
  538. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  539. {
  540. struct drm_device *dev = ring->dev;
  541. drm_i915_private_t *dev_priv = dev->dev_private;
  542. if (!dev->irq_enabled)
  543. return false;
  544. spin_lock(&ring->irq_lock);
  545. if (ring->irq_refcount++ == 0) {
  546. ring->irq_mask &= ~rflag;
  547. I915_WRITE_IMR(ring, ring->irq_mask);
  548. ironlake_enable_irq(dev_priv, gflag);
  549. }
  550. spin_unlock(&ring->irq_lock);
  551. return true;
  552. }
  553. static void
  554. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  555. {
  556. struct drm_device *dev = ring->dev;
  557. drm_i915_private_t *dev_priv = dev->dev_private;
  558. spin_lock(&ring->irq_lock);
  559. if (--ring->irq_refcount == 0) {
  560. ring->irq_mask |= rflag;
  561. I915_WRITE_IMR(ring, ring->irq_mask);
  562. ironlake_disable_irq(dev_priv, gflag);
  563. }
  564. spin_unlock(&ring->irq_lock);
  565. }
  566. static bool
  567. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  568. {
  569. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  570. }
  571. static void
  572. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  573. {
  574. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  575. }
  576. static int
  577. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  578. {
  579. int ret;
  580. ret = intel_ring_begin(ring, 2);
  581. if (ret)
  582. return ret;
  583. intel_ring_emit(ring,
  584. MI_BATCH_BUFFER_START | (2 << 6) |
  585. MI_BATCH_NON_SECURE_I965);
  586. intel_ring_emit(ring, offset);
  587. intel_ring_advance(ring);
  588. return 0;
  589. }
  590. static int
  591. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  592. u32 offset, u32 len)
  593. {
  594. struct drm_device *dev = ring->dev;
  595. int ret;
  596. if (IS_I830(dev) || IS_845G(dev)) {
  597. ret = intel_ring_begin(ring, 4);
  598. if (ret)
  599. return ret;
  600. intel_ring_emit(ring, MI_BATCH_BUFFER);
  601. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  602. intel_ring_emit(ring, offset + len - 8);
  603. intel_ring_emit(ring, 0);
  604. } else {
  605. ret = intel_ring_begin(ring, 2);
  606. if (ret)
  607. return ret;
  608. if (INTEL_INFO(dev)->gen >= 4) {
  609. intel_ring_emit(ring,
  610. MI_BATCH_BUFFER_START | (2 << 6) |
  611. MI_BATCH_NON_SECURE_I965);
  612. intel_ring_emit(ring, offset);
  613. } else {
  614. intel_ring_emit(ring,
  615. MI_BATCH_BUFFER_START | (2 << 6));
  616. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  617. }
  618. }
  619. intel_ring_advance(ring);
  620. return 0;
  621. }
  622. static void cleanup_status_page(struct intel_ring_buffer *ring)
  623. {
  624. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  625. struct drm_i915_gem_object *obj;
  626. obj = ring->status_page.obj;
  627. if (obj == NULL)
  628. return;
  629. kunmap(obj->pages[0]);
  630. i915_gem_object_unpin(obj);
  631. drm_gem_object_unreference(&obj->base);
  632. ring->status_page.obj = NULL;
  633. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  634. }
  635. static int init_status_page(struct intel_ring_buffer *ring)
  636. {
  637. struct drm_device *dev = ring->dev;
  638. drm_i915_private_t *dev_priv = dev->dev_private;
  639. struct drm_i915_gem_object *obj;
  640. int ret;
  641. obj = i915_gem_alloc_object(dev, 4096);
  642. if (obj == NULL) {
  643. DRM_ERROR("Failed to allocate status page\n");
  644. ret = -ENOMEM;
  645. goto err;
  646. }
  647. obj->agp_type = AGP_USER_CACHED_MEMORY;
  648. ret = i915_gem_object_pin(obj, 4096, true);
  649. if (ret != 0) {
  650. goto err_unref;
  651. }
  652. ring->status_page.gfx_addr = obj->gtt_offset;
  653. ring->status_page.page_addr = kmap(obj->pages[0]);
  654. if (ring->status_page.page_addr == NULL) {
  655. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  656. goto err_unpin;
  657. }
  658. ring->status_page.obj = obj;
  659. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  660. intel_ring_setup_status_page(ring);
  661. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  662. ring->name, ring->status_page.gfx_addr);
  663. return 0;
  664. err_unpin:
  665. i915_gem_object_unpin(obj);
  666. err_unref:
  667. drm_gem_object_unreference(&obj->base);
  668. err:
  669. return ret;
  670. }
  671. int intel_init_ring_buffer(struct drm_device *dev,
  672. struct intel_ring_buffer *ring)
  673. {
  674. struct drm_i915_gem_object *obj;
  675. int ret;
  676. ring->dev = dev;
  677. INIT_LIST_HEAD(&ring->active_list);
  678. INIT_LIST_HEAD(&ring->request_list);
  679. INIT_LIST_HEAD(&ring->gpu_write_list);
  680. spin_lock_init(&ring->irq_lock);
  681. ring->irq_mask = ~0;
  682. if (I915_NEED_GFX_HWS(dev)) {
  683. ret = init_status_page(ring);
  684. if (ret)
  685. return ret;
  686. }
  687. obj = i915_gem_alloc_object(dev, ring->size);
  688. if (obj == NULL) {
  689. DRM_ERROR("Failed to allocate ringbuffer\n");
  690. ret = -ENOMEM;
  691. goto err_hws;
  692. }
  693. ring->obj = obj;
  694. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  695. if (ret)
  696. goto err_unref;
  697. ring->map.size = ring->size;
  698. ring->map.offset = dev->agp->base + obj->gtt_offset;
  699. ring->map.type = 0;
  700. ring->map.flags = 0;
  701. ring->map.mtrr = 0;
  702. drm_core_ioremap_wc(&ring->map, dev);
  703. if (ring->map.handle == NULL) {
  704. DRM_ERROR("Failed to map ringbuffer.\n");
  705. ret = -EINVAL;
  706. goto err_unpin;
  707. }
  708. ring->virtual_start = ring->map.handle;
  709. ret = ring->init(ring);
  710. if (ret)
  711. goto err_unmap;
  712. /* Workaround an erratum on the i830 which causes a hang if
  713. * the TAIL pointer points to within the last 2 cachelines
  714. * of the buffer.
  715. */
  716. ring->effective_size = ring->size;
  717. if (IS_I830(ring->dev))
  718. ring->effective_size -= 128;
  719. return 0;
  720. err_unmap:
  721. drm_core_ioremapfree(&ring->map, dev);
  722. err_unpin:
  723. i915_gem_object_unpin(obj);
  724. err_unref:
  725. drm_gem_object_unreference(&obj->base);
  726. ring->obj = NULL;
  727. err_hws:
  728. cleanup_status_page(ring);
  729. return ret;
  730. }
  731. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  732. {
  733. struct drm_i915_private *dev_priv;
  734. int ret;
  735. if (ring->obj == NULL)
  736. return;
  737. /* Disable the ring buffer. The ring must be idle at this point */
  738. dev_priv = ring->dev->dev_private;
  739. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  740. if (ret)
  741. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  742. ring->name, ret);
  743. I915_WRITE_CTL(ring, 0);
  744. drm_core_ioremapfree(&ring->map, ring->dev);
  745. i915_gem_object_unpin(ring->obj);
  746. drm_gem_object_unreference(&ring->obj->base);
  747. ring->obj = NULL;
  748. if (ring->cleanup)
  749. ring->cleanup(ring);
  750. cleanup_status_page(ring);
  751. }
  752. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  753. {
  754. unsigned int *virt;
  755. int rem = ring->size - ring->tail;
  756. if (ring->space < rem) {
  757. int ret = intel_wait_ring_buffer(ring, rem);
  758. if (ret)
  759. return ret;
  760. }
  761. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  762. rem /= 8;
  763. while (rem--) {
  764. *virt++ = MI_NOOP;
  765. *virt++ = MI_NOOP;
  766. }
  767. ring->tail = 0;
  768. ring->space = ring_space(ring);
  769. return 0;
  770. }
  771. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  772. {
  773. struct drm_device *dev = ring->dev;
  774. struct drm_i915_private *dev_priv = dev->dev_private;
  775. unsigned long end;
  776. u32 head;
  777. /* If the reported head position has wrapped or hasn't advanced,
  778. * fallback to the slow and accurate path.
  779. */
  780. head = intel_read_status_page(ring, 4);
  781. if (head > ring->head) {
  782. ring->head = head;
  783. ring->space = ring_space(ring);
  784. if (ring->space >= n)
  785. return 0;
  786. }
  787. trace_i915_ring_wait_begin(ring);
  788. end = jiffies + 3 * HZ;
  789. do {
  790. ring->head = I915_READ_HEAD(ring);
  791. ring->space = ring_space(ring);
  792. if (ring->space >= n) {
  793. trace_i915_ring_wait_end(ring);
  794. return 0;
  795. }
  796. if (dev->primary->master) {
  797. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  798. if (master_priv->sarea_priv)
  799. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  800. }
  801. msleep(1);
  802. if (atomic_read(&dev_priv->mm.wedged))
  803. return -EAGAIN;
  804. } while (!time_after(jiffies, end));
  805. trace_i915_ring_wait_end(ring);
  806. return -EBUSY;
  807. }
  808. int intel_ring_begin(struct intel_ring_buffer *ring,
  809. int num_dwords)
  810. {
  811. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  812. int n = 4*num_dwords;
  813. int ret;
  814. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  815. return -EIO;
  816. if (unlikely(ring->tail + n > ring->effective_size)) {
  817. ret = intel_wrap_ring_buffer(ring);
  818. if (unlikely(ret))
  819. return ret;
  820. }
  821. if (unlikely(ring->space < n)) {
  822. ret = intel_wait_ring_buffer(ring, n);
  823. if (unlikely(ret))
  824. return ret;
  825. }
  826. ring->space -= n;
  827. return 0;
  828. }
  829. void intel_ring_advance(struct intel_ring_buffer *ring)
  830. {
  831. ring->tail &= ring->size - 1;
  832. ring->write_tail(ring, ring->tail);
  833. }
  834. static const struct intel_ring_buffer render_ring = {
  835. .name = "render ring",
  836. .id = RING_RENDER,
  837. .mmio_base = RENDER_RING_BASE,
  838. .size = 32 * PAGE_SIZE,
  839. .init = init_render_ring,
  840. .write_tail = ring_write_tail,
  841. .flush = render_ring_flush,
  842. .add_request = render_ring_add_request,
  843. .get_seqno = ring_get_seqno,
  844. .irq_get = render_ring_get_irq,
  845. .irq_put = render_ring_put_irq,
  846. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  847. .cleanup = render_ring_cleanup,
  848. };
  849. /* ring buffer for bit-stream decoder */
  850. static const struct intel_ring_buffer bsd_ring = {
  851. .name = "bsd ring",
  852. .id = RING_BSD,
  853. .mmio_base = BSD_RING_BASE,
  854. .size = 32 * PAGE_SIZE,
  855. .init = init_ring_common,
  856. .write_tail = ring_write_tail,
  857. .flush = bsd_ring_flush,
  858. .add_request = ring_add_request,
  859. .get_seqno = ring_get_seqno,
  860. .irq_get = bsd_ring_get_irq,
  861. .irq_put = bsd_ring_put_irq,
  862. .dispatch_execbuffer = ring_dispatch_execbuffer,
  863. };
  864. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  865. u32 value)
  866. {
  867. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  868. /* Every tail move must follow the sequence below */
  869. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  870. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  871. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  872. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  873. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  874. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  875. 50))
  876. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  877. I915_WRITE_TAIL(ring, value);
  878. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  879. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  880. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  881. }
  882. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  883. u32 invalidate, u32 flush)
  884. {
  885. uint32_t cmd;
  886. int ret;
  887. ret = intel_ring_begin(ring, 4);
  888. if (ret)
  889. return ret;
  890. cmd = MI_FLUSH_DW;
  891. if (invalidate & I915_GEM_GPU_DOMAINS)
  892. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  893. intel_ring_emit(ring, cmd);
  894. intel_ring_emit(ring, 0);
  895. intel_ring_emit(ring, 0);
  896. intel_ring_emit(ring, MI_NOOP);
  897. intel_ring_advance(ring);
  898. return 0;
  899. }
  900. static int
  901. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  902. u32 offset, u32 len)
  903. {
  904. int ret;
  905. ret = intel_ring_begin(ring, 2);
  906. if (ret)
  907. return ret;
  908. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  909. /* bit0-7 is the length on GEN6+ */
  910. intel_ring_emit(ring, offset);
  911. intel_ring_advance(ring);
  912. return 0;
  913. }
  914. static bool
  915. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  916. {
  917. return gen6_ring_get_irq(ring,
  918. GT_USER_INTERRUPT,
  919. GEN6_RENDER_USER_INTERRUPT);
  920. }
  921. static void
  922. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  923. {
  924. return gen6_ring_put_irq(ring,
  925. GT_USER_INTERRUPT,
  926. GEN6_RENDER_USER_INTERRUPT);
  927. }
  928. static bool
  929. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  930. {
  931. return gen6_ring_get_irq(ring,
  932. GT_GEN6_BSD_USER_INTERRUPT,
  933. GEN6_BSD_USER_INTERRUPT);
  934. }
  935. static void
  936. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  937. {
  938. return gen6_ring_put_irq(ring,
  939. GT_GEN6_BSD_USER_INTERRUPT,
  940. GEN6_BSD_USER_INTERRUPT);
  941. }
  942. /* ring buffer for Video Codec for Gen6+ */
  943. static const struct intel_ring_buffer gen6_bsd_ring = {
  944. .name = "gen6 bsd ring",
  945. .id = RING_BSD,
  946. .mmio_base = GEN6_BSD_RING_BASE,
  947. .size = 32 * PAGE_SIZE,
  948. .init = init_ring_common,
  949. .write_tail = gen6_bsd_ring_write_tail,
  950. .flush = gen6_ring_flush,
  951. .add_request = gen6_add_request,
  952. .get_seqno = ring_get_seqno,
  953. .irq_get = gen6_bsd_ring_get_irq,
  954. .irq_put = gen6_bsd_ring_put_irq,
  955. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  956. };
  957. /* Blitter support (SandyBridge+) */
  958. static bool
  959. blt_ring_get_irq(struct intel_ring_buffer *ring)
  960. {
  961. return gen6_ring_get_irq(ring,
  962. GT_BLT_USER_INTERRUPT,
  963. GEN6_BLITTER_USER_INTERRUPT);
  964. }
  965. static void
  966. blt_ring_put_irq(struct intel_ring_buffer *ring)
  967. {
  968. gen6_ring_put_irq(ring,
  969. GT_BLT_USER_INTERRUPT,
  970. GEN6_BLITTER_USER_INTERRUPT);
  971. }
  972. /* Workaround for some stepping of SNB,
  973. * each time when BLT engine ring tail moved,
  974. * the first command in the ring to be parsed
  975. * should be MI_BATCH_BUFFER_START
  976. */
  977. #define NEED_BLT_WORKAROUND(dev) \
  978. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  979. static inline struct drm_i915_gem_object *
  980. to_blt_workaround(struct intel_ring_buffer *ring)
  981. {
  982. return ring->private;
  983. }
  984. static int blt_ring_init(struct intel_ring_buffer *ring)
  985. {
  986. if (NEED_BLT_WORKAROUND(ring->dev)) {
  987. struct drm_i915_gem_object *obj;
  988. u32 *ptr;
  989. int ret;
  990. obj = i915_gem_alloc_object(ring->dev, 4096);
  991. if (obj == NULL)
  992. return -ENOMEM;
  993. ret = i915_gem_object_pin(obj, 4096, true);
  994. if (ret) {
  995. drm_gem_object_unreference(&obj->base);
  996. return ret;
  997. }
  998. ptr = kmap(obj->pages[0]);
  999. *ptr++ = MI_BATCH_BUFFER_END;
  1000. *ptr++ = MI_NOOP;
  1001. kunmap(obj->pages[0]);
  1002. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1003. if (ret) {
  1004. i915_gem_object_unpin(obj);
  1005. drm_gem_object_unreference(&obj->base);
  1006. return ret;
  1007. }
  1008. ring->private = obj;
  1009. }
  1010. return init_ring_common(ring);
  1011. }
  1012. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1013. int num_dwords)
  1014. {
  1015. if (ring->private) {
  1016. int ret = intel_ring_begin(ring, num_dwords+2);
  1017. if (ret)
  1018. return ret;
  1019. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1020. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1021. return 0;
  1022. } else
  1023. return intel_ring_begin(ring, 4);
  1024. }
  1025. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1026. u32 invalidate, u32 flush)
  1027. {
  1028. uint32_t cmd;
  1029. int ret;
  1030. ret = blt_ring_begin(ring, 4);
  1031. if (ret)
  1032. return ret;
  1033. cmd = MI_FLUSH_DW;
  1034. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1035. cmd |= MI_INVALIDATE_TLB;
  1036. intel_ring_emit(ring, cmd);
  1037. intel_ring_emit(ring, 0);
  1038. intel_ring_emit(ring, 0);
  1039. intel_ring_emit(ring, MI_NOOP);
  1040. intel_ring_advance(ring);
  1041. return 0;
  1042. }
  1043. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1044. {
  1045. if (!ring->private)
  1046. return;
  1047. i915_gem_object_unpin(ring->private);
  1048. drm_gem_object_unreference(ring->private);
  1049. ring->private = NULL;
  1050. }
  1051. static const struct intel_ring_buffer gen6_blt_ring = {
  1052. .name = "blt ring",
  1053. .id = RING_BLT,
  1054. .mmio_base = BLT_RING_BASE,
  1055. .size = 32 * PAGE_SIZE,
  1056. .init = blt_ring_init,
  1057. .write_tail = ring_write_tail,
  1058. .flush = blt_ring_flush,
  1059. .add_request = gen6_add_request,
  1060. .get_seqno = ring_get_seqno,
  1061. .irq_get = blt_ring_get_irq,
  1062. .irq_put = blt_ring_put_irq,
  1063. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1064. .cleanup = blt_ring_cleanup,
  1065. };
  1066. int intel_init_render_ring_buffer(struct drm_device *dev)
  1067. {
  1068. drm_i915_private_t *dev_priv = dev->dev_private;
  1069. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1070. *ring = render_ring;
  1071. if (INTEL_INFO(dev)->gen >= 6) {
  1072. ring->add_request = gen6_add_request;
  1073. ring->irq_get = gen6_render_ring_get_irq;
  1074. ring->irq_put = gen6_render_ring_put_irq;
  1075. } else if (IS_GEN5(dev)) {
  1076. ring->add_request = pc_render_add_request;
  1077. ring->get_seqno = pc_render_get_seqno;
  1078. }
  1079. if (!I915_NEED_GFX_HWS(dev)) {
  1080. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1081. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1082. }
  1083. return intel_init_ring_buffer(dev, ring);
  1084. }
  1085. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1086. {
  1087. drm_i915_private_t *dev_priv = dev->dev_private;
  1088. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1089. *ring = render_ring;
  1090. if (INTEL_INFO(dev)->gen >= 6) {
  1091. ring->add_request = gen6_add_request;
  1092. ring->irq_get = gen6_render_ring_get_irq;
  1093. ring->irq_put = gen6_render_ring_put_irq;
  1094. } else if (IS_GEN5(dev)) {
  1095. ring->add_request = pc_render_add_request;
  1096. ring->get_seqno = pc_render_get_seqno;
  1097. }
  1098. ring->dev = dev;
  1099. INIT_LIST_HEAD(&ring->active_list);
  1100. INIT_LIST_HEAD(&ring->request_list);
  1101. INIT_LIST_HEAD(&ring->gpu_write_list);
  1102. ring->size = size;
  1103. ring->effective_size = ring->size;
  1104. if (IS_I830(ring->dev))
  1105. ring->effective_size -= 128;
  1106. ring->map.offset = start;
  1107. ring->map.size = size;
  1108. ring->map.type = 0;
  1109. ring->map.flags = 0;
  1110. ring->map.mtrr = 0;
  1111. drm_core_ioremap_wc(&ring->map, dev);
  1112. if (ring->map.handle == NULL) {
  1113. DRM_ERROR("can not ioremap virtual address for"
  1114. " ring buffer\n");
  1115. return -ENOMEM;
  1116. }
  1117. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1118. return 0;
  1119. }
  1120. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1121. {
  1122. drm_i915_private_t *dev_priv = dev->dev_private;
  1123. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1124. if (IS_GEN6(dev))
  1125. *ring = gen6_bsd_ring;
  1126. else
  1127. *ring = bsd_ring;
  1128. return intel_init_ring_buffer(dev, ring);
  1129. }
  1130. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1131. {
  1132. drm_i915_private_t *dev_priv = dev->dev_private;
  1133. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1134. *ring = gen6_blt_ring;
  1135. return intel_init_ring_buffer(dev, ring);
  1136. }