tg3.c 367 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.101"
  63. #define DRV_MODULE_RELDATE "August 28, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define TG3_DMA_BYTE_ENAB 64
  112. #define TG3_RX_STD_DMA_SZ 1536
  113. #define TG3_RX_JMB_DMA_SZ 9046
  114. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  115. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  116. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  119. #define TG3_RAW_IP_ALIGN 2
  120. /* number of ETHTOOL_GSTATS u64's */
  121. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  122. #define TG3_NUM_TEST 6
  123. #define FIRMWARE_TG3 "tigon/tg3.bin"
  124. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  125. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  126. static char version[] __devinitdata =
  127. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  128. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  129. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  130. MODULE_LICENSE("GPL");
  131. MODULE_VERSION(DRV_MODULE_VERSION);
  132. MODULE_FIRMWARE(FIRMWARE_TG3);
  133. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  134. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  135. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  136. module_param(tg3_debug, int, 0);
  137. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  138. static struct pci_device_id tg3_pci_tbl[] = {
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  212. {}
  213. };
  214. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  215. static const struct {
  216. const char string[ETH_GSTRING_LEN];
  217. } ethtool_stats_keys[TG3_NUM_STATS] = {
  218. { "rx_octets" },
  219. { "rx_fragments" },
  220. { "rx_ucast_packets" },
  221. { "rx_mcast_packets" },
  222. { "rx_bcast_packets" },
  223. { "rx_fcs_errors" },
  224. { "rx_align_errors" },
  225. { "rx_xon_pause_rcvd" },
  226. { "rx_xoff_pause_rcvd" },
  227. { "rx_mac_ctrl_rcvd" },
  228. { "rx_xoff_entered" },
  229. { "rx_frame_too_long_errors" },
  230. { "rx_jabbers" },
  231. { "rx_undersize_packets" },
  232. { "rx_in_length_errors" },
  233. { "rx_out_length_errors" },
  234. { "rx_64_or_less_octet_packets" },
  235. { "rx_65_to_127_octet_packets" },
  236. { "rx_128_to_255_octet_packets" },
  237. { "rx_256_to_511_octet_packets" },
  238. { "rx_512_to_1023_octet_packets" },
  239. { "rx_1024_to_1522_octet_packets" },
  240. { "rx_1523_to_2047_octet_packets" },
  241. { "rx_2048_to_4095_octet_packets" },
  242. { "rx_4096_to_8191_octet_packets" },
  243. { "rx_8192_to_9022_octet_packets" },
  244. { "tx_octets" },
  245. { "tx_collisions" },
  246. { "tx_xon_sent" },
  247. { "tx_xoff_sent" },
  248. { "tx_flow_control" },
  249. { "tx_mac_errors" },
  250. { "tx_single_collisions" },
  251. { "tx_mult_collisions" },
  252. { "tx_deferred" },
  253. { "tx_excessive_collisions" },
  254. { "tx_late_collisions" },
  255. { "tx_collide_2times" },
  256. { "tx_collide_3times" },
  257. { "tx_collide_4times" },
  258. { "tx_collide_5times" },
  259. { "tx_collide_6times" },
  260. { "tx_collide_7times" },
  261. { "tx_collide_8times" },
  262. { "tx_collide_9times" },
  263. { "tx_collide_10times" },
  264. { "tx_collide_11times" },
  265. { "tx_collide_12times" },
  266. { "tx_collide_13times" },
  267. { "tx_collide_14times" },
  268. { "tx_collide_15times" },
  269. { "tx_ucast_packets" },
  270. { "tx_mcast_packets" },
  271. { "tx_bcast_packets" },
  272. { "tx_carrier_sense_errors" },
  273. { "tx_discards" },
  274. { "tx_errors" },
  275. { "dma_writeq_full" },
  276. { "dma_write_prioq_full" },
  277. { "rxbds_empty" },
  278. { "rx_discards" },
  279. { "rx_errors" },
  280. { "rx_threshold_hit" },
  281. { "dma_readq_full" },
  282. { "dma_read_prioq_full" },
  283. { "tx_comp_queue_full" },
  284. { "ring_set_send_prod_index" },
  285. { "ring_status_update" },
  286. { "nic_irqs" },
  287. { "nic_avoided_irqs" },
  288. { "nic_tx_threshold_hit" }
  289. };
  290. static const struct {
  291. const char string[ETH_GSTRING_LEN];
  292. } ethtool_test_keys[TG3_NUM_TEST] = {
  293. { "nvram test (online) " },
  294. { "link test (online) " },
  295. { "register test (offline)" },
  296. { "memory test (offline)" },
  297. { "loopback test (offline)" },
  298. { "interrupt test (offline)" },
  299. };
  300. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  301. {
  302. writel(val, tp->regs + off);
  303. }
  304. static u32 tg3_read32(struct tg3 *tp, u32 off)
  305. {
  306. return (readl(tp->regs + off));
  307. }
  308. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  309. {
  310. writel(val, tp->aperegs + off);
  311. }
  312. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  313. {
  314. return (readl(tp->aperegs + off));
  315. }
  316. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. unsigned long flags;
  319. spin_lock_irqsave(&tp->indirect_lock, flags);
  320. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  321. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  322. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  323. }
  324. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. writel(val, tp->regs + off);
  327. readl(tp->regs + off);
  328. }
  329. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  330. {
  331. unsigned long flags;
  332. u32 val;
  333. spin_lock_irqsave(&tp->indirect_lock, flags);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  335. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  336. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  337. return val;
  338. }
  339. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. unsigned long flags;
  342. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  344. TG3_64BIT_REG_LOW, val);
  345. return;
  346. }
  347. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  348. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  349. TG3_64BIT_REG_LOW, val);
  350. return;
  351. }
  352. spin_lock_irqsave(&tp->indirect_lock, flags);
  353. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  355. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  356. /* In indirect mode when disabling interrupts, we also need
  357. * to clear the interrupt bit in the GRC local ctrl register.
  358. */
  359. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  360. (val == 0x1)) {
  361. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  362. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  363. }
  364. }
  365. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  366. {
  367. unsigned long flags;
  368. u32 val;
  369. spin_lock_irqsave(&tp->indirect_lock, flags);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  371. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  372. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  373. return val;
  374. }
  375. /* usec_wait specifies the wait time in usec when writing to certain registers
  376. * where it is unsafe to read back the register without some delay.
  377. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  378. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  379. */
  380. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  381. {
  382. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  383. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  384. /* Non-posted methods */
  385. tp->write32(tp, off, val);
  386. else {
  387. /* Posted method */
  388. tg3_write32(tp, off, val);
  389. if (usec_wait)
  390. udelay(usec_wait);
  391. tp->read32(tp, off);
  392. }
  393. /* Wait again after the read for the posted method to guarantee that
  394. * the wait time is met.
  395. */
  396. if (usec_wait)
  397. udelay(usec_wait);
  398. }
  399. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. tp->write32_mbox(tp, off, val);
  402. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  403. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  404. tp->read32_mbox(tp, off);
  405. }
  406. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  407. {
  408. void __iomem *mbox = tp->regs + off;
  409. writel(val, mbox);
  410. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  411. writel(val, mbox);
  412. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  413. readl(mbox);
  414. }
  415. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  416. {
  417. return (readl(tp->regs + off + GRCMBOX_BASE));
  418. }
  419. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  420. {
  421. writel(val, tp->regs + off + GRCMBOX_BASE);
  422. }
  423. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  424. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  425. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  426. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  427. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  428. #define tw32(reg,val) tp->write32(tp, reg, val)
  429. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  430. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  431. #define tr32(reg) tp->read32(tp, reg)
  432. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. unsigned long flags;
  435. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  436. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  437. return;
  438. spin_lock_irqsave(&tp->indirect_lock, flags);
  439. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  440. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  442. /* Always leave this as zero. */
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  444. } else {
  445. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  446. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  447. /* Always leave this as zero. */
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  449. }
  450. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  451. }
  452. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  453. {
  454. unsigned long flags;
  455. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  456. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  457. *val = 0;
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  462. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  463. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  464. /* Always leave this as zero. */
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  466. } else {
  467. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  468. *val = tr32(TG3PCI_MEM_WIN_DATA);
  469. /* Always leave this as zero. */
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  471. }
  472. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  473. }
  474. static void tg3_ape_lock_init(struct tg3 *tp)
  475. {
  476. int i;
  477. /* Make sure the driver hasn't any stale locks. */
  478. for (i = 0; i < 8; i++)
  479. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  480. APE_LOCK_GRANT_DRIVER);
  481. }
  482. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  483. {
  484. int i, off;
  485. int ret = 0;
  486. u32 status;
  487. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  488. return 0;
  489. switch (locknum) {
  490. case TG3_APE_LOCK_GRC:
  491. case TG3_APE_LOCK_MEM:
  492. break;
  493. default:
  494. return -EINVAL;
  495. }
  496. off = 4 * locknum;
  497. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  498. /* Wait for up to 1 millisecond to acquire lock. */
  499. for (i = 0; i < 100; i++) {
  500. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  501. if (status == APE_LOCK_GRANT_DRIVER)
  502. break;
  503. udelay(10);
  504. }
  505. if (status != APE_LOCK_GRANT_DRIVER) {
  506. /* Revoke the lock request. */
  507. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  508. APE_LOCK_GRANT_DRIVER);
  509. ret = -EBUSY;
  510. }
  511. return ret;
  512. }
  513. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  514. {
  515. int off;
  516. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  517. return;
  518. switch (locknum) {
  519. case TG3_APE_LOCK_GRC:
  520. case TG3_APE_LOCK_MEM:
  521. break;
  522. default:
  523. return;
  524. }
  525. off = 4 * locknum;
  526. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  527. }
  528. static void tg3_disable_ints(struct tg3 *tp)
  529. {
  530. tw32(TG3PCI_MISC_HOST_CTRL,
  531. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  532. tw32_mailbox_f(tp->napi[0].int_mbox, 0x00000001);
  533. }
  534. static void tg3_enable_ints(struct tg3 *tp)
  535. {
  536. u32 coal_now;
  537. struct tg3_napi *tnapi = &tp->napi[0];
  538. tp->irq_sync = 0;
  539. wmb();
  540. tw32(TG3PCI_MISC_HOST_CTRL,
  541. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  542. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  543. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  544. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  545. coal_now = tnapi->coal_now;
  546. /* Force an initial interrupt */
  547. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  548. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  549. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  550. else
  551. tw32(HOSTCC_MODE, tp->coalesce_mode |
  552. HOSTCC_MODE_ENABLE | coal_now);
  553. }
  554. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  555. {
  556. struct tg3 *tp = tnapi->tp;
  557. struct tg3_hw_status *sblk = tnapi->hw_status;
  558. unsigned int work_exists = 0;
  559. /* check for phy events */
  560. if (!(tp->tg3_flags &
  561. (TG3_FLAG_USE_LINKCHG_REG |
  562. TG3_FLAG_POLL_SERDES))) {
  563. if (sblk->status & SD_STATUS_LINK_CHG)
  564. work_exists = 1;
  565. }
  566. /* check for RX/TX work to do */
  567. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  568. sblk->idx[0].rx_producer != tnapi->rx_rcb_ptr)
  569. work_exists = 1;
  570. return work_exists;
  571. }
  572. /* tg3_int_reenable
  573. * similar to tg3_enable_ints, but it accurately determines whether there
  574. * is new work pending and can return without flushing the PIO write
  575. * which reenables interrupts
  576. */
  577. static void tg3_int_reenable(struct tg3_napi *tnapi)
  578. {
  579. struct tg3 *tp = tnapi->tp;
  580. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  581. mmiowb();
  582. /* When doing tagged status, this work check is unnecessary.
  583. * The last_tag we write above tells the chip which piece of
  584. * work we've completed.
  585. */
  586. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  587. tg3_has_work(tnapi))
  588. tw32(HOSTCC_MODE, tp->coalesce_mode |
  589. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  590. }
  591. static inline void tg3_netif_stop(struct tg3 *tp)
  592. {
  593. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  594. napi_disable(&tp->napi[0].napi);
  595. netif_tx_disable(tp->dev);
  596. }
  597. static inline void tg3_netif_start(struct tg3 *tp)
  598. {
  599. struct tg3_napi *tnapi = &tp->napi[0];
  600. netif_wake_queue(tp->dev);
  601. /* NOTE: unconditional netif_wake_queue is only appropriate
  602. * so long as all callers are assured to have free tx slots
  603. * (such as after tg3_init_hw)
  604. */
  605. napi_enable(&tnapi->napi);
  606. tnapi->hw_status->status |= SD_STATUS_UPDATED;
  607. tg3_enable_ints(tp);
  608. }
  609. static void tg3_switch_clocks(struct tg3 *tp)
  610. {
  611. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  612. u32 orig_clock_ctrl;
  613. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  614. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  615. return;
  616. orig_clock_ctrl = clock_ctrl;
  617. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  618. CLOCK_CTRL_CLKRUN_OENABLE |
  619. 0x1f);
  620. tp->pci_clock_ctrl = clock_ctrl;
  621. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  622. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  623. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  624. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  625. }
  626. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  627. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  628. clock_ctrl |
  629. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  630. 40);
  631. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  632. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  633. 40);
  634. }
  635. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  636. }
  637. #define PHY_BUSY_LOOPS 5000
  638. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  639. {
  640. u32 frame_val;
  641. unsigned int loops;
  642. int ret;
  643. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  644. tw32_f(MAC_MI_MODE,
  645. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  646. udelay(80);
  647. }
  648. *val = 0x0;
  649. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  650. MI_COM_PHY_ADDR_MASK);
  651. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  652. MI_COM_REG_ADDR_MASK);
  653. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  654. tw32_f(MAC_MI_COM, frame_val);
  655. loops = PHY_BUSY_LOOPS;
  656. while (loops != 0) {
  657. udelay(10);
  658. frame_val = tr32(MAC_MI_COM);
  659. if ((frame_val & MI_COM_BUSY) == 0) {
  660. udelay(5);
  661. frame_val = tr32(MAC_MI_COM);
  662. break;
  663. }
  664. loops -= 1;
  665. }
  666. ret = -EBUSY;
  667. if (loops != 0) {
  668. *val = frame_val & MI_COM_DATA_MASK;
  669. ret = 0;
  670. }
  671. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  672. tw32_f(MAC_MI_MODE, tp->mi_mode);
  673. udelay(80);
  674. }
  675. return ret;
  676. }
  677. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  678. {
  679. u32 frame_val;
  680. unsigned int loops;
  681. int ret;
  682. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  683. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  684. return 0;
  685. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  686. tw32_f(MAC_MI_MODE,
  687. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  688. udelay(80);
  689. }
  690. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  691. MI_COM_PHY_ADDR_MASK);
  692. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  693. MI_COM_REG_ADDR_MASK);
  694. frame_val |= (val & MI_COM_DATA_MASK);
  695. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  696. tw32_f(MAC_MI_COM, frame_val);
  697. loops = PHY_BUSY_LOOPS;
  698. while (loops != 0) {
  699. udelay(10);
  700. frame_val = tr32(MAC_MI_COM);
  701. if ((frame_val & MI_COM_BUSY) == 0) {
  702. udelay(5);
  703. frame_val = tr32(MAC_MI_COM);
  704. break;
  705. }
  706. loops -= 1;
  707. }
  708. ret = -EBUSY;
  709. if (loops != 0)
  710. ret = 0;
  711. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  712. tw32_f(MAC_MI_MODE, tp->mi_mode);
  713. udelay(80);
  714. }
  715. return ret;
  716. }
  717. static int tg3_bmcr_reset(struct tg3 *tp)
  718. {
  719. u32 phy_control;
  720. int limit, err;
  721. /* OK, reset it, and poll the BMCR_RESET bit until it
  722. * clears or we time out.
  723. */
  724. phy_control = BMCR_RESET;
  725. err = tg3_writephy(tp, MII_BMCR, phy_control);
  726. if (err != 0)
  727. return -EBUSY;
  728. limit = 5000;
  729. while (limit--) {
  730. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  731. if (err != 0)
  732. return -EBUSY;
  733. if ((phy_control & BMCR_RESET) == 0) {
  734. udelay(40);
  735. break;
  736. }
  737. udelay(10);
  738. }
  739. if (limit < 0)
  740. return -EBUSY;
  741. return 0;
  742. }
  743. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  744. {
  745. struct tg3 *tp = bp->priv;
  746. u32 val;
  747. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  748. return -EAGAIN;
  749. if (tg3_readphy(tp, reg, &val))
  750. return -EIO;
  751. return val;
  752. }
  753. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  754. {
  755. struct tg3 *tp = bp->priv;
  756. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  757. return -EAGAIN;
  758. if (tg3_writephy(tp, reg, val))
  759. return -EIO;
  760. return 0;
  761. }
  762. static int tg3_mdio_reset(struct mii_bus *bp)
  763. {
  764. return 0;
  765. }
  766. static void tg3_mdio_config_5785(struct tg3 *tp)
  767. {
  768. u32 val;
  769. struct phy_device *phydev;
  770. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  771. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  772. case TG3_PHY_ID_BCM50610:
  773. val = MAC_PHYCFG2_50610_LED_MODES;
  774. break;
  775. case TG3_PHY_ID_BCMAC131:
  776. val = MAC_PHYCFG2_AC131_LED_MODES;
  777. break;
  778. case TG3_PHY_ID_RTL8211C:
  779. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  780. break;
  781. case TG3_PHY_ID_RTL8201E:
  782. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  783. break;
  784. default:
  785. return;
  786. }
  787. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  788. tw32(MAC_PHYCFG2, val);
  789. val = tr32(MAC_PHYCFG1);
  790. val &= ~(MAC_PHYCFG1_RGMII_INT |
  791. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  792. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  793. tw32(MAC_PHYCFG1, val);
  794. return;
  795. }
  796. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  797. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  798. MAC_PHYCFG2_FMODE_MASK_MASK |
  799. MAC_PHYCFG2_GMODE_MASK_MASK |
  800. MAC_PHYCFG2_ACT_MASK_MASK |
  801. MAC_PHYCFG2_QUAL_MASK_MASK |
  802. MAC_PHYCFG2_INBAND_ENABLE;
  803. tw32(MAC_PHYCFG2, val);
  804. val = tr32(MAC_PHYCFG1);
  805. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  806. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  807. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  808. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  809. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  810. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  811. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  812. }
  813. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  814. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  815. tw32(MAC_PHYCFG1, val);
  816. val = tr32(MAC_EXT_RGMII_MODE);
  817. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  818. MAC_RGMII_MODE_RX_QUALITY |
  819. MAC_RGMII_MODE_RX_ACTIVITY |
  820. MAC_RGMII_MODE_RX_ENG_DET |
  821. MAC_RGMII_MODE_TX_ENABLE |
  822. MAC_RGMII_MODE_TX_LOWPWR |
  823. MAC_RGMII_MODE_TX_RESET);
  824. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  825. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  826. val |= MAC_RGMII_MODE_RX_INT_B |
  827. MAC_RGMII_MODE_RX_QUALITY |
  828. MAC_RGMII_MODE_RX_ACTIVITY |
  829. MAC_RGMII_MODE_RX_ENG_DET;
  830. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  831. val |= MAC_RGMII_MODE_TX_ENABLE |
  832. MAC_RGMII_MODE_TX_LOWPWR |
  833. MAC_RGMII_MODE_TX_RESET;
  834. }
  835. tw32(MAC_EXT_RGMII_MODE, val);
  836. }
  837. static void tg3_mdio_start(struct tg3 *tp)
  838. {
  839. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  840. mutex_lock(&tp->mdio_bus->mdio_lock);
  841. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  842. mutex_unlock(&tp->mdio_bus->mdio_lock);
  843. }
  844. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  845. tw32_f(MAC_MI_MODE, tp->mi_mode);
  846. udelay(80);
  847. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  849. tg3_mdio_config_5785(tp);
  850. }
  851. static void tg3_mdio_stop(struct tg3 *tp)
  852. {
  853. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  854. mutex_lock(&tp->mdio_bus->mdio_lock);
  855. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  856. mutex_unlock(&tp->mdio_bus->mdio_lock);
  857. }
  858. }
  859. static int tg3_mdio_init(struct tg3 *tp)
  860. {
  861. int i;
  862. u32 reg;
  863. struct phy_device *phydev;
  864. tg3_mdio_start(tp);
  865. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  866. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  867. return 0;
  868. tp->mdio_bus = mdiobus_alloc();
  869. if (tp->mdio_bus == NULL)
  870. return -ENOMEM;
  871. tp->mdio_bus->name = "tg3 mdio bus";
  872. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  873. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  874. tp->mdio_bus->priv = tp;
  875. tp->mdio_bus->parent = &tp->pdev->dev;
  876. tp->mdio_bus->read = &tg3_mdio_read;
  877. tp->mdio_bus->write = &tg3_mdio_write;
  878. tp->mdio_bus->reset = &tg3_mdio_reset;
  879. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  880. tp->mdio_bus->irq = &tp->mdio_irq[0];
  881. for (i = 0; i < PHY_MAX_ADDR; i++)
  882. tp->mdio_bus->irq[i] = PHY_POLL;
  883. /* The bus registration will look for all the PHYs on the mdio bus.
  884. * Unfortunately, it does not ensure the PHY is powered up before
  885. * accessing the PHY ID registers. A chip reset is the
  886. * quickest way to bring the device back to an operational state..
  887. */
  888. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  889. tg3_bmcr_reset(tp);
  890. i = mdiobus_register(tp->mdio_bus);
  891. if (i) {
  892. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  893. tp->dev->name, i);
  894. mdiobus_free(tp->mdio_bus);
  895. return i;
  896. }
  897. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  898. if (!phydev || !phydev->drv) {
  899. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  900. mdiobus_unregister(tp->mdio_bus);
  901. mdiobus_free(tp->mdio_bus);
  902. return -ENODEV;
  903. }
  904. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  905. case TG3_PHY_ID_BCM57780:
  906. phydev->interface = PHY_INTERFACE_MODE_GMII;
  907. break;
  908. case TG3_PHY_ID_BCM50610:
  909. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  910. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  911. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  912. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  913. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  914. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  915. /* fallthru */
  916. case TG3_PHY_ID_RTL8211C:
  917. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  918. break;
  919. case TG3_PHY_ID_RTL8201E:
  920. case TG3_PHY_ID_BCMAC131:
  921. phydev->interface = PHY_INTERFACE_MODE_MII;
  922. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  923. break;
  924. }
  925. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  927. tg3_mdio_config_5785(tp);
  928. return 0;
  929. }
  930. static void tg3_mdio_fini(struct tg3 *tp)
  931. {
  932. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  933. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  934. mdiobus_unregister(tp->mdio_bus);
  935. mdiobus_free(tp->mdio_bus);
  936. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  937. }
  938. }
  939. /* tp->lock is held. */
  940. static inline void tg3_generate_fw_event(struct tg3 *tp)
  941. {
  942. u32 val;
  943. val = tr32(GRC_RX_CPU_EVENT);
  944. val |= GRC_RX_CPU_DRIVER_EVENT;
  945. tw32_f(GRC_RX_CPU_EVENT, val);
  946. tp->last_event_jiffies = jiffies;
  947. }
  948. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  949. /* tp->lock is held. */
  950. static void tg3_wait_for_event_ack(struct tg3 *tp)
  951. {
  952. int i;
  953. unsigned int delay_cnt;
  954. long time_remain;
  955. /* If enough time has passed, no wait is necessary. */
  956. time_remain = (long)(tp->last_event_jiffies + 1 +
  957. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  958. (long)jiffies;
  959. if (time_remain < 0)
  960. return;
  961. /* Check if we can shorten the wait time. */
  962. delay_cnt = jiffies_to_usecs(time_remain);
  963. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  964. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  965. delay_cnt = (delay_cnt >> 3) + 1;
  966. for (i = 0; i < delay_cnt; i++) {
  967. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  968. break;
  969. udelay(8);
  970. }
  971. }
  972. /* tp->lock is held. */
  973. static void tg3_ump_link_report(struct tg3 *tp)
  974. {
  975. u32 reg;
  976. u32 val;
  977. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  978. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  979. return;
  980. tg3_wait_for_event_ack(tp);
  981. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  982. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  983. val = 0;
  984. if (!tg3_readphy(tp, MII_BMCR, &reg))
  985. val = reg << 16;
  986. if (!tg3_readphy(tp, MII_BMSR, &reg))
  987. val |= (reg & 0xffff);
  988. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  989. val = 0;
  990. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  991. val = reg << 16;
  992. if (!tg3_readphy(tp, MII_LPA, &reg))
  993. val |= (reg & 0xffff);
  994. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  995. val = 0;
  996. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  997. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  998. val = reg << 16;
  999. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1000. val |= (reg & 0xffff);
  1001. }
  1002. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1003. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1004. val = reg << 16;
  1005. else
  1006. val = 0;
  1007. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1008. tg3_generate_fw_event(tp);
  1009. }
  1010. static void tg3_link_report(struct tg3 *tp)
  1011. {
  1012. if (!netif_carrier_ok(tp->dev)) {
  1013. if (netif_msg_link(tp))
  1014. printk(KERN_INFO PFX "%s: Link is down.\n",
  1015. tp->dev->name);
  1016. tg3_ump_link_report(tp);
  1017. } else if (netif_msg_link(tp)) {
  1018. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1019. tp->dev->name,
  1020. (tp->link_config.active_speed == SPEED_1000 ?
  1021. 1000 :
  1022. (tp->link_config.active_speed == SPEED_100 ?
  1023. 100 : 10)),
  1024. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1025. "full" : "half"));
  1026. printk(KERN_INFO PFX
  1027. "%s: Flow control is %s for TX and %s for RX.\n",
  1028. tp->dev->name,
  1029. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1030. "on" : "off",
  1031. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1032. "on" : "off");
  1033. tg3_ump_link_report(tp);
  1034. }
  1035. }
  1036. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1037. {
  1038. u16 miireg;
  1039. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1040. miireg = ADVERTISE_PAUSE_CAP;
  1041. else if (flow_ctrl & FLOW_CTRL_TX)
  1042. miireg = ADVERTISE_PAUSE_ASYM;
  1043. else if (flow_ctrl & FLOW_CTRL_RX)
  1044. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1045. else
  1046. miireg = 0;
  1047. return miireg;
  1048. }
  1049. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1050. {
  1051. u16 miireg;
  1052. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1053. miireg = ADVERTISE_1000XPAUSE;
  1054. else if (flow_ctrl & FLOW_CTRL_TX)
  1055. miireg = ADVERTISE_1000XPSE_ASYM;
  1056. else if (flow_ctrl & FLOW_CTRL_RX)
  1057. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1058. else
  1059. miireg = 0;
  1060. return miireg;
  1061. }
  1062. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1063. {
  1064. u8 cap = 0;
  1065. if (lcladv & ADVERTISE_1000XPAUSE) {
  1066. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1067. if (rmtadv & LPA_1000XPAUSE)
  1068. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1069. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1070. cap = FLOW_CTRL_RX;
  1071. } else {
  1072. if (rmtadv & LPA_1000XPAUSE)
  1073. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1074. }
  1075. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1076. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1077. cap = FLOW_CTRL_TX;
  1078. }
  1079. return cap;
  1080. }
  1081. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1082. {
  1083. u8 autoneg;
  1084. u8 flowctrl = 0;
  1085. u32 old_rx_mode = tp->rx_mode;
  1086. u32 old_tx_mode = tp->tx_mode;
  1087. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1088. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1089. else
  1090. autoneg = tp->link_config.autoneg;
  1091. if (autoneg == AUTONEG_ENABLE &&
  1092. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1093. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1094. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1095. else
  1096. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1097. } else
  1098. flowctrl = tp->link_config.flowctrl;
  1099. tp->link_config.active_flowctrl = flowctrl;
  1100. if (flowctrl & FLOW_CTRL_RX)
  1101. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1102. else
  1103. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1104. if (old_rx_mode != tp->rx_mode)
  1105. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1106. if (flowctrl & FLOW_CTRL_TX)
  1107. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1108. else
  1109. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1110. if (old_tx_mode != tp->tx_mode)
  1111. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1112. }
  1113. static void tg3_adjust_link(struct net_device *dev)
  1114. {
  1115. u8 oldflowctrl, linkmesg = 0;
  1116. u32 mac_mode, lcl_adv, rmt_adv;
  1117. struct tg3 *tp = netdev_priv(dev);
  1118. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1119. spin_lock(&tp->lock);
  1120. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1121. MAC_MODE_HALF_DUPLEX);
  1122. oldflowctrl = tp->link_config.active_flowctrl;
  1123. if (phydev->link) {
  1124. lcl_adv = 0;
  1125. rmt_adv = 0;
  1126. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1127. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1128. else
  1129. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1130. if (phydev->duplex == DUPLEX_HALF)
  1131. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1132. else {
  1133. lcl_adv = tg3_advert_flowctrl_1000T(
  1134. tp->link_config.flowctrl);
  1135. if (phydev->pause)
  1136. rmt_adv = LPA_PAUSE_CAP;
  1137. if (phydev->asym_pause)
  1138. rmt_adv |= LPA_PAUSE_ASYM;
  1139. }
  1140. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1141. } else
  1142. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1143. if (mac_mode != tp->mac_mode) {
  1144. tp->mac_mode = mac_mode;
  1145. tw32_f(MAC_MODE, tp->mac_mode);
  1146. udelay(40);
  1147. }
  1148. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1149. if (phydev->speed == SPEED_10)
  1150. tw32(MAC_MI_STAT,
  1151. MAC_MI_STAT_10MBPS_MODE |
  1152. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1153. else
  1154. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1155. }
  1156. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1157. tw32(MAC_TX_LENGTHS,
  1158. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1159. (6 << TX_LENGTHS_IPG_SHIFT) |
  1160. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1161. else
  1162. tw32(MAC_TX_LENGTHS,
  1163. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1164. (6 << TX_LENGTHS_IPG_SHIFT) |
  1165. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1166. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1167. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1168. phydev->speed != tp->link_config.active_speed ||
  1169. phydev->duplex != tp->link_config.active_duplex ||
  1170. oldflowctrl != tp->link_config.active_flowctrl)
  1171. linkmesg = 1;
  1172. tp->link_config.active_speed = phydev->speed;
  1173. tp->link_config.active_duplex = phydev->duplex;
  1174. spin_unlock(&tp->lock);
  1175. if (linkmesg)
  1176. tg3_link_report(tp);
  1177. }
  1178. static int tg3_phy_init(struct tg3 *tp)
  1179. {
  1180. struct phy_device *phydev;
  1181. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1182. return 0;
  1183. /* Bring the PHY back to a known state. */
  1184. tg3_bmcr_reset(tp);
  1185. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1186. /* Attach the MAC to the PHY. */
  1187. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1188. phydev->dev_flags, phydev->interface);
  1189. if (IS_ERR(phydev)) {
  1190. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1191. return PTR_ERR(phydev);
  1192. }
  1193. /* Mask with MAC supported features. */
  1194. switch (phydev->interface) {
  1195. case PHY_INTERFACE_MODE_GMII:
  1196. case PHY_INTERFACE_MODE_RGMII:
  1197. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1198. phydev->supported &= (PHY_GBIT_FEATURES |
  1199. SUPPORTED_Pause |
  1200. SUPPORTED_Asym_Pause);
  1201. break;
  1202. }
  1203. /* fallthru */
  1204. case PHY_INTERFACE_MODE_MII:
  1205. phydev->supported &= (PHY_BASIC_FEATURES |
  1206. SUPPORTED_Pause |
  1207. SUPPORTED_Asym_Pause);
  1208. break;
  1209. default:
  1210. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1211. return -EINVAL;
  1212. }
  1213. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1214. phydev->advertising = phydev->supported;
  1215. return 0;
  1216. }
  1217. static void tg3_phy_start(struct tg3 *tp)
  1218. {
  1219. struct phy_device *phydev;
  1220. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1221. return;
  1222. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1223. if (tp->link_config.phy_is_low_power) {
  1224. tp->link_config.phy_is_low_power = 0;
  1225. phydev->speed = tp->link_config.orig_speed;
  1226. phydev->duplex = tp->link_config.orig_duplex;
  1227. phydev->autoneg = tp->link_config.orig_autoneg;
  1228. phydev->advertising = tp->link_config.orig_advertising;
  1229. }
  1230. phy_start(phydev);
  1231. phy_start_aneg(phydev);
  1232. }
  1233. static void tg3_phy_stop(struct tg3 *tp)
  1234. {
  1235. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1236. return;
  1237. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1238. }
  1239. static void tg3_phy_fini(struct tg3 *tp)
  1240. {
  1241. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1242. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1243. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1244. }
  1245. }
  1246. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1247. {
  1248. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1249. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1250. }
  1251. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1252. {
  1253. u32 phytest;
  1254. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1255. u32 phy;
  1256. tg3_writephy(tp, MII_TG3_FET_TEST,
  1257. phytest | MII_TG3_FET_SHADOW_EN);
  1258. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1259. if (enable)
  1260. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1261. else
  1262. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1263. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1264. }
  1265. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1266. }
  1267. }
  1268. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1269. {
  1270. u32 reg;
  1271. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1272. return;
  1273. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1274. tg3_phy_fet_toggle_apd(tp, enable);
  1275. return;
  1276. }
  1277. reg = MII_TG3_MISC_SHDW_WREN |
  1278. MII_TG3_MISC_SHDW_SCR5_SEL |
  1279. MII_TG3_MISC_SHDW_SCR5_LPED |
  1280. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1281. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1282. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1283. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1284. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1285. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1286. reg = MII_TG3_MISC_SHDW_WREN |
  1287. MII_TG3_MISC_SHDW_APD_SEL |
  1288. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1289. if (enable)
  1290. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1291. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1292. }
  1293. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1294. {
  1295. u32 phy;
  1296. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1297. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1298. return;
  1299. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1300. u32 ephy;
  1301. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1302. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1303. tg3_writephy(tp, MII_TG3_FET_TEST,
  1304. ephy | MII_TG3_FET_SHADOW_EN);
  1305. if (!tg3_readphy(tp, reg, &phy)) {
  1306. if (enable)
  1307. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1308. else
  1309. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1310. tg3_writephy(tp, reg, phy);
  1311. }
  1312. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1313. }
  1314. } else {
  1315. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1316. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1317. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1318. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1319. if (enable)
  1320. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1321. else
  1322. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1323. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1324. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1325. }
  1326. }
  1327. }
  1328. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1329. {
  1330. u32 val;
  1331. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1332. return;
  1333. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1334. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1335. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1336. (val | (1 << 15) | (1 << 4)));
  1337. }
  1338. static void tg3_phy_apply_otp(struct tg3 *tp)
  1339. {
  1340. u32 otp, phy;
  1341. if (!tp->phy_otp)
  1342. return;
  1343. otp = tp->phy_otp;
  1344. /* Enable SM_DSP clock and tx 6dB coding. */
  1345. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1346. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1347. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1348. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1349. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1350. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1351. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1352. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1353. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1354. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1355. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1356. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1357. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1358. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1359. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1360. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1361. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1362. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1363. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1364. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1365. /* Turn off SM_DSP clock. */
  1366. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1367. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1368. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1369. }
  1370. static int tg3_wait_macro_done(struct tg3 *tp)
  1371. {
  1372. int limit = 100;
  1373. while (limit--) {
  1374. u32 tmp32;
  1375. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1376. if ((tmp32 & 0x1000) == 0)
  1377. break;
  1378. }
  1379. }
  1380. if (limit < 0)
  1381. return -EBUSY;
  1382. return 0;
  1383. }
  1384. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1385. {
  1386. static const u32 test_pat[4][6] = {
  1387. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1388. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1389. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1390. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1391. };
  1392. int chan;
  1393. for (chan = 0; chan < 4; chan++) {
  1394. int i;
  1395. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1396. (chan * 0x2000) | 0x0200);
  1397. tg3_writephy(tp, 0x16, 0x0002);
  1398. for (i = 0; i < 6; i++)
  1399. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1400. test_pat[chan][i]);
  1401. tg3_writephy(tp, 0x16, 0x0202);
  1402. if (tg3_wait_macro_done(tp)) {
  1403. *resetp = 1;
  1404. return -EBUSY;
  1405. }
  1406. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1407. (chan * 0x2000) | 0x0200);
  1408. tg3_writephy(tp, 0x16, 0x0082);
  1409. if (tg3_wait_macro_done(tp)) {
  1410. *resetp = 1;
  1411. return -EBUSY;
  1412. }
  1413. tg3_writephy(tp, 0x16, 0x0802);
  1414. if (tg3_wait_macro_done(tp)) {
  1415. *resetp = 1;
  1416. return -EBUSY;
  1417. }
  1418. for (i = 0; i < 6; i += 2) {
  1419. u32 low, high;
  1420. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1421. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1422. tg3_wait_macro_done(tp)) {
  1423. *resetp = 1;
  1424. return -EBUSY;
  1425. }
  1426. low &= 0x7fff;
  1427. high &= 0x000f;
  1428. if (low != test_pat[chan][i] ||
  1429. high != test_pat[chan][i+1]) {
  1430. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1431. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1432. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1433. return -EBUSY;
  1434. }
  1435. }
  1436. }
  1437. return 0;
  1438. }
  1439. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1440. {
  1441. int chan;
  1442. for (chan = 0; chan < 4; chan++) {
  1443. int i;
  1444. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1445. (chan * 0x2000) | 0x0200);
  1446. tg3_writephy(tp, 0x16, 0x0002);
  1447. for (i = 0; i < 6; i++)
  1448. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1449. tg3_writephy(tp, 0x16, 0x0202);
  1450. if (tg3_wait_macro_done(tp))
  1451. return -EBUSY;
  1452. }
  1453. return 0;
  1454. }
  1455. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1456. {
  1457. u32 reg32, phy9_orig;
  1458. int retries, do_phy_reset, err;
  1459. retries = 10;
  1460. do_phy_reset = 1;
  1461. do {
  1462. if (do_phy_reset) {
  1463. err = tg3_bmcr_reset(tp);
  1464. if (err)
  1465. return err;
  1466. do_phy_reset = 0;
  1467. }
  1468. /* Disable transmitter and interrupt. */
  1469. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1470. continue;
  1471. reg32 |= 0x3000;
  1472. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1473. /* Set full-duplex, 1000 mbps. */
  1474. tg3_writephy(tp, MII_BMCR,
  1475. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1476. /* Set to master mode. */
  1477. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1478. continue;
  1479. tg3_writephy(tp, MII_TG3_CTRL,
  1480. (MII_TG3_CTRL_AS_MASTER |
  1481. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1482. /* Enable SM_DSP_CLOCK and 6dB. */
  1483. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1484. /* Block the PHY control access. */
  1485. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1486. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1487. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1488. if (!err)
  1489. break;
  1490. } while (--retries);
  1491. err = tg3_phy_reset_chanpat(tp);
  1492. if (err)
  1493. return err;
  1494. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1495. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1496. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1497. tg3_writephy(tp, 0x16, 0x0000);
  1498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1500. /* Set Extended packet length bit for jumbo frames */
  1501. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1502. }
  1503. else {
  1504. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1505. }
  1506. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1507. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1508. reg32 &= ~0x3000;
  1509. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1510. } else if (!err)
  1511. err = -EBUSY;
  1512. return err;
  1513. }
  1514. /* This will reset the tigon3 PHY if there is no valid
  1515. * link unless the FORCE argument is non-zero.
  1516. */
  1517. static int tg3_phy_reset(struct tg3 *tp)
  1518. {
  1519. u32 cpmuctrl;
  1520. u32 phy_status;
  1521. int err;
  1522. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1523. u32 val;
  1524. val = tr32(GRC_MISC_CFG);
  1525. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1526. udelay(40);
  1527. }
  1528. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1529. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1530. if (err != 0)
  1531. return -EBUSY;
  1532. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1533. netif_carrier_off(tp->dev);
  1534. tg3_link_report(tp);
  1535. }
  1536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1539. err = tg3_phy_reset_5703_4_5(tp);
  1540. if (err)
  1541. return err;
  1542. goto out;
  1543. }
  1544. cpmuctrl = 0;
  1545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1546. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1547. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1548. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1549. tw32(TG3_CPMU_CTRL,
  1550. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1551. }
  1552. err = tg3_bmcr_reset(tp);
  1553. if (err)
  1554. return err;
  1555. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1556. u32 phy;
  1557. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1558. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1559. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1560. }
  1561. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1562. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1563. u32 val;
  1564. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1565. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1566. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1567. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1568. udelay(40);
  1569. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1570. }
  1571. }
  1572. tg3_phy_apply_otp(tp);
  1573. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1574. tg3_phy_toggle_apd(tp, true);
  1575. else
  1576. tg3_phy_toggle_apd(tp, false);
  1577. out:
  1578. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1580. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1581. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1582. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1583. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1584. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1585. }
  1586. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1587. tg3_writephy(tp, 0x1c, 0x8d68);
  1588. tg3_writephy(tp, 0x1c, 0x8d68);
  1589. }
  1590. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1591. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1592. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1593. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1594. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1595. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1596. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1597. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1598. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1599. }
  1600. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1601. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1602. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1603. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1604. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1605. tg3_writephy(tp, MII_TG3_TEST1,
  1606. MII_TG3_TEST1_TRIM_EN | 0x4);
  1607. } else
  1608. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1609. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1610. }
  1611. /* Set Extended packet length bit (bit 14) on all chips that */
  1612. /* support jumbo frames */
  1613. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1614. /* Cannot do read-modify-write on 5401 */
  1615. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1616. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1617. u32 phy_reg;
  1618. /* Set bit 14 with read-modify-write to preserve other bits */
  1619. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1620. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1622. }
  1623. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1624. * jumbo frames transmission.
  1625. */
  1626. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1627. u32 phy_reg;
  1628. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1629. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1630. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1631. }
  1632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1633. /* adjust output voltage */
  1634. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1635. }
  1636. tg3_phy_toggle_automdix(tp, 1);
  1637. tg3_phy_set_wirespeed(tp);
  1638. return 0;
  1639. }
  1640. static void tg3_frob_aux_power(struct tg3 *tp)
  1641. {
  1642. struct tg3 *tp_peer = tp;
  1643. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1644. return;
  1645. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1646. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1647. struct net_device *dev_peer;
  1648. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1649. /* remove_one() may have been run on the peer. */
  1650. if (!dev_peer)
  1651. tp_peer = tp;
  1652. else
  1653. tp_peer = netdev_priv(dev_peer);
  1654. }
  1655. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1656. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1657. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1658. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1660. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1661. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1662. (GRC_LCLCTRL_GPIO_OE0 |
  1663. GRC_LCLCTRL_GPIO_OE1 |
  1664. GRC_LCLCTRL_GPIO_OE2 |
  1665. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1666. GRC_LCLCTRL_GPIO_OUTPUT1),
  1667. 100);
  1668. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1669. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1670. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1671. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1672. GRC_LCLCTRL_GPIO_OE1 |
  1673. GRC_LCLCTRL_GPIO_OE2 |
  1674. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1675. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1676. tp->grc_local_ctrl;
  1677. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1678. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1679. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1680. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1681. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1682. } else {
  1683. u32 no_gpio2;
  1684. u32 grc_local_ctrl = 0;
  1685. if (tp_peer != tp &&
  1686. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1687. return;
  1688. /* Workaround to prevent overdrawing Amps. */
  1689. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1690. ASIC_REV_5714) {
  1691. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1692. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1693. grc_local_ctrl, 100);
  1694. }
  1695. /* On 5753 and variants, GPIO2 cannot be used. */
  1696. no_gpio2 = tp->nic_sram_data_cfg &
  1697. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1698. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1699. GRC_LCLCTRL_GPIO_OE1 |
  1700. GRC_LCLCTRL_GPIO_OE2 |
  1701. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1702. GRC_LCLCTRL_GPIO_OUTPUT2;
  1703. if (no_gpio2) {
  1704. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1705. GRC_LCLCTRL_GPIO_OUTPUT2);
  1706. }
  1707. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1708. grc_local_ctrl, 100);
  1709. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1710. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1711. grc_local_ctrl, 100);
  1712. if (!no_gpio2) {
  1713. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1714. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1715. grc_local_ctrl, 100);
  1716. }
  1717. }
  1718. } else {
  1719. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1720. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1721. if (tp_peer != tp &&
  1722. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1723. return;
  1724. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1725. (GRC_LCLCTRL_GPIO_OE1 |
  1726. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1727. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1728. GRC_LCLCTRL_GPIO_OE1, 100);
  1729. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1730. (GRC_LCLCTRL_GPIO_OE1 |
  1731. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1732. }
  1733. }
  1734. }
  1735. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1736. {
  1737. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1738. return 1;
  1739. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1740. if (speed != SPEED_10)
  1741. return 1;
  1742. } else if (speed == SPEED_10)
  1743. return 1;
  1744. return 0;
  1745. }
  1746. static int tg3_setup_phy(struct tg3 *, int);
  1747. #define RESET_KIND_SHUTDOWN 0
  1748. #define RESET_KIND_INIT 1
  1749. #define RESET_KIND_SUSPEND 2
  1750. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1751. static int tg3_halt_cpu(struct tg3 *, u32);
  1752. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1753. {
  1754. u32 val;
  1755. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1757. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1758. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1759. sg_dig_ctrl |=
  1760. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1761. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1762. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1763. }
  1764. return;
  1765. }
  1766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1767. tg3_bmcr_reset(tp);
  1768. val = tr32(GRC_MISC_CFG);
  1769. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1770. udelay(40);
  1771. return;
  1772. } else if (do_low_power) {
  1773. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1774. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1775. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1776. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1777. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1778. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1779. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1780. }
  1781. /* The PHY should not be powered down on some chips because
  1782. * of bugs.
  1783. */
  1784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1786. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1787. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1788. return;
  1789. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1790. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1791. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1792. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1793. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1794. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1795. }
  1796. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1797. }
  1798. /* tp->lock is held. */
  1799. static int tg3_nvram_lock(struct tg3 *tp)
  1800. {
  1801. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1802. int i;
  1803. if (tp->nvram_lock_cnt == 0) {
  1804. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1805. for (i = 0; i < 8000; i++) {
  1806. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1807. break;
  1808. udelay(20);
  1809. }
  1810. if (i == 8000) {
  1811. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1812. return -ENODEV;
  1813. }
  1814. }
  1815. tp->nvram_lock_cnt++;
  1816. }
  1817. return 0;
  1818. }
  1819. /* tp->lock is held. */
  1820. static void tg3_nvram_unlock(struct tg3 *tp)
  1821. {
  1822. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1823. if (tp->nvram_lock_cnt > 0)
  1824. tp->nvram_lock_cnt--;
  1825. if (tp->nvram_lock_cnt == 0)
  1826. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1827. }
  1828. }
  1829. /* tp->lock is held. */
  1830. static void tg3_enable_nvram_access(struct tg3 *tp)
  1831. {
  1832. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1833. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1834. u32 nvaccess = tr32(NVRAM_ACCESS);
  1835. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1836. }
  1837. }
  1838. /* tp->lock is held. */
  1839. static void tg3_disable_nvram_access(struct tg3 *tp)
  1840. {
  1841. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1842. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1843. u32 nvaccess = tr32(NVRAM_ACCESS);
  1844. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1845. }
  1846. }
  1847. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1848. u32 offset, u32 *val)
  1849. {
  1850. u32 tmp;
  1851. int i;
  1852. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1853. return -EINVAL;
  1854. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1855. EEPROM_ADDR_DEVID_MASK |
  1856. EEPROM_ADDR_READ);
  1857. tw32(GRC_EEPROM_ADDR,
  1858. tmp |
  1859. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1860. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1861. EEPROM_ADDR_ADDR_MASK) |
  1862. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1863. for (i = 0; i < 1000; i++) {
  1864. tmp = tr32(GRC_EEPROM_ADDR);
  1865. if (tmp & EEPROM_ADDR_COMPLETE)
  1866. break;
  1867. msleep(1);
  1868. }
  1869. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1870. return -EBUSY;
  1871. tmp = tr32(GRC_EEPROM_DATA);
  1872. /*
  1873. * The data will always be opposite the native endian
  1874. * format. Perform a blind byteswap to compensate.
  1875. */
  1876. *val = swab32(tmp);
  1877. return 0;
  1878. }
  1879. #define NVRAM_CMD_TIMEOUT 10000
  1880. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1881. {
  1882. int i;
  1883. tw32(NVRAM_CMD, nvram_cmd);
  1884. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1885. udelay(10);
  1886. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1887. udelay(10);
  1888. break;
  1889. }
  1890. }
  1891. if (i == NVRAM_CMD_TIMEOUT)
  1892. return -EBUSY;
  1893. return 0;
  1894. }
  1895. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1896. {
  1897. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1898. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1899. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1900. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1901. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1902. addr = ((addr / tp->nvram_pagesize) <<
  1903. ATMEL_AT45DB0X1B_PAGE_POS) +
  1904. (addr % tp->nvram_pagesize);
  1905. return addr;
  1906. }
  1907. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1908. {
  1909. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1910. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1911. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1912. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1913. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1914. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1915. tp->nvram_pagesize) +
  1916. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1917. return addr;
  1918. }
  1919. /* NOTE: Data read in from NVRAM is byteswapped according to
  1920. * the byteswapping settings for all other register accesses.
  1921. * tg3 devices are BE devices, so on a BE machine, the data
  1922. * returned will be exactly as it is seen in NVRAM. On a LE
  1923. * machine, the 32-bit value will be byteswapped.
  1924. */
  1925. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1926. {
  1927. int ret;
  1928. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1929. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1930. offset = tg3_nvram_phys_addr(tp, offset);
  1931. if (offset > NVRAM_ADDR_MSK)
  1932. return -EINVAL;
  1933. ret = tg3_nvram_lock(tp);
  1934. if (ret)
  1935. return ret;
  1936. tg3_enable_nvram_access(tp);
  1937. tw32(NVRAM_ADDR, offset);
  1938. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1939. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1940. if (ret == 0)
  1941. *val = tr32(NVRAM_RDDATA);
  1942. tg3_disable_nvram_access(tp);
  1943. tg3_nvram_unlock(tp);
  1944. return ret;
  1945. }
  1946. /* Ensures NVRAM data is in bytestream format. */
  1947. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1948. {
  1949. u32 v;
  1950. int res = tg3_nvram_read(tp, offset, &v);
  1951. if (!res)
  1952. *val = cpu_to_be32(v);
  1953. return res;
  1954. }
  1955. /* tp->lock is held. */
  1956. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1957. {
  1958. u32 addr_high, addr_low;
  1959. int i;
  1960. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1961. tp->dev->dev_addr[1]);
  1962. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1963. (tp->dev->dev_addr[3] << 16) |
  1964. (tp->dev->dev_addr[4] << 8) |
  1965. (tp->dev->dev_addr[5] << 0));
  1966. for (i = 0; i < 4; i++) {
  1967. if (i == 1 && skip_mac_1)
  1968. continue;
  1969. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1970. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1971. }
  1972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1973. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1974. for (i = 0; i < 12; i++) {
  1975. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1976. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1977. }
  1978. }
  1979. addr_high = (tp->dev->dev_addr[0] +
  1980. tp->dev->dev_addr[1] +
  1981. tp->dev->dev_addr[2] +
  1982. tp->dev->dev_addr[3] +
  1983. tp->dev->dev_addr[4] +
  1984. tp->dev->dev_addr[5]) &
  1985. TX_BACKOFF_SEED_MASK;
  1986. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1987. }
  1988. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1989. {
  1990. u32 misc_host_ctrl;
  1991. bool device_should_wake, do_low_power;
  1992. /* Make sure register accesses (indirect or otherwise)
  1993. * will function correctly.
  1994. */
  1995. pci_write_config_dword(tp->pdev,
  1996. TG3PCI_MISC_HOST_CTRL,
  1997. tp->misc_host_ctrl);
  1998. switch (state) {
  1999. case PCI_D0:
  2000. pci_enable_wake(tp->pdev, state, false);
  2001. pci_set_power_state(tp->pdev, PCI_D0);
  2002. /* Switch out of Vaux if it is a NIC */
  2003. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2004. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2005. return 0;
  2006. case PCI_D1:
  2007. case PCI_D2:
  2008. case PCI_D3hot:
  2009. break;
  2010. default:
  2011. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2012. tp->dev->name, state);
  2013. return -EINVAL;
  2014. }
  2015. /* Restore the CLKREQ setting. */
  2016. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2017. u16 lnkctl;
  2018. pci_read_config_word(tp->pdev,
  2019. tp->pcie_cap + PCI_EXP_LNKCTL,
  2020. &lnkctl);
  2021. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2022. pci_write_config_word(tp->pdev,
  2023. tp->pcie_cap + PCI_EXP_LNKCTL,
  2024. lnkctl);
  2025. }
  2026. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2027. tw32(TG3PCI_MISC_HOST_CTRL,
  2028. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2029. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2030. device_may_wakeup(&tp->pdev->dev) &&
  2031. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2032. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2033. do_low_power = false;
  2034. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2035. !tp->link_config.phy_is_low_power) {
  2036. struct phy_device *phydev;
  2037. u32 phyid, advertising;
  2038. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2039. tp->link_config.phy_is_low_power = 1;
  2040. tp->link_config.orig_speed = phydev->speed;
  2041. tp->link_config.orig_duplex = phydev->duplex;
  2042. tp->link_config.orig_autoneg = phydev->autoneg;
  2043. tp->link_config.orig_advertising = phydev->advertising;
  2044. advertising = ADVERTISED_TP |
  2045. ADVERTISED_Pause |
  2046. ADVERTISED_Autoneg |
  2047. ADVERTISED_10baseT_Half;
  2048. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2049. device_should_wake) {
  2050. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2051. advertising |=
  2052. ADVERTISED_100baseT_Half |
  2053. ADVERTISED_100baseT_Full |
  2054. ADVERTISED_10baseT_Full;
  2055. else
  2056. advertising |= ADVERTISED_10baseT_Full;
  2057. }
  2058. phydev->advertising = advertising;
  2059. phy_start_aneg(phydev);
  2060. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2061. if (phyid != TG3_PHY_ID_BCMAC131) {
  2062. phyid &= TG3_PHY_OUI_MASK;
  2063. if (phyid == TG3_PHY_OUI_1 ||
  2064. phyid == TG3_PHY_OUI_2 ||
  2065. phyid == TG3_PHY_OUI_3)
  2066. do_low_power = true;
  2067. }
  2068. }
  2069. } else {
  2070. do_low_power = true;
  2071. if (tp->link_config.phy_is_low_power == 0) {
  2072. tp->link_config.phy_is_low_power = 1;
  2073. tp->link_config.orig_speed = tp->link_config.speed;
  2074. tp->link_config.orig_duplex = tp->link_config.duplex;
  2075. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2076. }
  2077. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2078. tp->link_config.speed = SPEED_10;
  2079. tp->link_config.duplex = DUPLEX_HALF;
  2080. tp->link_config.autoneg = AUTONEG_ENABLE;
  2081. tg3_setup_phy(tp, 0);
  2082. }
  2083. }
  2084. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2085. u32 val;
  2086. val = tr32(GRC_VCPU_EXT_CTRL);
  2087. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2088. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2089. int i;
  2090. u32 val;
  2091. for (i = 0; i < 200; i++) {
  2092. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2093. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2094. break;
  2095. msleep(1);
  2096. }
  2097. }
  2098. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2099. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2100. WOL_DRV_STATE_SHUTDOWN |
  2101. WOL_DRV_WOL |
  2102. WOL_SET_MAGIC_PKT);
  2103. if (device_should_wake) {
  2104. u32 mac_mode;
  2105. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2106. if (do_low_power) {
  2107. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2108. udelay(40);
  2109. }
  2110. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2111. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2112. else
  2113. mac_mode = MAC_MODE_PORT_MODE_MII;
  2114. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2115. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2116. ASIC_REV_5700) {
  2117. u32 speed = (tp->tg3_flags &
  2118. TG3_FLAG_WOL_SPEED_100MB) ?
  2119. SPEED_100 : SPEED_10;
  2120. if (tg3_5700_link_polarity(tp, speed))
  2121. mac_mode |= MAC_MODE_LINK_POLARITY;
  2122. else
  2123. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2124. }
  2125. } else {
  2126. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2127. }
  2128. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2129. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2130. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2131. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2132. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2133. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2134. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2135. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2136. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2137. mac_mode |= tp->mac_mode &
  2138. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2139. if (mac_mode & MAC_MODE_APE_TX_EN)
  2140. mac_mode |= MAC_MODE_TDE_ENABLE;
  2141. }
  2142. tw32_f(MAC_MODE, mac_mode);
  2143. udelay(100);
  2144. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2145. udelay(10);
  2146. }
  2147. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2148. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2150. u32 base_val;
  2151. base_val = tp->pci_clock_ctrl;
  2152. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2153. CLOCK_CTRL_TXCLK_DISABLE);
  2154. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2155. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2156. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2157. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2158. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2159. /* do nothing */
  2160. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2161. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2162. u32 newbits1, newbits2;
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2165. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2166. CLOCK_CTRL_TXCLK_DISABLE |
  2167. CLOCK_CTRL_ALTCLK);
  2168. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2169. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2170. newbits1 = CLOCK_CTRL_625_CORE;
  2171. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2172. } else {
  2173. newbits1 = CLOCK_CTRL_ALTCLK;
  2174. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2175. }
  2176. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2177. 40);
  2178. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2179. 40);
  2180. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2181. u32 newbits3;
  2182. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2183. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2184. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2185. CLOCK_CTRL_TXCLK_DISABLE |
  2186. CLOCK_CTRL_44MHZ_CORE);
  2187. } else {
  2188. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2189. }
  2190. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2191. tp->pci_clock_ctrl | newbits3, 40);
  2192. }
  2193. }
  2194. if (!(device_should_wake) &&
  2195. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2196. tg3_power_down_phy(tp, do_low_power);
  2197. tg3_frob_aux_power(tp);
  2198. /* Workaround for unstable PLL clock */
  2199. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2200. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2201. u32 val = tr32(0x7d00);
  2202. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2203. tw32(0x7d00, val);
  2204. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2205. int err;
  2206. err = tg3_nvram_lock(tp);
  2207. tg3_halt_cpu(tp, RX_CPU_BASE);
  2208. if (!err)
  2209. tg3_nvram_unlock(tp);
  2210. }
  2211. }
  2212. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2213. if (device_should_wake)
  2214. pci_enable_wake(tp->pdev, state, true);
  2215. /* Finally, set the new power state. */
  2216. pci_set_power_state(tp->pdev, state);
  2217. return 0;
  2218. }
  2219. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2220. {
  2221. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2222. case MII_TG3_AUX_STAT_10HALF:
  2223. *speed = SPEED_10;
  2224. *duplex = DUPLEX_HALF;
  2225. break;
  2226. case MII_TG3_AUX_STAT_10FULL:
  2227. *speed = SPEED_10;
  2228. *duplex = DUPLEX_FULL;
  2229. break;
  2230. case MII_TG3_AUX_STAT_100HALF:
  2231. *speed = SPEED_100;
  2232. *duplex = DUPLEX_HALF;
  2233. break;
  2234. case MII_TG3_AUX_STAT_100FULL:
  2235. *speed = SPEED_100;
  2236. *duplex = DUPLEX_FULL;
  2237. break;
  2238. case MII_TG3_AUX_STAT_1000HALF:
  2239. *speed = SPEED_1000;
  2240. *duplex = DUPLEX_HALF;
  2241. break;
  2242. case MII_TG3_AUX_STAT_1000FULL:
  2243. *speed = SPEED_1000;
  2244. *duplex = DUPLEX_FULL;
  2245. break;
  2246. default:
  2247. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2248. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2249. SPEED_10;
  2250. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2251. DUPLEX_HALF;
  2252. break;
  2253. }
  2254. *speed = SPEED_INVALID;
  2255. *duplex = DUPLEX_INVALID;
  2256. break;
  2257. }
  2258. }
  2259. static void tg3_phy_copper_begin(struct tg3 *tp)
  2260. {
  2261. u32 new_adv;
  2262. int i;
  2263. if (tp->link_config.phy_is_low_power) {
  2264. /* Entering low power mode. Disable gigabit and
  2265. * 100baseT advertisements.
  2266. */
  2267. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2268. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2269. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2270. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2271. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2272. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2273. } else if (tp->link_config.speed == SPEED_INVALID) {
  2274. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2275. tp->link_config.advertising &=
  2276. ~(ADVERTISED_1000baseT_Half |
  2277. ADVERTISED_1000baseT_Full);
  2278. new_adv = ADVERTISE_CSMA;
  2279. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2280. new_adv |= ADVERTISE_10HALF;
  2281. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2282. new_adv |= ADVERTISE_10FULL;
  2283. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2284. new_adv |= ADVERTISE_100HALF;
  2285. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2286. new_adv |= ADVERTISE_100FULL;
  2287. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2288. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2289. if (tp->link_config.advertising &
  2290. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2291. new_adv = 0;
  2292. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2293. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2294. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2295. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2296. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2297. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2298. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2299. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2300. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2301. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2302. } else {
  2303. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2304. }
  2305. } else {
  2306. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2307. new_adv |= ADVERTISE_CSMA;
  2308. /* Asking for a specific link mode. */
  2309. if (tp->link_config.speed == SPEED_1000) {
  2310. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2311. if (tp->link_config.duplex == DUPLEX_FULL)
  2312. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2313. else
  2314. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2315. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2316. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2317. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2318. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2319. } else {
  2320. if (tp->link_config.speed == SPEED_100) {
  2321. if (tp->link_config.duplex == DUPLEX_FULL)
  2322. new_adv |= ADVERTISE_100FULL;
  2323. else
  2324. new_adv |= ADVERTISE_100HALF;
  2325. } else {
  2326. if (tp->link_config.duplex == DUPLEX_FULL)
  2327. new_adv |= ADVERTISE_10FULL;
  2328. else
  2329. new_adv |= ADVERTISE_10HALF;
  2330. }
  2331. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2332. new_adv = 0;
  2333. }
  2334. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2335. }
  2336. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2337. tp->link_config.speed != SPEED_INVALID) {
  2338. u32 bmcr, orig_bmcr;
  2339. tp->link_config.active_speed = tp->link_config.speed;
  2340. tp->link_config.active_duplex = tp->link_config.duplex;
  2341. bmcr = 0;
  2342. switch (tp->link_config.speed) {
  2343. default:
  2344. case SPEED_10:
  2345. break;
  2346. case SPEED_100:
  2347. bmcr |= BMCR_SPEED100;
  2348. break;
  2349. case SPEED_1000:
  2350. bmcr |= TG3_BMCR_SPEED1000;
  2351. break;
  2352. }
  2353. if (tp->link_config.duplex == DUPLEX_FULL)
  2354. bmcr |= BMCR_FULLDPLX;
  2355. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2356. (bmcr != orig_bmcr)) {
  2357. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2358. for (i = 0; i < 1500; i++) {
  2359. u32 tmp;
  2360. udelay(10);
  2361. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2362. tg3_readphy(tp, MII_BMSR, &tmp))
  2363. continue;
  2364. if (!(tmp & BMSR_LSTATUS)) {
  2365. udelay(40);
  2366. break;
  2367. }
  2368. }
  2369. tg3_writephy(tp, MII_BMCR, bmcr);
  2370. udelay(40);
  2371. }
  2372. } else {
  2373. tg3_writephy(tp, MII_BMCR,
  2374. BMCR_ANENABLE | BMCR_ANRESTART);
  2375. }
  2376. }
  2377. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2378. {
  2379. int err;
  2380. /* Turn off tap power management. */
  2381. /* Set Extended packet length bit */
  2382. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2383. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2384. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2385. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2386. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2387. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2388. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2389. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2390. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2391. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2392. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2393. udelay(40);
  2394. return err;
  2395. }
  2396. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2397. {
  2398. u32 adv_reg, all_mask = 0;
  2399. if (mask & ADVERTISED_10baseT_Half)
  2400. all_mask |= ADVERTISE_10HALF;
  2401. if (mask & ADVERTISED_10baseT_Full)
  2402. all_mask |= ADVERTISE_10FULL;
  2403. if (mask & ADVERTISED_100baseT_Half)
  2404. all_mask |= ADVERTISE_100HALF;
  2405. if (mask & ADVERTISED_100baseT_Full)
  2406. all_mask |= ADVERTISE_100FULL;
  2407. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2408. return 0;
  2409. if ((adv_reg & all_mask) != all_mask)
  2410. return 0;
  2411. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2412. u32 tg3_ctrl;
  2413. all_mask = 0;
  2414. if (mask & ADVERTISED_1000baseT_Half)
  2415. all_mask |= ADVERTISE_1000HALF;
  2416. if (mask & ADVERTISED_1000baseT_Full)
  2417. all_mask |= ADVERTISE_1000FULL;
  2418. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2419. return 0;
  2420. if ((tg3_ctrl & all_mask) != all_mask)
  2421. return 0;
  2422. }
  2423. return 1;
  2424. }
  2425. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2426. {
  2427. u32 curadv, reqadv;
  2428. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2429. return 1;
  2430. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2431. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2432. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2433. if (curadv != reqadv)
  2434. return 0;
  2435. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2436. tg3_readphy(tp, MII_LPA, rmtadv);
  2437. } else {
  2438. /* Reprogram the advertisement register, even if it
  2439. * does not affect the current link. If the link
  2440. * gets renegotiated in the future, we can save an
  2441. * additional renegotiation cycle by advertising
  2442. * it correctly in the first place.
  2443. */
  2444. if (curadv != reqadv) {
  2445. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2446. ADVERTISE_PAUSE_ASYM);
  2447. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2448. }
  2449. }
  2450. return 1;
  2451. }
  2452. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2453. {
  2454. int current_link_up;
  2455. u32 bmsr, dummy;
  2456. u32 lcl_adv, rmt_adv;
  2457. u16 current_speed;
  2458. u8 current_duplex;
  2459. int i, err;
  2460. tw32(MAC_EVENT, 0);
  2461. tw32_f(MAC_STATUS,
  2462. (MAC_STATUS_SYNC_CHANGED |
  2463. MAC_STATUS_CFG_CHANGED |
  2464. MAC_STATUS_MI_COMPLETION |
  2465. MAC_STATUS_LNKSTATE_CHANGED));
  2466. udelay(40);
  2467. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2468. tw32_f(MAC_MI_MODE,
  2469. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2470. udelay(80);
  2471. }
  2472. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2473. /* Some third-party PHYs need to be reset on link going
  2474. * down.
  2475. */
  2476. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2478. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2479. netif_carrier_ok(tp->dev)) {
  2480. tg3_readphy(tp, MII_BMSR, &bmsr);
  2481. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2482. !(bmsr & BMSR_LSTATUS))
  2483. force_reset = 1;
  2484. }
  2485. if (force_reset)
  2486. tg3_phy_reset(tp);
  2487. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2488. tg3_readphy(tp, MII_BMSR, &bmsr);
  2489. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2490. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2491. bmsr = 0;
  2492. if (!(bmsr & BMSR_LSTATUS)) {
  2493. err = tg3_init_5401phy_dsp(tp);
  2494. if (err)
  2495. return err;
  2496. tg3_readphy(tp, MII_BMSR, &bmsr);
  2497. for (i = 0; i < 1000; i++) {
  2498. udelay(10);
  2499. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2500. (bmsr & BMSR_LSTATUS)) {
  2501. udelay(40);
  2502. break;
  2503. }
  2504. }
  2505. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2506. !(bmsr & BMSR_LSTATUS) &&
  2507. tp->link_config.active_speed == SPEED_1000) {
  2508. err = tg3_phy_reset(tp);
  2509. if (!err)
  2510. err = tg3_init_5401phy_dsp(tp);
  2511. if (err)
  2512. return err;
  2513. }
  2514. }
  2515. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2516. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2517. /* 5701 {A0,B0} CRC bug workaround */
  2518. tg3_writephy(tp, 0x15, 0x0a75);
  2519. tg3_writephy(tp, 0x1c, 0x8c68);
  2520. tg3_writephy(tp, 0x1c, 0x8d68);
  2521. tg3_writephy(tp, 0x1c, 0x8c68);
  2522. }
  2523. /* Clear pending interrupts... */
  2524. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2525. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2526. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2527. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2528. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2529. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2531. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2532. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2533. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2534. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2535. else
  2536. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2537. }
  2538. current_link_up = 0;
  2539. current_speed = SPEED_INVALID;
  2540. current_duplex = DUPLEX_INVALID;
  2541. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2542. u32 val;
  2543. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2544. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2545. if (!(val & (1 << 10))) {
  2546. val |= (1 << 10);
  2547. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2548. goto relink;
  2549. }
  2550. }
  2551. bmsr = 0;
  2552. for (i = 0; i < 100; i++) {
  2553. tg3_readphy(tp, MII_BMSR, &bmsr);
  2554. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2555. (bmsr & BMSR_LSTATUS))
  2556. break;
  2557. udelay(40);
  2558. }
  2559. if (bmsr & BMSR_LSTATUS) {
  2560. u32 aux_stat, bmcr;
  2561. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2562. for (i = 0; i < 2000; i++) {
  2563. udelay(10);
  2564. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2565. aux_stat)
  2566. break;
  2567. }
  2568. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2569. &current_speed,
  2570. &current_duplex);
  2571. bmcr = 0;
  2572. for (i = 0; i < 200; i++) {
  2573. tg3_readphy(tp, MII_BMCR, &bmcr);
  2574. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2575. continue;
  2576. if (bmcr && bmcr != 0x7fff)
  2577. break;
  2578. udelay(10);
  2579. }
  2580. lcl_adv = 0;
  2581. rmt_adv = 0;
  2582. tp->link_config.active_speed = current_speed;
  2583. tp->link_config.active_duplex = current_duplex;
  2584. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2585. if ((bmcr & BMCR_ANENABLE) &&
  2586. tg3_copper_is_advertising_all(tp,
  2587. tp->link_config.advertising)) {
  2588. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2589. &rmt_adv))
  2590. current_link_up = 1;
  2591. }
  2592. } else {
  2593. if (!(bmcr & BMCR_ANENABLE) &&
  2594. tp->link_config.speed == current_speed &&
  2595. tp->link_config.duplex == current_duplex &&
  2596. tp->link_config.flowctrl ==
  2597. tp->link_config.active_flowctrl) {
  2598. current_link_up = 1;
  2599. }
  2600. }
  2601. if (current_link_up == 1 &&
  2602. tp->link_config.active_duplex == DUPLEX_FULL)
  2603. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2604. }
  2605. relink:
  2606. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2607. u32 tmp;
  2608. tg3_phy_copper_begin(tp);
  2609. tg3_readphy(tp, MII_BMSR, &tmp);
  2610. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2611. (tmp & BMSR_LSTATUS))
  2612. current_link_up = 1;
  2613. }
  2614. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2615. if (current_link_up == 1) {
  2616. if (tp->link_config.active_speed == SPEED_100 ||
  2617. tp->link_config.active_speed == SPEED_10)
  2618. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2619. else
  2620. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2621. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2622. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2623. else
  2624. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2625. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2626. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2627. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2629. if (current_link_up == 1 &&
  2630. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2631. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2632. else
  2633. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2634. }
  2635. /* ??? Without this setting Netgear GA302T PHY does not
  2636. * ??? send/receive packets...
  2637. */
  2638. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2639. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2640. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2641. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2642. udelay(80);
  2643. }
  2644. tw32_f(MAC_MODE, tp->mac_mode);
  2645. udelay(40);
  2646. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2647. /* Polled via timer. */
  2648. tw32_f(MAC_EVENT, 0);
  2649. } else {
  2650. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2651. }
  2652. udelay(40);
  2653. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2654. current_link_up == 1 &&
  2655. tp->link_config.active_speed == SPEED_1000 &&
  2656. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2657. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2658. udelay(120);
  2659. tw32_f(MAC_STATUS,
  2660. (MAC_STATUS_SYNC_CHANGED |
  2661. MAC_STATUS_CFG_CHANGED));
  2662. udelay(40);
  2663. tg3_write_mem(tp,
  2664. NIC_SRAM_FIRMWARE_MBOX,
  2665. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2666. }
  2667. /* Prevent send BD corruption. */
  2668. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2669. u16 oldlnkctl, newlnkctl;
  2670. pci_read_config_word(tp->pdev,
  2671. tp->pcie_cap + PCI_EXP_LNKCTL,
  2672. &oldlnkctl);
  2673. if (tp->link_config.active_speed == SPEED_100 ||
  2674. tp->link_config.active_speed == SPEED_10)
  2675. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2676. else
  2677. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2678. if (newlnkctl != oldlnkctl)
  2679. pci_write_config_word(tp->pdev,
  2680. tp->pcie_cap + PCI_EXP_LNKCTL,
  2681. newlnkctl);
  2682. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2683. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2684. if (tp->link_config.active_speed == SPEED_100 ||
  2685. tp->link_config.active_speed == SPEED_10)
  2686. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2687. else
  2688. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2689. if (newreg != oldreg)
  2690. tw32(TG3_PCIE_LNKCTL, newreg);
  2691. }
  2692. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2693. if (current_link_up)
  2694. netif_carrier_on(tp->dev);
  2695. else
  2696. netif_carrier_off(tp->dev);
  2697. tg3_link_report(tp);
  2698. }
  2699. return 0;
  2700. }
  2701. struct tg3_fiber_aneginfo {
  2702. int state;
  2703. #define ANEG_STATE_UNKNOWN 0
  2704. #define ANEG_STATE_AN_ENABLE 1
  2705. #define ANEG_STATE_RESTART_INIT 2
  2706. #define ANEG_STATE_RESTART 3
  2707. #define ANEG_STATE_DISABLE_LINK_OK 4
  2708. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2709. #define ANEG_STATE_ABILITY_DETECT 6
  2710. #define ANEG_STATE_ACK_DETECT_INIT 7
  2711. #define ANEG_STATE_ACK_DETECT 8
  2712. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2713. #define ANEG_STATE_COMPLETE_ACK 10
  2714. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2715. #define ANEG_STATE_IDLE_DETECT 12
  2716. #define ANEG_STATE_LINK_OK 13
  2717. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2718. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2719. u32 flags;
  2720. #define MR_AN_ENABLE 0x00000001
  2721. #define MR_RESTART_AN 0x00000002
  2722. #define MR_AN_COMPLETE 0x00000004
  2723. #define MR_PAGE_RX 0x00000008
  2724. #define MR_NP_LOADED 0x00000010
  2725. #define MR_TOGGLE_TX 0x00000020
  2726. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2727. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2728. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2729. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2730. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2731. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2732. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2733. #define MR_TOGGLE_RX 0x00002000
  2734. #define MR_NP_RX 0x00004000
  2735. #define MR_LINK_OK 0x80000000
  2736. unsigned long link_time, cur_time;
  2737. u32 ability_match_cfg;
  2738. int ability_match_count;
  2739. char ability_match, idle_match, ack_match;
  2740. u32 txconfig, rxconfig;
  2741. #define ANEG_CFG_NP 0x00000080
  2742. #define ANEG_CFG_ACK 0x00000040
  2743. #define ANEG_CFG_RF2 0x00000020
  2744. #define ANEG_CFG_RF1 0x00000010
  2745. #define ANEG_CFG_PS2 0x00000001
  2746. #define ANEG_CFG_PS1 0x00008000
  2747. #define ANEG_CFG_HD 0x00004000
  2748. #define ANEG_CFG_FD 0x00002000
  2749. #define ANEG_CFG_INVAL 0x00001f06
  2750. };
  2751. #define ANEG_OK 0
  2752. #define ANEG_DONE 1
  2753. #define ANEG_TIMER_ENAB 2
  2754. #define ANEG_FAILED -1
  2755. #define ANEG_STATE_SETTLE_TIME 10000
  2756. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2757. struct tg3_fiber_aneginfo *ap)
  2758. {
  2759. u16 flowctrl;
  2760. unsigned long delta;
  2761. u32 rx_cfg_reg;
  2762. int ret;
  2763. if (ap->state == ANEG_STATE_UNKNOWN) {
  2764. ap->rxconfig = 0;
  2765. ap->link_time = 0;
  2766. ap->cur_time = 0;
  2767. ap->ability_match_cfg = 0;
  2768. ap->ability_match_count = 0;
  2769. ap->ability_match = 0;
  2770. ap->idle_match = 0;
  2771. ap->ack_match = 0;
  2772. }
  2773. ap->cur_time++;
  2774. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2775. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2776. if (rx_cfg_reg != ap->ability_match_cfg) {
  2777. ap->ability_match_cfg = rx_cfg_reg;
  2778. ap->ability_match = 0;
  2779. ap->ability_match_count = 0;
  2780. } else {
  2781. if (++ap->ability_match_count > 1) {
  2782. ap->ability_match = 1;
  2783. ap->ability_match_cfg = rx_cfg_reg;
  2784. }
  2785. }
  2786. if (rx_cfg_reg & ANEG_CFG_ACK)
  2787. ap->ack_match = 1;
  2788. else
  2789. ap->ack_match = 0;
  2790. ap->idle_match = 0;
  2791. } else {
  2792. ap->idle_match = 1;
  2793. ap->ability_match_cfg = 0;
  2794. ap->ability_match_count = 0;
  2795. ap->ability_match = 0;
  2796. ap->ack_match = 0;
  2797. rx_cfg_reg = 0;
  2798. }
  2799. ap->rxconfig = rx_cfg_reg;
  2800. ret = ANEG_OK;
  2801. switch(ap->state) {
  2802. case ANEG_STATE_UNKNOWN:
  2803. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2804. ap->state = ANEG_STATE_AN_ENABLE;
  2805. /* fallthru */
  2806. case ANEG_STATE_AN_ENABLE:
  2807. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2808. if (ap->flags & MR_AN_ENABLE) {
  2809. ap->link_time = 0;
  2810. ap->cur_time = 0;
  2811. ap->ability_match_cfg = 0;
  2812. ap->ability_match_count = 0;
  2813. ap->ability_match = 0;
  2814. ap->idle_match = 0;
  2815. ap->ack_match = 0;
  2816. ap->state = ANEG_STATE_RESTART_INIT;
  2817. } else {
  2818. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2819. }
  2820. break;
  2821. case ANEG_STATE_RESTART_INIT:
  2822. ap->link_time = ap->cur_time;
  2823. ap->flags &= ~(MR_NP_LOADED);
  2824. ap->txconfig = 0;
  2825. tw32(MAC_TX_AUTO_NEG, 0);
  2826. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2827. tw32_f(MAC_MODE, tp->mac_mode);
  2828. udelay(40);
  2829. ret = ANEG_TIMER_ENAB;
  2830. ap->state = ANEG_STATE_RESTART;
  2831. /* fallthru */
  2832. case ANEG_STATE_RESTART:
  2833. delta = ap->cur_time - ap->link_time;
  2834. if (delta > ANEG_STATE_SETTLE_TIME) {
  2835. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2836. } else {
  2837. ret = ANEG_TIMER_ENAB;
  2838. }
  2839. break;
  2840. case ANEG_STATE_DISABLE_LINK_OK:
  2841. ret = ANEG_DONE;
  2842. break;
  2843. case ANEG_STATE_ABILITY_DETECT_INIT:
  2844. ap->flags &= ~(MR_TOGGLE_TX);
  2845. ap->txconfig = ANEG_CFG_FD;
  2846. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2847. if (flowctrl & ADVERTISE_1000XPAUSE)
  2848. ap->txconfig |= ANEG_CFG_PS1;
  2849. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2850. ap->txconfig |= ANEG_CFG_PS2;
  2851. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2852. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2853. tw32_f(MAC_MODE, tp->mac_mode);
  2854. udelay(40);
  2855. ap->state = ANEG_STATE_ABILITY_DETECT;
  2856. break;
  2857. case ANEG_STATE_ABILITY_DETECT:
  2858. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2859. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2860. }
  2861. break;
  2862. case ANEG_STATE_ACK_DETECT_INIT:
  2863. ap->txconfig |= ANEG_CFG_ACK;
  2864. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2865. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2866. tw32_f(MAC_MODE, tp->mac_mode);
  2867. udelay(40);
  2868. ap->state = ANEG_STATE_ACK_DETECT;
  2869. /* fallthru */
  2870. case ANEG_STATE_ACK_DETECT:
  2871. if (ap->ack_match != 0) {
  2872. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2873. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2874. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2875. } else {
  2876. ap->state = ANEG_STATE_AN_ENABLE;
  2877. }
  2878. } else if (ap->ability_match != 0 &&
  2879. ap->rxconfig == 0) {
  2880. ap->state = ANEG_STATE_AN_ENABLE;
  2881. }
  2882. break;
  2883. case ANEG_STATE_COMPLETE_ACK_INIT:
  2884. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2885. ret = ANEG_FAILED;
  2886. break;
  2887. }
  2888. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2889. MR_LP_ADV_HALF_DUPLEX |
  2890. MR_LP_ADV_SYM_PAUSE |
  2891. MR_LP_ADV_ASYM_PAUSE |
  2892. MR_LP_ADV_REMOTE_FAULT1 |
  2893. MR_LP_ADV_REMOTE_FAULT2 |
  2894. MR_LP_ADV_NEXT_PAGE |
  2895. MR_TOGGLE_RX |
  2896. MR_NP_RX);
  2897. if (ap->rxconfig & ANEG_CFG_FD)
  2898. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2899. if (ap->rxconfig & ANEG_CFG_HD)
  2900. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2901. if (ap->rxconfig & ANEG_CFG_PS1)
  2902. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2903. if (ap->rxconfig & ANEG_CFG_PS2)
  2904. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2905. if (ap->rxconfig & ANEG_CFG_RF1)
  2906. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2907. if (ap->rxconfig & ANEG_CFG_RF2)
  2908. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2909. if (ap->rxconfig & ANEG_CFG_NP)
  2910. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2911. ap->link_time = ap->cur_time;
  2912. ap->flags ^= (MR_TOGGLE_TX);
  2913. if (ap->rxconfig & 0x0008)
  2914. ap->flags |= MR_TOGGLE_RX;
  2915. if (ap->rxconfig & ANEG_CFG_NP)
  2916. ap->flags |= MR_NP_RX;
  2917. ap->flags |= MR_PAGE_RX;
  2918. ap->state = ANEG_STATE_COMPLETE_ACK;
  2919. ret = ANEG_TIMER_ENAB;
  2920. break;
  2921. case ANEG_STATE_COMPLETE_ACK:
  2922. if (ap->ability_match != 0 &&
  2923. ap->rxconfig == 0) {
  2924. ap->state = ANEG_STATE_AN_ENABLE;
  2925. break;
  2926. }
  2927. delta = ap->cur_time - ap->link_time;
  2928. if (delta > ANEG_STATE_SETTLE_TIME) {
  2929. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2930. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2931. } else {
  2932. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2933. !(ap->flags & MR_NP_RX)) {
  2934. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2935. } else {
  2936. ret = ANEG_FAILED;
  2937. }
  2938. }
  2939. }
  2940. break;
  2941. case ANEG_STATE_IDLE_DETECT_INIT:
  2942. ap->link_time = ap->cur_time;
  2943. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2944. tw32_f(MAC_MODE, tp->mac_mode);
  2945. udelay(40);
  2946. ap->state = ANEG_STATE_IDLE_DETECT;
  2947. ret = ANEG_TIMER_ENAB;
  2948. break;
  2949. case ANEG_STATE_IDLE_DETECT:
  2950. if (ap->ability_match != 0 &&
  2951. ap->rxconfig == 0) {
  2952. ap->state = ANEG_STATE_AN_ENABLE;
  2953. break;
  2954. }
  2955. delta = ap->cur_time - ap->link_time;
  2956. if (delta > ANEG_STATE_SETTLE_TIME) {
  2957. /* XXX another gem from the Broadcom driver :( */
  2958. ap->state = ANEG_STATE_LINK_OK;
  2959. }
  2960. break;
  2961. case ANEG_STATE_LINK_OK:
  2962. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2963. ret = ANEG_DONE;
  2964. break;
  2965. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2966. /* ??? unimplemented */
  2967. break;
  2968. case ANEG_STATE_NEXT_PAGE_WAIT:
  2969. /* ??? unimplemented */
  2970. break;
  2971. default:
  2972. ret = ANEG_FAILED;
  2973. break;
  2974. }
  2975. return ret;
  2976. }
  2977. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2978. {
  2979. int res = 0;
  2980. struct tg3_fiber_aneginfo aninfo;
  2981. int status = ANEG_FAILED;
  2982. unsigned int tick;
  2983. u32 tmp;
  2984. tw32_f(MAC_TX_AUTO_NEG, 0);
  2985. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2986. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2987. udelay(40);
  2988. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2989. udelay(40);
  2990. memset(&aninfo, 0, sizeof(aninfo));
  2991. aninfo.flags |= MR_AN_ENABLE;
  2992. aninfo.state = ANEG_STATE_UNKNOWN;
  2993. aninfo.cur_time = 0;
  2994. tick = 0;
  2995. while (++tick < 195000) {
  2996. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2997. if (status == ANEG_DONE || status == ANEG_FAILED)
  2998. break;
  2999. udelay(1);
  3000. }
  3001. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3002. tw32_f(MAC_MODE, tp->mac_mode);
  3003. udelay(40);
  3004. *txflags = aninfo.txconfig;
  3005. *rxflags = aninfo.flags;
  3006. if (status == ANEG_DONE &&
  3007. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3008. MR_LP_ADV_FULL_DUPLEX)))
  3009. res = 1;
  3010. return res;
  3011. }
  3012. static void tg3_init_bcm8002(struct tg3 *tp)
  3013. {
  3014. u32 mac_status = tr32(MAC_STATUS);
  3015. int i;
  3016. /* Reset when initting first time or we have a link. */
  3017. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3018. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3019. return;
  3020. /* Set PLL lock range. */
  3021. tg3_writephy(tp, 0x16, 0x8007);
  3022. /* SW reset */
  3023. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3024. /* Wait for reset to complete. */
  3025. /* XXX schedule_timeout() ... */
  3026. for (i = 0; i < 500; i++)
  3027. udelay(10);
  3028. /* Config mode; select PMA/Ch 1 regs. */
  3029. tg3_writephy(tp, 0x10, 0x8411);
  3030. /* Enable auto-lock and comdet, select txclk for tx. */
  3031. tg3_writephy(tp, 0x11, 0x0a10);
  3032. tg3_writephy(tp, 0x18, 0x00a0);
  3033. tg3_writephy(tp, 0x16, 0x41ff);
  3034. /* Assert and deassert POR. */
  3035. tg3_writephy(tp, 0x13, 0x0400);
  3036. udelay(40);
  3037. tg3_writephy(tp, 0x13, 0x0000);
  3038. tg3_writephy(tp, 0x11, 0x0a50);
  3039. udelay(40);
  3040. tg3_writephy(tp, 0x11, 0x0a10);
  3041. /* Wait for signal to stabilize */
  3042. /* XXX schedule_timeout() ... */
  3043. for (i = 0; i < 15000; i++)
  3044. udelay(10);
  3045. /* Deselect the channel register so we can read the PHYID
  3046. * later.
  3047. */
  3048. tg3_writephy(tp, 0x10, 0x8011);
  3049. }
  3050. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3051. {
  3052. u16 flowctrl;
  3053. u32 sg_dig_ctrl, sg_dig_status;
  3054. u32 serdes_cfg, expected_sg_dig_ctrl;
  3055. int workaround, port_a;
  3056. int current_link_up;
  3057. serdes_cfg = 0;
  3058. expected_sg_dig_ctrl = 0;
  3059. workaround = 0;
  3060. port_a = 1;
  3061. current_link_up = 0;
  3062. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3063. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3064. workaround = 1;
  3065. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3066. port_a = 0;
  3067. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3068. /* preserve bits 20-23 for voltage regulator */
  3069. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3070. }
  3071. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3072. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3073. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3074. if (workaround) {
  3075. u32 val = serdes_cfg;
  3076. if (port_a)
  3077. val |= 0xc010000;
  3078. else
  3079. val |= 0x4010000;
  3080. tw32_f(MAC_SERDES_CFG, val);
  3081. }
  3082. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3083. }
  3084. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3085. tg3_setup_flow_control(tp, 0, 0);
  3086. current_link_up = 1;
  3087. }
  3088. goto out;
  3089. }
  3090. /* Want auto-negotiation. */
  3091. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3092. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3093. if (flowctrl & ADVERTISE_1000XPAUSE)
  3094. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3095. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3096. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3097. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3098. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3099. tp->serdes_counter &&
  3100. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3101. MAC_STATUS_RCVD_CFG)) ==
  3102. MAC_STATUS_PCS_SYNCED)) {
  3103. tp->serdes_counter--;
  3104. current_link_up = 1;
  3105. goto out;
  3106. }
  3107. restart_autoneg:
  3108. if (workaround)
  3109. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3110. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3111. udelay(5);
  3112. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3113. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3114. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3115. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3116. MAC_STATUS_SIGNAL_DET)) {
  3117. sg_dig_status = tr32(SG_DIG_STATUS);
  3118. mac_status = tr32(MAC_STATUS);
  3119. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3120. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3121. u32 local_adv = 0, remote_adv = 0;
  3122. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3123. local_adv |= ADVERTISE_1000XPAUSE;
  3124. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3125. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3126. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3127. remote_adv |= LPA_1000XPAUSE;
  3128. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3129. remote_adv |= LPA_1000XPAUSE_ASYM;
  3130. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3131. current_link_up = 1;
  3132. tp->serdes_counter = 0;
  3133. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3134. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3135. if (tp->serdes_counter)
  3136. tp->serdes_counter--;
  3137. else {
  3138. if (workaround) {
  3139. u32 val = serdes_cfg;
  3140. if (port_a)
  3141. val |= 0xc010000;
  3142. else
  3143. val |= 0x4010000;
  3144. tw32_f(MAC_SERDES_CFG, val);
  3145. }
  3146. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3147. udelay(40);
  3148. /* Link parallel detection - link is up */
  3149. /* only if we have PCS_SYNC and not */
  3150. /* receiving config code words */
  3151. mac_status = tr32(MAC_STATUS);
  3152. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3153. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3154. tg3_setup_flow_control(tp, 0, 0);
  3155. current_link_up = 1;
  3156. tp->tg3_flags2 |=
  3157. TG3_FLG2_PARALLEL_DETECT;
  3158. tp->serdes_counter =
  3159. SERDES_PARALLEL_DET_TIMEOUT;
  3160. } else
  3161. goto restart_autoneg;
  3162. }
  3163. }
  3164. } else {
  3165. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3166. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3167. }
  3168. out:
  3169. return current_link_up;
  3170. }
  3171. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3172. {
  3173. int current_link_up = 0;
  3174. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3175. goto out;
  3176. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3177. u32 txflags, rxflags;
  3178. int i;
  3179. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3180. u32 local_adv = 0, remote_adv = 0;
  3181. if (txflags & ANEG_CFG_PS1)
  3182. local_adv |= ADVERTISE_1000XPAUSE;
  3183. if (txflags & ANEG_CFG_PS2)
  3184. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3185. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3186. remote_adv |= LPA_1000XPAUSE;
  3187. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3188. remote_adv |= LPA_1000XPAUSE_ASYM;
  3189. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3190. current_link_up = 1;
  3191. }
  3192. for (i = 0; i < 30; i++) {
  3193. udelay(20);
  3194. tw32_f(MAC_STATUS,
  3195. (MAC_STATUS_SYNC_CHANGED |
  3196. MAC_STATUS_CFG_CHANGED));
  3197. udelay(40);
  3198. if ((tr32(MAC_STATUS) &
  3199. (MAC_STATUS_SYNC_CHANGED |
  3200. MAC_STATUS_CFG_CHANGED)) == 0)
  3201. break;
  3202. }
  3203. mac_status = tr32(MAC_STATUS);
  3204. if (current_link_up == 0 &&
  3205. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3206. !(mac_status & MAC_STATUS_RCVD_CFG))
  3207. current_link_up = 1;
  3208. } else {
  3209. tg3_setup_flow_control(tp, 0, 0);
  3210. /* Forcing 1000FD link up. */
  3211. current_link_up = 1;
  3212. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3213. udelay(40);
  3214. tw32_f(MAC_MODE, tp->mac_mode);
  3215. udelay(40);
  3216. }
  3217. out:
  3218. return current_link_up;
  3219. }
  3220. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3221. {
  3222. u32 orig_pause_cfg;
  3223. u16 orig_active_speed;
  3224. u8 orig_active_duplex;
  3225. u32 mac_status;
  3226. int current_link_up;
  3227. int i;
  3228. orig_pause_cfg = tp->link_config.active_flowctrl;
  3229. orig_active_speed = tp->link_config.active_speed;
  3230. orig_active_duplex = tp->link_config.active_duplex;
  3231. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3232. netif_carrier_ok(tp->dev) &&
  3233. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3234. mac_status = tr32(MAC_STATUS);
  3235. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3236. MAC_STATUS_SIGNAL_DET |
  3237. MAC_STATUS_CFG_CHANGED |
  3238. MAC_STATUS_RCVD_CFG);
  3239. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3240. MAC_STATUS_SIGNAL_DET)) {
  3241. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3242. MAC_STATUS_CFG_CHANGED));
  3243. return 0;
  3244. }
  3245. }
  3246. tw32_f(MAC_TX_AUTO_NEG, 0);
  3247. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3248. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3249. tw32_f(MAC_MODE, tp->mac_mode);
  3250. udelay(40);
  3251. if (tp->phy_id == PHY_ID_BCM8002)
  3252. tg3_init_bcm8002(tp);
  3253. /* Enable link change event even when serdes polling. */
  3254. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3255. udelay(40);
  3256. current_link_up = 0;
  3257. mac_status = tr32(MAC_STATUS);
  3258. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3259. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3260. else
  3261. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3262. tp->napi[0].hw_status->status =
  3263. (SD_STATUS_UPDATED |
  3264. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3265. for (i = 0; i < 100; i++) {
  3266. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3267. MAC_STATUS_CFG_CHANGED));
  3268. udelay(5);
  3269. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3270. MAC_STATUS_CFG_CHANGED |
  3271. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3272. break;
  3273. }
  3274. mac_status = tr32(MAC_STATUS);
  3275. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3276. current_link_up = 0;
  3277. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3278. tp->serdes_counter == 0) {
  3279. tw32_f(MAC_MODE, (tp->mac_mode |
  3280. MAC_MODE_SEND_CONFIGS));
  3281. udelay(1);
  3282. tw32_f(MAC_MODE, tp->mac_mode);
  3283. }
  3284. }
  3285. if (current_link_up == 1) {
  3286. tp->link_config.active_speed = SPEED_1000;
  3287. tp->link_config.active_duplex = DUPLEX_FULL;
  3288. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3289. LED_CTRL_LNKLED_OVERRIDE |
  3290. LED_CTRL_1000MBPS_ON));
  3291. } else {
  3292. tp->link_config.active_speed = SPEED_INVALID;
  3293. tp->link_config.active_duplex = DUPLEX_INVALID;
  3294. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3295. LED_CTRL_LNKLED_OVERRIDE |
  3296. LED_CTRL_TRAFFIC_OVERRIDE));
  3297. }
  3298. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3299. if (current_link_up)
  3300. netif_carrier_on(tp->dev);
  3301. else
  3302. netif_carrier_off(tp->dev);
  3303. tg3_link_report(tp);
  3304. } else {
  3305. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3306. if (orig_pause_cfg != now_pause_cfg ||
  3307. orig_active_speed != tp->link_config.active_speed ||
  3308. orig_active_duplex != tp->link_config.active_duplex)
  3309. tg3_link_report(tp);
  3310. }
  3311. return 0;
  3312. }
  3313. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3314. {
  3315. int current_link_up, err = 0;
  3316. u32 bmsr, bmcr;
  3317. u16 current_speed;
  3318. u8 current_duplex;
  3319. u32 local_adv, remote_adv;
  3320. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3321. tw32_f(MAC_MODE, tp->mac_mode);
  3322. udelay(40);
  3323. tw32(MAC_EVENT, 0);
  3324. tw32_f(MAC_STATUS,
  3325. (MAC_STATUS_SYNC_CHANGED |
  3326. MAC_STATUS_CFG_CHANGED |
  3327. MAC_STATUS_MI_COMPLETION |
  3328. MAC_STATUS_LNKSTATE_CHANGED));
  3329. udelay(40);
  3330. if (force_reset)
  3331. tg3_phy_reset(tp);
  3332. current_link_up = 0;
  3333. current_speed = SPEED_INVALID;
  3334. current_duplex = DUPLEX_INVALID;
  3335. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3336. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3338. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3339. bmsr |= BMSR_LSTATUS;
  3340. else
  3341. bmsr &= ~BMSR_LSTATUS;
  3342. }
  3343. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3344. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3345. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3346. /* do nothing, just check for link up at the end */
  3347. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3348. u32 adv, new_adv;
  3349. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3350. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3351. ADVERTISE_1000XPAUSE |
  3352. ADVERTISE_1000XPSE_ASYM |
  3353. ADVERTISE_SLCT);
  3354. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3355. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3356. new_adv |= ADVERTISE_1000XHALF;
  3357. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3358. new_adv |= ADVERTISE_1000XFULL;
  3359. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3360. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3361. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3362. tg3_writephy(tp, MII_BMCR, bmcr);
  3363. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3364. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3365. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3366. return err;
  3367. }
  3368. } else {
  3369. u32 new_bmcr;
  3370. bmcr &= ~BMCR_SPEED1000;
  3371. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3372. if (tp->link_config.duplex == DUPLEX_FULL)
  3373. new_bmcr |= BMCR_FULLDPLX;
  3374. if (new_bmcr != bmcr) {
  3375. /* BMCR_SPEED1000 is a reserved bit that needs
  3376. * to be set on write.
  3377. */
  3378. new_bmcr |= BMCR_SPEED1000;
  3379. /* Force a linkdown */
  3380. if (netif_carrier_ok(tp->dev)) {
  3381. u32 adv;
  3382. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3383. adv &= ~(ADVERTISE_1000XFULL |
  3384. ADVERTISE_1000XHALF |
  3385. ADVERTISE_SLCT);
  3386. tg3_writephy(tp, MII_ADVERTISE, adv);
  3387. tg3_writephy(tp, MII_BMCR, bmcr |
  3388. BMCR_ANRESTART |
  3389. BMCR_ANENABLE);
  3390. udelay(10);
  3391. netif_carrier_off(tp->dev);
  3392. }
  3393. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3394. bmcr = new_bmcr;
  3395. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3396. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3397. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3398. ASIC_REV_5714) {
  3399. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3400. bmsr |= BMSR_LSTATUS;
  3401. else
  3402. bmsr &= ~BMSR_LSTATUS;
  3403. }
  3404. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3405. }
  3406. }
  3407. if (bmsr & BMSR_LSTATUS) {
  3408. current_speed = SPEED_1000;
  3409. current_link_up = 1;
  3410. if (bmcr & BMCR_FULLDPLX)
  3411. current_duplex = DUPLEX_FULL;
  3412. else
  3413. current_duplex = DUPLEX_HALF;
  3414. local_adv = 0;
  3415. remote_adv = 0;
  3416. if (bmcr & BMCR_ANENABLE) {
  3417. u32 common;
  3418. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3419. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3420. common = local_adv & remote_adv;
  3421. if (common & (ADVERTISE_1000XHALF |
  3422. ADVERTISE_1000XFULL)) {
  3423. if (common & ADVERTISE_1000XFULL)
  3424. current_duplex = DUPLEX_FULL;
  3425. else
  3426. current_duplex = DUPLEX_HALF;
  3427. }
  3428. else
  3429. current_link_up = 0;
  3430. }
  3431. }
  3432. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3433. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3434. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3435. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3436. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3437. tw32_f(MAC_MODE, tp->mac_mode);
  3438. udelay(40);
  3439. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3440. tp->link_config.active_speed = current_speed;
  3441. tp->link_config.active_duplex = current_duplex;
  3442. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3443. if (current_link_up)
  3444. netif_carrier_on(tp->dev);
  3445. else {
  3446. netif_carrier_off(tp->dev);
  3447. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3448. }
  3449. tg3_link_report(tp);
  3450. }
  3451. return err;
  3452. }
  3453. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3454. {
  3455. if (tp->serdes_counter) {
  3456. /* Give autoneg time to complete. */
  3457. tp->serdes_counter--;
  3458. return;
  3459. }
  3460. if (!netif_carrier_ok(tp->dev) &&
  3461. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3462. u32 bmcr;
  3463. tg3_readphy(tp, MII_BMCR, &bmcr);
  3464. if (bmcr & BMCR_ANENABLE) {
  3465. u32 phy1, phy2;
  3466. /* Select shadow register 0x1f */
  3467. tg3_writephy(tp, 0x1c, 0x7c00);
  3468. tg3_readphy(tp, 0x1c, &phy1);
  3469. /* Select expansion interrupt status register */
  3470. tg3_writephy(tp, 0x17, 0x0f01);
  3471. tg3_readphy(tp, 0x15, &phy2);
  3472. tg3_readphy(tp, 0x15, &phy2);
  3473. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3474. /* We have signal detect and not receiving
  3475. * config code words, link is up by parallel
  3476. * detection.
  3477. */
  3478. bmcr &= ~BMCR_ANENABLE;
  3479. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3480. tg3_writephy(tp, MII_BMCR, bmcr);
  3481. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3482. }
  3483. }
  3484. }
  3485. else if (netif_carrier_ok(tp->dev) &&
  3486. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3487. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3488. u32 phy2;
  3489. /* Select expansion interrupt status register */
  3490. tg3_writephy(tp, 0x17, 0x0f01);
  3491. tg3_readphy(tp, 0x15, &phy2);
  3492. if (phy2 & 0x20) {
  3493. u32 bmcr;
  3494. /* Config code words received, turn on autoneg. */
  3495. tg3_readphy(tp, MII_BMCR, &bmcr);
  3496. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3497. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3498. }
  3499. }
  3500. }
  3501. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3502. {
  3503. int err;
  3504. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3505. err = tg3_setup_fiber_phy(tp, force_reset);
  3506. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3507. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3508. } else {
  3509. err = tg3_setup_copper_phy(tp, force_reset);
  3510. }
  3511. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3512. u32 val, scale;
  3513. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3514. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3515. scale = 65;
  3516. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3517. scale = 6;
  3518. else
  3519. scale = 12;
  3520. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3521. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3522. tw32(GRC_MISC_CFG, val);
  3523. }
  3524. if (tp->link_config.active_speed == SPEED_1000 &&
  3525. tp->link_config.active_duplex == DUPLEX_HALF)
  3526. tw32(MAC_TX_LENGTHS,
  3527. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3528. (6 << TX_LENGTHS_IPG_SHIFT) |
  3529. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3530. else
  3531. tw32(MAC_TX_LENGTHS,
  3532. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3533. (6 << TX_LENGTHS_IPG_SHIFT) |
  3534. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3535. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3536. if (netif_carrier_ok(tp->dev)) {
  3537. tw32(HOSTCC_STAT_COAL_TICKS,
  3538. tp->coal.stats_block_coalesce_usecs);
  3539. } else {
  3540. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3541. }
  3542. }
  3543. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3544. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3545. if (!netif_carrier_ok(tp->dev))
  3546. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3547. tp->pwrmgmt_thresh;
  3548. else
  3549. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3550. tw32(PCIE_PWR_MGMT_THRESH, val);
  3551. }
  3552. return err;
  3553. }
  3554. /* This is called whenever we suspect that the system chipset is re-
  3555. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3556. * is bogus tx completions. We try to recover by setting the
  3557. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3558. * in the workqueue.
  3559. */
  3560. static void tg3_tx_recover(struct tg3 *tp)
  3561. {
  3562. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3563. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3564. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3565. "mapped I/O cycles to the network device, attempting to "
  3566. "recover. Please report the problem to the driver maintainer "
  3567. "and include system chipset information.\n", tp->dev->name);
  3568. spin_lock(&tp->lock);
  3569. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3570. spin_unlock(&tp->lock);
  3571. }
  3572. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3573. {
  3574. smp_mb();
  3575. return tnapi->tx_pending -
  3576. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3577. }
  3578. /* Tigon3 never reports partial packet sends. So we do not
  3579. * need special logic to handle SKBs that have not had all
  3580. * of their frags sent yet, like SunGEM does.
  3581. */
  3582. static void tg3_tx(struct tg3_napi *tnapi)
  3583. {
  3584. struct tg3 *tp = tnapi->tp;
  3585. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3586. u32 sw_idx = tnapi->tx_cons;
  3587. while (sw_idx != hw_idx) {
  3588. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3589. struct sk_buff *skb = ri->skb;
  3590. int i, tx_bug = 0;
  3591. if (unlikely(skb == NULL)) {
  3592. tg3_tx_recover(tp);
  3593. return;
  3594. }
  3595. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3596. ri->skb = NULL;
  3597. sw_idx = NEXT_TX(sw_idx);
  3598. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3599. ri = &tnapi->tx_buffers[sw_idx];
  3600. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3601. tx_bug = 1;
  3602. sw_idx = NEXT_TX(sw_idx);
  3603. }
  3604. dev_kfree_skb(skb);
  3605. if (unlikely(tx_bug)) {
  3606. tg3_tx_recover(tp);
  3607. return;
  3608. }
  3609. }
  3610. tnapi->tx_cons = sw_idx;
  3611. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3612. * before checking for netif_queue_stopped(). Without the
  3613. * memory barrier, there is a small possibility that tg3_start_xmit()
  3614. * will miss it and cause the queue to be stopped forever.
  3615. */
  3616. smp_mb();
  3617. if (unlikely(netif_queue_stopped(tp->dev) &&
  3618. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3619. netif_tx_lock(tp->dev);
  3620. if (netif_queue_stopped(tp->dev) &&
  3621. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3622. netif_wake_queue(tp->dev);
  3623. netif_tx_unlock(tp->dev);
  3624. }
  3625. }
  3626. /* Returns size of skb allocated or < 0 on error.
  3627. *
  3628. * We only need to fill in the address because the other members
  3629. * of the RX descriptor are invariant, see tg3_init_rings.
  3630. *
  3631. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3632. * posting buffers we only dirty the first cache line of the RX
  3633. * descriptor (containing the address). Whereas for the RX status
  3634. * buffers the cpu only reads the last cacheline of the RX descriptor
  3635. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3636. */
  3637. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3638. int src_idx, u32 dest_idx_unmasked)
  3639. {
  3640. struct tg3 *tp = tnapi->tp;
  3641. struct tg3_rx_buffer_desc *desc;
  3642. struct ring_info *map, *src_map;
  3643. struct sk_buff *skb;
  3644. dma_addr_t mapping;
  3645. int skb_size, dest_idx;
  3646. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3647. src_map = NULL;
  3648. switch (opaque_key) {
  3649. case RXD_OPAQUE_RING_STD:
  3650. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3651. desc = &tpr->rx_std[dest_idx];
  3652. map = &tpr->rx_std_buffers[dest_idx];
  3653. if (src_idx >= 0)
  3654. src_map = &tpr->rx_std_buffers[src_idx];
  3655. skb_size = tp->rx_pkt_map_sz;
  3656. break;
  3657. case RXD_OPAQUE_RING_JUMBO:
  3658. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3659. desc = &tpr->rx_jmb[dest_idx].std;
  3660. map = &tpr->rx_jmb_buffers[dest_idx];
  3661. if (src_idx >= 0)
  3662. src_map = &tpr->rx_jmb_buffers[src_idx];
  3663. skb_size = TG3_RX_JMB_MAP_SZ;
  3664. break;
  3665. default:
  3666. return -EINVAL;
  3667. }
  3668. /* Do not overwrite any of the map or rp information
  3669. * until we are sure we can commit to a new buffer.
  3670. *
  3671. * Callers depend upon this behavior and assume that
  3672. * we leave everything unchanged if we fail.
  3673. */
  3674. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3675. if (skb == NULL)
  3676. return -ENOMEM;
  3677. skb_reserve(skb, tp->rx_offset);
  3678. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3679. PCI_DMA_FROMDEVICE);
  3680. map->skb = skb;
  3681. pci_unmap_addr_set(map, mapping, mapping);
  3682. if (src_map != NULL)
  3683. src_map->skb = NULL;
  3684. desc->addr_hi = ((u64)mapping >> 32);
  3685. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3686. return skb_size;
  3687. }
  3688. /* We only need to move over in the address because the other
  3689. * members of the RX descriptor are invariant. See notes above
  3690. * tg3_alloc_rx_skb for full details.
  3691. */
  3692. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3693. int src_idx, u32 dest_idx_unmasked)
  3694. {
  3695. struct tg3 *tp = tnapi->tp;
  3696. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3697. struct ring_info *src_map, *dest_map;
  3698. int dest_idx;
  3699. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3700. switch (opaque_key) {
  3701. case RXD_OPAQUE_RING_STD:
  3702. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3703. dest_desc = &tpr->rx_std[dest_idx];
  3704. dest_map = &tpr->rx_std_buffers[dest_idx];
  3705. src_desc = &tpr->rx_std[src_idx];
  3706. src_map = &tpr->rx_std_buffers[src_idx];
  3707. break;
  3708. case RXD_OPAQUE_RING_JUMBO:
  3709. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3710. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3711. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3712. src_desc = &tpr->rx_jmb[src_idx].std;
  3713. src_map = &tpr->rx_jmb_buffers[src_idx];
  3714. break;
  3715. default:
  3716. return;
  3717. }
  3718. dest_map->skb = src_map->skb;
  3719. pci_unmap_addr_set(dest_map, mapping,
  3720. pci_unmap_addr(src_map, mapping));
  3721. dest_desc->addr_hi = src_desc->addr_hi;
  3722. dest_desc->addr_lo = src_desc->addr_lo;
  3723. src_map->skb = NULL;
  3724. }
  3725. /* The RX ring scheme is composed of multiple rings which post fresh
  3726. * buffers to the chip, and one special ring the chip uses to report
  3727. * status back to the host.
  3728. *
  3729. * The special ring reports the status of received packets to the
  3730. * host. The chip does not write into the original descriptor the
  3731. * RX buffer was obtained from. The chip simply takes the original
  3732. * descriptor as provided by the host, updates the status and length
  3733. * field, then writes this into the next status ring entry.
  3734. *
  3735. * Each ring the host uses to post buffers to the chip is described
  3736. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3737. * it is first placed into the on-chip ram. When the packet's length
  3738. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3739. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3740. * which is within the range of the new packet's length is chosen.
  3741. *
  3742. * The "separate ring for rx status" scheme may sound queer, but it makes
  3743. * sense from a cache coherency perspective. If only the host writes
  3744. * to the buffer post rings, and only the chip writes to the rx status
  3745. * rings, then cache lines never move beyond shared-modified state.
  3746. * If both the host and chip were to write into the same ring, cache line
  3747. * eviction could occur since both entities want it in an exclusive state.
  3748. */
  3749. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3750. {
  3751. struct tg3 *tp = tnapi->tp;
  3752. u32 work_mask, rx_std_posted = 0;
  3753. u32 sw_idx = tnapi->rx_rcb_ptr;
  3754. u16 hw_idx;
  3755. int received;
  3756. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3757. hw_idx = tnapi->hw_status->idx[0].rx_producer;
  3758. /*
  3759. * We need to order the read of hw_idx and the read of
  3760. * the opaque cookie.
  3761. */
  3762. rmb();
  3763. work_mask = 0;
  3764. received = 0;
  3765. while (sw_idx != hw_idx && budget > 0) {
  3766. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3767. unsigned int len;
  3768. struct sk_buff *skb;
  3769. dma_addr_t dma_addr;
  3770. u32 opaque_key, desc_idx, *post_ptr;
  3771. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3772. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3773. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3774. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3775. dma_addr = pci_unmap_addr(ri, mapping);
  3776. skb = ri->skb;
  3777. post_ptr = &tpr->rx_std_ptr;
  3778. rx_std_posted++;
  3779. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3780. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3781. dma_addr = pci_unmap_addr(ri, mapping);
  3782. skb = ri->skb;
  3783. post_ptr = &tpr->rx_jmb_ptr;
  3784. } else
  3785. goto next_pkt_nopost;
  3786. work_mask |= opaque_key;
  3787. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3788. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3789. drop_it:
  3790. tg3_recycle_rx(tnapi, opaque_key,
  3791. desc_idx, *post_ptr);
  3792. drop_it_no_recycle:
  3793. /* Other statistics kept track of by card. */
  3794. tp->net_stats.rx_dropped++;
  3795. goto next_pkt;
  3796. }
  3797. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3798. ETH_FCS_LEN;
  3799. if (len > RX_COPY_THRESHOLD
  3800. && tp->rx_offset == NET_IP_ALIGN
  3801. /* rx_offset will likely not equal NET_IP_ALIGN
  3802. * if this is a 5701 card running in PCI-X mode
  3803. * [see tg3_get_invariants()]
  3804. */
  3805. ) {
  3806. int skb_size;
  3807. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3808. desc_idx, *post_ptr);
  3809. if (skb_size < 0)
  3810. goto drop_it;
  3811. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3812. PCI_DMA_FROMDEVICE);
  3813. skb_put(skb, len);
  3814. } else {
  3815. struct sk_buff *copy_skb;
  3816. tg3_recycle_rx(tnapi, opaque_key,
  3817. desc_idx, *post_ptr);
  3818. copy_skb = netdev_alloc_skb(tp->dev,
  3819. len + TG3_RAW_IP_ALIGN);
  3820. if (copy_skb == NULL)
  3821. goto drop_it_no_recycle;
  3822. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3823. skb_put(copy_skb, len);
  3824. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3825. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3826. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3827. /* We'll reuse the original ring buffer. */
  3828. skb = copy_skb;
  3829. }
  3830. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3831. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3832. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3833. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3834. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3835. else
  3836. skb->ip_summed = CHECKSUM_NONE;
  3837. skb->protocol = eth_type_trans(skb, tp->dev);
  3838. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3839. skb->protocol != htons(ETH_P_8021Q)) {
  3840. dev_kfree_skb(skb);
  3841. goto next_pkt;
  3842. }
  3843. #if TG3_VLAN_TAG_USED
  3844. if (tp->vlgrp != NULL &&
  3845. desc->type_flags & RXD_FLAG_VLAN) {
  3846. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3847. desc->err_vlan & RXD_VLAN_MASK, skb);
  3848. } else
  3849. #endif
  3850. napi_gro_receive(&tnapi->napi, skb);
  3851. received++;
  3852. budget--;
  3853. next_pkt:
  3854. (*post_ptr)++;
  3855. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3856. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3857. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3858. TG3_64BIT_REG_LOW, idx);
  3859. work_mask &= ~RXD_OPAQUE_RING_STD;
  3860. rx_std_posted = 0;
  3861. }
  3862. next_pkt_nopost:
  3863. sw_idx++;
  3864. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3865. /* Refresh hw_idx to see if there is new work */
  3866. if (sw_idx == hw_idx) {
  3867. hw_idx = tnapi->hw_status->idx[0].rx_producer;
  3868. rmb();
  3869. }
  3870. }
  3871. /* ACK the status ring. */
  3872. tnapi->rx_rcb_ptr = sw_idx;
  3873. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3874. /* Refill RX ring(s). */
  3875. if (work_mask & RXD_OPAQUE_RING_STD) {
  3876. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3877. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3878. sw_idx);
  3879. }
  3880. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3881. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3882. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3883. sw_idx);
  3884. }
  3885. mmiowb();
  3886. return received;
  3887. }
  3888. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3889. {
  3890. struct tg3 *tp = tnapi->tp;
  3891. struct tg3_hw_status *sblk = tnapi->hw_status;
  3892. /* handle link change and other phy events */
  3893. if (!(tp->tg3_flags &
  3894. (TG3_FLAG_USE_LINKCHG_REG |
  3895. TG3_FLAG_POLL_SERDES))) {
  3896. if (sblk->status & SD_STATUS_LINK_CHG) {
  3897. sblk->status = SD_STATUS_UPDATED |
  3898. (sblk->status & ~SD_STATUS_LINK_CHG);
  3899. spin_lock(&tp->lock);
  3900. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3901. tw32_f(MAC_STATUS,
  3902. (MAC_STATUS_SYNC_CHANGED |
  3903. MAC_STATUS_CFG_CHANGED |
  3904. MAC_STATUS_MI_COMPLETION |
  3905. MAC_STATUS_LNKSTATE_CHANGED));
  3906. udelay(40);
  3907. } else
  3908. tg3_setup_phy(tp, 0);
  3909. spin_unlock(&tp->lock);
  3910. }
  3911. }
  3912. /* run TX completion thread */
  3913. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3914. tg3_tx(tnapi);
  3915. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3916. return work_done;
  3917. }
  3918. /* run RX thread, within the bounds set by NAPI.
  3919. * All RX "locking" is done by ensuring outside
  3920. * code synchronizes with tg3->napi.poll()
  3921. */
  3922. if (sblk->idx[0].rx_producer != tnapi->rx_rcb_ptr)
  3923. work_done += tg3_rx(tnapi, budget - work_done);
  3924. return work_done;
  3925. }
  3926. static int tg3_poll(struct napi_struct *napi, int budget)
  3927. {
  3928. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3929. struct tg3 *tp = tnapi->tp;
  3930. int work_done = 0;
  3931. struct tg3_hw_status *sblk = tnapi->hw_status;
  3932. while (1) {
  3933. work_done = tg3_poll_work(tnapi, work_done, budget);
  3934. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3935. goto tx_recovery;
  3936. if (unlikely(work_done >= budget))
  3937. break;
  3938. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3939. /* tp->last_tag is used in tg3_int_reenable() below
  3940. * to tell the hw how much work has been processed,
  3941. * so we must read it before checking for more work.
  3942. */
  3943. tnapi->last_tag = sblk->status_tag;
  3944. tnapi->last_irq_tag = tnapi->last_tag;
  3945. rmb();
  3946. } else
  3947. sblk->status &= ~SD_STATUS_UPDATED;
  3948. if (likely(!tg3_has_work(tnapi))) {
  3949. napi_complete(napi);
  3950. tg3_int_reenable(tnapi);
  3951. break;
  3952. }
  3953. }
  3954. return work_done;
  3955. tx_recovery:
  3956. /* work_done is guaranteed to be less than budget. */
  3957. napi_complete(napi);
  3958. schedule_work(&tp->reset_task);
  3959. return work_done;
  3960. }
  3961. static void tg3_irq_quiesce(struct tg3 *tp)
  3962. {
  3963. BUG_ON(tp->irq_sync);
  3964. tp->irq_sync = 1;
  3965. smp_mb();
  3966. synchronize_irq(tp->pdev->irq);
  3967. }
  3968. static inline int tg3_irq_sync(struct tg3 *tp)
  3969. {
  3970. return tp->irq_sync;
  3971. }
  3972. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3973. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3974. * with as well. Most of the time, this is not necessary except when
  3975. * shutting down the device.
  3976. */
  3977. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3978. {
  3979. spin_lock_bh(&tp->lock);
  3980. if (irq_sync)
  3981. tg3_irq_quiesce(tp);
  3982. }
  3983. static inline void tg3_full_unlock(struct tg3 *tp)
  3984. {
  3985. spin_unlock_bh(&tp->lock);
  3986. }
  3987. /* One-shot MSI handler - Chip automatically disables interrupt
  3988. * after sending MSI so driver doesn't have to do it.
  3989. */
  3990. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3991. {
  3992. struct tg3_napi *tnapi = dev_id;
  3993. struct tg3 *tp = tnapi->tp;
  3994. prefetch(tnapi->hw_status);
  3995. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  3996. if (likely(!tg3_irq_sync(tp)))
  3997. napi_schedule(&tnapi->napi);
  3998. return IRQ_HANDLED;
  3999. }
  4000. /* MSI ISR - No need to check for interrupt sharing and no need to
  4001. * flush status block and interrupt mailbox. PCI ordering rules
  4002. * guarantee that MSI will arrive after the status block.
  4003. */
  4004. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4005. {
  4006. struct tg3_napi *tnapi = dev_id;
  4007. struct tg3 *tp = tnapi->tp;
  4008. prefetch(tnapi->hw_status);
  4009. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4010. /*
  4011. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4012. * chip-internal interrupt pending events.
  4013. * Writing non-zero to intr-mbox-0 additional tells the
  4014. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4015. * event coalescing.
  4016. */
  4017. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4018. if (likely(!tg3_irq_sync(tp)))
  4019. napi_schedule(&tnapi->napi);
  4020. return IRQ_RETVAL(1);
  4021. }
  4022. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4023. {
  4024. struct tg3_napi *tnapi = dev_id;
  4025. struct tg3 *tp = tnapi->tp;
  4026. struct tg3_hw_status *sblk = tnapi->hw_status;
  4027. unsigned int handled = 1;
  4028. /* In INTx mode, it is possible for the interrupt to arrive at
  4029. * the CPU before the status block posted prior to the interrupt.
  4030. * Reading the PCI State register will confirm whether the
  4031. * interrupt is ours and will flush the status block.
  4032. */
  4033. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4034. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4035. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4036. handled = 0;
  4037. goto out;
  4038. }
  4039. }
  4040. /*
  4041. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4042. * chip-internal interrupt pending events.
  4043. * Writing non-zero to intr-mbox-0 additional tells the
  4044. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4045. * event coalescing.
  4046. *
  4047. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4048. * spurious interrupts. The flush impacts performance but
  4049. * excessive spurious interrupts can be worse in some cases.
  4050. */
  4051. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4052. if (tg3_irq_sync(tp))
  4053. goto out;
  4054. sblk->status &= ~SD_STATUS_UPDATED;
  4055. if (likely(tg3_has_work(tnapi))) {
  4056. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4057. napi_schedule(&tnapi->napi);
  4058. } else {
  4059. /* No work, shared interrupt perhaps? re-enable
  4060. * interrupts, and flush that PCI write
  4061. */
  4062. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4063. 0x00000000);
  4064. }
  4065. out:
  4066. return IRQ_RETVAL(handled);
  4067. }
  4068. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4069. {
  4070. struct tg3_napi *tnapi = dev_id;
  4071. struct tg3 *tp = tnapi->tp;
  4072. struct tg3_hw_status *sblk = tnapi->hw_status;
  4073. unsigned int handled = 1;
  4074. /* In INTx mode, it is possible for the interrupt to arrive at
  4075. * the CPU before the status block posted prior to the interrupt.
  4076. * Reading the PCI State register will confirm whether the
  4077. * interrupt is ours and will flush the status block.
  4078. */
  4079. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4080. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4081. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4082. handled = 0;
  4083. goto out;
  4084. }
  4085. }
  4086. /*
  4087. * writing any value to intr-mbox-0 clears PCI INTA# and
  4088. * chip-internal interrupt pending events.
  4089. * writing non-zero to intr-mbox-0 additional tells the
  4090. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4091. * event coalescing.
  4092. *
  4093. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4094. * spurious interrupts. The flush impacts performance but
  4095. * excessive spurious interrupts can be worse in some cases.
  4096. */
  4097. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4098. /*
  4099. * In a shared interrupt configuration, sometimes other devices'
  4100. * interrupts will scream. We record the current status tag here
  4101. * so that the above check can report that the screaming interrupts
  4102. * are unhandled. Eventually they will be silenced.
  4103. */
  4104. tnapi->last_irq_tag = sblk->status_tag;
  4105. if (tg3_irq_sync(tp))
  4106. goto out;
  4107. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4108. napi_schedule(&tnapi->napi);
  4109. out:
  4110. return IRQ_RETVAL(handled);
  4111. }
  4112. /* ISR for interrupt test */
  4113. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4114. {
  4115. struct tg3_napi *tnapi = dev_id;
  4116. struct tg3 *tp = tnapi->tp;
  4117. struct tg3_hw_status *sblk = tnapi->hw_status;
  4118. if ((sblk->status & SD_STATUS_UPDATED) ||
  4119. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4120. tg3_disable_ints(tp);
  4121. return IRQ_RETVAL(1);
  4122. }
  4123. return IRQ_RETVAL(0);
  4124. }
  4125. static int tg3_init_hw(struct tg3 *, int);
  4126. static int tg3_halt(struct tg3 *, int, int);
  4127. /* Restart hardware after configuration changes, self-test, etc.
  4128. * Invoked with tp->lock held.
  4129. */
  4130. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4131. __releases(tp->lock)
  4132. __acquires(tp->lock)
  4133. {
  4134. int err;
  4135. err = tg3_init_hw(tp, reset_phy);
  4136. if (err) {
  4137. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4138. "aborting.\n", tp->dev->name);
  4139. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4140. tg3_full_unlock(tp);
  4141. del_timer_sync(&tp->timer);
  4142. tp->irq_sync = 0;
  4143. napi_enable(&tp->napi[0].napi);
  4144. dev_close(tp->dev);
  4145. tg3_full_lock(tp, 0);
  4146. }
  4147. return err;
  4148. }
  4149. #ifdef CONFIG_NET_POLL_CONTROLLER
  4150. static void tg3_poll_controller(struct net_device *dev)
  4151. {
  4152. struct tg3 *tp = netdev_priv(dev);
  4153. tg3_interrupt(tp->pdev->irq, dev);
  4154. }
  4155. #endif
  4156. static void tg3_reset_task(struct work_struct *work)
  4157. {
  4158. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4159. int err;
  4160. unsigned int restart_timer;
  4161. tg3_full_lock(tp, 0);
  4162. if (!netif_running(tp->dev)) {
  4163. tg3_full_unlock(tp);
  4164. return;
  4165. }
  4166. tg3_full_unlock(tp);
  4167. tg3_phy_stop(tp);
  4168. tg3_netif_stop(tp);
  4169. tg3_full_lock(tp, 1);
  4170. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4171. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4172. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4173. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4174. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4175. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4176. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4177. }
  4178. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4179. err = tg3_init_hw(tp, 1);
  4180. if (err)
  4181. goto out;
  4182. tg3_netif_start(tp);
  4183. if (restart_timer)
  4184. mod_timer(&tp->timer, jiffies + 1);
  4185. out:
  4186. tg3_full_unlock(tp);
  4187. if (!err)
  4188. tg3_phy_start(tp);
  4189. }
  4190. static void tg3_dump_short_state(struct tg3 *tp)
  4191. {
  4192. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4193. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4194. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4195. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4196. }
  4197. static void tg3_tx_timeout(struct net_device *dev)
  4198. {
  4199. struct tg3 *tp = netdev_priv(dev);
  4200. if (netif_msg_tx_err(tp)) {
  4201. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4202. dev->name);
  4203. tg3_dump_short_state(tp);
  4204. }
  4205. schedule_work(&tp->reset_task);
  4206. }
  4207. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4208. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4209. {
  4210. u32 base = (u32) mapping & 0xffffffff;
  4211. return ((base > 0xffffdcc0) &&
  4212. (base + len + 8 < base));
  4213. }
  4214. /* Test for DMA addresses > 40-bit */
  4215. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4216. int len)
  4217. {
  4218. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4219. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4220. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4221. return 0;
  4222. #else
  4223. return 0;
  4224. #endif
  4225. }
  4226. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4227. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4228. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4229. u32 last_plus_one, u32 *start,
  4230. u32 base_flags, u32 mss)
  4231. {
  4232. struct tg3_napi *tnapi = &tp->napi[0];
  4233. struct sk_buff *new_skb;
  4234. dma_addr_t new_addr = 0;
  4235. u32 entry = *start;
  4236. int i, ret = 0;
  4237. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4238. new_skb = skb_copy(skb, GFP_ATOMIC);
  4239. else {
  4240. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4241. new_skb = skb_copy_expand(skb,
  4242. skb_headroom(skb) + more_headroom,
  4243. skb_tailroom(skb), GFP_ATOMIC);
  4244. }
  4245. if (!new_skb) {
  4246. ret = -1;
  4247. } else {
  4248. /* New SKB is guaranteed to be linear. */
  4249. entry = *start;
  4250. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4251. new_addr = skb_shinfo(new_skb)->dma_head;
  4252. /* Make sure new skb does not cross any 4G boundaries.
  4253. * Drop the packet if it does.
  4254. */
  4255. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4256. if (!ret)
  4257. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4258. DMA_TO_DEVICE);
  4259. ret = -1;
  4260. dev_kfree_skb(new_skb);
  4261. new_skb = NULL;
  4262. } else {
  4263. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4264. base_flags, 1 | (mss << 1));
  4265. *start = NEXT_TX(entry);
  4266. }
  4267. }
  4268. /* Now clean up the sw ring entries. */
  4269. i = 0;
  4270. while (entry != last_plus_one) {
  4271. if (i == 0)
  4272. tnapi->tx_buffers[entry].skb = new_skb;
  4273. else
  4274. tnapi->tx_buffers[entry].skb = NULL;
  4275. entry = NEXT_TX(entry);
  4276. i++;
  4277. }
  4278. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4279. dev_kfree_skb(skb);
  4280. return ret;
  4281. }
  4282. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4283. dma_addr_t mapping, int len, u32 flags,
  4284. u32 mss_and_is_end)
  4285. {
  4286. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4287. int is_end = (mss_and_is_end & 0x1);
  4288. u32 mss = (mss_and_is_end >> 1);
  4289. u32 vlan_tag = 0;
  4290. if (is_end)
  4291. flags |= TXD_FLAG_END;
  4292. if (flags & TXD_FLAG_VLAN) {
  4293. vlan_tag = flags >> 16;
  4294. flags &= 0xffff;
  4295. }
  4296. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4297. txd->addr_hi = ((u64) mapping >> 32);
  4298. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4299. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4300. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4301. }
  4302. /* hard_start_xmit for devices that don't have any bugs and
  4303. * support TG3_FLG2_HW_TSO_2 only.
  4304. */
  4305. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4306. struct net_device *dev)
  4307. {
  4308. struct tg3 *tp = netdev_priv(dev);
  4309. u32 len, entry, base_flags, mss;
  4310. struct skb_shared_info *sp;
  4311. dma_addr_t mapping;
  4312. struct tg3_napi *tnapi = &tp->napi[0];
  4313. len = skb_headlen(skb);
  4314. /* We are running in BH disabled context with netif_tx_lock
  4315. * and TX reclaim runs via tp->napi.poll inside of a software
  4316. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4317. * no IRQ context deadlocks to worry about either. Rejoice!
  4318. */
  4319. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4320. if (!netif_queue_stopped(dev)) {
  4321. netif_stop_queue(dev);
  4322. /* This is a hard error, log it. */
  4323. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4324. "queue awake!\n", dev->name);
  4325. }
  4326. return NETDEV_TX_BUSY;
  4327. }
  4328. entry = tnapi->tx_prod;
  4329. base_flags = 0;
  4330. mss = 0;
  4331. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4332. int tcp_opt_len, ip_tcp_len;
  4333. if (skb_header_cloned(skb) &&
  4334. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4335. dev_kfree_skb(skb);
  4336. goto out_unlock;
  4337. }
  4338. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4339. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4340. else {
  4341. struct iphdr *iph = ip_hdr(skb);
  4342. tcp_opt_len = tcp_optlen(skb);
  4343. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4344. iph->check = 0;
  4345. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4346. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4347. }
  4348. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4349. TXD_FLAG_CPU_POST_DMA);
  4350. tcp_hdr(skb)->check = 0;
  4351. }
  4352. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4353. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4354. #if TG3_VLAN_TAG_USED
  4355. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4356. base_flags |= (TXD_FLAG_VLAN |
  4357. (vlan_tx_tag_get(skb) << 16));
  4358. #endif
  4359. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4360. dev_kfree_skb(skb);
  4361. goto out_unlock;
  4362. }
  4363. sp = skb_shinfo(skb);
  4364. mapping = sp->dma_head;
  4365. tnapi->tx_buffers[entry].skb = skb;
  4366. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4367. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4368. entry = NEXT_TX(entry);
  4369. /* Now loop through additional data fragments, and queue them. */
  4370. if (skb_shinfo(skb)->nr_frags > 0) {
  4371. unsigned int i, last;
  4372. last = skb_shinfo(skb)->nr_frags - 1;
  4373. for (i = 0; i <= last; i++) {
  4374. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4375. len = frag->size;
  4376. mapping = sp->dma_maps[i];
  4377. tnapi->tx_buffers[entry].skb = NULL;
  4378. tg3_set_txd(tnapi, entry, mapping, len,
  4379. base_flags, (i == last) | (mss << 1));
  4380. entry = NEXT_TX(entry);
  4381. }
  4382. }
  4383. /* Packets are ready, update Tx producer idx local and on card. */
  4384. tw32_tx_mbox(tnapi->prodmbox, entry);
  4385. tnapi->tx_prod = entry;
  4386. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4387. netif_stop_queue(dev);
  4388. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4389. netif_wake_queue(tp->dev);
  4390. }
  4391. out_unlock:
  4392. mmiowb();
  4393. return NETDEV_TX_OK;
  4394. }
  4395. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4396. struct net_device *);
  4397. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4398. * TSO header is greater than 80 bytes.
  4399. */
  4400. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4401. {
  4402. struct sk_buff *segs, *nskb;
  4403. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4404. /* Estimate the number of fragments in the worst case */
  4405. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4406. netif_stop_queue(tp->dev);
  4407. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4408. return NETDEV_TX_BUSY;
  4409. netif_wake_queue(tp->dev);
  4410. }
  4411. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4412. if (IS_ERR(segs))
  4413. goto tg3_tso_bug_end;
  4414. do {
  4415. nskb = segs;
  4416. segs = segs->next;
  4417. nskb->next = NULL;
  4418. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4419. } while (segs);
  4420. tg3_tso_bug_end:
  4421. dev_kfree_skb(skb);
  4422. return NETDEV_TX_OK;
  4423. }
  4424. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4425. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4426. */
  4427. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4428. struct net_device *dev)
  4429. {
  4430. struct tg3 *tp = netdev_priv(dev);
  4431. u32 len, entry, base_flags, mss;
  4432. struct skb_shared_info *sp;
  4433. int would_hit_hwbug;
  4434. dma_addr_t mapping;
  4435. struct tg3_napi *tnapi = &tp->napi[0];
  4436. len = skb_headlen(skb);
  4437. /* We are running in BH disabled context with netif_tx_lock
  4438. * and TX reclaim runs via tp->napi.poll inside of a software
  4439. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4440. * no IRQ context deadlocks to worry about either. Rejoice!
  4441. */
  4442. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4443. if (!netif_queue_stopped(dev)) {
  4444. netif_stop_queue(dev);
  4445. /* This is a hard error, log it. */
  4446. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4447. "queue awake!\n", dev->name);
  4448. }
  4449. return NETDEV_TX_BUSY;
  4450. }
  4451. entry = tnapi->tx_prod;
  4452. base_flags = 0;
  4453. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4454. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4455. mss = 0;
  4456. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4457. struct iphdr *iph;
  4458. int tcp_opt_len, ip_tcp_len, hdr_len;
  4459. if (skb_header_cloned(skb) &&
  4460. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4461. dev_kfree_skb(skb);
  4462. goto out_unlock;
  4463. }
  4464. tcp_opt_len = tcp_optlen(skb);
  4465. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4466. hdr_len = ip_tcp_len + tcp_opt_len;
  4467. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4468. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4469. return (tg3_tso_bug(tp, skb));
  4470. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4471. TXD_FLAG_CPU_POST_DMA);
  4472. iph = ip_hdr(skb);
  4473. iph->check = 0;
  4474. iph->tot_len = htons(mss + hdr_len);
  4475. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4476. tcp_hdr(skb)->check = 0;
  4477. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4478. } else
  4479. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4480. iph->daddr, 0,
  4481. IPPROTO_TCP,
  4482. 0);
  4483. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4484. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4485. if (tcp_opt_len || iph->ihl > 5) {
  4486. int tsflags;
  4487. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4488. mss |= (tsflags << 11);
  4489. }
  4490. } else {
  4491. if (tcp_opt_len || iph->ihl > 5) {
  4492. int tsflags;
  4493. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4494. base_flags |= tsflags << 12;
  4495. }
  4496. }
  4497. }
  4498. #if TG3_VLAN_TAG_USED
  4499. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4500. base_flags |= (TXD_FLAG_VLAN |
  4501. (vlan_tx_tag_get(skb) << 16));
  4502. #endif
  4503. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4504. dev_kfree_skb(skb);
  4505. goto out_unlock;
  4506. }
  4507. sp = skb_shinfo(skb);
  4508. mapping = sp->dma_head;
  4509. tnapi->tx_buffers[entry].skb = skb;
  4510. would_hit_hwbug = 0;
  4511. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4512. would_hit_hwbug = 1;
  4513. else if (tg3_4g_overflow_test(mapping, len))
  4514. would_hit_hwbug = 1;
  4515. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4516. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4517. entry = NEXT_TX(entry);
  4518. /* Now loop through additional data fragments, and queue them. */
  4519. if (skb_shinfo(skb)->nr_frags > 0) {
  4520. unsigned int i, last;
  4521. last = skb_shinfo(skb)->nr_frags - 1;
  4522. for (i = 0; i <= last; i++) {
  4523. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4524. len = frag->size;
  4525. mapping = sp->dma_maps[i];
  4526. tnapi->tx_buffers[entry].skb = NULL;
  4527. if (tg3_4g_overflow_test(mapping, len))
  4528. would_hit_hwbug = 1;
  4529. if (tg3_40bit_overflow_test(tp, mapping, len))
  4530. would_hit_hwbug = 1;
  4531. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4532. tg3_set_txd(tnapi, entry, mapping, len,
  4533. base_flags, (i == last)|(mss << 1));
  4534. else
  4535. tg3_set_txd(tnapi, entry, mapping, len,
  4536. base_flags, (i == last));
  4537. entry = NEXT_TX(entry);
  4538. }
  4539. }
  4540. if (would_hit_hwbug) {
  4541. u32 last_plus_one = entry;
  4542. u32 start;
  4543. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4544. start &= (TG3_TX_RING_SIZE - 1);
  4545. /* If the workaround fails due to memory/mapping
  4546. * failure, silently drop this packet.
  4547. */
  4548. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4549. &start, base_flags, mss))
  4550. goto out_unlock;
  4551. entry = start;
  4552. }
  4553. /* Packets are ready, update Tx producer idx local and on card. */
  4554. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4555. tnapi->tx_prod = entry;
  4556. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4557. netif_stop_queue(dev);
  4558. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4559. netif_wake_queue(tp->dev);
  4560. }
  4561. out_unlock:
  4562. mmiowb();
  4563. return NETDEV_TX_OK;
  4564. }
  4565. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4566. int new_mtu)
  4567. {
  4568. dev->mtu = new_mtu;
  4569. if (new_mtu > ETH_DATA_LEN) {
  4570. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4571. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4572. ethtool_op_set_tso(dev, 0);
  4573. }
  4574. else
  4575. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4576. } else {
  4577. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4578. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4579. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4580. }
  4581. }
  4582. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4583. {
  4584. struct tg3 *tp = netdev_priv(dev);
  4585. int err;
  4586. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4587. return -EINVAL;
  4588. if (!netif_running(dev)) {
  4589. /* We'll just catch it later when the
  4590. * device is up'd.
  4591. */
  4592. tg3_set_mtu(dev, tp, new_mtu);
  4593. return 0;
  4594. }
  4595. tg3_phy_stop(tp);
  4596. tg3_netif_stop(tp);
  4597. tg3_full_lock(tp, 1);
  4598. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4599. tg3_set_mtu(dev, tp, new_mtu);
  4600. err = tg3_restart_hw(tp, 0);
  4601. if (!err)
  4602. tg3_netif_start(tp);
  4603. tg3_full_unlock(tp);
  4604. if (!err)
  4605. tg3_phy_start(tp);
  4606. return err;
  4607. }
  4608. static void tg3_rx_prodring_free(struct tg3 *tp,
  4609. struct tg3_rx_prodring_set *tpr)
  4610. {
  4611. int i;
  4612. struct ring_info *rxp;
  4613. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4614. rxp = &tpr->rx_std_buffers[i];
  4615. if (rxp->skb == NULL)
  4616. continue;
  4617. pci_unmap_single(tp->pdev,
  4618. pci_unmap_addr(rxp, mapping),
  4619. tp->rx_pkt_map_sz,
  4620. PCI_DMA_FROMDEVICE);
  4621. dev_kfree_skb_any(rxp->skb);
  4622. rxp->skb = NULL;
  4623. }
  4624. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4625. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4626. rxp = &tpr->rx_jmb_buffers[i];
  4627. if (rxp->skb == NULL)
  4628. continue;
  4629. pci_unmap_single(tp->pdev,
  4630. pci_unmap_addr(rxp, mapping),
  4631. TG3_RX_JMB_MAP_SZ,
  4632. PCI_DMA_FROMDEVICE);
  4633. dev_kfree_skb_any(rxp->skb);
  4634. rxp->skb = NULL;
  4635. }
  4636. }
  4637. }
  4638. /* Initialize tx/rx rings for packet processing.
  4639. *
  4640. * The chip has been shut down and the driver detached from
  4641. * the networking, so no interrupts or new tx packets will
  4642. * end up in the driver. tp->{tx,}lock are held and thus
  4643. * we may not sleep.
  4644. */
  4645. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4646. struct tg3_rx_prodring_set *tpr)
  4647. {
  4648. u32 i, rx_pkt_dma_sz;
  4649. struct tg3_napi *tnapi = &tp->napi[0];
  4650. /* Zero out all descriptors. */
  4651. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4652. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4653. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4654. tp->dev->mtu > ETH_DATA_LEN)
  4655. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4656. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4657. /* Initialize invariants of the rings, we only set this
  4658. * stuff once. This works because the card does not
  4659. * write into the rx buffer posting rings.
  4660. */
  4661. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4662. struct tg3_rx_buffer_desc *rxd;
  4663. rxd = &tpr->rx_std[i];
  4664. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4665. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4666. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4667. (i << RXD_OPAQUE_INDEX_SHIFT));
  4668. }
  4669. /* Now allocate fresh SKBs for each rx ring. */
  4670. for (i = 0; i < tp->rx_pending; i++) {
  4671. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4672. printk(KERN_WARNING PFX
  4673. "%s: Using a smaller RX standard ring, "
  4674. "only %d out of %d buffers were allocated "
  4675. "successfully.\n",
  4676. tp->dev->name, i, tp->rx_pending);
  4677. if (i == 0)
  4678. goto initfail;
  4679. tp->rx_pending = i;
  4680. break;
  4681. }
  4682. }
  4683. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4684. goto done;
  4685. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4686. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4687. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4688. struct tg3_rx_buffer_desc *rxd;
  4689. rxd = &tpr->rx_jmb[i].std;
  4690. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4691. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4692. RXD_FLAG_JUMBO;
  4693. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4694. (i << RXD_OPAQUE_INDEX_SHIFT));
  4695. }
  4696. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4697. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4698. -1, i) < 0) {
  4699. printk(KERN_WARNING PFX
  4700. "%s: Using a smaller RX jumbo ring, "
  4701. "only %d out of %d buffers were "
  4702. "allocated successfully.\n",
  4703. tp->dev->name, i, tp->rx_jumbo_pending);
  4704. if (i == 0)
  4705. goto initfail;
  4706. tp->rx_jumbo_pending = i;
  4707. break;
  4708. }
  4709. }
  4710. }
  4711. done:
  4712. return 0;
  4713. initfail:
  4714. tg3_rx_prodring_free(tp, tpr);
  4715. return -ENOMEM;
  4716. }
  4717. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4718. struct tg3_rx_prodring_set *tpr)
  4719. {
  4720. kfree(tpr->rx_std_buffers);
  4721. tpr->rx_std_buffers = NULL;
  4722. kfree(tpr->rx_jmb_buffers);
  4723. tpr->rx_jmb_buffers = NULL;
  4724. if (tpr->rx_std) {
  4725. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4726. tpr->rx_std, tpr->rx_std_mapping);
  4727. tpr->rx_std = NULL;
  4728. }
  4729. if (tpr->rx_jmb) {
  4730. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4731. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4732. tpr->rx_jmb = NULL;
  4733. }
  4734. }
  4735. static int tg3_rx_prodring_init(struct tg3 *tp,
  4736. struct tg3_rx_prodring_set *tpr)
  4737. {
  4738. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4739. TG3_RX_RING_SIZE, GFP_KERNEL);
  4740. if (!tpr->rx_std_buffers)
  4741. return -ENOMEM;
  4742. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4743. &tpr->rx_std_mapping);
  4744. if (!tpr->rx_std)
  4745. goto err_out;
  4746. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4747. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4748. TG3_RX_JUMBO_RING_SIZE,
  4749. GFP_KERNEL);
  4750. if (!tpr->rx_jmb_buffers)
  4751. goto err_out;
  4752. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4753. TG3_RX_JUMBO_RING_BYTES,
  4754. &tpr->rx_jmb_mapping);
  4755. if (!tpr->rx_jmb)
  4756. goto err_out;
  4757. }
  4758. return 0;
  4759. err_out:
  4760. tg3_rx_prodring_fini(tp, tpr);
  4761. return -ENOMEM;
  4762. }
  4763. /* Free up pending packets in all rx/tx rings.
  4764. *
  4765. * The chip has been shut down and the driver detached from
  4766. * the networking, so no interrupts or new tx packets will
  4767. * end up in the driver. tp->{tx,}lock is not held and we are not
  4768. * in an interrupt context and thus may sleep.
  4769. */
  4770. static void tg3_free_rings(struct tg3 *tp)
  4771. {
  4772. struct tg3_napi *tnapi = &tp->napi[0];
  4773. int i;
  4774. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4775. struct tx_ring_info *txp;
  4776. struct sk_buff *skb;
  4777. txp = &tnapi->tx_buffers[i];
  4778. skb = txp->skb;
  4779. if (skb == NULL) {
  4780. i++;
  4781. continue;
  4782. }
  4783. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4784. txp->skb = NULL;
  4785. i += skb_shinfo(skb)->nr_frags + 1;
  4786. dev_kfree_skb_any(skb);
  4787. }
  4788. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4789. }
  4790. /* Initialize tx/rx rings for packet processing.
  4791. *
  4792. * The chip has been shut down and the driver detached from
  4793. * the networking, so no interrupts or new tx packets will
  4794. * end up in the driver. tp->{tx,}lock are held and thus
  4795. * we may not sleep.
  4796. */
  4797. static int tg3_init_rings(struct tg3 *tp)
  4798. {
  4799. struct tg3_napi *tnapi = &tp->napi[0];
  4800. /* Free up all the SKBs. */
  4801. tg3_free_rings(tp);
  4802. /* Zero out all descriptors. */
  4803. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4804. tnapi->rx_rcb_ptr = 0;
  4805. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4806. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4807. }
  4808. /*
  4809. * Must not be invoked with interrupt sources disabled and
  4810. * the hardware shutdown down.
  4811. */
  4812. static void tg3_free_consistent(struct tg3 *tp)
  4813. {
  4814. struct tg3_napi *tnapi = &tp->napi[0];
  4815. kfree(tnapi->tx_buffers);
  4816. tnapi->tx_buffers = NULL;
  4817. if (tnapi->tx_ring) {
  4818. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4819. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4820. tnapi->tx_ring = NULL;
  4821. }
  4822. if (tnapi->rx_rcb) {
  4823. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4824. tnapi->rx_rcb, tnapi->rx_rcb_mapping);
  4825. tnapi->rx_rcb = NULL;
  4826. }
  4827. if (tnapi->hw_status) {
  4828. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4829. tnapi->hw_status,
  4830. tnapi->status_mapping);
  4831. tnapi->hw_status = NULL;
  4832. }
  4833. if (tp->hw_stats) {
  4834. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4835. tp->hw_stats, tp->stats_mapping);
  4836. tp->hw_stats = NULL;
  4837. }
  4838. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4839. }
  4840. /*
  4841. * Must not be invoked with interrupt sources disabled and
  4842. * the hardware shutdown down. Can sleep.
  4843. */
  4844. static int tg3_alloc_consistent(struct tg3 *tp)
  4845. {
  4846. struct tg3_napi *tnapi = &tp->napi[0];
  4847. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4848. return -ENOMEM;
  4849. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4850. TG3_TX_RING_SIZE, GFP_KERNEL);
  4851. if (!tnapi->tx_buffers)
  4852. goto err_out;
  4853. tnapi->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4854. &tnapi->tx_desc_mapping);
  4855. if (!tnapi->tx_ring)
  4856. goto err_out;
  4857. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4858. TG3_HW_STATUS_SIZE,
  4859. &tnapi->status_mapping);
  4860. if (!tnapi->hw_status)
  4861. goto err_out;
  4862. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4863. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4864. TG3_RX_RCB_RING_BYTES(tp),
  4865. &tnapi->rx_rcb_mapping);
  4866. if (!tnapi->rx_rcb)
  4867. goto err_out;
  4868. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4869. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4870. sizeof(struct tg3_hw_stats),
  4871. &tp->stats_mapping);
  4872. if (!tp->hw_stats)
  4873. goto err_out;
  4874. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4875. return 0;
  4876. err_out:
  4877. tg3_free_consistent(tp);
  4878. return -ENOMEM;
  4879. }
  4880. #define MAX_WAIT_CNT 1000
  4881. /* To stop a block, clear the enable bit and poll till it
  4882. * clears. tp->lock is held.
  4883. */
  4884. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4885. {
  4886. unsigned int i;
  4887. u32 val;
  4888. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4889. switch (ofs) {
  4890. case RCVLSC_MODE:
  4891. case DMAC_MODE:
  4892. case MBFREE_MODE:
  4893. case BUFMGR_MODE:
  4894. case MEMARB_MODE:
  4895. /* We can't enable/disable these bits of the
  4896. * 5705/5750, just say success.
  4897. */
  4898. return 0;
  4899. default:
  4900. break;
  4901. }
  4902. }
  4903. val = tr32(ofs);
  4904. val &= ~enable_bit;
  4905. tw32_f(ofs, val);
  4906. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4907. udelay(100);
  4908. val = tr32(ofs);
  4909. if ((val & enable_bit) == 0)
  4910. break;
  4911. }
  4912. if (i == MAX_WAIT_CNT && !silent) {
  4913. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4914. "ofs=%lx enable_bit=%x\n",
  4915. ofs, enable_bit);
  4916. return -ENODEV;
  4917. }
  4918. return 0;
  4919. }
  4920. /* tp->lock is held. */
  4921. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4922. {
  4923. int i, err;
  4924. struct tg3_napi *tnapi = &tp->napi[0];
  4925. tg3_disable_ints(tp);
  4926. tp->rx_mode &= ~RX_MODE_ENABLE;
  4927. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4928. udelay(10);
  4929. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4930. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4931. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4932. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4933. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4934. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4935. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4936. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4937. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4938. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4939. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4940. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4941. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4942. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4943. tw32_f(MAC_MODE, tp->mac_mode);
  4944. udelay(40);
  4945. tp->tx_mode &= ~TX_MODE_ENABLE;
  4946. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4947. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4948. udelay(100);
  4949. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4950. break;
  4951. }
  4952. if (i >= MAX_WAIT_CNT) {
  4953. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4954. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4955. tp->dev->name, tr32(MAC_TX_MODE));
  4956. err |= -ENODEV;
  4957. }
  4958. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4959. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4960. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4961. tw32(FTQ_RESET, 0xffffffff);
  4962. tw32(FTQ_RESET, 0x00000000);
  4963. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4964. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4965. if (tnapi->hw_status)
  4966. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4967. if (tp->hw_stats)
  4968. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4969. return err;
  4970. }
  4971. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4972. {
  4973. int i;
  4974. u32 apedata;
  4975. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4976. if (apedata != APE_SEG_SIG_MAGIC)
  4977. return;
  4978. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4979. if (!(apedata & APE_FW_STATUS_READY))
  4980. return;
  4981. /* Wait for up to 1 millisecond for APE to service previous event. */
  4982. for (i = 0; i < 10; i++) {
  4983. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4984. return;
  4985. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4986. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4987. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4988. event | APE_EVENT_STATUS_EVENT_PENDING);
  4989. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4990. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4991. break;
  4992. udelay(100);
  4993. }
  4994. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4995. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4996. }
  4997. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4998. {
  4999. u32 event;
  5000. u32 apedata;
  5001. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5002. return;
  5003. switch (kind) {
  5004. case RESET_KIND_INIT:
  5005. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5006. APE_HOST_SEG_SIG_MAGIC);
  5007. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5008. APE_HOST_SEG_LEN_MAGIC);
  5009. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5010. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5011. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5012. APE_HOST_DRIVER_ID_MAGIC);
  5013. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5014. APE_HOST_BEHAV_NO_PHYLOCK);
  5015. event = APE_EVENT_STATUS_STATE_START;
  5016. break;
  5017. case RESET_KIND_SHUTDOWN:
  5018. /* With the interface we are currently using,
  5019. * APE does not track driver state. Wiping
  5020. * out the HOST SEGMENT SIGNATURE forces
  5021. * the APE to assume OS absent status.
  5022. */
  5023. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5024. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5025. break;
  5026. case RESET_KIND_SUSPEND:
  5027. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5028. break;
  5029. default:
  5030. return;
  5031. }
  5032. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5033. tg3_ape_send_event(tp, event);
  5034. }
  5035. /* tp->lock is held. */
  5036. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5037. {
  5038. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5039. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5040. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5041. switch (kind) {
  5042. case RESET_KIND_INIT:
  5043. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5044. DRV_STATE_START);
  5045. break;
  5046. case RESET_KIND_SHUTDOWN:
  5047. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5048. DRV_STATE_UNLOAD);
  5049. break;
  5050. case RESET_KIND_SUSPEND:
  5051. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5052. DRV_STATE_SUSPEND);
  5053. break;
  5054. default:
  5055. break;
  5056. }
  5057. }
  5058. if (kind == RESET_KIND_INIT ||
  5059. kind == RESET_KIND_SUSPEND)
  5060. tg3_ape_driver_state_change(tp, kind);
  5061. }
  5062. /* tp->lock is held. */
  5063. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5064. {
  5065. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5066. switch (kind) {
  5067. case RESET_KIND_INIT:
  5068. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5069. DRV_STATE_START_DONE);
  5070. break;
  5071. case RESET_KIND_SHUTDOWN:
  5072. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5073. DRV_STATE_UNLOAD_DONE);
  5074. break;
  5075. default:
  5076. break;
  5077. }
  5078. }
  5079. if (kind == RESET_KIND_SHUTDOWN)
  5080. tg3_ape_driver_state_change(tp, kind);
  5081. }
  5082. /* tp->lock is held. */
  5083. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5084. {
  5085. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5086. switch (kind) {
  5087. case RESET_KIND_INIT:
  5088. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5089. DRV_STATE_START);
  5090. break;
  5091. case RESET_KIND_SHUTDOWN:
  5092. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5093. DRV_STATE_UNLOAD);
  5094. break;
  5095. case RESET_KIND_SUSPEND:
  5096. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5097. DRV_STATE_SUSPEND);
  5098. break;
  5099. default:
  5100. break;
  5101. }
  5102. }
  5103. }
  5104. static int tg3_poll_fw(struct tg3 *tp)
  5105. {
  5106. int i;
  5107. u32 val;
  5108. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5109. /* Wait up to 20ms for init done. */
  5110. for (i = 0; i < 200; i++) {
  5111. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5112. return 0;
  5113. udelay(100);
  5114. }
  5115. return -ENODEV;
  5116. }
  5117. /* Wait for firmware initialization to complete. */
  5118. for (i = 0; i < 100000; i++) {
  5119. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5120. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5121. break;
  5122. udelay(10);
  5123. }
  5124. /* Chip might not be fitted with firmware. Some Sun onboard
  5125. * parts are configured like that. So don't signal the timeout
  5126. * of the above loop as an error, but do report the lack of
  5127. * running firmware once.
  5128. */
  5129. if (i >= 100000 &&
  5130. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5131. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5132. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5133. tp->dev->name);
  5134. }
  5135. return 0;
  5136. }
  5137. /* Save PCI command register before chip reset */
  5138. static void tg3_save_pci_state(struct tg3 *tp)
  5139. {
  5140. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5141. }
  5142. /* Restore PCI state after chip reset */
  5143. static void tg3_restore_pci_state(struct tg3 *tp)
  5144. {
  5145. u32 val;
  5146. /* Re-enable indirect register accesses. */
  5147. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5148. tp->misc_host_ctrl);
  5149. /* Set MAX PCI retry to zero. */
  5150. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5151. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5152. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5153. val |= PCISTATE_RETRY_SAME_DMA;
  5154. /* Allow reads and writes to the APE register and memory space. */
  5155. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5156. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5157. PCISTATE_ALLOW_APE_SHMEM_WR;
  5158. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5159. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5160. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5161. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5162. pcie_set_readrq(tp->pdev, 4096);
  5163. else {
  5164. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5165. tp->pci_cacheline_sz);
  5166. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5167. tp->pci_lat_timer);
  5168. }
  5169. }
  5170. /* Make sure PCI-X relaxed ordering bit is clear. */
  5171. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5172. u16 pcix_cmd;
  5173. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5174. &pcix_cmd);
  5175. pcix_cmd &= ~PCI_X_CMD_ERO;
  5176. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5177. pcix_cmd);
  5178. }
  5179. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5180. /* Chip reset on 5780 will reset MSI enable bit,
  5181. * so need to restore it.
  5182. */
  5183. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5184. u16 ctrl;
  5185. pci_read_config_word(tp->pdev,
  5186. tp->msi_cap + PCI_MSI_FLAGS,
  5187. &ctrl);
  5188. pci_write_config_word(tp->pdev,
  5189. tp->msi_cap + PCI_MSI_FLAGS,
  5190. ctrl | PCI_MSI_FLAGS_ENABLE);
  5191. val = tr32(MSGINT_MODE);
  5192. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5193. }
  5194. }
  5195. }
  5196. static void tg3_stop_fw(struct tg3 *);
  5197. /* tp->lock is held. */
  5198. static int tg3_chip_reset(struct tg3 *tp)
  5199. {
  5200. u32 val;
  5201. void (*write_op)(struct tg3 *, u32, u32);
  5202. int err;
  5203. tg3_nvram_lock(tp);
  5204. tg3_mdio_stop(tp);
  5205. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5206. /* No matching tg3_nvram_unlock() after this because
  5207. * chip reset below will undo the nvram lock.
  5208. */
  5209. tp->nvram_lock_cnt = 0;
  5210. /* GRC_MISC_CFG core clock reset will clear the memory
  5211. * enable bit in PCI register 4 and the MSI enable bit
  5212. * on some chips, so we save relevant registers here.
  5213. */
  5214. tg3_save_pci_state(tp);
  5215. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5216. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5217. tw32(GRC_FASTBOOT_PC, 0);
  5218. /*
  5219. * We must avoid the readl() that normally takes place.
  5220. * It locks machines, causes machine checks, and other
  5221. * fun things. So, temporarily disable the 5701
  5222. * hardware workaround, while we do the reset.
  5223. */
  5224. write_op = tp->write32;
  5225. if (write_op == tg3_write_flush_reg32)
  5226. tp->write32 = tg3_write32;
  5227. /* Prevent the irq handler from reading or writing PCI registers
  5228. * during chip reset when the memory enable bit in the PCI command
  5229. * register may be cleared. The chip does not generate interrupt
  5230. * at this time, but the irq handler may still be called due to irq
  5231. * sharing or irqpoll.
  5232. */
  5233. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5234. if (tp->napi[0].hw_status) {
  5235. tp->napi[0].hw_status->status = 0;
  5236. tp->napi[0].hw_status->status_tag = 0;
  5237. }
  5238. tp->napi[0].last_tag = 0;
  5239. tp->napi[0].last_irq_tag = 0;
  5240. smp_mb();
  5241. synchronize_irq(tp->pdev->irq);
  5242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5243. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5244. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5245. }
  5246. /* do the reset */
  5247. val = GRC_MISC_CFG_CORECLK_RESET;
  5248. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5249. if (tr32(0x7e2c) == 0x60) {
  5250. tw32(0x7e2c, 0x20);
  5251. }
  5252. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5253. tw32(GRC_MISC_CFG, (1 << 29));
  5254. val |= (1 << 29);
  5255. }
  5256. }
  5257. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5258. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5259. tw32(GRC_VCPU_EXT_CTRL,
  5260. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5261. }
  5262. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5263. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5264. tw32(GRC_MISC_CFG, val);
  5265. /* restore 5701 hardware bug workaround write method */
  5266. tp->write32 = write_op;
  5267. /* Unfortunately, we have to delay before the PCI read back.
  5268. * Some 575X chips even will not respond to a PCI cfg access
  5269. * when the reset command is given to the chip.
  5270. *
  5271. * How do these hardware designers expect things to work
  5272. * properly if the PCI write is posted for a long period
  5273. * of time? It is always necessary to have some method by
  5274. * which a register read back can occur to push the write
  5275. * out which does the reset.
  5276. *
  5277. * For most tg3 variants the trick below was working.
  5278. * Ho hum...
  5279. */
  5280. udelay(120);
  5281. /* Flush PCI posted writes. The normal MMIO registers
  5282. * are inaccessible at this time so this is the only
  5283. * way to make this reliably (actually, this is no longer
  5284. * the case, see above). I tried to use indirect
  5285. * register read/write but this upset some 5701 variants.
  5286. */
  5287. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5288. udelay(120);
  5289. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5290. u16 val16;
  5291. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5292. int i;
  5293. u32 cfg_val;
  5294. /* Wait for link training to complete. */
  5295. for (i = 0; i < 5000; i++)
  5296. udelay(100);
  5297. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5298. pci_write_config_dword(tp->pdev, 0xc4,
  5299. cfg_val | (1 << 15));
  5300. }
  5301. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5302. pci_read_config_word(tp->pdev,
  5303. tp->pcie_cap + PCI_EXP_DEVCTL,
  5304. &val16);
  5305. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5306. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5307. /*
  5308. * Older PCIe devices only support the 128 byte
  5309. * MPS setting. Enforce the restriction.
  5310. */
  5311. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5312. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5313. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5314. pci_write_config_word(tp->pdev,
  5315. tp->pcie_cap + PCI_EXP_DEVCTL,
  5316. val16);
  5317. pcie_set_readrq(tp->pdev, 4096);
  5318. /* Clear error status */
  5319. pci_write_config_word(tp->pdev,
  5320. tp->pcie_cap + PCI_EXP_DEVSTA,
  5321. PCI_EXP_DEVSTA_CED |
  5322. PCI_EXP_DEVSTA_NFED |
  5323. PCI_EXP_DEVSTA_FED |
  5324. PCI_EXP_DEVSTA_URD);
  5325. }
  5326. tg3_restore_pci_state(tp);
  5327. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5328. val = 0;
  5329. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5330. val = tr32(MEMARB_MODE);
  5331. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5332. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5333. tg3_stop_fw(tp);
  5334. tw32(0x5000, 0x400);
  5335. }
  5336. tw32(GRC_MODE, tp->grc_mode);
  5337. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5338. val = tr32(0xc4);
  5339. tw32(0xc4, val | (1 << 15));
  5340. }
  5341. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5343. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5344. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5345. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5346. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5347. }
  5348. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5349. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5350. tw32_f(MAC_MODE, tp->mac_mode);
  5351. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5352. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5353. tw32_f(MAC_MODE, tp->mac_mode);
  5354. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5355. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5356. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5357. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5358. tw32_f(MAC_MODE, tp->mac_mode);
  5359. } else
  5360. tw32_f(MAC_MODE, 0);
  5361. udelay(40);
  5362. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5363. err = tg3_poll_fw(tp);
  5364. if (err)
  5365. return err;
  5366. tg3_mdio_start(tp);
  5367. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5368. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5369. val = tr32(0x7c00);
  5370. tw32(0x7c00, val | (1 << 25));
  5371. }
  5372. /* Reprobe ASF enable state. */
  5373. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5374. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5375. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5376. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5377. u32 nic_cfg;
  5378. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5379. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5380. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5381. tp->last_event_jiffies = jiffies;
  5382. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5383. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5384. }
  5385. }
  5386. return 0;
  5387. }
  5388. /* tp->lock is held. */
  5389. static void tg3_stop_fw(struct tg3 *tp)
  5390. {
  5391. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5392. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5393. /* Wait for RX cpu to ACK the previous event. */
  5394. tg3_wait_for_event_ack(tp);
  5395. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5396. tg3_generate_fw_event(tp);
  5397. /* Wait for RX cpu to ACK this event. */
  5398. tg3_wait_for_event_ack(tp);
  5399. }
  5400. }
  5401. /* tp->lock is held. */
  5402. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5403. {
  5404. int err;
  5405. tg3_stop_fw(tp);
  5406. tg3_write_sig_pre_reset(tp, kind);
  5407. tg3_abort_hw(tp, silent);
  5408. err = tg3_chip_reset(tp);
  5409. __tg3_set_mac_addr(tp, 0);
  5410. tg3_write_sig_legacy(tp, kind);
  5411. tg3_write_sig_post_reset(tp, kind);
  5412. if (err)
  5413. return err;
  5414. return 0;
  5415. }
  5416. #define RX_CPU_SCRATCH_BASE 0x30000
  5417. #define RX_CPU_SCRATCH_SIZE 0x04000
  5418. #define TX_CPU_SCRATCH_BASE 0x34000
  5419. #define TX_CPU_SCRATCH_SIZE 0x04000
  5420. /* tp->lock is held. */
  5421. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5422. {
  5423. int i;
  5424. BUG_ON(offset == TX_CPU_BASE &&
  5425. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5427. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5428. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5429. return 0;
  5430. }
  5431. if (offset == RX_CPU_BASE) {
  5432. for (i = 0; i < 10000; i++) {
  5433. tw32(offset + CPU_STATE, 0xffffffff);
  5434. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5435. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5436. break;
  5437. }
  5438. tw32(offset + CPU_STATE, 0xffffffff);
  5439. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5440. udelay(10);
  5441. } else {
  5442. for (i = 0; i < 10000; i++) {
  5443. tw32(offset + CPU_STATE, 0xffffffff);
  5444. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5445. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5446. break;
  5447. }
  5448. }
  5449. if (i >= 10000) {
  5450. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5451. "and %s CPU\n",
  5452. tp->dev->name,
  5453. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5454. return -ENODEV;
  5455. }
  5456. /* Clear firmware's nvram arbitration. */
  5457. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5458. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5459. return 0;
  5460. }
  5461. struct fw_info {
  5462. unsigned int fw_base;
  5463. unsigned int fw_len;
  5464. const __be32 *fw_data;
  5465. };
  5466. /* tp->lock is held. */
  5467. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5468. int cpu_scratch_size, struct fw_info *info)
  5469. {
  5470. int err, lock_err, i;
  5471. void (*write_op)(struct tg3 *, u32, u32);
  5472. if (cpu_base == TX_CPU_BASE &&
  5473. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5474. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5475. "TX cpu firmware on %s which is 5705.\n",
  5476. tp->dev->name);
  5477. return -EINVAL;
  5478. }
  5479. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5480. write_op = tg3_write_mem;
  5481. else
  5482. write_op = tg3_write_indirect_reg32;
  5483. /* It is possible that bootcode is still loading at this point.
  5484. * Get the nvram lock first before halting the cpu.
  5485. */
  5486. lock_err = tg3_nvram_lock(tp);
  5487. err = tg3_halt_cpu(tp, cpu_base);
  5488. if (!lock_err)
  5489. tg3_nvram_unlock(tp);
  5490. if (err)
  5491. goto out;
  5492. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5493. write_op(tp, cpu_scratch_base + i, 0);
  5494. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5495. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5496. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5497. write_op(tp, (cpu_scratch_base +
  5498. (info->fw_base & 0xffff) +
  5499. (i * sizeof(u32))),
  5500. be32_to_cpu(info->fw_data[i]));
  5501. err = 0;
  5502. out:
  5503. return err;
  5504. }
  5505. /* tp->lock is held. */
  5506. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5507. {
  5508. struct fw_info info;
  5509. const __be32 *fw_data;
  5510. int err, i;
  5511. fw_data = (void *)tp->fw->data;
  5512. /* Firmware blob starts with version numbers, followed by
  5513. start address and length. We are setting complete length.
  5514. length = end_address_of_bss - start_address_of_text.
  5515. Remainder is the blob to be loaded contiguously
  5516. from start address. */
  5517. info.fw_base = be32_to_cpu(fw_data[1]);
  5518. info.fw_len = tp->fw->size - 12;
  5519. info.fw_data = &fw_data[3];
  5520. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5521. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5522. &info);
  5523. if (err)
  5524. return err;
  5525. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5526. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5527. &info);
  5528. if (err)
  5529. return err;
  5530. /* Now startup only the RX cpu. */
  5531. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5532. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5533. for (i = 0; i < 5; i++) {
  5534. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5535. break;
  5536. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5537. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5538. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5539. udelay(1000);
  5540. }
  5541. if (i >= 5) {
  5542. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5543. "to set RX CPU PC, is %08x should be %08x\n",
  5544. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5545. info.fw_base);
  5546. return -ENODEV;
  5547. }
  5548. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5549. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5550. return 0;
  5551. }
  5552. /* 5705 needs a special version of the TSO firmware. */
  5553. /* tp->lock is held. */
  5554. static int tg3_load_tso_firmware(struct tg3 *tp)
  5555. {
  5556. struct fw_info info;
  5557. const __be32 *fw_data;
  5558. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5559. int err, i;
  5560. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5561. return 0;
  5562. fw_data = (void *)tp->fw->data;
  5563. /* Firmware blob starts with version numbers, followed by
  5564. start address and length. We are setting complete length.
  5565. length = end_address_of_bss - start_address_of_text.
  5566. Remainder is the blob to be loaded contiguously
  5567. from start address. */
  5568. info.fw_base = be32_to_cpu(fw_data[1]);
  5569. cpu_scratch_size = tp->fw_len;
  5570. info.fw_len = tp->fw->size - 12;
  5571. info.fw_data = &fw_data[3];
  5572. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5573. cpu_base = RX_CPU_BASE;
  5574. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5575. } else {
  5576. cpu_base = TX_CPU_BASE;
  5577. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5578. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5579. }
  5580. err = tg3_load_firmware_cpu(tp, cpu_base,
  5581. cpu_scratch_base, cpu_scratch_size,
  5582. &info);
  5583. if (err)
  5584. return err;
  5585. /* Now startup the cpu. */
  5586. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5587. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5588. for (i = 0; i < 5; i++) {
  5589. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5590. break;
  5591. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5592. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5593. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5594. udelay(1000);
  5595. }
  5596. if (i >= 5) {
  5597. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5598. "to set CPU PC, is %08x should be %08x\n",
  5599. tp->dev->name, tr32(cpu_base + CPU_PC),
  5600. info.fw_base);
  5601. return -ENODEV;
  5602. }
  5603. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5604. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5605. return 0;
  5606. }
  5607. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5608. {
  5609. struct tg3 *tp = netdev_priv(dev);
  5610. struct sockaddr *addr = p;
  5611. int err = 0, skip_mac_1 = 0;
  5612. if (!is_valid_ether_addr(addr->sa_data))
  5613. return -EINVAL;
  5614. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5615. if (!netif_running(dev))
  5616. return 0;
  5617. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5618. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5619. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5620. addr0_low = tr32(MAC_ADDR_0_LOW);
  5621. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5622. addr1_low = tr32(MAC_ADDR_1_LOW);
  5623. /* Skip MAC addr 1 if ASF is using it. */
  5624. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5625. !(addr1_high == 0 && addr1_low == 0))
  5626. skip_mac_1 = 1;
  5627. }
  5628. spin_lock_bh(&tp->lock);
  5629. __tg3_set_mac_addr(tp, skip_mac_1);
  5630. spin_unlock_bh(&tp->lock);
  5631. return err;
  5632. }
  5633. /* tp->lock is held. */
  5634. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5635. dma_addr_t mapping, u32 maxlen_flags,
  5636. u32 nic_addr)
  5637. {
  5638. tg3_write_mem(tp,
  5639. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5640. ((u64) mapping >> 32));
  5641. tg3_write_mem(tp,
  5642. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5643. ((u64) mapping & 0xffffffff));
  5644. tg3_write_mem(tp,
  5645. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5646. maxlen_flags);
  5647. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5648. tg3_write_mem(tp,
  5649. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5650. nic_addr);
  5651. }
  5652. static void __tg3_set_rx_mode(struct net_device *);
  5653. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5654. {
  5655. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5656. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5657. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5658. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5659. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5660. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5661. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5662. }
  5663. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5664. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5665. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5666. u32 val = ec->stats_block_coalesce_usecs;
  5667. if (!netif_carrier_ok(tp->dev))
  5668. val = 0;
  5669. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5670. }
  5671. }
  5672. /* tp->lock is held. */
  5673. static void tg3_rings_reset(struct tg3 *tp)
  5674. {
  5675. int i;
  5676. u32 txrcb, rxrcb, limit;
  5677. struct tg3_napi *tnapi = &tp->napi[0];
  5678. /* Disable all transmit rings but the first. */
  5679. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5680. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5681. else
  5682. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5683. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5684. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5685. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5686. BDINFO_FLAGS_DISABLED);
  5687. /* Disable all receive return rings but the first. */
  5688. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5689. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5690. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5691. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5692. else
  5693. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5694. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5695. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5696. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5697. BDINFO_FLAGS_DISABLED);
  5698. /* Disable interrupts */
  5699. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5700. /* Zero mailbox registers. */
  5701. tp->napi[0].tx_prod = 0;
  5702. tp->napi[0].tx_cons = 0;
  5703. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5704. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5705. /* Make sure the NIC-based send BD rings are disabled. */
  5706. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5707. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5708. for (i = 0; i < 16; i++)
  5709. tw32_tx_mbox(mbox + i * 8, 0);
  5710. }
  5711. txrcb = NIC_SRAM_SEND_RCB;
  5712. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5713. /* Clear status block in ram. */
  5714. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5715. /* Set status block DMA address */
  5716. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5717. ((u64) tnapi->status_mapping >> 32));
  5718. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5719. ((u64) tnapi->status_mapping & 0xffffffff));
  5720. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5721. (TG3_TX_RING_SIZE <<
  5722. BDINFO_FLAGS_MAXLEN_SHIFT),
  5723. NIC_SRAM_TX_BUFFER_DESC);
  5724. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5725. (TG3_RX_RCB_RING_SIZE(tp) <<
  5726. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5727. }
  5728. /* tp->lock is held. */
  5729. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5730. {
  5731. u32 val, rdmac_mode;
  5732. int i, err, limit;
  5733. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5734. tg3_disable_ints(tp);
  5735. tg3_stop_fw(tp);
  5736. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5737. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5738. tg3_abort_hw(tp, 1);
  5739. }
  5740. if (reset_phy &&
  5741. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5742. tg3_phy_reset(tp);
  5743. err = tg3_chip_reset(tp);
  5744. if (err)
  5745. return err;
  5746. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5747. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5748. val = tr32(TG3_CPMU_CTRL);
  5749. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5750. tw32(TG3_CPMU_CTRL, val);
  5751. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5752. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5753. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5754. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5755. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5756. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5757. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5758. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5759. val = tr32(TG3_CPMU_HST_ACC);
  5760. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5761. val |= CPMU_HST_ACC_MACCLK_6_25;
  5762. tw32(TG3_CPMU_HST_ACC, val);
  5763. }
  5764. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5765. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5766. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5767. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5768. tw32(PCIE_PWR_MGMT_THRESH, val);
  5769. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5770. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5771. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5772. }
  5773. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5774. val = tr32(TG3_PCIE_LNKCTL);
  5775. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5776. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5777. else
  5778. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5779. tw32(TG3_PCIE_LNKCTL, val);
  5780. }
  5781. /* This works around an issue with Athlon chipsets on
  5782. * B3 tigon3 silicon. This bit has no effect on any
  5783. * other revision. But do not set this on PCI Express
  5784. * chips and don't even touch the clocks if the CPMU is present.
  5785. */
  5786. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5787. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5788. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5789. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5790. }
  5791. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5792. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5793. val = tr32(TG3PCI_PCISTATE);
  5794. val |= PCISTATE_RETRY_SAME_DMA;
  5795. tw32(TG3PCI_PCISTATE, val);
  5796. }
  5797. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5798. /* Allow reads and writes to the
  5799. * APE register and memory space.
  5800. */
  5801. val = tr32(TG3PCI_PCISTATE);
  5802. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5803. PCISTATE_ALLOW_APE_SHMEM_WR;
  5804. tw32(TG3PCI_PCISTATE, val);
  5805. }
  5806. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5807. /* Enable some hw fixes. */
  5808. val = tr32(TG3PCI_MSI_DATA);
  5809. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5810. tw32(TG3PCI_MSI_DATA, val);
  5811. }
  5812. /* Descriptor ring init may make accesses to the
  5813. * NIC SRAM area to setup the TX descriptors, so we
  5814. * can only do this after the hardware has been
  5815. * successfully reset.
  5816. */
  5817. err = tg3_init_rings(tp);
  5818. if (err)
  5819. return err;
  5820. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5821. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5822. /* This value is determined during the probe time DMA
  5823. * engine test, tg3_test_dma.
  5824. */
  5825. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5826. }
  5827. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5828. GRC_MODE_4X_NIC_SEND_RINGS |
  5829. GRC_MODE_NO_TX_PHDR_CSUM |
  5830. GRC_MODE_NO_RX_PHDR_CSUM);
  5831. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5832. /* Pseudo-header checksum is done by hardware logic and not
  5833. * the offload processers, so make the chip do the pseudo-
  5834. * header checksums on receive. For transmit it is more
  5835. * convenient to do the pseudo-header checksum in software
  5836. * as Linux does that on transmit for us in all cases.
  5837. */
  5838. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5839. tw32(GRC_MODE,
  5840. tp->grc_mode |
  5841. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5842. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5843. val = tr32(GRC_MISC_CFG);
  5844. val &= ~0xff;
  5845. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5846. tw32(GRC_MISC_CFG, val);
  5847. /* Initialize MBUF/DESC pool. */
  5848. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5849. /* Do nothing. */
  5850. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5851. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5852. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5853. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5854. else
  5855. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5856. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5857. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5858. }
  5859. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5860. int fw_len;
  5861. fw_len = tp->fw_len;
  5862. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5863. tw32(BUFMGR_MB_POOL_ADDR,
  5864. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5865. tw32(BUFMGR_MB_POOL_SIZE,
  5866. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5867. }
  5868. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5869. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5870. tp->bufmgr_config.mbuf_read_dma_low_water);
  5871. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5872. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5873. tw32(BUFMGR_MB_HIGH_WATER,
  5874. tp->bufmgr_config.mbuf_high_water);
  5875. } else {
  5876. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5877. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5878. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5879. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5880. tw32(BUFMGR_MB_HIGH_WATER,
  5881. tp->bufmgr_config.mbuf_high_water_jumbo);
  5882. }
  5883. tw32(BUFMGR_DMA_LOW_WATER,
  5884. tp->bufmgr_config.dma_low_water);
  5885. tw32(BUFMGR_DMA_HIGH_WATER,
  5886. tp->bufmgr_config.dma_high_water);
  5887. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5888. for (i = 0; i < 2000; i++) {
  5889. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5890. break;
  5891. udelay(10);
  5892. }
  5893. if (i >= 2000) {
  5894. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5895. tp->dev->name);
  5896. return -ENODEV;
  5897. }
  5898. /* Setup replenish threshold. */
  5899. val = tp->rx_pending / 8;
  5900. if (val == 0)
  5901. val = 1;
  5902. else if (val > tp->rx_std_max_post)
  5903. val = tp->rx_std_max_post;
  5904. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5905. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5906. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5907. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5908. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5909. }
  5910. tw32(RCVBDI_STD_THRESH, val);
  5911. /* Initialize TG3_BDINFO's at:
  5912. * RCVDBDI_STD_BD: standard eth size rx ring
  5913. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5914. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5915. *
  5916. * like so:
  5917. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5918. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5919. * ring attribute flags
  5920. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5921. *
  5922. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5923. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5924. *
  5925. * The size of each ring is fixed in the firmware, but the location is
  5926. * configurable.
  5927. */
  5928. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5929. ((u64) tpr->rx_std_mapping >> 32));
  5930. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5931. ((u64) tpr->rx_std_mapping & 0xffffffff));
  5932. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5933. NIC_SRAM_RX_BUFFER_DESC);
  5934. /* Disable the mini ring */
  5935. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5936. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5937. BDINFO_FLAGS_DISABLED);
  5938. /* Program the jumbo buffer descriptor ring control
  5939. * blocks on those devices that have them.
  5940. */
  5941. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5942. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5943. /* Setup replenish threshold. */
  5944. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5945. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5946. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5947. ((u64) tpr->rx_jmb_mapping >> 32));
  5948. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5949. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  5950. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5951. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  5952. BDINFO_FLAGS_USE_EXT_RECV);
  5953. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5954. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5955. } else {
  5956. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5957. BDINFO_FLAGS_DISABLED);
  5958. }
  5959. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  5960. } else
  5961. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  5962. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  5963. tpr->rx_std_ptr = tp->rx_pending;
  5964. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5965. tpr->rx_std_ptr);
  5966. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5967. tp->rx_jumbo_pending : 0;
  5968. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5969. tpr->rx_jmb_ptr);
  5970. tg3_rings_reset(tp);
  5971. /* Initialize MAC address and backoff seed. */
  5972. __tg3_set_mac_addr(tp, 0);
  5973. /* MTU + ethernet header + FCS + optional VLAN tag */
  5974. tw32(MAC_RX_MTU_SIZE,
  5975. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5976. /* The slot time is changed by tg3_setup_phy if we
  5977. * run at gigabit with half duplex.
  5978. */
  5979. tw32(MAC_TX_LENGTHS,
  5980. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5981. (6 << TX_LENGTHS_IPG_SHIFT) |
  5982. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5983. /* Receive rules. */
  5984. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5985. tw32(RCVLPC_CONFIG, 0x0181);
  5986. /* Calculate RDMAC_MODE setting early, we need it to determine
  5987. * the RCVLPC_STATE_ENABLE mask.
  5988. */
  5989. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5990. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5991. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5992. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5993. RDMAC_MODE_LNGREAD_ENAB);
  5994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5995. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5997. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5998. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5999. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6000. /* If statement applies to 5705 and 5750 PCI devices only */
  6001. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6002. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6003. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6004. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6006. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6007. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6008. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6009. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6010. }
  6011. }
  6012. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6013. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6014. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6015. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6016. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6018. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6019. /* Receive/send statistics. */
  6020. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6021. val = tr32(RCVLPC_STATS_ENABLE);
  6022. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6023. tw32(RCVLPC_STATS_ENABLE, val);
  6024. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6025. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6026. val = tr32(RCVLPC_STATS_ENABLE);
  6027. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6028. tw32(RCVLPC_STATS_ENABLE, val);
  6029. } else {
  6030. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6031. }
  6032. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6033. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6034. tw32(SNDDATAI_STATSCTRL,
  6035. (SNDDATAI_SCTRL_ENABLE |
  6036. SNDDATAI_SCTRL_FASTUPD));
  6037. /* Setup host coalescing engine. */
  6038. tw32(HOSTCC_MODE, 0);
  6039. for (i = 0; i < 2000; i++) {
  6040. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6041. break;
  6042. udelay(10);
  6043. }
  6044. __tg3_set_coalesce(tp, &tp->coal);
  6045. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6046. /* Status/statistics block address. See tg3_timer,
  6047. * the tg3_periodic_fetch_stats call there, and
  6048. * tg3_get_stats to see how this works for 5705/5750 chips.
  6049. */
  6050. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6051. ((u64) tp->stats_mapping >> 32));
  6052. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6053. ((u64) tp->stats_mapping & 0xffffffff));
  6054. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6055. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6056. /* Clear statistics and status block memory areas */
  6057. for (i = NIC_SRAM_STATS_BLK;
  6058. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6059. i += sizeof(u32)) {
  6060. tg3_write_mem(tp, i, 0);
  6061. udelay(40);
  6062. }
  6063. }
  6064. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6065. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6066. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6067. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6068. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6069. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6070. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6071. /* reset to prevent losing 1st rx packet intermittently */
  6072. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6073. udelay(10);
  6074. }
  6075. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6076. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6077. else
  6078. tp->mac_mode = 0;
  6079. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6080. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6081. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6082. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6083. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6084. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6085. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6086. udelay(40);
  6087. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6088. * If TG3_FLG2_IS_NIC is zero, we should read the
  6089. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6090. * whether used as inputs or outputs, are set by boot code after
  6091. * reset.
  6092. */
  6093. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6094. u32 gpio_mask;
  6095. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6096. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6097. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6099. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6100. GRC_LCLCTRL_GPIO_OUTPUT3;
  6101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6102. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6103. tp->grc_local_ctrl &= ~gpio_mask;
  6104. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6105. /* GPIO1 must be driven high for eeprom write protect */
  6106. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6107. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6108. GRC_LCLCTRL_GPIO_OUTPUT1);
  6109. }
  6110. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6111. udelay(100);
  6112. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6113. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6114. udelay(40);
  6115. }
  6116. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6117. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6118. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6119. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6120. WDMAC_MODE_LNGREAD_ENAB);
  6121. /* If statement applies to 5705 and 5750 PCI devices only */
  6122. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6123. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6124. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6125. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6126. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6127. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6128. /* nothing */
  6129. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6130. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6131. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6132. val |= WDMAC_MODE_RX_ACCEL;
  6133. }
  6134. }
  6135. /* Enable host coalescing bug fix */
  6136. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6137. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6138. tw32_f(WDMAC_MODE, val);
  6139. udelay(40);
  6140. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6141. u16 pcix_cmd;
  6142. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6143. &pcix_cmd);
  6144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6145. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6146. pcix_cmd |= PCI_X_CMD_READ_2K;
  6147. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6148. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6149. pcix_cmd |= PCI_X_CMD_READ_2K;
  6150. }
  6151. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6152. pcix_cmd);
  6153. }
  6154. tw32_f(RDMAC_MODE, rdmac_mode);
  6155. udelay(40);
  6156. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6157. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6158. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6160. tw32(SNDDATAC_MODE,
  6161. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6162. else
  6163. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6164. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6165. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6166. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6167. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6168. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6169. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6170. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6171. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6172. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6173. err = tg3_load_5701_a0_firmware_fix(tp);
  6174. if (err)
  6175. return err;
  6176. }
  6177. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6178. err = tg3_load_tso_firmware(tp);
  6179. if (err)
  6180. return err;
  6181. }
  6182. tp->tx_mode = TX_MODE_ENABLE;
  6183. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6184. udelay(100);
  6185. tp->rx_mode = RX_MODE_ENABLE;
  6186. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6187. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6188. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6189. udelay(10);
  6190. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6191. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6192. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6193. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6194. udelay(10);
  6195. }
  6196. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6197. udelay(10);
  6198. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6199. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6200. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6201. /* Set drive transmission level to 1.2V */
  6202. /* only if the signal pre-emphasis bit is not set */
  6203. val = tr32(MAC_SERDES_CFG);
  6204. val &= 0xfffff000;
  6205. val |= 0x880;
  6206. tw32(MAC_SERDES_CFG, val);
  6207. }
  6208. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6209. tw32(MAC_SERDES_CFG, 0x616000);
  6210. }
  6211. /* Prevent chip from dropping frames when flow control
  6212. * is enabled.
  6213. */
  6214. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6215. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6216. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6217. /* Use hardware link auto-negotiation */
  6218. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6219. }
  6220. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6221. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6222. u32 tmp;
  6223. tmp = tr32(SERDES_RX_CTRL);
  6224. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6225. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6226. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6227. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6228. }
  6229. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6230. if (tp->link_config.phy_is_low_power) {
  6231. tp->link_config.phy_is_low_power = 0;
  6232. tp->link_config.speed = tp->link_config.orig_speed;
  6233. tp->link_config.duplex = tp->link_config.orig_duplex;
  6234. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6235. }
  6236. err = tg3_setup_phy(tp, 0);
  6237. if (err)
  6238. return err;
  6239. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6240. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6241. u32 tmp;
  6242. /* Clear CRC stats. */
  6243. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6244. tg3_writephy(tp, MII_TG3_TEST1,
  6245. tmp | MII_TG3_TEST1_CRC_EN);
  6246. tg3_readphy(tp, 0x14, &tmp);
  6247. }
  6248. }
  6249. }
  6250. __tg3_set_rx_mode(tp->dev);
  6251. /* Initialize receive rules. */
  6252. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6253. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6254. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6255. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6256. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6257. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6258. limit = 8;
  6259. else
  6260. limit = 16;
  6261. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6262. limit -= 4;
  6263. switch (limit) {
  6264. case 16:
  6265. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6266. case 15:
  6267. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6268. case 14:
  6269. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6270. case 13:
  6271. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6272. case 12:
  6273. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6274. case 11:
  6275. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6276. case 10:
  6277. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6278. case 9:
  6279. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6280. case 8:
  6281. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6282. case 7:
  6283. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6284. case 6:
  6285. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6286. case 5:
  6287. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6288. case 4:
  6289. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6290. case 3:
  6291. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6292. case 2:
  6293. case 1:
  6294. default:
  6295. break;
  6296. }
  6297. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6298. /* Write our heartbeat update interval to APE. */
  6299. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6300. APE_HOST_HEARTBEAT_INT_DISABLE);
  6301. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6302. return 0;
  6303. }
  6304. /* Called at device open time to get the chip ready for
  6305. * packet processing. Invoked with tp->lock held.
  6306. */
  6307. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6308. {
  6309. tg3_switch_clocks(tp);
  6310. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6311. return tg3_reset_hw(tp, reset_phy);
  6312. }
  6313. #define TG3_STAT_ADD32(PSTAT, REG) \
  6314. do { u32 __val = tr32(REG); \
  6315. (PSTAT)->low += __val; \
  6316. if ((PSTAT)->low < __val) \
  6317. (PSTAT)->high += 1; \
  6318. } while (0)
  6319. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6320. {
  6321. struct tg3_hw_stats *sp = tp->hw_stats;
  6322. if (!netif_carrier_ok(tp->dev))
  6323. return;
  6324. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6325. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6326. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6327. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6328. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6329. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6330. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6331. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6332. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6333. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6334. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6335. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6336. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6337. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6338. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6339. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6340. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6341. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6342. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6343. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6344. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6345. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6346. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6347. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6348. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6349. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6350. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6351. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6352. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6353. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6354. }
  6355. static void tg3_timer(unsigned long __opaque)
  6356. {
  6357. struct tg3 *tp = (struct tg3 *) __opaque;
  6358. if (tp->irq_sync)
  6359. goto restart_timer;
  6360. spin_lock(&tp->lock);
  6361. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6362. /* All of this garbage is because when using non-tagged
  6363. * IRQ status the mailbox/status_block protocol the chip
  6364. * uses with the cpu is race prone.
  6365. */
  6366. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6367. tw32(GRC_LOCAL_CTRL,
  6368. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6369. } else {
  6370. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6371. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6372. }
  6373. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6374. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6375. spin_unlock(&tp->lock);
  6376. schedule_work(&tp->reset_task);
  6377. return;
  6378. }
  6379. }
  6380. /* This part only runs once per second. */
  6381. if (!--tp->timer_counter) {
  6382. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6383. tg3_periodic_fetch_stats(tp);
  6384. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6385. u32 mac_stat;
  6386. int phy_event;
  6387. mac_stat = tr32(MAC_STATUS);
  6388. phy_event = 0;
  6389. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6390. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6391. phy_event = 1;
  6392. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6393. phy_event = 1;
  6394. if (phy_event)
  6395. tg3_setup_phy(tp, 0);
  6396. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6397. u32 mac_stat = tr32(MAC_STATUS);
  6398. int need_setup = 0;
  6399. if (netif_carrier_ok(tp->dev) &&
  6400. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6401. need_setup = 1;
  6402. }
  6403. if (! netif_carrier_ok(tp->dev) &&
  6404. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6405. MAC_STATUS_SIGNAL_DET))) {
  6406. need_setup = 1;
  6407. }
  6408. if (need_setup) {
  6409. if (!tp->serdes_counter) {
  6410. tw32_f(MAC_MODE,
  6411. (tp->mac_mode &
  6412. ~MAC_MODE_PORT_MODE_MASK));
  6413. udelay(40);
  6414. tw32_f(MAC_MODE, tp->mac_mode);
  6415. udelay(40);
  6416. }
  6417. tg3_setup_phy(tp, 0);
  6418. }
  6419. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6420. tg3_serdes_parallel_detect(tp);
  6421. tp->timer_counter = tp->timer_multiplier;
  6422. }
  6423. /* Heartbeat is only sent once every 2 seconds.
  6424. *
  6425. * The heartbeat is to tell the ASF firmware that the host
  6426. * driver is still alive. In the event that the OS crashes,
  6427. * ASF needs to reset the hardware to free up the FIFO space
  6428. * that may be filled with rx packets destined for the host.
  6429. * If the FIFO is full, ASF will no longer function properly.
  6430. *
  6431. * Unintended resets have been reported on real time kernels
  6432. * where the timer doesn't run on time. Netpoll will also have
  6433. * same problem.
  6434. *
  6435. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6436. * to check the ring condition when the heartbeat is expiring
  6437. * before doing the reset. This will prevent most unintended
  6438. * resets.
  6439. */
  6440. if (!--tp->asf_counter) {
  6441. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6442. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6443. tg3_wait_for_event_ack(tp);
  6444. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6445. FWCMD_NICDRV_ALIVE3);
  6446. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6447. /* 5 seconds timeout */
  6448. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6449. tg3_generate_fw_event(tp);
  6450. }
  6451. tp->asf_counter = tp->asf_multiplier;
  6452. }
  6453. spin_unlock(&tp->lock);
  6454. restart_timer:
  6455. tp->timer.expires = jiffies + tp->timer_offset;
  6456. add_timer(&tp->timer);
  6457. }
  6458. static int tg3_request_irq(struct tg3 *tp)
  6459. {
  6460. irq_handler_t fn;
  6461. unsigned long flags;
  6462. char *name = tp->dev->name;
  6463. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6464. fn = tg3_msi;
  6465. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6466. fn = tg3_msi_1shot;
  6467. flags = IRQF_SAMPLE_RANDOM;
  6468. } else {
  6469. fn = tg3_interrupt;
  6470. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6471. fn = tg3_interrupt_tagged;
  6472. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6473. }
  6474. return request_irq(tp->pdev->irq, fn, flags, name, &tp->napi[0]);
  6475. }
  6476. static int tg3_test_interrupt(struct tg3 *tp)
  6477. {
  6478. struct tg3_napi *tnapi = &tp->napi[0];
  6479. struct net_device *dev = tp->dev;
  6480. int err, i, intr_ok = 0;
  6481. if (!netif_running(dev))
  6482. return -ENODEV;
  6483. tg3_disable_ints(tp);
  6484. free_irq(tp->pdev->irq, tnapi);
  6485. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6486. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6487. if (err)
  6488. return err;
  6489. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6490. tg3_enable_ints(tp);
  6491. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6492. tnapi->coal_now);
  6493. for (i = 0; i < 5; i++) {
  6494. u32 int_mbox, misc_host_ctrl;
  6495. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6496. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6497. if ((int_mbox != 0) ||
  6498. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6499. intr_ok = 1;
  6500. break;
  6501. }
  6502. msleep(10);
  6503. }
  6504. tg3_disable_ints(tp);
  6505. free_irq(tp->pdev->irq, tnapi);
  6506. err = tg3_request_irq(tp);
  6507. if (err)
  6508. return err;
  6509. if (intr_ok)
  6510. return 0;
  6511. return -EIO;
  6512. }
  6513. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6514. * successfully restored
  6515. */
  6516. static int tg3_test_msi(struct tg3 *tp)
  6517. {
  6518. int err;
  6519. u16 pci_cmd;
  6520. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6521. return 0;
  6522. /* Turn off SERR reporting in case MSI terminates with Master
  6523. * Abort.
  6524. */
  6525. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6526. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6527. pci_cmd & ~PCI_COMMAND_SERR);
  6528. err = tg3_test_interrupt(tp);
  6529. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6530. if (!err)
  6531. return 0;
  6532. /* other failures */
  6533. if (err != -EIO)
  6534. return err;
  6535. /* MSI test failed, go back to INTx mode */
  6536. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6537. "switching to INTx mode. Please report this failure to "
  6538. "the PCI maintainer and include system chipset information.\n",
  6539. tp->dev->name);
  6540. free_irq(tp->pdev->irq, &tp->napi[0]);
  6541. pci_disable_msi(tp->pdev);
  6542. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6543. err = tg3_request_irq(tp);
  6544. if (err)
  6545. return err;
  6546. /* Need to reset the chip because the MSI cycle may have terminated
  6547. * with Master Abort.
  6548. */
  6549. tg3_full_lock(tp, 1);
  6550. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6551. err = tg3_init_hw(tp, 1);
  6552. tg3_full_unlock(tp);
  6553. if (err)
  6554. free_irq(tp->pdev->irq, &tp->napi[0]);
  6555. return err;
  6556. }
  6557. static int tg3_request_firmware(struct tg3 *tp)
  6558. {
  6559. const __be32 *fw_data;
  6560. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6561. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6562. tp->dev->name, tp->fw_needed);
  6563. return -ENOENT;
  6564. }
  6565. fw_data = (void *)tp->fw->data;
  6566. /* Firmware blob starts with version numbers, followed by
  6567. * start address and _full_ length including BSS sections
  6568. * (which must be longer than the actual data, of course
  6569. */
  6570. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6571. if (tp->fw_len < (tp->fw->size - 12)) {
  6572. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6573. tp->dev->name, tp->fw_len, tp->fw_needed);
  6574. release_firmware(tp->fw);
  6575. tp->fw = NULL;
  6576. return -EINVAL;
  6577. }
  6578. /* We no longer need firmware; we have it. */
  6579. tp->fw_needed = NULL;
  6580. return 0;
  6581. }
  6582. static void tg3_ints_init(struct tg3 *tp)
  6583. {
  6584. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6585. /* All MSI supporting chips should support tagged
  6586. * status. Assert that this is the case.
  6587. */
  6588. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6589. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6590. "Not using MSI.\n", tp->dev->name);
  6591. } else if (pci_enable_msi(tp->pdev) == 0) {
  6592. u32 msi_mode;
  6593. msi_mode = tr32(MSGINT_MODE);
  6594. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6595. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6596. }
  6597. }
  6598. }
  6599. static void tg3_ints_fini(struct tg3 *tp)
  6600. {
  6601. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6602. pci_disable_msi(tp->pdev);
  6603. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6604. }
  6605. }
  6606. static int tg3_open(struct net_device *dev)
  6607. {
  6608. struct tg3 *tp = netdev_priv(dev);
  6609. int err;
  6610. if (tp->fw_needed) {
  6611. err = tg3_request_firmware(tp);
  6612. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6613. if (err)
  6614. return err;
  6615. } else if (err) {
  6616. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6617. tp->dev->name);
  6618. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6619. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6620. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6621. tp->dev->name);
  6622. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6623. }
  6624. }
  6625. netif_carrier_off(tp->dev);
  6626. err = tg3_set_power_state(tp, PCI_D0);
  6627. if (err)
  6628. return err;
  6629. tg3_full_lock(tp, 0);
  6630. tg3_disable_ints(tp);
  6631. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6632. tg3_full_unlock(tp);
  6633. /* The placement of this call is tied
  6634. * to the setup and use of Host TX descriptors.
  6635. */
  6636. err = tg3_alloc_consistent(tp);
  6637. if (err)
  6638. return err;
  6639. tg3_ints_init(tp);
  6640. napi_enable(&tp->napi[0].napi);
  6641. err = tg3_request_irq(tp);
  6642. if (err)
  6643. goto err_out1;
  6644. tg3_full_lock(tp, 0);
  6645. err = tg3_init_hw(tp, 1);
  6646. if (err) {
  6647. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6648. tg3_free_rings(tp);
  6649. } else {
  6650. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6651. tp->timer_offset = HZ;
  6652. else
  6653. tp->timer_offset = HZ / 10;
  6654. BUG_ON(tp->timer_offset > HZ);
  6655. tp->timer_counter = tp->timer_multiplier =
  6656. (HZ / tp->timer_offset);
  6657. tp->asf_counter = tp->asf_multiplier =
  6658. ((HZ / tp->timer_offset) * 2);
  6659. init_timer(&tp->timer);
  6660. tp->timer.expires = jiffies + tp->timer_offset;
  6661. tp->timer.data = (unsigned long) tp;
  6662. tp->timer.function = tg3_timer;
  6663. }
  6664. tg3_full_unlock(tp);
  6665. if (err)
  6666. goto err_out2;
  6667. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6668. err = tg3_test_msi(tp);
  6669. if (err) {
  6670. tg3_full_lock(tp, 0);
  6671. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6672. tg3_free_rings(tp);
  6673. tg3_full_unlock(tp);
  6674. goto err_out1;
  6675. }
  6676. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6677. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6678. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6679. tw32(PCIE_TRANSACTION_CFG,
  6680. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6681. }
  6682. }
  6683. }
  6684. tg3_phy_start(tp);
  6685. tg3_full_lock(tp, 0);
  6686. add_timer(&tp->timer);
  6687. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6688. tg3_enable_ints(tp);
  6689. tg3_full_unlock(tp);
  6690. netif_start_queue(dev);
  6691. return 0;
  6692. err_out2:
  6693. free_irq(tp->pdev->irq, &tp->napi[0]);
  6694. err_out1:
  6695. napi_disable(&tp->napi[0].napi);
  6696. tg3_ints_fini(tp);
  6697. tg3_free_consistent(tp);
  6698. return err;
  6699. }
  6700. #if 0
  6701. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6702. {
  6703. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6704. u16 val16;
  6705. int i;
  6706. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  6707. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6708. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6709. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6710. val16, val32);
  6711. /* MAC block */
  6712. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6713. tr32(MAC_MODE), tr32(MAC_STATUS));
  6714. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6715. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6716. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6717. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6718. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6719. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6720. /* Send data initiator control block */
  6721. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6722. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6723. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6724. tr32(SNDDATAI_STATSCTRL));
  6725. /* Send data completion control block */
  6726. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6727. /* Send BD ring selector block */
  6728. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6729. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6730. /* Send BD initiator control block */
  6731. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6732. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6733. /* Send BD completion control block */
  6734. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6735. /* Receive list placement control block */
  6736. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6737. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6738. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6739. tr32(RCVLPC_STATSCTRL));
  6740. /* Receive data and receive BD initiator control block */
  6741. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6742. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6743. /* Receive data completion control block */
  6744. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6745. tr32(RCVDCC_MODE));
  6746. /* Receive BD initiator control block */
  6747. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6748. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6749. /* Receive BD completion control block */
  6750. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6751. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6752. /* Receive list selector control block */
  6753. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6754. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6755. /* Mbuf cluster free block */
  6756. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6757. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6758. /* Host coalescing control block */
  6759. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6760. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6761. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6762. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6763. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6764. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6765. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6766. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6767. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6768. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6769. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6770. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6771. /* Memory arbiter control block */
  6772. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6773. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6774. /* Buffer manager control block */
  6775. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6776. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6777. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6778. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6779. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6780. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6781. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6782. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6783. /* Read DMA control block */
  6784. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6785. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6786. /* Write DMA control block */
  6787. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6788. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6789. /* DMA completion block */
  6790. printk("DEBUG: DMAC_MODE[%08x]\n",
  6791. tr32(DMAC_MODE));
  6792. /* GRC block */
  6793. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6794. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6795. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6796. tr32(GRC_LOCAL_CTRL));
  6797. /* TG3_BDINFOs */
  6798. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6799. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6800. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6801. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6802. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6803. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6804. tr32(RCVDBDI_STD_BD + 0x0),
  6805. tr32(RCVDBDI_STD_BD + 0x4),
  6806. tr32(RCVDBDI_STD_BD + 0x8),
  6807. tr32(RCVDBDI_STD_BD + 0xc));
  6808. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6809. tr32(RCVDBDI_MINI_BD + 0x0),
  6810. tr32(RCVDBDI_MINI_BD + 0x4),
  6811. tr32(RCVDBDI_MINI_BD + 0x8),
  6812. tr32(RCVDBDI_MINI_BD + 0xc));
  6813. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6814. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6815. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6816. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6817. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6818. val32, val32_2, val32_3, val32_4);
  6819. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6820. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6821. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6822. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6823. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6824. val32, val32_2, val32_3, val32_4);
  6825. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6826. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6827. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6828. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6829. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6830. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6831. val32, val32_2, val32_3, val32_4, val32_5);
  6832. /* SW status block */
  6833. printk(KERN_DEBUG
  6834. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6835. sblk->status,
  6836. sblk->status_tag,
  6837. sblk->rx_jumbo_consumer,
  6838. sblk->rx_consumer,
  6839. sblk->rx_mini_consumer,
  6840. sblk->idx[0].rx_producer,
  6841. sblk->idx[0].tx_consumer);
  6842. /* SW statistics block */
  6843. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6844. ((u32 *)tp->hw_stats)[0],
  6845. ((u32 *)tp->hw_stats)[1],
  6846. ((u32 *)tp->hw_stats)[2],
  6847. ((u32 *)tp->hw_stats)[3]);
  6848. /* Mailboxes */
  6849. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6850. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6851. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6852. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6853. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6854. /* NIC side send descriptors. */
  6855. for (i = 0; i < 6; i++) {
  6856. unsigned long txd;
  6857. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6858. + (i * sizeof(struct tg3_tx_buffer_desc));
  6859. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6860. i,
  6861. readl(txd + 0x0), readl(txd + 0x4),
  6862. readl(txd + 0x8), readl(txd + 0xc));
  6863. }
  6864. /* NIC side RX descriptors. */
  6865. for (i = 0; i < 6; i++) {
  6866. unsigned long rxd;
  6867. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6868. + (i * sizeof(struct tg3_rx_buffer_desc));
  6869. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6870. i,
  6871. readl(rxd + 0x0), readl(rxd + 0x4),
  6872. readl(rxd + 0x8), readl(rxd + 0xc));
  6873. rxd += (4 * sizeof(u32));
  6874. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6875. i,
  6876. readl(rxd + 0x0), readl(rxd + 0x4),
  6877. readl(rxd + 0x8), readl(rxd + 0xc));
  6878. }
  6879. for (i = 0; i < 6; i++) {
  6880. unsigned long rxd;
  6881. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6882. + (i * sizeof(struct tg3_rx_buffer_desc));
  6883. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6884. i,
  6885. readl(rxd + 0x0), readl(rxd + 0x4),
  6886. readl(rxd + 0x8), readl(rxd + 0xc));
  6887. rxd += (4 * sizeof(u32));
  6888. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6889. i,
  6890. readl(rxd + 0x0), readl(rxd + 0x4),
  6891. readl(rxd + 0x8), readl(rxd + 0xc));
  6892. }
  6893. }
  6894. #endif
  6895. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6896. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6897. static int tg3_close(struct net_device *dev)
  6898. {
  6899. struct tg3 *tp = netdev_priv(dev);
  6900. napi_disable(&tp->napi[0].napi);
  6901. cancel_work_sync(&tp->reset_task);
  6902. netif_stop_queue(dev);
  6903. del_timer_sync(&tp->timer);
  6904. tg3_full_lock(tp, 1);
  6905. #if 0
  6906. tg3_dump_state(tp);
  6907. #endif
  6908. tg3_disable_ints(tp);
  6909. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6910. tg3_free_rings(tp);
  6911. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6912. tg3_full_unlock(tp);
  6913. free_irq(tp->pdev->irq, &tp->napi[0]);
  6914. tg3_ints_fini(tp);
  6915. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6916. sizeof(tp->net_stats_prev));
  6917. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6918. sizeof(tp->estats_prev));
  6919. tg3_free_consistent(tp);
  6920. tg3_set_power_state(tp, PCI_D3hot);
  6921. netif_carrier_off(tp->dev);
  6922. return 0;
  6923. }
  6924. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6925. {
  6926. unsigned long ret;
  6927. #if (BITS_PER_LONG == 32)
  6928. ret = val->low;
  6929. #else
  6930. ret = ((u64)val->high << 32) | ((u64)val->low);
  6931. #endif
  6932. return ret;
  6933. }
  6934. static inline u64 get_estat64(tg3_stat64_t *val)
  6935. {
  6936. return ((u64)val->high << 32) | ((u64)val->low);
  6937. }
  6938. static unsigned long calc_crc_errors(struct tg3 *tp)
  6939. {
  6940. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6941. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6942. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6943. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6944. u32 val;
  6945. spin_lock_bh(&tp->lock);
  6946. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6947. tg3_writephy(tp, MII_TG3_TEST1,
  6948. val | MII_TG3_TEST1_CRC_EN);
  6949. tg3_readphy(tp, 0x14, &val);
  6950. } else
  6951. val = 0;
  6952. spin_unlock_bh(&tp->lock);
  6953. tp->phy_crc_errors += val;
  6954. return tp->phy_crc_errors;
  6955. }
  6956. return get_stat64(&hw_stats->rx_fcs_errors);
  6957. }
  6958. #define ESTAT_ADD(member) \
  6959. estats->member = old_estats->member + \
  6960. get_estat64(&hw_stats->member)
  6961. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6962. {
  6963. struct tg3_ethtool_stats *estats = &tp->estats;
  6964. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6965. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6966. if (!hw_stats)
  6967. return old_estats;
  6968. ESTAT_ADD(rx_octets);
  6969. ESTAT_ADD(rx_fragments);
  6970. ESTAT_ADD(rx_ucast_packets);
  6971. ESTAT_ADD(rx_mcast_packets);
  6972. ESTAT_ADD(rx_bcast_packets);
  6973. ESTAT_ADD(rx_fcs_errors);
  6974. ESTAT_ADD(rx_align_errors);
  6975. ESTAT_ADD(rx_xon_pause_rcvd);
  6976. ESTAT_ADD(rx_xoff_pause_rcvd);
  6977. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6978. ESTAT_ADD(rx_xoff_entered);
  6979. ESTAT_ADD(rx_frame_too_long_errors);
  6980. ESTAT_ADD(rx_jabbers);
  6981. ESTAT_ADD(rx_undersize_packets);
  6982. ESTAT_ADD(rx_in_length_errors);
  6983. ESTAT_ADD(rx_out_length_errors);
  6984. ESTAT_ADD(rx_64_or_less_octet_packets);
  6985. ESTAT_ADD(rx_65_to_127_octet_packets);
  6986. ESTAT_ADD(rx_128_to_255_octet_packets);
  6987. ESTAT_ADD(rx_256_to_511_octet_packets);
  6988. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6989. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6990. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6991. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6992. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6993. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6994. ESTAT_ADD(tx_octets);
  6995. ESTAT_ADD(tx_collisions);
  6996. ESTAT_ADD(tx_xon_sent);
  6997. ESTAT_ADD(tx_xoff_sent);
  6998. ESTAT_ADD(tx_flow_control);
  6999. ESTAT_ADD(tx_mac_errors);
  7000. ESTAT_ADD(tx_single_collisions);
  7001. ESTAT_ADD(tx_mult_collisions);
  7002. ESTAT_ADD(tx_deferred);
  7003. ESTAT_ADD(tx_excessive_collisions);
  7004. ESTAT_ADD(tx_late_collisions);
  7005. ESTAT_ADD(tx_collide_2times);
  7006. ESTAT_ADD(tx_collide_3times);
  7007. ESTAT_ADD(tx_collide_4times);
  7008. ESTAT_ADD(tx_collide_5times);
  7009. ESTAT_ADD(tx_collide_6times);
  7010. ESTAT_ADD(tx_collide_7times);
  7011. ESTAT_ADD(tx_collide_8times);
  7012. ESTAT_ADD(tx_collide_9times);
  7013. ESTAT_ADD(tx_collide_10times);
  7014. ESTAT_ADD(tx_collide_11times);
  7015. ESTAT_ADD(tx_collide_12times);
  7016. ESTAT_ADD(tx_collide_13times);
  7017. ESTAT_ADD(tx_collide_14times);
  7018. ESTAT_ADD(tx_collide_15times);
  7019. ESTAT_ADD(tx_ucast_packets);
  7020. ESTAT_ADD(tx_mcast_packets);
  7021. ESTAT_ADD(tx_bcast_packets);
  7022. ESTAT_ADD(tx_carrier_sense_errors);
  7023. ESTAT_ADD(tx_discards);
  7024. ESTAT_ADD(tx_errors);
  7025. ESTAT_ADD(dma_writeq_full);
  7026. ESTAT_ADD(dma_write_prioq_full);
  7027. ESTAT_ADD(rxbds_empty);
  7028. ESTAT_ADD(rx_discards);
  7029. ESTAT_ADD(rx_errors);
  7030. ESTAT_ADD(rx_threshold_hit);
  7031. ESTAT_ADD(dma_readq_full);
  7032. ESTAT_ADD(dma_read_prioq_full);
  7033. ESTAT_ADD(tx_comp_queue_full);
  7034. ESTAT_ADD(ring_set_send_prod_index);
  7035. ESTAT_ADD(ring_status_update);
  7036. ESTAT_ADD(nic_irqs);
  7037. ESTAT_ADD(nic_avoided_irqs);
  7038. ESTAT_ADD(nic_tx_threshold_hit);
  7039. return estats;
  7040. }
  7041. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7042. {
  7043. struct tg3 *tp = netdev_priv(dev);
  7044. struct net_device_stats *stats = &tp->net_stats;
  7045. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7046. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7047. if (!hw_stats)
  7048. return old_stats;
  7049. stats->rx_packets = old_stats->rx_packets +
  7050. get_stat64(&hw_stats->rx_ucast_packets) +
  7051. get_stat64(&hw_stats->rx_mcast_packets) +
  7052. get_stat64(&hw_stats->rx_bcast_packets);
  7053. stats->tx_packets = old_stats->tx_packets +
  7054. get_stat64(&hw_stats->tx_ucast_packets) +
  7055. get_stat64(&hw_stats->tx_mcast_packets) +
  7056. get_stat64(&hw_stats->tx_bcast_packets);
  7057. stats->rx_bytes = old_stats->rx_bytes +
  7058. get_stat64(&hw_stats->rx_octets);
  7059. stats->tx_bytes = old_stats->tx_bytes +
  7060. get_stat64(&hw_stats->tx_octets);
  7061. stats->rx_errors = old_stats->rx_errors +
  7062. get_stat64(&hw_stats->rx_errors);
  7063. stats->tx_errors = old_stats->tx_errors +
  7064. get_stat64(&hw_stats->tx_errors) +
  7065. get_stat64(&hw_stats->tx_mac_errors) +
  7066. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7067. get_stat64(&hw_stats->tx_discards);
  7068. stats->multicast = old_stats->multicast +
  7069. get_stat64(&hw_stats->rx_mcast_packets);
  7070. stats->collisions = old_stats->collisions +
  7071. get_stat64(&hw_stats->tx_collisions);
  7072. stats->rx_length_errors = old_stats->rx_length_errors +
  7073. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7074. get_stat64(&hw_stats->rx_undersize_packets);
  7075. stats->rx_over_errors = old_stats->rx_over_errors +
  7076. get_stat64(&hw_stats->rxbds_empty);
  7077. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7078. get_stat64(&hw_stats->rx_align_errors);
  7079. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7080. get_stat64(&hw_stats->tx_discards);
  7081. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7082. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7083. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7084. calc_crc_errors(tp);
  7085. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7086. get_stat64(&hw_stats->rx_discards);
  7087. return stats;
  7088. }
  7089. static inline u32 calc_crc(unsigned char *buf, int len)
  7090. {
  7091. u32 reg;
  7092. u32 tmp;
  7093. int j, k;
  7094. reg = 0xffffffff;
  7095. for (j = 0; j < len; j++) {
  7096. reg ^= buf[j];
  7097. for (k = 0; k < 8; k++) {
  7098. tmp = reg & 0x01;
  7099. reg >>= 1;
  7100. if (tmp) {
  7101. reg ^= 0xedb88320;
  7102. }
  7103. }
  7104. }
  7105. return ~reg;
  7106. }
  7107. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7108. {
  7109. /* accept or reject all multicast frames */
  7110. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7111. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7112. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7113. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7114. }
  7115. static void __tg3_set_rx_mode(struct net_device *dev)
  7116. {
  7117. struct tg3 *tp = netdev_priv(dev);
  7118. u32 rx_mode;
  7119. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7120. RX_MODE_KEEP_VLAN_TAG);
  7121. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7122. * flag clear.
  7123. */
  7124. #if TG3_VLAN_TAG_USED
  7125. if (!tp->vlgrp &&
  7126. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7127. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7128. #else
  7129. /* By definition, VLAN is disabled always in this
  7130. * case.
  7131. */
  7132. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7133. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7134. #endif
  7135. if (dev->flags & IFF_PROMISC) {
  7136. /* Promiscuous mode. */
  7137. rx_mode |= RX_MODE_PROMISC;
  7138. } else if (dev->flags & IFF_ALLMULTI) {
  7139. /* Accept all multicast. */
  7140. tg3_set_multi (tp, 1);
  7141. } else if (dev->mc_count < 1) {
  7142. /* Reject all multicast. */
  7143. tg3_set_multi (tp, 0);
  7144. } else {
  7145. /* Accept one or more multicast(s). */
  7146. struct dev_mc_list *mclist;
  7147. unsigned int i;
  7148. u32 mc_filter[4] = { 0, };
  7149. u32 regidx;
  7150. u32 bit;
  7151. u32 crc;
  7152. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7153. i++, mclist = mclist->next) {
  7154. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7155. bit = ~crc & 0x7f;
  7156. regidx = (bit & 0x60) >> 5;
  7157. bit &= 0x1f;
  7158. mc_filter[regidx] |= (1 << bit);
  7159. }
  7160. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7161. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7162. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7163. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7164. }
  7165. if (rx_mode != tp->rx_mode) {
  7166. tp->rx_mode = rx_mode;
  7167. tw32_f(MAC_RX_MODE, rx_mode);
  7168. udelay(10);
  7169. }
  7170. }
  7171. static void tg3_set_rx_mode(struct net_device *dev)
  7172. {
  7173. struct tg3 *tp = netdev_priv(dev);
  7174. if (!netif_running(dev))
  7175. return;
  7176. tg3_full_lock(tp, 0);
  7177. __tg3_set_rx_mode(dev);
  7178. tg3_full_unlock(tp);
  7179. }
  7180. #define TG3_REGDUMP_LEN (32 * 1024)
  7181. static int tg3_get_regs_len(struct net_device *dev)
  7182. {
  7183. return TG3_REGDUMP_LEN;
  7184. }
  7185. static void tg3_get_regs(struct net_device *dev,
  7186. struct ethtool_regs *regs, void *_p)
  7187. {
  7188. u32 *p = _p;
  7189. struct tg3 *tp = netdev_priv(dev);
  7190. u8 *orig_p = _p;
  7191. int i;
  7192. regs->version = 0;
  7193. memset(p, 0, TG3_REGDUMP_LEN);
  7194. if (tp->link_config.phy_is_low_power)
  7195. return;
  7196. tg3_full_lock(tp, 0);
  7197. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7198. #define GET_REG32_LOOP(base,len) \
  7199. do { p = (u32 *)(orig_p + (base)); \
  7200. for (i = 0; i < len; i += 4) \
  7201. __GET_REG32((base) + i); \
  7202. } while (0)
  7203. #define GET_REG32_1(reg) \
  7204. do { p = (u32 *)(orig_p + (reg)); \
  7205. __GET_REG32((reg)); \
  7206. } while (0)
  7207. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7208. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7209. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7210. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7211. GET_REG32_1(SNDDATAC_MODE);
  7212. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7213. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7214. GET_REG32_1(SNDBDC_MODE);
  7215. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7216. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7217. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7218. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7219. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7220. GET_REG32_1(RCVDCC_MODE);
  7221. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7222. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7223. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7224. GET_REG32_1(MBFREE_MODE);
  7225. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7226. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7227. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7228. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7229. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7230. GET_REG32_1(RX_CPU_MODE);
  7231. GET_REG32_1(RX_CPU_STATE);
  7232. GET_REG32_1(RX_CPU_PGMCTR);
  7233. GET_REG32_1(RX_CPU_HWBKPT);
  7234. GET_REG32_1(TX_CPU_MODE);
  7235. GET_REG32_1(TX_CPU_STATE);
  7236. GET_REG32_1(TX_CPU_PGMCTR);
  7237. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7238. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7239. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7240. GET_REG32_1(DMAC_MODE);
  7241. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7242. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7243. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7244. #undef __GET_REG32
  7245. #undef GET_REG32_LOOP
  7246. #undef GET_REG32_1
  7247. tg3_full_unlock(tp);
  7248. }
  7249. static int tg3_get_eeprom_len(struct net_device *dev)
  7250. {
  7251. struct tg3 *tp = netdev_priv(dev);
  7252. return tp->nvram_size;
  7253. }
  7254. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7255. {
  7256. struct tg3 *tp = netdev_priv(dev);
  7257. int ret;
  7258. u8 *pd;
  7259. u32 i, offset, len, b_offset, b_count;
  7260. __be32 val;
  7261. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7262. return -EINVAL;
  7263. if (tp->link_config.phy_is_low_power)
  7264. return -EAGAIN;
  7265. offset = eeprom->offset;
  7266. len = eeprom->len;
  7267. eeprom->len = 0;
  7268. eeprom->magic = TG3_EEPROM_MAGIC;
  7269. if (offset & 3) {
  7270. /* adjustments to start on required 4 byte boundary */
  7271. b_offset = offset & 3;
  7272. b_count = 4 - b_offset;
  7273. if (b_count > len) {
  7274. /* i.e. offset=1 len=2 */
  7275. b_count = len;
  7276. }
  7277. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7278. if (ret)
  7279. return ret;
  7280. memcpy(data, ((char*)&val) + b_offset, b_count);
  7281. len -= b_count;
  7282. offset += b_count;
  7283. eeprom->len += b_count;
  7284. }
  7285. /* read bytes upto the last 4 byte boundary */
  7286. pd = &data[eeprom->len];
  7287. for (i = 0; i < (len - (len & 3)); i += 4) {
  7288. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7289. if (ret) {
  7290. eeprom->len += i;
  7291. return ret;
  7292. }
  7293. memcpy(pd + i, &val, 4);
  7294. }
  7295. eeprom->len += i;
  7296. if (len & 3) {
  7297. /* read last bytes not ending on 4 byte boundary */
  7298. pd = &data[eeprom->len];
  7299. b_count = len & 3;
  7300. b_offset = offset + len - b_count;
  7301. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7302. if (ret)
  7303. return ret;
  7304. memcpy(pd, &val, b_count);
  7305. eeprom->len += b_count;
  7306. }
  7307. return 0;
  7308. }
  7309. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7310. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7311. {
  7312. struct tg3 *tp = netdev_priv(dev);
  7313. int ret;
  7314. u32 offset, len, b_offset, odd_len;
  7315. u8 *buf;
  7316. __be32 start, end;
  7317. if (tp->link_config.phy_is_low_power)
  7318. return -EAGAIN;
  7319. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7320. eeprom->magic != TG3_EEPROM_MAGIC)
  7321. return -EINVAL;
  7322. offset = eeprom->offset;
  7323. len = eeprom->len;
  7324. if ((b_offset = (offset & 3))) {
  7325. /* adjustments to start on required 4 byte boundary */
  7326. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7327. if (ret)
  7328. return ret;
  7329. len += b_offset;
  7330. offset &= ~3;
  7331. if (len < 4)
  7332. len = 4;
  7333. }
  7334. odd_len = 0;
  7335. if (len & 3) {
  7336. /* adjustments to end on required 4 byte boundary */
  7337. odd_len = 1;
  7338. len = (len + 3) & ~3;
  7339. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7340. if (ret)
  7341. return ret;
  7342. }
  7343. buf = data;
  7344. if (b_offset || odd_len) {
  7345. buf = kmalloc(len, GFP_KERNEL);
  7346. if (!buf)
  7347. return -ENOMEM;
  7348. if (b_offset)
  7349. memcpy(buf, &start, 4);
  7350. if (odd_len)
  7351. memcpy(buf+len-4, &end, 4);
  7352. memcpy(buf + b_offset, data, eeprom->len);
  7353. }
  7354. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7355. if (buf != data)
  7356. kfree(buf);
  7357. return ret;
  7358. }
  7359. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7360. {
  7361. struct tg3 *tp = netdev_priv(dev);
  7362. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7363. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7364. return -EAGAIN;
  7365. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7366. }
  7367. cmd->supported = (SUPPORTED_Autoneg);
  7368. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7369. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7370. SUPPORTED_1000baseT_Full);
  7371. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7372. cmd->supported |= (SUPPORTED_100baseT_Half |
  7373. SUPPORTED_100baseT_Full |
  7374. SUPPORTED_10baseT_Half |
  7375. SUPPORTED_10baseT_Full |
  7376. SUPPORTED_TP);
  7377. cmd->port = PORT_TP;
  7378. } else {
  7379. cmd->supported |= SUPPORTED_FIBRE;
  7380. cmd->port = PORT_FIBRE;
  7381. }
  7382. cmd->advertising = tp->link_config.advertising;
  7383. if (netif_running(dev)) {
  7384. cmd->speed = tp->link_config.active_speed;
  7385. cmd->duplex = tp->link_config.active_duplex;
  7386. }
  7387. cmd->phy_address = PHY_ADDR;
  7388. cmd->transceiver = XCVR_INTERNAL;
  7389. cmd->autoneg = tp->link_config.autoneg;
  7390. cmd->maxtxpkt = 0;
  7391. cmd->maxrxpkt = 0;
  7392. return 0;
  7393. }
  7394. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7395. {
  7396. struct tg3 *tp = netdev_priv(dev);
  7397. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7398. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7399. return -EAGAIN;
  7400. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7401. }
  7402. if (cmd->autoneg != AUTONEG_ENABLE &&
  7403. cmd->autoneg != AUTONEG_DISABLE)
  7404. return -EINVAL;
  7405. if (cmd->autoneg == AUTONEG_DISABLE &&
  7406. cmd->duplex != DUPLEX_FULL &&
  7407. cmd->duplex != DUPLEX_HALF)
  7408. return -EINVAL;
  7409. if (cmd->autoneg == AUTONEG_ENABLE) {
  7410. u32 mask = ADVERTISED_Autoneg |
  7411. ADVERTISED_Pause |
  7412. ADVERTISED_Asym_Pause;
  7413. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7414. mask |= ADVERTISED_1000baseT_Half |
  7415. ADVERTISED_1000baseT_Full;
  7416. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7417. mask |= ADVERTISED_100baseT_Half |
  7418. ADVERTISED_100baseT_Full |
  7419. ADVERTISED_10baseT_Half |
  7420. ADVERTISED_10baseT_Full |
  7421. ADVERTISED_TP;
  7422. else
  7423. mask |= ADVERTISED_FIBRE;
  7424. if (cmd->advertising & ~mask)
  7425. return -EINVAL;
  7426. mask &= (ADVERTISED_1000baseT_Half |
  7427. ADVERTISED_1000baseT_Full |
  7428. ADVERTISED_100baseT_Half |
  7429. ADVERTISED_100baseT_Full |
  7430. ADVERTISED_10baseT_Half |
  7431. ADVERTISED_10baseT_Full);
  7432. cmd->advertising &= mask;
  7433. } else {
  7434. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7435. if (cmd->speed != SPEED_1000)
  7436. return -EINVAL;
  7437. if (cmd->duplex != DUPLEX_FULL)
  7438. return -EINVAL;
  7439. } else {
  7440. if (cmd->speed != SPEED_100 &&
  7441. cmd->speed != SPEED_10)
  7442. return -EINVAL;
  7443. }
  7444. }
  7445. tg3_full_lock(tp, 0);
  7446. tp->link_config.autoneg = cmd->autoneg;
  7447. if (cmd->autoneg == AUTONEG_ENABLE) {
  7448. tp->link_config.advertising = (cmd->advertising |
  7449. ADVERTISED_Autoneg);
  7450. tp->link_config.speed = SPEED_INVALID;
  7451. tp->link_config.duplex = DUPLEX_INVALID;
  7452. } else {
  7453. tp->link_config.advertising = 0;
  7454. tp->link_config.speed = cmd->speed;
  7455. tp->link_config.duplex = cmd->duplex;
  7456. }
  7457. tp->link_config.orig_speed = tp->link_config.speed;
  7458. tp->link_config.orig_duplex = tp->link_config.duplex;
  7459. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7460. if (netif_running(dev))
  7461. tg3_setup_phy(tp, 1);
  7462. tg3_full_unlock(tp);
  7463. return 0;
  7464. }
  7465. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7466. {
  7467. struct tg3 *tp = netdev_priv(dev);
  7468. strcpy(info->driver, DRV_MODULE_NAME);
  7469. strcpy(info->version, DRV_MODULE_VERSION);
  7470. strcpy(info->fw_version, tp->fw_ver);
  7471. strcpy(info->bus_info, pci_name(tp->pdev));
  7472. }
  7473. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7474. {
  7475. struct tg3 *tp = netdev_priv(dev);
  7476. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7477. device_can_wakeup(&tp->pdev->dev))
  7478. wol->supported = WAKE_MAGIC;
  7479. else
  7480. wol->supported = 0;
  7481. wol->wolopts = 0;
  7482. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7483. device_can_wakeup(&tp->pdev->dev))
  7484. wol->wolopts = WAKE_MAGIC;
  7485. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7486. }
  7487. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7488. {
  7489. struct tg3 *tp = netdev_priv(dev);
  7490. struct device *dp = &tp->pdev->dev;
  7491. if (wol->wolopts & ~WAKE_MAGIC)
  7492. return -EINVAL;
  7493. if ((wol->wolopts & WAKE_MAGIC) &&
  7494. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7495. return -EINVAL;
  7496. spin_lock_bh(&tp->lock);
  7497. if (wol->wolopts & WAKE_MAGIC) {
  7498. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7499. device_set_wakeup_enable(dp, true);
  7500. } else {
  7501. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7502. device_set_wakeup_enable(dp, false);
  7503. }
  7504. spin_unlock_bh(&tp->lock);
  7505. return 0;
  7506. }
  7507. static u32 tg3_get_msglevel(struct net_device *dev)
  7508. {
  7509. struct tg3 *tp = netdev_priv(dev);
  7510. return tp->msg_enable;
  7511. }
  7512. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7513. {
  7514. struct tg3 *tp = netdev_priv(dev);
  7515. tp->msg_enable = value;
  7516. }
  7517. static int tg3_set_tso(struct net_device *dev, u32 value)
  7518. {
  7519. struct tg3 *tp = netdev_priv(dev);
  7520. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7521. if (value)
  7522. return -EINVAL;
  7523. return 0;
  7524. }
  7525. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7526. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7527. if (value) {
  7528. dev->features |= NETIF_F_TSO6;
  7529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7530. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7531. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7532. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7534. dev->features |= NETIF_F_TSO_ECN;
  7535. } else
  7536. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7537. }
  7538. return ethtool_op_set_tso(dev, value);
  7539. }
  7540. static int tg3_nway_reset(struct net_device *dev)
  7541. {
  7542. struct tg3 *tp = netdev_priv(dev);
  7543. int r;
  7544. if (!netif_running(dev))
  7545. return -EAGAIN;
  7546. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7547. return -EINVAL;
  7548. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7549. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7550. return -EAGAIN;
  7551. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7552. } else {
  7553. u32 bmcr;
  7554. spin_lock_bh(&tp->lock);
  7555. r = -EINVAL;
  7556. tg3_readphy(tp, MII_BMCR, &bmcr);
  7557. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7558. ((bmcr & BMCR_ANENABLE) ||
  7559. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7560. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7561. BMCR_ANENABLE);
  7562. r = 0;
  7563. }
  7564. spin_unlock_bh(&tp->lock);
  7565. }
  7566. return r;
  7567. }
  7568. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7569. {
  7570. struct tg3 *tp = netdev_priv(dev);
  7571. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7572. ering->rx_mini_max_pending = 0;
  7573. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7574. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7575. else
  7576. ering->rx_jumbo_max_pending = 0;
  7577. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7578. ering->rx_pending = tp->rx_pending;
  7579. ering->rx_mini_pending = 0;
  7580. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7581. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7582. else
  7583. ering->rx_jumbo_pending = 0;
  7584. ering->tx_pending = tp->napi[0].tx_pending;
  7585. }
  7586. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7587. {
  7588. struct tg3 *tp = netdev_priv(dev);
  7589. int irq_sync = 0, err = 0;
  7590. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7591. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7592. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7593. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7594. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7595. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7596. return -EINVAL;
  7597. if (netif_running(dev)) {
  7598. tg3_phy_stop(tp);
  7599. tg3_netif_stop(tp);
  7600. irq_sync = 1;
  7601. }
  7602. tg3_full_lock(tp, irq_sync);
  7603. tp->rx_pending = ering->rx_pending;
  7604. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7605. tp->rx_pending > 63)
  7606. tp->rx_pending = 63;
  7607. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7608. tp->napi[0].tx_pending = ering->tx_pending;
  7609. if (netif_running(dev)) {
  7610. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7611. err = tg3_restart_hw(tp, 1);
  7612. if (!err)
  7613. tg3_netif_start(tp);
  7614. }
  7615. tg3_full_unlock(tp);
  7616. if (irq_sync && !err)
  7617. tg3_phy_start(tp);
  7618. return err;
  7619. }
  7620. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7621. {
  7622. struct tg3 *tp = netdev_priv(dev);
  7623. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7624. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7625. epause->rx_pause = 1;
  7626. else
  7627. epause->rx_pause = 0;
  7628. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7629. epause->tx_pause = 1;
  7630. else
  7631. epause->tx_pause = 0;
  7632. }
  7633. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7634. {
  7635. struct tg3 *tp = netdev_priv(dev);
  7636. int err = 0;
  7637. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7638. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7639. return -EAGAIN;
  7640. if (epause->autoneg) {
  7641. u32 newadv;
  7642. struct phy_device *phydev;
  7643. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7644. if (epause->rx_pause) {
  7645. if (epause->tx_pause)
  7646. newadv = ADVERTISED_Pause;
  7647. else
  7648. newadv = ADVERTISED_Pause |
  7649. ADVERTISED_Asym_Pause;
  7650. } else if (epause->tx_pause) {
  7651. newadv = ADVERTISED_Asym_Pause;
  7652. } else
  7653. newadv = 0;
  7654. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7655. u32 oldadv = phydev->advertising &
  7656. (ADVERTISED_Pause |
  7657. ADVERTISED_Asym_Pause);
  7658. if (oldadv != newadv) {
  7659. phydev->advertising &=
  7660. ~(ADVERTISED_Pause |
  7661. ADVERTISED_Asym_Pause);
  7662. phydev->advertising |= newadv;
  7663. err = phy_start_aneg(phydev);
  7664. }
  7665. } else {
  7666. tp->link_config.advertising &=
  7667. ~(ADVERTISED_Pause |
  7668. ADVERTISED_Asym_Pause);
  7669. tp->link_config.advertising |= newadv;
  7670. }
  7671. } else {
  7672. if (epause->rx_pause)
  7673. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7674. else
  7675. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7676. if (epause->tx_pause)
  7677. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7678. else
  7679. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7680. if (netif_running(dev))
  7681. tg3_setup_flow_control(tp, 0, 0);
  7682. }
  7683. } else {
  7684. int irq_sync = 0;
  7685. if (netif_running(dev)) {
  7686. tg3_netif_stop(tp);
  7687. irq_sync = 1;
  7688. }
  7689. tg3_full_lock(tp, irq_sync);
  7690. if (epause->autoneg)
  7691. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7692. else
  7693. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7694. if (epause->rx_pause)
  7695. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7696. else
  7697. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7698. if (epause->tx_pause)
  7699. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7700. else
  7701. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7702. if (netif_running(dev)) {
  7703. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7704. err = tg3_restart_hw(tp, 1);
  7705. if (!err)
  7706. tg3_netif_start(tp);
  7707. }
  7708. tg3_full_unlock(tp);
  7709. }
  7710. return err;
  7711. }
  7712. static u32 tg3_get_rx_csum(struct net_device *dev)
  7713. {
  7714. struct tg3 *tp = netdev_priv(dev);
  7715. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7716. }
  7717. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7718. {
  7719. struct tg3 *tp = netdev_priv(dev);
  7720. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7721. if (data != 0)
  7722. return -EINVAL;
  7723. return 0;
  7724. }
  7725. spin_lock_bh(&tp->lock);
  7726. if (data)
  7727. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7728. else
  7729. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7730. spin_unlock_bh(&tp->lock);
  7731. return 0;
  7732. }
  7733. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7734. {
  7735. struct tg3 *tp = netdev_priv(dev);
  7736. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7737. if (data != 0)
  7738. return -EINVAL;
  7739. return 0;
  7740. }
  7741. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7742. ethtool_op_set_tx_ipv6_csum(dev, data);
  7743. else
  7744. ethtool_op_set_tx_csum(dev, data);
  7745. return 0;
  7746. }
  7747. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7748. {
  7749. switch (sset) {
  7750. case ETH_SS_TEST:
  7751. return TG3_NUM_TEST;
  7752. case ETH_SS_STATS:
  7753. return TG3_NUM_STATS;
  7754. default:
  7755. return -EOPNOTSUPP;
  7756. }
  7757. }
  7758. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7759. {
  7760. switch (stringset) {
  7761. case ETH_SS_STATS:
  7762. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7763. break;
  7764. case ETH_SS_TEST:
  7765. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7766. break;
  7767. default:
  7768. WARN_ON(1); /* we need a WARN() */
  7769. break;
  7770. }
  7771. }
  7772. static int tg3_phys_id(struct net_device *dev, u32 data)
  7773. {
  7774. struct tg3 *tp = netdev_priv(dev);
  7775. int i;
  7776. if (!netif_running(tp->dev))
  7777. return -EAGAIN;
  7778. if (data == 0)
  7779. data = UINT_MAX / 2;
  7780. for (i = 0; i < (data * 2); i++) {
  7781. if ((i % 2) == 0)
  7782. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7783. LED_CTRL_1000MBPS_ON |
  7784. LED_CTRL_100MBPS_ON |
  7785. LED_CTRL_10MBPS_ON |
  7786. LED_CTRL_TRAFFIC_OVERRIDE |
  7787. LED_CTRL_TRAFFIC_BLINK |
  7788. LED_CTRL_TRAFFIC_LED);
  7789. else
  7790. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7791. LED_CTRL_TRAFFIC_OVERRIDE);
  7792. if (msleep_interruptible(500))
  7793. break;
  7794. }
  7795. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7796. return 0;
  7797. }
  7798. static void tg3_get_ethtool_stats (struct net_device *dev,
  7799. struct ethtool_stats *estats, u64 *tmp_stats)
  7800. {
  7801. struct tg3 *tp = netdev_priv(dev);
  7802. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7803. }
  7804. #define NVRAM_TEST_SIZE 0x100
  7805. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7806. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7807. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7808. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7809. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7810. static int tg3_test_nvram(struct tg3 *tp)
  7811. {
  7812. u32 csum, magic;
  7813. __be32 *buf;
  7814. int i, j, k, err = 0, size;
  7815. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7816. return 0;
  7817. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7818. return -EIO;
  7819. if (magic == TG3_EEPROM_MAGIC)
  7820. size = NVRAM_TEST_SIZE;
  7821. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7822. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7823. TG3_EEPROM_SB_FORMAT_1) {
  7824. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7825. case TG3_EEPROM_SB_REVISION_0:
  7826. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7827. break;
  7828. case TG3_EEPROM_SB_REVISION_2:
  7829. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7830. break;
  7831. case TG3_EEPROM_SB_REVISION_3:
  7832. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7833. break;
  7834. default:
  7835. return 0;
  7836. }
  7837. } else
  7838. return 0;
  7839. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7840. size = NVRAM_SELFBOOT_HW_SIZE;
  7841. else
  7842. return -EIO;
  7843. buf = kmalloc(size, GFP_KERNEL);
  7844. if (buf == NULL)
  7845. return -ENOMEM;
  7846. err = -EIO;
  7847. for (i = 0, j = 0; i < size; i += 4, j++) {
  7848. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7849. if (err)
  7850. break;
  7851. }
  7852. if (i < size)
  7853. goto out;
  7854. /* Selfboot format */
  7855. magic = be32_to_cpu(buf[0]);
  7856. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7857. TG3_EEPROM_MAGIC_FW) {
  7858. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7859. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7860. TG3_EEPROM_SB_REVISION_2) {
  7861. /* For rev 2, the csum doesn't include the MBA. */
  7862. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7863. csum8 += buf8[i];
  7864. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7865. csum8 += buf8[i];
  7866. } else {
  7867. for (i = 0; i < size; i++)
  7868. csum8 += buf8[i];
  7869. }
  7870. if (csum8 == 0) {
  7871. err = 0;
  7872. goto out;
  7873. }
  7874. err = -EIO;
  7875. goto out;
  7876. }
  7877. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7878. TG3_EEPROM_MAGIC_HW) {
  7879. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7880. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7881. u8 *buf8 = (u8 *) buf;
  7882. /* Separate the parity bits and the data bytes. */
  7883. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7884. if ((i == 0) || (i == 8)) {
  7885. int l;
  7886. u8 msk;
  7887. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7888. parity[k++] = buf8[i] & msk;
  7889. i++;
  7890. }
  7891. else if (i == 16) {
  7892. int l;
  7893. u8 msk;
  7894. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7895. parity[k++] = buf8[i] & msk;
  7896. i++;
  7897. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7898. parity[k++] = buf8[i] & msk;
  7899. i++;
  7900. }
  7901. data[j++] = buf8[i];
  7902. }
  7903. err = -EIO;
  7904. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7905. u8 hw8 = hweight8(data[i]);
  7906. if ((hw8 & 0x1) && parity[i])
  7907. goto out;
  7908. else if (!(hw8 & 0x1) && !parity[i])
  7909. goto out;
  7910. }
  7911. err = 0;
  7912. goto out;
  7913. }
  7914. /* Bootstrap checksum at offset 0x10 */
  7915. csum = calc_crc((unsigned char *) buf, 0x10);
  7916. if (csum != be32_to_cpu(buf[0x10/4]))
  7917. goto out;
  7918. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7919. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7920. if (csum != be32_to_cpu(buf[0xfc/4]))
  7921. goto out;
  7922. err = 0;
  7923. out:
  7924. kfree(buf);
  7925. return err;
  7926. }
  7927. #define TG3_SERDES_TIMEOUT_SEC 2
  7928. #define TG3_COPPER_TIMEOUT_SEC 6
  7929. static int tg3_test_link(struct tg3 *tp)
  7930. {
  7931. int i, max;
  7932. if (!netif_running(tp->dev))
  7933. return -ENODEV;
  7934. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7935. max = TG3_SERDES_TIMEOUT_SEC;
  7936. else
  7937. max = TG3_COPPER_TIMEOUT_SEC;
  7938. for (i = 0; i < max; i++) {
  7939. if (netif_carrier_ok(tp->dev))
  7940. return 0;
  7941. if (msleep_interruptible(1000))
  7942. break;
  7943. }
  7944. return -EIO;
  7945. }
  7946. /* Only test the commonly used registers */
  7947. static int tg3_test_registers(struct tg3 *tp)
  7948. {
  7949. int i, is_5705, is_5750;
  7950. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7951. static struct {
  7952. u16 offset;
  7953. u16 flags;
  7954. #define TG3_FL_5705 0x1
  7955. #define TG3_FL_NOT_5705 0x2
  7956. #define TG3_FL_NOT_5788 0x4
  7957. #define TG3_FL_NOT_5750 0x8
  7958. u32 read_mask;
  7959. u32 write_mask;
  7960. } reg_tbl[] = {
  7961. /* MAC Control Registers */
  7962. { MAC_MODE, TG3_FL_NOT_5705,
  7963. 0x00000000, 0x00ef6f8c },
  7964. { MAC_MODE, TG3_FL_5705,
  7965. 0x00000000, 0x01ef6b8c },
  7966. { MAC_STATUS, TG3_FL_NOT_5705,
  7967. 0x03800107, 0x00000000 },
  7968. { MAC_STATUS, TG3_FL_5705,
  7969. 0x03800100, 0x00000000 },
  7970. { MAC_ADDR_0_HIGH, 0x0000,
  7971. 0x00000000, 0x0000ffff },
  7972. { MAC_ADDR_0_LOW, 0x0000,
  7973. 0x00000000, 0xffffffff },
  7974. { MAC_RX_MTU_SIZE, 0x0000,
  7975. 0x00000000, 0x0000ffff },
  7976. { MAC_TX_MODE, 0x0000,
  7977. 0x00000000, 0x00000070 },
  7978. { MAC_TX_LENGTHS, 0x0000,
  7979. 0x00000000, 0x00003fff },
  7980. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7981. 0x00000000, 0x000007fc },
  7982. { MAC_RX_MODE, TG3_FL_5705,
  7983. 0x00000000, 0x000007dc },
  7984. { MAC_HASH_REG_0, 0x0000,
  7985. 0x00000000, 0xffffffff },
  7986. { MAC_HASH_REG_1, 0x0000,
  7987. 0x00000000, 0xffffffff },
  7988. { MAC_HASH_REG_2, 0x0000,
  7989. 0x00000000, 0xffffffff },
  7990. { MAC_HASH_REG_3, 0x0000,
  7991. 0x00000000, 0xffffffff },
  7992. /* Receive Data and Receive BD Initiator Control Registers. */
  7993. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7994. 0x00000000, 0xffffffff },
  7995. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7996. 0x00000000, 0xffffffff },
  7997. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7998. 0x00000000, 0x00000003 },
  7999. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8000. 0x00000000, 0xffffffff },
  8001. { RCVDBDI_STD_BD+0, 0x0000,
  8002. 0x00000000, 0xffffffff },
  8003. { RCVDBDI_STD_BD+4, 0x0000,
  8004. 0x00000000, 0xffffffff },
  8005. { RCVDBDI_STD_BD+8, 0x0000,
  8006. 0x00000000, 0xffff0002 },
  8007. { RCVDBDI_STD_BD+0xc, 0x0000,
  8008. 0x00000000, 0xffffffff },
  8009. /* Receive BD Initiator Control Registers. */
  8010. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8011. 0x00000000, 0xffffffff },
  8012. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8013. 0x00000000, 0x000003ff },
  8014. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8015. 0x00000000, 0xffffffff },
  8016. /* Host Coalescing Control Registers. */
  8017. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8018. 0x00000000, 0x00000004 },
  8019. { HOSTCC_MODE, TG3_FL_5705,
  8020. 0x00000000, 0x000000f6 },
  8021. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8022. 0x00000000, 0xffffffff },
  8023. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8024. 0x00000000, 0x000003ff },
  8025. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8026. 0x00000000, 0xffffffff },
  8027. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8028. 0x00000000, 0x000003ff },
  8029. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8030. 0x00000000, 0xffffffff },
  8031. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8032. 0x00000000, 0x000000ff },
  8033. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8034. 0x00000000, 0xffffffff },
  8035. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8036. 0x00000000, 0x000000ff },
  8037. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8038. 0x00000000, 0xffffffff },
  8039. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8040. 0x00000000, 0xffffffff },
  8041. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8042. 0x00000000, 0xffffffff },
  8043. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8044. 0x00000000, 0x000000ff },
  8045. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8046. 0x00000000, 0xffffffff },
  8047. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8048. 0x00000000, 0x000000ff },
  8049. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8050. 0x00000000, 0xffffffff },
  8051. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8052. 0x00000000, 0xffffffff },
  8053. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8054. 0x00000000, 0xffffffff },
  8055. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8056. 0x00000000, 0xffffffff },
  8057. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8058. 0x00000000, 0xffffffff },
  8059. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8060. 0xffffffff, 0x00000000 },
  8061. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8062. 0xffffffff, 0x00000000 },
  8063. /* Buffer Manager Control Registers. */
  8064. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8065. 0x00000000, 0x007fff80 },
  8066. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8067. 0x00000000, 0x007fffff },
  8068. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8069. 0x00000000, 0x0000003f },
  8070. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8071. 0x00000000, 0x000001ff },
  8072. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8073. 0x00000000, 0x000001ff },
  8074. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8075. 0xffffffff, 0x00000000 },
  8076. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8077. 0xffffffff, 0x00000000 },
  8078. /* Mailbox Registers */
  8079. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8080. 0x00000000, 0x000001ff },
  8081. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8082. 0x00000000, 0x000001ff },
  8083. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8084. 0x00000000, 0x000007ff },
  8085. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8086. 0x00000000, 0x000001ff },
  8087. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8088. };
  8089. is_5705 = is_5750 = 0;
  8090. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8091. is_5705 = 1;
  8092. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8093. is_5750 = 1;
  8094. }
  8095. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8096. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8097. continue;
  8098. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8099. continue;
  8100. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8101. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8102. continue;
  8103. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8104. continue;
  8105. offset = (u32) reg_tbl[i].offset;
  8106. read_mask = reg_tbl[i].read_mask;
  8107. write_mask = reg_tbl[i].write_mask;
  8108. /* Save the original register content */
  8109. save_val = tr32(offset);
  8110. /* Determine the read-only value. */
  8111. read_val = save_val & read_mask;
  8112. /* Write zero to the register, then make sure the read-only bits
  8113. * are not changed and the read/write bits are all zeros.
  8114. */
  8115. tw32(offset, 0);
  8116. val = tr32(offset);
  8117. /* Test the read-only and read/write bits. */
  8118. if (((val & read_mask) != read_val) || (val & write_mask))
  8119. goto out;
  8120. /* Write ones to all the bits defined by RdMask and WrMask, then
  8121. * make sure the read-only bits are not changed and the
  8122. * read/write bits are all ones.
  8123. */
  8124. tw32(offset, read_mask | write_mask);
  8125. val = tr32(offset);
  8126. /* Test the read-only bits. */
  8127. if ((val & read_mask) != read_val)
  8128. goto out;
  8129. /* Test the read/write bits. */
  8130. if ((val & write_mask) != write_mask)
  8131. goto out;
  8132. tw32(offset, save_val);
  8133. }
  8134. return 0;
  8135. out:
  8136. if (netif_msg_hw(tp))
  8137. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8138. offset);
  8139. tw32(offset, save_val);
  8140. return -EIO;
  8141. }
  8142. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8143. {
  8144. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8145. int i;
  8146. u32 j;
  8147. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8148. for (j = 0; j < len; j += 4) {
  8149. u32 val;
  8150. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8151. tg3_read_mem(tp, offset + j, &val);
  8152. if (val != test_pattern[i])
  8153. return -EIO;
  8154. }
  8155. }
  8156. return 0;
  8157. }
  8158. static int tg3_test_memory(struct tg3 *tp)
  8159. {
  8160. static struct mem_entry {
  8161. u32 offset;
  8162. u32 len;
  8163. } mem_tbl_570x[] = {
  8164. { 0x00000000, 0x00b50},
  8165. { 0x00002000, 0x1c000},
  8166. { 0xffffffff, 0x00000}
  8167. }, mem_tbl_5705[] = {
  8168. { 0x00000100, 0x0000c},
  8169. { 0x00000200, 0x00008},
  8170. { 0x00004000, 0x00800},
  8171. { 0x00006000, 0x01000},
  8172. { 0x00008000, 0x02000},
  8173. { 0x00010000, 0x0e000},
  8174. { 0xffffffff, 0x00000}
  8175. }, mem_tbl_5755[] = {
  8176. { 0x00000200, 0x00008},
  8177. { 0x00004000, 0x00800},
  8178. { 0x00006000, 0x00800},
  8179. { 0x00008000, 0x02000},
  8180. { 0x00010000, 0x0c000},
  8181. { 0xffffffff, 0x00000}
  8182. }, mem_tbl_5906[] = {
  8183. { 0x00000200, 0x00008},
  8184. { 0x00004000, 0x00400},
  8185. { 0x00006000, 0x00400},
  8186. { 0x00008000, 0x01000},
  8187. { 0x00010000, 0x01000},
  8188. { 0xffffffff, 0x00000}
  8189. };
  8190. struct mem_entry *mem_tbl;
  8191. int err = 0;
  8192. int i;
  8193. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8194. mem_tbl = mem_tbl_5755;
  8195. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8196. mem_tbl = mem_tbl_5906;
  8197. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8198. mem_tbl = mem_tbl_5705;
  8199. else
  8200. mem_tbl = mem_tbl_570x;
  8201. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8202. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8203. mem_tbl[i].len)) != 0)
  8204. break;
  8205. }
  8206. return err;
  8207. }
  8208. #define TG3_MAC_LOOPBACK 0
  8209. #define TG3_PHY_LOOPBACK 1
  8210. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8211. {
  8212. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8213. u32 desc_idx, coal_now;
  8214. struct sk_buff *skb, *rx_skb;
  8215. u8 *tx_data;
  8216. dma_addr_t map;
  8217. int num_pkts, tx_len, rx_len, i, err;
  8218. struct tg3_rx_buffer_desc *desc;
  8219. struct tg3_napi *tnapi, *rnapi;
  8220. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8221. tnapi = &tp->napi[0];
  8222. rnapi = &tp->napi[0];
  8223. coal_now = tnapi->coal_now | rnapi->coal_now;
  8224. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8225. /* HW errata - mac loopback fails in some cases on 5780.
  8226. * Normal traffic and PHY loopback are not affected by
  8227. * errata.
  8228. */
  8229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8230. return 0;
  8231. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8232. MAC_MODE_PORT_INT_LPBACK;
  8233. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8234. mac_mode |= MAC_MODE_LINK_POLARITY;
  8235. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8236. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8237. else
  8238. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8239. tw32(MAC_MODE, mac_mode);
  8240. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8241. u32 val;
  8242. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8243. tg3_phy_fet_toggle_apd(tp, false);
  8244. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8245. } else
  8246. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8247. tg3_phy_toggle_automdix(tp, 0);
  8248. tg3_writephy(tp, MII_BMCR, val);
  8249. udelay(40);
  8250. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8251. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8253. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8254. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8255. } else
  8256. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8257. /* reset to prevent losing 1st rx packet intermittently */
  8258. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8259. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8260. udelay(10);
  8261. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8262. }
  8263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8264. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8265. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8266. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8267. mac_mode |= MAC_MODE_LINK_POLARITY;
  8268. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8269. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8270. }
  8271. tw32(MAC_MODE, mac_mode);
  8272. }
  8273. else
  8274. return -EINVAL;
  8275. err = -EIO;
  8276. tx_len = 1514;
  8277. skb = netdev_alloc_skb(tp->dev, tx_len);
  8278. if (!skb)
  8279. return -ENOMEM;
  8280. tx_data = skb_put(skb, tx_len);
  8281. memcpy(tx_data, tp->dev->dev_addr, 6);
  8282. memset(tx_data + 6, 0x0, 8);
  8283. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8284. for (i = 14; i < tx_len; i++)
  8285. tx_data[i] = (u8) (i & 0xff);
  8286. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8287. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8288. rnapi->coal_now);
  8289. udelay(10);
  8290. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8291. num_pkts = 0;
  8292. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8293. tnapi->tx_prod++;
  8294. num_pkts++;
  8295. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8296. tr32_mailbox(tnapi->prodmbox);
  8297. udelay(10);
  8298. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8299. for (i = 0; i < 25; i++) {
  8300. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8301. coal_now);
  8302. udelay(10);
  8303. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8304. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8305. if ((tx_idx == tnapi->tx_prod) &&
  8306. (rx_idx == (rx_start_idx + num_pkts)))
  8307. break;
  8308. }
  8309. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8310. dev_kfree_skb(skb);
  8311. if (tx_idx != tnapi->tx_prod)
  8312. goto out;
  8313. if (rx_idx != rx_start_idx + num_pkts)
  8314. goto out;
  8315. desc = &rnapi->rx_rcb[rx_start_idx];
  8316. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8317. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8318. if (opaque_key != RXD_OPAQUE_RING_STD)
  8319. goto out;
  8320. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8321. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8322. goto out;
  8323. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8324. if (rx_len != tx_len)
  8325. goto out;
  8326. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8327. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8328. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8329. for (i = 14; i < tx_len; i++) {
  8330. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8331. goto out;
  8332. }
  8333. err = 0;
  8334. /* tg3_free_rings will unmap and free the rx_skb */
  8335. out:
  8336. return err;
  8337. }
  8338. #define TG3_MAC_LOOPBACK_FAILED 1
  8339. #define TG3_PHY_LOOPBACK_FAILED 2
  8340. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8341. TG3_PHY_LOOPBACK_FAILED)
  8342. static int tg3_test_loopback(struct tg3 *tp)
  8343. {
  8344. int err = 0;
  8345. u32 cpmuctrl = 0;
  8346. if (!netif_running(tp->dev))
  8347. return TG3_LOOPBACK_FAILED;
  8348. err = tg3_reset_hw(tp, 1);
  8349. if (err)
  8350. return TG3_LOOPBACK_FAILED;
  8351. /* Turn off gphy autopowerdown. */
  8352. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8353. tg3_phy_toggle_apd(tp, false);
  8354. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8355. int i;
  8356. u32 status;
  8357. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8358. /* Wait for up to 40 microseconds to acquire lock. */
  8359. for (i = 0; i < 4; i++) {
  8360. status = tr32(TG3_CPMU_MUTEX_GNT);
  8361. if (status == CPMU_MUTEX_GNT_DRIVER)
  8362. break;
  8363. udelay(10);
  8364. }
  8365. if (status != CPMU_MUTEX_GNT_DRIVER)
  8366. return TG3_LOOPBACK_FAILED;
  8367. /* Turn off link-based power management. */
  8368. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8369. tw32(TG3_CPMU_CTRL,
  8370. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8371. CPMU_CTRL_LINK_AWARE_MODE));
  8372. }
  8373. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8374. err |= TG3_MAC_LOOPBACK_FAILED;
  8375. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8376. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8377. /* Release the mutex */
  8378. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8379. }
  8380. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8381. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8382. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8383. err |= TG3_PHY_LOOPBACK_FAILED;
  8384. }
  8385. /* Re-enable gphy autopowerdown. */
  8386. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8387. tg3_phy_toggle_apd(tp, true);
  8388. return err;
  8389. }
  8390. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8391. u64 *data)
  8392. {
  8393. struct tg3 *tp = netdev_priv(dev);
  8394. if (tp->link_config.phy_is_low_power)
  8395. tg3_set_power_state(tp, PCI_D0);
  8396. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8397. if (tg3_test_nvram(tp) != 0) {
  8398. etest->flags |= ETH_TEST_FL_FAILED;
  8399. data[0] = 1;
  8400. }
  8401. if (tg3_test_link(tp) != 0) {
  8402. etest->flags |= ETH_TEST_FL_FAILED;
  8403. data[1] = 1;
  8404. }
  8405. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8406. int err, err2 = 0, irq_sync = 0;
  8407. if (netif_running(dev)) {
  8408. tg3_phy_stop(tp);
  8409. tg3_netif_stop(tp);
  8410. irq_sync = 1;
  8411. }
  8412. tg3_full_lock(tp, irq_sync);
  8413. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8414. err = tg3_nvram_lock(tp);
  8415. tg3_halt_cpu(tp, RX_CPU_BASE);
  8416. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8417. tg3_halt_cpu(tp, TX_CPU_BASE);
  8418. if (!err)
  8419. tg3_nvram_unlock(tp);
  8420. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8421. tg3_phy_reset(tp);
  8422. if (tg3_test_registers(tp) != 0) {
  8423. etest->flags |= ETH_TEST_FL_FAILED;
  8424. data[2] = 1;
  8425. }
  8426. if (tg3_test_memory(tp) != 0) {
  8427. etest->flags |= ETH_TEST_FL_FAILED;
  8428. data[3] = 1;
  8429. }
  8430. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8431. etest->flags |= ETH_TEST_FL_FAILED;
  8432. tg3_full_unlock(tp);
  8433. if (tg3_test_interrupt(tp) != 0) {
  8434. etest->flags |= ETH_TEST_FL_FAILED;
  8435. data[5] = 1;
  8436. }
  8437. tg3_full_lock(tp, 0);
  8438. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8439. if (netif_running(dev)) {
  8440. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8441. err2 = tg3_restart_hw(tp, 1);
  8442. if (!err2)
  8443. tg3_netif_start(tp);
  8444. }
  8445. tg3_full_unlock(tp);
  8446. if (irq_sync && !err2)
  8447. tg3_phy_start(tp);
  8448. }
  8449. if (tp->link_config.phy_is_low_power)
  8450. tg3_set_power_state(tp, PCI_D3hot);
  8451. }
  8452. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8453. {
  8454. struct mii_ioctl_data *data = if_mii(ifr);
  8455. struct tg3 *tp = netdev_priv(dev);
  8456. int err;
  8457. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8458. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8459. return -EAGAIN;
  8460. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8461. }
  8462. switch(cmd) {
  8463. case SIOCGMIIPHY:
  8464. data->phy_id = PHY_ADDR;
  8465. /* fallthru */
  8466. case SIOCGMIIREG: {
  8467. u32 mii_regval;
  8468. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8469. break; /* We have no PHY */
  8470. if (tp->link_config.phy_is_low_power)
  8471. return -EAGAIN;
  8472. spin_lock_bh(&tp->lock);
  8473. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8474. spin_unlock_bh(&tp->lock);
  8475. data->val_out = mii_regval;
  8476. return err;
  8477. }
  8478. case SIOCSMIIREG:
  8479. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8480. break; /* We have no PHY */
  8481. if (!capable(CAP_NET_ADMIN))
  8482. return -EPERM;
  8483. if (tp->link_config.phy_is_low_power)
  8484. return -EAGAIN;
  8485. spin_lock_bh(&tp->lock);
  8486. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8487. spin_unlock_bh(&tp->lock);
  8488. return err;
  8489. default:
  8490. /* do nothing */
  8491. break;
  8492. }
  8493. return -EOPNOTSUPP;
  8494. }
  8495. #if TG3_VLAN_TAG_USED
  8496. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8497. {
  8498. struct tg3 *tp = netdev_priv(dev);
  8499. if (!netif_running(dev)) {
  8500. tp->vlgrp = grp;
  8501. return;
  8502. }
  8503. tg3_netif_stop(tp);
  8504. tg3_full_lock(tp, 0);
  8505. tp->vlgrp = grp;
  8506. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8507. __tg3_set_rx_mode(dev);
  8508. tg3_netif_start(tp);
  8509. tg3_full_unlock(tp);
  8510. }
  8511. #endif
  8512. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8513. {
  8514. struct tg3 *tp = netdev_priv(dev);
  8515. memcpy(ec, &tp->coal, sizeof(*ec));
  8516. return 0;
  8517. }
  8518. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8519. {
  8520. struct tg3 *tp = netdev_priv(dev);
  8521. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8522. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8523. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8524. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8525. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8526. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8527. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8528. }
  8529. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8530. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8531. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8532. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8533. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8534. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8535. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8536. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8537. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8538. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8539. return -EINVAL;
  8540. /* No rx interrupts will be generated if both are zero */
  8541. if ((ec->rx_coalesce_usecs == 0) &&
  8542. (ec->rx_max_coalesced_frames == 0))
  8543. return -EINVAL;
  8544. /* No tx interrupts will be generated if both are zero */
  8545. if ((ec->tx_coalesce_usecs == 0) &&
  8546. (ec->tx_max_coalesced_frames == 0))
  8547. return -EINVAL;
  8548. /* Only copy relevant parameters, ignore all others. */
  8549. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8550. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8551. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8552. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8553. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8554. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8555. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8556. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8557. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8558. if (netif_running(dev)) {
  8559. tg3_full_lock(tp, 0);
  8560. __tg3_set_coalesce(tp, &tp->coal);
  8561. tg3_full_unlock(tp);
  8562. }
  8563. return 0;
  8564. }
  8565. static const struct ethtool_ops tg3_ethtool_ops = {
  8566. .get_settings = tg3_get_settings,
  8567. .set_settings = tg3_set_settings,
  8568. .get_drvinfo = tg3_get_drvinfo,
  8569. .get_regs_len = tg3_get_regs_len,
  8570. .get_regs = tg3_get_regs,
  8571. .get_wol = tg3_get_wol,
  8572. .set_wol = tg3_set_wol,
  8573. .get_msglevel = tg3_get_msglevel,
  8574. .set_msglevel = tg3_set_msglevel,
  8575. .nway_reset = tg3_nway_reset,
  8576. .get_link = ethtool_op_get_link,
  8577. .get_eeprom_len = tg3_get_eeprom_len,
  8578. .get_eeprom = tg3_get_eeprom,
  8579. .set_eeprom = tg3_set_eeprom,
  8580. .get_ringparam = tg3_get_ringparam,
  8581. .set_ringparam = tg3_set_ringparam,
  8582. .get_pauseparam = tg3_get_pauseparam,
  8583. .set_pauseparam = tg3_set_pauseparam,
  8584. .get_rx_csum = tg3_get_rx_csum,
  8585. .set_rx_csum = tg3_set_rx_csum,
  8586. .set_tx_csum = tg3_set_tx_csum,
  8587. .set_sg = ethtool_op_set_sg,
  8588. .set_tso = tg3_set_tso,
  8589. .self_test = tg3_self_test,
  8590. .get_strings = tg3_get_strings,
  8591. .phys_id = tg3_phys_id,
  8592. .get_ethtool_stats = tg3_get_ethtool_stats,
  8593. .get_coalesce = tg3_get_coalesce,
  8594. .set_coalesce = tg3_set_coalesce,
  8595. .get_sset_count = tg3_get_sset_count,
  8596. };
  8597. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8598. {
  8599. u32 cursize, val, magic;
  8600. tp->nvram_size = EEPROM_CHIP_SIZE;
  8601. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8602. return;
  8603. if ((magic != TG3_EEPROM_MAGIC) &&
  8604. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8605. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8606. return;
  8607. /*
  8608. * Size the chip by reading offsets at increasing powers of two.
  8609. * When we encounter our validation signature, we know the addressing
  8610. * has wrapped around, and thus have our chip size.
  8611. */
  8612. cursize = 0x10;
  8613. while (cursize < tp->nvram_size) {
  8614. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8615. return;
  8616. if (val == magic)
  8617. break;
  8618. cursize <<= 1;
  8619. }
  8620. tp->nvram_size = cursize;
  8621. }
  8622. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8623. {
  8624. u32 val;
  8625. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8626. tg3_nvram_read(tp, 0, &val) != 0)
  8627. return;
  8628. /* Selfboot format */
  8629. if (val != TG3_EEPROM_MAGIC) {
  8630. tg3_get_eeprom_size(tp);
  8631. return;
  8632. }
  8633. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8634. if (val != 0) {
  8635. /* This is confusing. We want to operate on the
  8636. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8637. * call will read from NVRAM and byteswap the data
  8638. * according to the byteswapping settings for all
  8639. * other register accesses. This ensures the data we
  8640. * want will always reside in the lower 16-bits.
  8641. * However, the data in NVRAM is in LE format, which
  8642. * means the data from the NVRAM read will always be
  8643. * opposite the endianness of the CPU. The 16-bit
  8644. * byteswap then brings the data to CPU endianness.
  8645. */
  8646. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8647. return;
  8648. }
  8649. }
  8650. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8651. }
  8652. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8653. {
  8654. u32 nvcfg1;
  8655. nvcfg1 = tr32(NVRAM_CFG1);
  8656. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8657. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8658. } else {
  8659. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8660. tw32(NVRAM_CFG1, nvcfg1);
  8661. }
  8662. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8663. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8664. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8665. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8666. tp->nvram_jedecnum = JEDEC_ATMEL;
  8667. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8668. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8669. break;
  8670. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8671. tp->nvram_jedecnum = JEDEC_ATMEL;
  8672. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8673. break;
  8674. case FLASH_VENDOR_ATMEL_EEPROM:
  8675. tp->nvram_jedecnum = JEDEC_ATMEL;
  8676. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8677. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8678. break;
  8679. case FLASH_VENDOR_ST:
  8680. tp->nvram_jedecnum = JEDEC_ST;
  8681. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8682. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8683. break;
  8684. case FLASH_VENDOR_SAIFUN:
  8685. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8686. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8687. break;
  8688. case FLASH_VENDOR_SST_SMALL:
  8689. case FLASH_VENDOR_SST_LARGE:
  8690. tp->nvram_jedecnum = JEDEC_SST;
  8691. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8692. break;
  8693. }
  8694. } else {
  8695. tp->nvram_jedecnum = JEDEC_ATMEL;
  8696. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8697. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8698. }
  8699. }
  8700. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8701. {
  8702. u32 nvcfg1;
  8703. nvcfg1 = tr32(NVRAM_CFG1);
  8704. /* NVRAM protection for TPM */
  8705. if (nvcfg1 & (1 << 27))
  8706. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8707. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8708. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8709. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8710. tp->nvram_jedecnum = JEDEC_ATMEL;
  8711. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8712. break;
  8713. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8714. tp->nvram_jedecnum = JEDEC_ATMEL;
  8715. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8716. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8717. break;
  8718. case FLASH_5752VENDOR_ST_M45PE10:
  8719. case FLASH_5752VENDOR_ST_M45PE20:
  8720. case FLASH_5752VENDOR_ST_M45PE40:
  8721. tp->nvram_jedecnum = JEDEC_ST;
  8722. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8723. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8724. break;
  8725. }
  8726. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8727. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8728. case FLASH_5752PAGE_SIZE_256:
  8729. tp->nvram_pagesize = 256;
  8730. break;
  8731. case FLASH_5752PAGE_SIZE_512:
  8732. tp->nvram_pagesize = 512;
  8733. break;
  8734. case FLASH_5752PAGE_SIZE_1K:
  8735. tp->nvram_pagesize = 1024;
  8736. break;
  8737. case FLASH_5752PAGE_SIZE_2K:
  8738. tp->nvram_pagesize = 2048;
  8739. break;
  8740. case FLASH_5752PAGE_SIZE_4K:
  8741. tp->nvram_pagesize = 4096;
  8742. break;
  8743. case FLASH_5752PAGE_SIZE_264:
  8744. tp->nvram_pagesize = 264;
  8745. break;
  8746. }
  8747. } else {
  8748. /* For eeprom, set pagesize to maximum eeprom size */
  8749. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8750. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8751. tw32(NVRAM_CFG1, nvcfg1);
  8752. }
  8753. }
  8754. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8755. {
  8756. u32 nvcfg1, protect = 0;
  8757. nvcfg1 = tr32(NVRAM_CFG1);
  8758. /* NVRAM protection for TPM */
  8759. if (nvcfg1 & (1 << 27)) {
  8760. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8761. protect = 1;
  8762. }
  8763. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8764. switch (nvcfg1) {
  8765. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8766. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8767. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8768. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8769. tp->nvram_jedecnum = JEDEC_ATMEL;
  8770. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8771. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8772. tp->nvram_pagesize = 264;
  8773. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8774. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8775. tp->nvram_size = (protect ? 0x3e200 :
  8776. TG3_NVRAM_SIZE_512KB);
  8777. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8778. tp->nvram_size = (protect ? 0x1f200 :
  8779. TG3_NVRAM_SIZE_256KB);
  8780. else
  8781. tp->nvram_size = (protect ? 0x1f200 :
  8782. TG3_NVRAM_SIZE_128KB);
  8783. break;
  8784. case FLASH_5752VENDOR_ST_M45PE10:
  8785. case FLASH_5752VENDOR_ST_M45PE20:
  8786. case FLASH_5752VENDOR_ST_M45PE40:
  8787. tp->nvram_jedecnum = JEDEC_ST;
  8788. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8789. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8790. tp->nvram_pagesize = 256;
  8791. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8792. tp->nvram_size = (protect ?
  8793. TG3_NVRAM_SIZE_64KB :
  8794. TG3_NVRAM_SIZE_128KB);
  8795. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8796. tp->nvram_size = (protect ?
  8797. TG3_NVRAM_SIZE_64KB :
  8798. TG3_NVRAM_SIZE_256KB);
  8799. else
  8800. tp->nvram_size = (protect ?
  8801. TG3_NVRAM_SIZE_128KB :
  8802. TG3_NVRAM_SIZE_512KB);
  8803. break;
  8804. }
  8805. }
  8806. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8807. {
  8808. u32 nvcfg1;
  8809. nvcfg1 = tr32(NVRAM_CFG1);
  8810. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8811. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8812. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8813. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8814. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8815. tp->nvram_jedecnum = JEDEC_ATMEL;
  8816. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8817. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8818. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8819. tw32(NVRAM_CFG1, nvcfg1);
  8820. break;
  8821. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8822. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8823. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8824. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8825. tp->nvram_jedecnum = JEDEC_ATMEL;
  8826. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8827. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8828. tp->nvram_pagesize = 264;
  8829. break;
  8830. case FLASH_5752VENDOR_ST_M45PE10:
  8831. case FLASH_5752VENDOR_ST_M45PE20:
  8832. case FLASH_5752VENDOR_ST_M45PE40:
  8833. tp->nvram_jedecnum = JEDEC_ST;
  8834. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8835. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8836. tp->nvram_pagesize = 256;
  8837. break;
  8838. }
  8839. }
  8840. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8841. {
  8842. u32 nvcfg1, protect = 0;
  8843. nvcfg1 = tr32(NVRAM_CFG1);
  8844. /* NVRAM protection for TPM */
  8845. if (nvcfg1 & (1 << 27)) {
  8846. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8847. protect = 1;
  8848. }
  8849. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8850. switch (nvcfg1) {
  8851. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8852. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8853. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8854. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8855. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8856. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8857. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8858. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8859. tp->nvram_jedecnum = JEDEC_ATMEL;
  8860. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8861. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8862. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8863. tp->nvram_pagesize = 256;
  8864. break;
  8865. case FLASH_5761VENDOR_ST_A_M45PE20:
  8866. case FLASH_5761VENDOR_ST_A_M45PE40:
  8867. case FLASH_5761VENDOR_ST_A_M45PE80:
  8868. case FLASH_5761VENDOR_ST_A_M45PE16:
  8869. case FLASH_5761VENDOR_ST_M_M45PE20:
  8870. case FLASH_5761VENDOR_ST_M_M45PE40:
  8871. case FLASH_5761VENDOR_ST_M_M45PE80:
  8872. case FLASH_5761VENDOR_ST_M_M45PE16:
  8873. tp->nvram_jedecnum = JEDEC_ST;
  8874. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8875. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8876. tp->nvram_pagesize = 256;
  8877. break;
  8878. }
  8879. if (protect) {
  8880. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8881. } else {
  8882. switch (nvcfg1) {
  8883. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8884. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8885. case FLASH_5761VENDOR_ST_A_M45PE16:
  8886. case FLASH_5761VENDOR_ST_M_M45PE16:
  8887. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8888. break;
  8889. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8890. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8891. case FLASH_5761VENDOR_ST_A_M45PE80:
  8892. case FLASH_5761VENDOR_ST_M_M45PE80:
  8893. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8894. break;
  8895. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8896. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8897. case FLASH_5761VENDOR_ST_A_M45PE40:
  8898. case FLASH_5761VENDOR_ST_M_M45PE40:
  8899. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8900. break;
  8901. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8902. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8903. case FLASH_5761VENDOR_ST_A_M45PE20:
  8904. case FLASH_5761VENDOR_ST_M_M45PE20:
  8905. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8906. break;
  8907. }
  8908. }
  8909. }
  8910. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8911. {
  8912. tp->nvram_jedecnum = JEDEC_ATMEL;
  8913. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8914. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8915. }
  8916. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8917. {
  8918. u32 nvcfg1;
  8919. nvcfg1 = tr32(NVRAM_CFG1);
  8920. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8921. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8922. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8923. tp->nvram_jedecnum = JEDEC_ATMEL;
  8924. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8925. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8926. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8927. tw32(NVRAM_CFG1, nvcfg1);
  8928. return;
  8929. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8930. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8931. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8932. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8933. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8934. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8935. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8936. tp->nvram_jedecnum = JEDEC_ATMEL;
  8937. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8938. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8939. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8940. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8941. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8942. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8943. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8944. break;
  8945. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8946. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8947. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8948. break;
  8949. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8950. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8951. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8952. break;
  8953. }
  8954. break;
  8955. case FLASH_5752VENDOR_ST_M45PE10:
  8956. case FLASH_5752VENDOR_ST_M45PE20:
  8957. case FLASH_5752VENDOR_ST_M45PE40:
  8958. tp->nvram_jedecnum = JEDEC_ST;
  8959. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8960. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8961. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8962. case FLASH_5752VENDOR_ST_M45PE10:
  8963. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8964. break;
  8965. case FLASH_5752VENDOR_ST_M45PE20:
  8966. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8967. break;
  8968. case FLASH_5752VENDOR_ST_M45PE40:
  8969. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8970. break;
  8971. }
  8972. break;
  8973. default:
  8974. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  8975. return;
  8976. }
  8977. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8978. case FLASH_5752PAGE_SIZE_256:
  8979. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8980. tp->nvram_pagesize = 256;
  8981. break;
  8982. case FLASH_5752PAGE_SIZE_512:
  8983. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8984. tp->nvram_pagesize = 512;
  8985. break;
  8986. case FLASH_5752PAGE_SIZE_1K:
  8987. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8988. tp->nvram_pagesize = 1024;
  8989. break;
  8990. case FLASH_5752PAGE_SIZE_2K:
  8991. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8992. tp->nvram_pagesize = 2048;
  8993. break;
  8994. case FLASH_5752PAGE_SIZE_4K:
  8995. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8996. tp->nvram_pagesize = 4096;
  8997. break;
  8998. case FLASH_5752PAGE_SIZE_264:
  8999. tp->nvram_pagesize = 264;
  9000. break;
  9001. case FLASH_5752PAGE_SIZE_528:
  9002. tp->nvram_pagesize = 528;
  9003. break;
  9004. }
  9005. }
  9006. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9007. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9008. {
  9009. tw32_f(GRC_EEPROM_ADDR,
  9010. (EEPROM_ADDR_FSM_RESET |
  9011. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9012. EEPROM_ADDR_CLKPERD_SHIFT)));
  9013. msleep(1);
  9014. /* Enable seeprom accesses. */
  9015. tw32_f(GRC_LOCAL_CTRL,
  9016. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9017. udelay(100);
  9018. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9019. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9020. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9021. if (tg3_nvram_lock(tp)) {
  9022. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9023. "tg3_nvram_init failed.\n", tp->dev->name);
  9024. return;
  9025. }
  9026. tg3_enable_nvram_access(tp);
  9027. tp->nvram_size = 0;
  9028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9029. tg3_get_5752_nvram_info(tp);
  9030. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9031. tg3_get_5755_nvram_info(tp);
  9032. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9033. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9035. tg3_get_5787_nvram_info(tp);
  9036. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9037. tg3_get_5761_nvram_info(tp);
  9038. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9039. tg3_get_5906_nvram_info(tp);
  9040. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9041. tg3_get_57780_nvram_info(tp);
  9042. else
  9043. tg3_get_nvram_info(tp);
  9044. if (tp->nvram_size == 0)
  9045. tg3_get_nvram_size(tp);
  9046. tg3_disable_nvram_access(tp);
  9047. tg3_nvram_unlock(tp);
  9048. } else {
  9049. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9050. tg3_get_eeprom_size(tp);
  9051. }
  9052. }
  9053. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9054. u32 offset, u32 len, u8 *buf)
  9055. {
  9056. int i, j, rc = 0;
  9057. u32 val;
  9058. for (i = 0; i < len; i += 4) {
  9059. u32 addr;
  9060. __be32 data;
  9061. addr = offset + i;
  9062. memcpy(&data, buf + i, 4);
  9063. /*
  9064. * The SEEPROM interface expects the data to always be opposite
  9065. * the native endian format. We accomplish this by reversing
  9066. * all the operations that would have been performed on the
  9067. * data from a call to tg3_nvram_read_be32().
  9068. */
  9069. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9070. val = tr32(GRC_EEPROM_ADDR);
  9071. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9072. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9073. EEPROM_ADDR_READ);
  9074. tw32(GRC_EEPROM_ADDR, val |
  9075. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9076. (addr & EEPROM_ADDR_ADDR_MASK) |
  9077. EEPROM_ADDR_START |
  9078. EEPROM_ADDR_WRITE);
  9079. for (j = 0; j < 1000; j++) {
  9080. val = tr32(GRC_EEPROM_ADDR);
  9081. if (val & EEPROM_ADDR_COMPLETE)
  9082. break;
  9083. msleep(1);
  9084. }
  9085. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9086. rc = -EBUSY;
  9087. break;
  9088. }
  9089. }
  9090. return rc;
  9091. }
  9092. /* offset and length are dword aligned */
  9093. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9094. u8 *buf)
  9095. {
  9096. int ret = 0;
  9097. u32 pagesize = tp->nvram_pagesize;
  9098. u32 pagemask = pagesize - 1;
  9099. u32 nvram_cmd;
  9100. u8 *tmp;
  9101. tmp = kmalloc(pagesize, GFP_KERNEL);
  9102. if (tmp == NULL)
  9103. return -ENOMEM;
  9104. while (len) {
  9105. int j;
  9106. u32 phy_addr, page_off, size;
  9107. phy_addr = offset & ~pagemask;
  9108. for (j = 0; j < pagesize; j += 4) {
  9109. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9110. (__be32 *) (tmp + j));
  9111. if (ret)
  9112. break;
  9113. }
  9114. if (ret)
  9115. break;
  9116. page_off = offset & pagemask;
  9117. size = pagesize;
  9118. if (len < size)
  9119. size = len;
  9120. len -= size;
  9121. memcpy(tmp + page_off, buf, size);
  9122. offset = offset + (pagesize - page_off);
  9123. tg3_enable_nvram_access(tp);
  9124. /*
  9125. * Before we can erase the flash page, we need
  9126. * to issue a special "write enable" command.
  9127. */
  9128. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9129. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9130. break;
  9131. /* Erase the target page */
  9132. tw32(NVRAM_ADDR, phy_addr);
  9133. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9134. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9135. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9136. break;
  9137. /* Issue another write enable to start the write. */
  9138. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9139. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9140. break;
  9141. for (j = 0; j < pagesize; j += 4) {
  9142. __be32 data;
  9143. data = *((__be32 *) (tmp + j));
  9144. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9145. tw32(NVRAM_ADDR, phy_addr + j);
  9146. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9147. NVRAM_CMD_WR;
  9148. if (j == 0)
  9149. nvram_cmd |= NVRAM_CMD_FIRST;
  9150. else if (j == (pagesize - 4))
  9151. nvram_cmd |= NVRAM_CMD_LAST;
  9152. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9153. break;
  9154. }
  9155. if (ret)
  9156. break;
  9157. }
  9158. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9159. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9160. kfree(tmp);
  9161. return ret;
  9162. }
  9163. /* offset and length are dword aligned */
  9164. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9165. u8 *buf)
  9166. {
  9167. int i, ret = 0;
  9168. for (i = 0; i < len; i += 4, offset += 4) {
  9169. u32 page_off, phy_addr, nvram_cmd;
  9170. __be32 data;
  9171. memcpy(&data, buf + i, 4);
  9172. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9173. page_off = offset % tp->nvram_pagesize;
  9174. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9175. tw32(NVRAM_ADDR, phy_addr);
  9176. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9177. if ((page_off == 0) || (i == 0))
  9178. nvram_cmd |= NVRAM_CMD_FIRST;
  9179. if (page_off == (tp->nvram_pagesize - 4))
  9180. nvram_cmd |= NVRAM_CMD_LAST;
  9181. if (i == (len - 4))
  9182. nvram_cmd |= NVRAM_CMD_LAST;
  9183. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9184. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9185. (tp->nvram_jedecnum == JEDEC_ST) &&
  9186. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9187. if ((ret = tg3_nvram_exec_cmd(tp,
  9188. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9189. NVRAM_CMD_DONE)))
  9190. break;
  9191. }
  9192. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9193. /* We always do complete word writes to eeprom. */
  9194. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9195. }
  9196. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9197. break;
  9198. }
  9199. return ret;
  9200. }
  9201. /* offset and length are dword aligned */
  9202. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9203. {
  9204. int ret;
  9205. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9206. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9207. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9208. udelay(40);
  9209. }
  9210. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9211. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9212. }
  9213. else {
  9214. u32 grc_mode;
  9215. ret = tg3_nvram_lock(tp);
  9216. if (ret)
  9217. return ret;
  9218. tg3_enable_nvram_access(tp);
  9219. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9220. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9221. tw32(NVRAM_WRITE1, 0x406);
  9222. grc_mode = tr32(GRC_MODE);
  9223. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9224. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9225. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9226. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9227. buf);
  9228. }
  9229. else {
  9230. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9231. buf);
  9232. }
  9233. grc_mode = tr32(GRC_MODE);
  9234. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9235. tg3_disable_nvram_access(tp);
  9236. tg3_nvram_unlock(tp);
  9237. }
  9238. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9239. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9240. udelay(40);
  9241. }
  9242. return ret;
  9243. }
  9244. struct subsys_tbl_ent {
  9245. u16 subsys_vendor, subsys_devid;
  9246. u32 phy_id;
  9247. };
  9248. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9249. /* Broadcom boards. */
  9250. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9251. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9252. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9253. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9254. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9255. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9256. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9257. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9258. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9259. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9260. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9261. /* 3com boards. */
  9262. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9263. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9264. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9265. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9266. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9267. /* DELL boards. */
  9268. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9269. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9270. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9271. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9272. /* Compaq boards. */
  9273. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9274. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9275. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9276. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9277. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9278. /* IBM boards. */
  9279. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9280. };
  9281. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9282. {
  9283. int i;
  9284. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9285. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9286. tp->pdev->subsystem_vendor) &&
  9287. (subsys_id_to_phy_id[i].subsys_devid ==
  9288. tp->pdev->subsystem_device))
  9289. return &subsys_id_to_phy_id[i];
  9290. }
  9291. return NULL;
  9292. }
  9293. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9294. {
  9295. u32 val;
  9296. u16 pmcsr;
  9297. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9298. * so need make sure we're in D0.
  9299. */
  9300. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9301. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9302. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9303. msleep(1);
  9304. /* Make sure register accesses (indirect or otherwise)
  9305. * will function correctly.
  9306. */
  9307. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9308. tp->misc_host_ctrl);
  9309. /* The memory arbiter has to be enabled in order for SRAM accesses
  9310. * to succeed. Normally on powerup the tg3 chip firmware will make
  9311. * sure it is enabled, but other entities such as system netboot
  9312. * code might disable it.
  9313. */
  9314. val = tr32(MEMARB_MODE);
  9315. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9316. tp->phy_id = PHY_ID_INVALID;
  9317. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9318. /* Assume an onboard device and WOL capable by default. */
  9319. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9320. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9321. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9322. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9323. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9324. }
  9325. val = tr32(VCPU_CFGSHDW);
  9326. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9327. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9328. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9329. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9330. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9331. goto done;
  9332. }
  9333. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9334. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9335. u32 nic_cfg, led_cfg;
  9336. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9337. int eeprom_phy_serdes = 0;
  9338. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9339. tp->nic_sram_data_cfg = nic_cfg;
  9340. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9341. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9342. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9343. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9344. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9345. (ver > 0) && (ver < 0x100))
  9346. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9348. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9349. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9350. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9351. eeprom_phy_serdes = 1;
  9352. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9353. if (nic_phy_id != 0) {
  9354. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9355. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9356. eeprom_phy_id = (id1 >> 16) << 10;
  9357. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9358. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9359. } else
  9360. eeprom_phy_id = 0;
  9361. tp->phy_id = eeprom_phy_id;
  9362. if (eeprom_phy_serdes) {
  9363. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9364. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9365. else
  9366. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9367. }
  9368. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9369. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9370. SHASTA_EXT_LED_MODE_MASK);
  9371. else
  9372. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9373. switch (led_cfg) {
  9374. default:
  9375. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9376. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9377. break;
  9378. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9379. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9380. break;
  9381. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9382. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9383. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9384. * read on some older 5700/5701 bootcode.
  9385. */
  9386. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9387. ASIC_REV_5700 ||
  9388. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9389. ASIC_REV_5701)
  9390. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9391. break;
  9392. case SHASTA_EXT_LED_SHARED:
  9393. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9394. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9395. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9396. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9397. LED_CTRL_MODE_PHY_2);
  9398. break;
  9399. case SHASTA_EXT_LED_MAC:
  9400. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9401. break;
  9402. case SHASTA_EXT_LED_COMBO:
  9403. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9404. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9405. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9406. LED_CTRL_MODE_PHY_2);
  9407. break;
  9408. }
  9409. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9410. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9411. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9412. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9413. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9414. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9415. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9416. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9417. if ((tp->pdev->subsystem_vendor ==
  9418. PCI_VENDOR_ID_ARIMA) &&
  9419. (tp->pdev->subsystem_device == 0x205a ||
  9420. tp->pdev->subsystem_device == 0x2063))
  9421. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9422. } else {
  9423. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9424. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9425. }
  9426. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9427. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9428. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9429. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9430. }
  9431. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9432. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9433. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9434. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9435. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9436. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9437. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9438. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9439. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9440. if (cfg2 & (1 << 17))
  9441. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9442. /* serdes signal pre-emphasis in register 0x590 set by */
  9443. /* bootcode if bit 18 is set */
  9444. if (cfg2 & (1 << 18))
  9445. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9446. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9447. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9448. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9449. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9450. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9451. u32 cfg3;
  9452. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9453. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9454. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9455. }
  9456. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9457. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9458. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9459. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9460. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9461. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9462. }
  9463. done:
  9464. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9465. device_set_wakeup_enable(&tp->pdev->dev,
  9466. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9467. }
  9468. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9469. {
  9470. int i;
  9471. u32 val;
  9472. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9473. tw32(OTP_CTRL, cmd);
  9474. /* Wait for up to 1 ms for command to execute. */
  9475. for (i = 0; i < 100; i++) {
  9476. val = tr32(OTP_STATUS);
  9477. if (val & OTP_STATUS_CMD_DONE)
  9478. break;
  9479. udelay(10);
  9480. }
  9481. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9482. }
  9483. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9484. * configuration is a 32-bit value that straddles the alignment boundary.
  9485. * We do two 32-bit reads and then shift and merge the results.
  9486. */
  9487. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9488. {
  9489. u32 bhalf_otp, thalf_otp;
  9490. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9491. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9492. return 0;
  9493. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9494. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9495. return 0;
  9496. thalf_otp = tr32(OTP_READ_DATA);
  9497. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9498. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9499. return 0;
  9500. bhalf_otp = tr32(OTP_READ_DATA);
  9501. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9502. }
  9503. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9504. {
  9505. u32 hw_phy_id_1, hw_phy_id_2;
  9506. u32 hw_phy_id, hw_phy_id_masked;
  9507. int err;
  9508. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9509. return tg3_phy_init(tp);
  9510. /* Reading the PHY ID register can conflict with ASF
  9511. * firmware access to the PHY hardware.
  9512. */
  9513. err = 0;
  9514. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9515. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9516. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9517. } else {
  9518. /* Now read the physical PHY_ID from the chip and verify
  9519. * that it is sane. If it doesn't look good, we fall back
  9520. * to either the hard-coded table based PHY_ID and failing
  9521. * that the value found in the eeprom area.
  9522. */
  9523. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9524. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9525. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9526. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9527. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9528. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9529. }
  9530. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9531. tp->phy_id = hw_phy_id;
  9532. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9533. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9534. else
  9535. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9536. } else {
  9537. if (tp->phy_id != PHY_ID_INVALID) {
  9538. /* Do nothing, phy ID already set up in
  9539. * tg3_get_eeprom_hw_cfg().
  9540. */
  9541. } else {
  9542. struct subsys_tbl_ent *p;
  9543. /* No eeprom signature? Try the hardcoded
  9544. * subsys device table.
  9545. */
  9546. p = lookup_by_subsys(tp);
  9547. if (!p)
  9548. return -ENODEV;
  9549. tp->phy_id = p->phy_id;
  9550. if (!tp->phy_id ||
  9551. tp->phy_id == PHY_ID_BCM8002)
  9552. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9553. }
  9554. }
  9555. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9556. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9557. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9558. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9559. tg3_readphy(tp, MII_BMSR, &bmsr);
  9560. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9561. (bmsr & BMSR_LSTATUS))
  9562. goto skip_phy_reset;
  9563. err = tg3_phy_reset(tp);
  9564. if (err)
  9565. return err;
  9566. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9567. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9568. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9569. tg3_ctrl = 0;
  9570. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9571. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9572. MII_TG3_CTRL_ADV_1000_FULL);
  9573. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9574. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9575. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9576. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9577. }
  9578. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9579. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9580. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9581. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9582. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9583. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9584. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9585. tg3_writephy(tp, MII_BMCR,
  9586. BMCR_ANENABLE | BMCR_ANRESTART);
  9587. }
  9588. tg3_phy_set_wirespeed(tp);
  9589. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9590. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9591. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9592. }
  9593. skip_phy_reset:
  9594. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9595. err = tg3_init_5401phy_dsp(tp);
  9596. if (err)
  9597. return err;
  9598. }
  9599. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9600. err = tg3_init_5401phy_dsp(tp);
  9601. }
  9602. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9603. tp->link_config.advertising =
  9604. (ADVERTISED_1000baseT_Half |
  9605. ADVERTISED_1000baseT_Full |
  9606. ADVERTISED_Autoneg |
  9607. ADVERTISED_FIBRE);
  9608. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9609. tp->link_config.advertising &=
  9610. ~(ADVERTISED_1000baseT_Half |
  9611. ADVERTISED_1000baseT_Full);
  9612. return err;
  9613. }
  9614. static void __devinit tg3_read_partno(struct tg3 *tp)
  9615. {
  9616. unsigned char vpd_data[256]; /* in little-endian format */
  9617. unsigned int i;
  9618. u32 magic;
  9619. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9620. tg3_nvram_read(tp, 0x0, &magic))
  9621. goto out_not_found;
  9622. if (magic == TG3_EEPROM_MAGIC) {
  9623. for (i = 0; i < 256; i += 4) {
  9624. u32 tmp;
  9625. /* The data is in little-endian format in NVRAM.
  9626. * Use the big-endian read routines to preserve
  9627. * the byte order as it exists in NVRAM.
  9628. */
  9629. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9630. goto out_not_found;
  9631. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9632. }
  9633. } else {
  9634. int vpd_cap;
  9635. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9636. for (i = 0; i < 256; i += 4) {
  9637. u32 tmp, j = 0;
  9638. __le32 v;
  9639. u16 tmp16;
  9640. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9641. i);
  9642. while (j++ < 100) {
  9643. pci_read_config_word(tp->pdev, vpd_cap +
  9644. PCI_VPD_ADDR, &tmp16);
  9645. if (tmp16 & 0x8000)
  9646. break;
  9647. msleep(1);
  9648. }
  9649. if (!(tmp16 & 0x8000))
  9650. goto out_not_found;
  9651. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9652. &tmp);
  9653. v = cpu_to_le32(tmp);
  9654. memcpy(&vpd_data[i], &v, sizeof(v));
  9655. }
  9656. }
  9657. /* Now parse and find the part number. */
  9658. for (i = 0; i < 254; ) {
  9659. unsigned char val = vpd_data[i];
  9660. unsigned int block_end;
  9661. if (val == 0x82 || val == 0x91) {
  9662. i = (i + 3 +
  9663. (vpd_data[i + 1] +
  9664. (vpd_data[i + 2] << 8)));
  9665. continue;
  9666. }
  9667. if (val != 0x90)
  9668. goto out_not_found;
  9669. block_end = (i + 3 +
  9670. (vpd_data[i + 1] +
  9671. (vpd_data[i + 2] << 8)));
  9672. i += 3;
  9673. if (block_end > 256)
  9674. goto out_not_found;
  9675. while (i < (block_end - 2)) {
  9676. if (vpd_data[i + 0] == 'P' &&
  9677. vpd_data[i + 1] == 'N') {
  9678. int partno_len = vpd_data[i + 2];
  9679. i += 3;
  9680. if (partno_len > 24 || (partno_len + i) > 256)
  9681. goto out_not_found;
  9682. memcpy(tp->board_part_number,
  9683. &vpd_data[i], partno_len);
  9684. /* Success. */
  9685. return;
  9686. }
  9687. i += 3 + vpd_data[i + 2];
  9688. }
  9689. /* Part number not found. */
  9690. goto out_not_found;
  9691. }
  9692. out_not_found:
  9693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9694. strcpy(tp->board_part_number, "BCM95906");
  9695. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9696. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9697. strcpy(tp->board_part_number, "BCM57780");
  9698. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9699. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9700. strcpy(tp->board_part_number, "BCM57760");
  9701. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9702. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9703. strcpy(tp->board_part_number, "BCM57790");
  9704. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9705. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9706. strcpy(tp->board_part_number, "BCM57788");
  9707. else
  9708. strcpy(tp->board_part_number, "none");
  9709. }
  9710. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9711. {
  9712. u32 val;
  9713. if (tg3_nvram_read(tp, offset, &val) ||
  9714. (val & 0xfc000000) != 0x0c000000 ||
  9715. tg3_nvram_read(tp, offset + 4, &val) ||
  9716. val != 0)
  9717. return 0;
  9718. return 1;
  9719. }
  9720. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9721. {
  9722. u32 val, offset, start, ver_offset;
  9723. int i;
  9724. bool newver = false;
  9725. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9726. tg3_nvram_read(tp, 0x4, &start))
  9727. return;
  9728. offset = tg3_nvram_logical_addr(tp, offset);
  9729. if (tg3_nvram_read(tp, offset, &val))
  9730. return;
  9731. if ((val & 0xfc000000) == 0x0c000000) {
  9732. if (tg3_nvram_read(tp, offset + 4, &val))
  9733. return;
  9734. if (val == 0)
  9735. newver = true;
  9736. }
  9737. if (newver) {
  9738. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9739. return;
  9740. offset = offset + ver_offset - start;
  9741. for (i = 0; i < 16; i += 4) {
  9742. __be32 v;
  9743. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9744. return;
  9745. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9746. }
  9747. } else {
  9748. u32 major, minor;
  9749. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9750. return;
  9751. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9752. TG3_NVM_BCVER_MAJSFT;
  9753. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9754. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9755. }
  9756. }
  9757. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9758. {
  9759. u32 val, major, minor;
  9760. /* Use native endian representation */
  9761. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9762. return;
  9763. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9764. TG3_NVM_HWSB_CFG1_MAJSFT;
  9765. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9766. TG3_NVM_HWSB_CFG1_MINSFT;
  9767. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9768. }
  9769. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9770. {
  9771. u32 offset, major, minor, build;
  9772. tp->fw_ver[0] = 's';
  9773. tp->fw_ver[1] = 'b';
  9774. tp->fw_ver[2] = '\0';
  9775. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9776. return;
  9777. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9778. case TG3_EEPROM_SB_REVISION_0:
  9779. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9780. break;
  9781. case TG3_EEPROM_SB_REVISION_2:
  9782. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9783. break;
  9784. case TG3_EEPROM_SB_REVISION_3:
  9785. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9786. break;
  9787. default:
  9788. return;
  9789. }
  9790. if (tg3_nvram_read(tp, offset, &val))
  9791. return;
  9792. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9793. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9794. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9795. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9796. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9797. if (minor > 99 || build > 26)
  9798. return;
  9799. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9800. if (build > 0) {
  9801. tp->fw_ver[8] = 'a' + build - 1;
  9802. tp->fw_ver[9] = '\0';
  9803. }
  9804. }
  9805. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9806. {
  9807. u32 val, offset, start;
  9808. int i, vlen;
  9809. for (offset = TG3_NVM_DIR_START;
  9810. offset < TG3_NVM_DIR_END;
  9811. offset += TG3_NVM_DIRENT_SIZE) {
  9812. if (tg3_nvram_read(tp, offset, &val))
  9813. return;
  9814. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9815. break;
  9816. }
  9817. if (offset == TG3_NVM_DIR_END)
  9818. return;
  9819. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9820. start = 0x08000000;
  9821. else if (tg3_nvram_read(tp, offset - 4, &start))
  9822. return;
  9823. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9824. !tg3_fw_img_is_valid(tp, offset) ||
  9825. tg3_nvram_read(tp, offset + 8, &val))
  9826. return;
  9827. offset += val - start;
  9828. vlen = strlen(tp->fw_ver);
  9829. tp->fw_ver[vlen++] = ',';
  9830. tp->fw_ver[vlen++] = ' ';
  9831. for (i = 0; i < 4; i++) {
  9832. __be32 v;
  9833. if (tg3_nvram_read_be32(tp, offset, &v))
  9834. return;
  9835. offset += sizeof(v);
  9836. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9837. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9838. break;
  9839. }
  9840. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9841. vlen += sizeof(v);
  9842. }
  9843. }
  9844. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9845. {
  9846. int vlen;
  9847. u32 apedata;
  9848. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9849. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9850. return;
  9851. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9852. if (apedata != APE_SEG_SIG_MAGIC)
  9853. return;
  9854. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9855. if (!(apedata & APE_FW_STATUS_READY))
  9856. return;
  9857. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9858. vlen = strlen(tp->fw_ver);
  9859. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9860. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9861. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9862. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9863. (apedata & APE_FW_VERSION_BLDMSK));
  9864. }
  9865. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9866. {
  9867. u32 val;
  9868. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  9869. tp->fw_ver[0] = 's';
  9870. tp->fw_ver[1] = 'b';
  9871. tp->fw_ver[2] = '\0';
  9872. return;
  9873. }
  9874. if (tg3_nvram_read(tp, 0, &val))
  9875. return;
  9876. if (val == TG3_EEPROM_MAGIC)
  9877. tg3_read_bc_ver(tp);
  9878. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9879. tg3_read_sb_ver(tp, val);
  9880. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9881. tg3_read_hwsb_ver(tp);
  9882. else
  9883. return;
  9884. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9885. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9886. return;
  9887. tg3_read_mgmtfw_ver(tp);
  9888. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9889. }
  9890. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9891. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9892. {
  9893. static struct pci_device_id write_reorder_chipsets[] = {
  9894. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9895. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9896. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9897. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9898. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9899. PCI_DEVICE_ID_VIA_8385_0) },
  9900. { },
  9901. };
  9902. u32 misc_ctrl_reg;
  9903. u32 pci_state_reg, grc_misc_cfg;
  9904. u32 val;
  9905. u16 pci_cmd;
  9906. int err;
  9907. /* Force memory write invalidate off. If we leave it on,
  9908. * then on 5700_BX chips we have to enable a workaround.
  9909. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9910. * to match the cacheline size. The Broadcom driver have this
  9911. * workaround but turns MWI off all the times so never uses
  9912. * it. This seems to suggest that the workaround is insufficient.
  9913. */
  9914. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9915. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9916. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9917. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9918. * has the register indirect write enable bit set before
  9919. * we try to access any of the MMIO registers. It is also
  9920. * critical that the PCI-X hw workaround situation is decided
  9921. * before that as well.
  9922. */
  9923. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9924. &misc_ctrl_reg);
  9925. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9926. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9928. u32 prod_id_asic_rev;
  9929. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9930. &prod_id_asic_rev);
  9931. tp->pci_chip_rev_id = prod_id_asic_rev;
  9932. }
  9933. /* Wrong chip ID in 5752 A0. This code can be removed later
  9934. * as A0 is not in production.
  9935. */
  9936. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9937. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9938. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9939. * we need to disable memory and use config. cycles
  9940. * only to access all registers. The 5702/03 chips
  9941. * can mistakenly decode the special cycles from the
  9942. * ICH chipsets as memory write cycles, causing corruption
  9943. * of register and memory space. Only certain ICH bridges
  9944. * will drive special cycles with non-zero data during the
  9945. * address phase which can fall within the 5703's address
  9946. * range. This is not an ICH bug as the PCI spec allows
  9947. * non-zero address during special cycles. However, only
  9948. * these ICH bridges are known to drive non-zero addresses
  9949. * during special cycles.
  9950. *
  9951. * Since special cycles do not cross PCI bridges, we only
  9952. * enable this workaround if the 5703 is on the secondary
  9953. * bus of these ICH bridges.
  9954. */
  9955. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9956. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9957. static struct tg3_dev_id {
  9958. u32 vendor;
  9959. u32 device;
  9960. u32 rev;
  9961. } ich_chipsets[] = {
  9962. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9963. PCI_ANY_ID },
  9964. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9965. PCI_ANY_ID },
  9966. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9967. 0xa },
  9968. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9969. PCI_ANY_ID },
  9970. { },
  9971. };
  9972. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9973. struct pci_dev *bridge = NULL;
  9974. while (pci_id->vendor != 0) {
  9975. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9976. bridge);
  9977. if (!bridge) {
  9978. pci_id++;
  9979. continue;
  9980. }
  9981. if (pci_id->rev != PCI_ANY_ID) {
  9982. if (bridge->revision > pci_id->rev)
  9983. continue;
  9984. }
  9985. if (bridge->subordinate &&
  9986. (bridge->subordinate->number ==
  9987. tp->pdev->bus->number)) {
  9988. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9989. pci_dev_put(bridge);
  9990. break;
  9991. }
  9992. }
  9993. }
  9994. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9995. static struct tg3_dev_id {
  9996. u32 vendor;
  9997. u32 device;
  9998. } bridge_chipsets[] = {
  9999. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10000. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10001. { },
  10002. };
  10003. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10004. struct pci_dev *bridge = NULL;
  10005. while (pci_id->vendor != 0) {
  10006. bridge = pci_get_device(pci_id->vendor,
  10007. pci_id->device,
  10008. bridge);
  10009. if (!bridge) {
  10010. pci_id++;
  10011. continue;
  10012. }
  10013. if (bridge->subordinate &&
  10014. (bridge->subordinate->number <=
  10015. tp->pdev->bus->number) &&
  10016. (bridge->subordinate->subordinate >=
  10017. tp->pdev->bus->number)) {
  10018. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10019. pci_dev_put(bridge);
  10020. break;
  10021. }
  10022. }
  10023. }
  10024. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10025. * DMA addresses > 40-bit. This bridge may have other additional
  10026. * 57xx devices behind it in some 4-port NIC designs for example.
  10027. * Any tg3 device found behind the bridge will also need the 40-bit
  10028. * DMA workaround.
  10029. */
  10030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10032. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10033. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10034. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10035. }
  10036. else {
  10037. struct pci_dev *bridge = NULL;
  10038. do {
  10039. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10040. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10041. bridge);
  10042. if (bridge && bridge->subordinate &&
  10043. (bridge->subordinate->number <=
  10044. tp->pdev->bus->number) &&
  10045. (bridge->subordinate->subordinate >=
  10046. tp->pdev->bus->number)) {
  10047. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10048. pci_dev_put(bridge);
  10049. break;
  10050. }
  10051. } while (bridge);
  10052. }
  10053. /* Initialize misc host control in PCI block. */
  10054. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10055. MISC_HOST_CTRL_CHIPREV);
  10056. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10057. tp->misc_host_ctrl);
  10058. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10059. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10060. tp->pdev_peer = tg3_find_peer(tp);
  10061. /* Intentionally exclude ASIC_REV_5906 */
  10062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10063. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10064. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10068. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10072. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10073. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10074. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10075. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10076. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10077. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10078. /* 5700 B0 chips do not support checksumming correctly due
  10079. * to hardware bugs.
  10080. */
  10081. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10082. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10083. else {
  10084. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10085. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10086. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10087. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10088. }
  10089. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10090. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10091. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10092. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10093. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10094. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10095. tp->pdev_peer == tp->pdev))
  10096. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10097. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10098. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10099. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10100. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10101. } else {
  10102. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10103. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10104. ASIC_REV_5750 &&
  10105. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10106. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10107. }
  10108. }
  10109. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10110. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10111. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10112. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10113. &pci_state_reg);
  10114. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10115. if (tp->pcie_cap != 0) {
  10116. u16 lnkctl;
  10117. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10118. pcie_set_readrq(tp->pdev, 4096);
  10119. pci_read_config_word(tp->pdev,
  10120. tp->pcie_cap + PCI_EXP_LNKCTL,
  10121. &lnkctl);
  10122. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10124. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10126. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10127. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10128. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10129. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10130. }
  10131. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10132. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10133. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10134. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10135. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10136. if (!tp->pcix_cap) {
  10137. printk(KERN_ERR PFX "Cannot find PCI-X "
  10138. "capability, aborting.\n");
  10139. return -EIO;
  10140. }
  10141. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10142. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10143. }
  10144. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10145. * reordering to the mailbox registers done by the host
  10146. * controller can cause major troubles. We read back from
  10147. * every mailbox register write to force the writes to be
  10148. * posted to the chip in order.
  10149. */
  10150. if (pci_dev_present(write_reorder_chipsets) &&
  10151. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10152. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10153. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10154. &tp->pci_cacheline_sz);
  10155. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10156. &tp->pci_lat_timer);
  10157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10158. tp->pci_lat_timer < 64) {
  10159. tp->pci_lat_timer = 64;
  10160. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10161. tp->pci_lat_timer);
  10162. }
  10163. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10164. /* 5700 BX chips need to have their TX producer index
  10165. * mailboxes written twice to workaround a bug.
  10166. */
  10167. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10168. /* If we are in PCI-X mode, enable register write workaround.
  10169. *
  10170. * The workaround is to use indirect register accesses
  10171. * for all chip writes not to mailbox registers.
  10172. */
  10173. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10174. u32 pm_reg;
  10175. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10176. /* The chip can have it's power management PCI config
  10177. * space registers clobbered due to this bug.
  10178. * So explicitly force the chip into D0 here.
  10179. */
  10180. pci_read_config_dword(tp->pdev,
  10181. tp->pm_cap + PCI_PM_CTRL,
  10182. &pm_reg);
  10183. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10184. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10185. pci_write_config_dword(tp->pdev,
  10186. tp->pm_cap + PCI_PM_CTRL,
  10187. pm_reg);
  10188. /* Also, force SERR#/PERR# in PCI command. */
  10189. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10190. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10191. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10192. }
  10193. }
  10194. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10195. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10196. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10197. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10198. /* Chip-specific fixup from Broadcom driver */
  10199. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10200. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10201. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10202. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10203. }
  10204. /* Default fast path register access methods */
  10205. tp->read32 = tg3_read32;
  10206. tp->write32 = tg3_write32;
  10207. tp->read32_mbox = tg3_read32;
  10208. tp->write32_mbox = tg3_write32;
  10209. tp->write32_tx_mbox = tg3_write32;
  10210. tp->write32_rx_mbox = tg3_write32;
  10211. /* Various workaround register access methods */
  10212. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10213. tp->write32 = tg3_write_indirect_reg32;
  10214. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10215. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10216. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10217. /*
  10218. * Back to back register writes can cause problems on these
  10219. * chips, the workaround is to read back all reg writes
  10220. * except those to mailbox regs.
  10221. *
  10222. * See tg3_write_indirect_reg32().
  10223. */
  10224. tp->write32 = tg3_write_flush_reg32;
  10225. }
  10226. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10227. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10228. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10229. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10230. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10231. }
  10232. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10233. tp->read32 = tg3_read_indirect_reg32;
  10234. tp->write32 = tg3_write_indirect_reg32;
  10235. tp->read32_mbox = tg3_read_indirect_mbox;
  10236. tp->write32_mbox = tg3_write_indirect_mbox;
  10237. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10238. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10239. iounmap(tp->regs);
  10240. tp->regs = NULL;
  10241. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10242. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10243. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10244. }
  10245. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10246. tp->read32_mbox = tg3_read32_mbox_5906;
  10247. tp->write32_mbox = tg3_write32_mbox_5906;
  10248. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10249. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10250. }
  10251. if (tp->write32 == tg3_write_indirect_reg32 ||
  10252. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10253. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10254. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10255. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10256. /* Get eeprom hw config before calling tg3_set_power_state().
  10257. * In particular, the TG3_FLG2_IS_NIC flag must be
  10258. * determined before calling tg3_set_power_state() so that
  10259. * we know whether or not to switch out of Vaux power.
  10260. * When the flag is set, it means that GPIO1 is used for eeprom
  10261. * write protect and also implies that it is a LOM where GPIOs
  10262. * are not used to switch power.
  10263. */
  10264. tg3_get_eeprom_hw_cfg(tp);
  10265. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10266. /* Allow reads and writes to the
  10267. * APE register and memory space.
  10268. */
  10269. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10270. PCISTATE_ALLOW_APE_SHMEM_WR;
  10271. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10272. pci_state_reg);
  10273. }
  10274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10277. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10278. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10279. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10280. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10281. * It is also used as eeprom write protect on LOMs.
  10282. */
  10283. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10284. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10285. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10286. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10287. GRC_LCLCTRL_GPIO_OUTPUT1);
  10288. /* Unused GPIO3 must be driven as output on 5752 because there
  10289. * are no pull-up resistors on unused GPIO pins.
  10290. */
  10291. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10292. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10295. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10296. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10297. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10298. /* Turn off the debug UART. */
  10299. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10300. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10301. /* Keep VMain power. */
  10302. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10303. GRC_LCLCTRL_GPIO_OUTPUT0;
  10304. }
  10305. /* Force the chip into D0. */
  10306. err = tg3_set_power_state(tp, PCI_D0);
  10307. if (err) {
  10308. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10309. pci_name(tp->pdev));
  10310. return err;
  10311. }
  10312. /* Derive initial jumbo mode from MTU assigned in
  10313. * ether_setup() via the alloc_etherdev() call
  10314. */
  10315. if (tp->dev->mtu > ETH_DATA_LEN &&
  10316. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10317. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10318. /* Determine WakeOnLan speed to use. */
  10319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10320. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10321. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10322. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10323. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10324. } else {
  10325. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10326. }
  10327. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10328. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10329. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10330. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10331. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10332. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10333. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10334. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10335. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10336. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10337. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10338. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10339. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10340. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10341. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10342. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10343. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10344. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10345. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10346. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10350. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10351. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10352. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10353. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10354. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10355. } else
  10356. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10357. }
  10358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10359. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10360. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10361. if (tp->phy_otp == 0)
  10362. tp->phy_otp = TG3_OTP_DEFAULT;
  10363. }
  10364. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10365. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10366. else
  10367. tp->mi_mode = MAC_MI_MODE_BASE;
  10368. tp->coalesce_mode = 0;
  10369. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10370. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10371. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10374. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10375. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10376. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10377. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10378. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10379. err = tg3_mdio_init(tp);
  10380. if (err)
  10381. return err;
  10382. /* Initialize data/descriptor byte/word swapping. */
  10383. val = tr32(GRC_MODE);
  10384. val &= GRC_MODE_HOST_STACKUP;
  10385. tw32(GRC_MODE, val | tp->grc_mode);
  10386. tg3_switch_clocks(tp);
  10387. /* Clear this out for sanity. */
  10388. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10389. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10390. &pci_state_reg);
  10391. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10392. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10393. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10394. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10395. chiprevid == CHIPREV_ID_5701_B0 ||
  10396. chiprevid == CHIPREV_ID_5701_B2 ||
  10397. chiprevid == CHIPREV_ID_5701_B5) {
  10398. void __iomem *sram_base;
  10399. /* Write some dummy words into the SRAM status block
  10400. * area, see if it reads back correctly. If the return
  10401. * value is bad, force enable the PCIX workaround.
  10402. */
  10403. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10404. writel(0x00000000, sram_base);
  10405. writel(0x00000000, sram_base + 4);
  10406. writel(0xffffffff, sram_base + 4);
  10407. if (readl(sram_base) != 0x00000000)
  10408. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10409. }
  10410. }
  10411. udelay(50);
  10412. tg3_nvram_init(tp);
  10413. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10414. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10416. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10417. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10418. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10419. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10420. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10421. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10422. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10423. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10424. HOSTCC_MODE_CLRTICK_TXBD);
  10425. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10426. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10427. tp->misc_host_ctrl);
  10428. }
  10429. /* Preserve the APE MAC_MODE bits */
  10430. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10431. tp->mac_mode = tr32(MAC_MODE) |
  10432. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10433. else
  10434. tp->mac_mode = TG3_DEF_MAC_MODE;
  10435. /* these are limited to 10/100 only */
  10436. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10437. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10438. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10439. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10440. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10441. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10442. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10443. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10444. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10445. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10446. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10447. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10448. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10449. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10450. err = tg3_phy_probe(tp);
  10451. if (err) {
  10452. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10453. pci_name(tp->pdev), err);
  10454. /* ... but do not return immediately ... */
  10455. tg3_mdio_fini(tp);
  10456. }
  10457. tg3_read_partno(tp);
  10458. tg3_read_fw_ver(tp);
  10459. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10460. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10461. } else {
  10462. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10463. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10464. else
  10465. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10466. }
  10467. /* 5700 {AX,BX} chips have a broken status block link
  10468. * change bit implementation, so we must use the
  10469. * status register in those cases.
  10470. */
  10471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10472. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10473. else
  10474. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10475. /* The led_ctrl is set during tg3_phy_probe, here we might
  10476. * have to force the link status polling mechanism based
  10477. * upon subsystem IDs.
  10478. */
  10479. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10481. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10482. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10483. TG3_FLAG_USE_LINKCHG_REG);
  10484. }
  10485. /* For all SERDES we poll the MAC status register. */
  10486. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10487. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10488. else
  10489. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10490. tp->rx_offset = NET_IP_ALIGN;
  10491. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10492. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10493. tp->rx_offset = 0;
  10494. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10495. /* Increment the rx prod index on the rx std ring by at most
  10496. * 8 for these chips to workaround hw errata.
  10497. */
  10498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10501. tp->rx_std_max_post = 8;
  10502. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10503. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10504. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10505. return err;
  10506. }
  10507. #ifdef CONFIG_SPARC
  10508. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10509. {
  10510. struct net_device *dev = tp->dev;
  10511. struct pci_dev *pdev = tp->pdev;
  10512. struct device_node *dp = pci_device_to_OF_node(pdev);
  10513. const unsigned char *addr;
  10514. int len;
  10515. addr = of_get_property(dp, "local-mac-address", &len);
  10516. if (addr && len == 6) {
  10517. memcpy(dev->dev_addr, addr, 6);
  10518. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10519. return 0;
  10520. }
  10521. return -ENODEV;
  10522. }
  10523. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10524. {
  10525. struct net_device *dev = tp->dev;
  10526. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10527. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10528. return 0;
  10529. }
  10530. #endif
  10531. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10532. {
  10533. struct net_device *dev = tp->dev;
  10534. u32 hi, lo, mac_offset;
  10535. int addr_ok = 0;
  10536. #ifdef CONFIG_SPARC
  10537. if (!tg3_get_macaddr_sparc(tp))
  10538. return 0;
  10539. #endif
  10540. mac_offset = 0x7c;
  10541. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10542. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10543. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10544. mac_offset = 0xcc;
  10545. if (tg3_nvram_lock(tp))
  10546. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10547. else
  10548. tg3_nvram_unlock(tp);
  10549. }
  10550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10551. mac_offset = 0x10;
  10552. /* First try to get it from MAC address mailbox. */
  10553. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10554. if ((hi >> 16) == 0x484b) {
  10555. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10556. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10557. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10558. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10559. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10560. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10561. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10562. /* Some old bootcode may report a 0 MAC address in SRAM */
  10563. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10564. }
  10565. if (!addr_ok) {
  10566. /* Next, try NVRAM. */
  10567. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10568. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10569. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10570. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10571. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10572. }
  10573. /* Finally just fetch it out of the MAC control regs. */
  10574. else {
  10575. hi = tr32(MAC_ADDR_0_HIGH);
  10576. lo = tr32(MAC_ADDR_0_LOW);
  10577. dev->dev_addr[5] = lo & 0xff;
  10578. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10579. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10580. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10581. dev->dev_addr[1] = hi & 0xff;
  10582. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10583. }
  10584. }
  10585. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10586. #ifdef CONFIG_SPARC
  10587. if (!tg3_get_default_macaddr_sparc(tp))
  10588. return 0;
  10589. #endif
  10590. return -EINVAL;
  10591. }
  10592. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10593. return 0;
  10594. }
  10595. #define BOUNDARY_SINGLE_CACHELINE 1
  10596. #define BOUNDARY_MULTI_CACHELINE 2
  10597. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10598. {
  10599. int cacheline_size;
  10600. u8 byte;
  10601. int goal;
  10602. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10603. if (byte == 0)
  10604. cacheline_size = 1024;
  10605. else
  10606. cacheline_size = (int) byte * 4;
  10607. /* On 5703 and later chips, the boundary bits have no
  10608. * effect.
  10609. */
  10610. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10611. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10612. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10613. goto out;
  10614. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10615. goal = BOUNDARY_MULTI_CACHELINE;
  10616. #else
  10617. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10618. goal = BOUNDARY_SINGLE_CACHELINE;
  10619. #else
  10620. goal = 0;
  10621. #endif
  10622. #endif
  10623. if (!goal)
  10624. goto out;
  10625. /* PCI controllers on most RISC systems tend to disconnect
  10626. * when a device tries to burst across a cache-line boundary.
  10627. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10628. *
  10629. * Unfortunately, for PCI-E there are only limited
  10630. * write-side controls for this, and thus for reads
  10631. * we will still get the disconnects. We'll also waste
  10632. * these PCI cycles for both read and write for chips
  10633. * other than 5700 and 5701 which do not implement the
  10634. * boundary bits.
  10635. */
  10636. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10637. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10638. switch (cacheline_size) {
  10639. case 16:
  10640. case 32:
  10641. case 64:
  10642. case 128:
  10643. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10644. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10645. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10646. } else {
  10647. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10648. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10649. }
  10650. break;
  10651. case 256:
  10652. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10653. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10654. break;
  10655. default:
  10656. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10657. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10658. break;
  10659. }
  10660. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10661. switch (cacheline_size) {
  10662. case 16:
  10663. case 32:
  10664. case 64:
  10665. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10666. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10667. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10668. break;
  10669. }
  10670. /* fallthrough */
  10671. case 128:
  10672. default:
  10673. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10674. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10675. break;
  10676. }
  10677. } else {
  10678. switch (cacheline_size) {
  10679. case 16:
  10680. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10681. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10682. DMA_RWCTRL_WRITE_BNDRY_16);
  10683. break;
  10684. }
  10685. /* fallthrough */
  10686. case 32:
  10687. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10688. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10689. DMA_RWCTRL_WRITE_BNDRY_32);
  10690. break;
  10691. }
  10692. /* fallthrough */
  10693. case 64:
  10694. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10695. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10696. DMA_RWCTRL_WRITE_BNDRY_64);
  10697. break;
  10698. }
  10699. /* fallthrough */
  10700. case 128:
  10701. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10702. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10703. DMA_RWCTRL_WRITE_BNDRY_128);
  10704. break;
  10705. }
  10706. /* fallthrough */
  10707. case 256:
  10708. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10709. DMA_RWCTRL_WRITE_BNDRY_256);
  10710. break;
  10711. case 512:
  10712. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10713. DMA_RWCTRL_WRITE_BNDRY_512);
  10714. break;
  10715. case 1024:
  10716. default:
  10717. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10718. DMA_RWCTRL_WRITE_BNDRY_1024);
  10719. break;
  10720. }
  10721. }
  10722. out:
  10723. return val;
  10724. }
  10725. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10726. {
  10727. struct tg3_internal_buffer_desc test_desc;
  10728. u32 sram_dma_descs;
  10729. int i, ret;
  10730. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10731. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10732. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10733. tw32(RDMAC_STATUS, 0);
  10734. tw32(WDMAC_STATUS, 0);
  10735. tw32(BUFMGR_MODE, 0);
  10736. tw32(FTQ_RESET, 0);
  10737. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10738. test_desc.addr_lo = buf_dma & 0xffffffff;
  10739. test_desc.nic_mbuf = 0x00002100;
  10740. test_desc.len = size;
  10741. /*
  10742. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10743. * the *second* time the tg3 driver was getting loaded after an
  10744. * initial scan.
  10745. *
  10746. * Broadcom tells me:
  10747. * ...the DMA engine is connected to the GRC block and a DMA
  10748. * reset may affect the GRC block in some unpredictable way...
  10749. * The behavior of resets to individual blocks has not been tested.
  10750. *
  10751. * Broadcom noted the GRC reset will also reset all sub-components.
  10752. */
  10753. if (to_device) {
  10754. test_desc.cqid_sqid = (13 << 8) | 2;
  10755. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10756. udelay(40);
  10757. } else {
  10758. test_desc.cqid_sqid = (16 << 8) | 7;
  10759. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10760. udelay(40);
  10761. }
  10762. test_desc.flags = 0x00000005;
  10763. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10764. u32 val;
  10765. val = *(((u32 *)&test_desc) + i);
  10766. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10767. sram_dma_descs + (i * sizeof(u32)));
  10768. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10769. }
  10770. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10771. if (to_device) {
  10772. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10773. } else {
  10774. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10775. }
  10776. ret = -ENODEV;
  10777. for (i = 0; i < 40; i++) {
  10778. u32 val;
  10779. if (to_device)
  10780. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10781. else
  10782. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10783. if ((val & 0xffff) == sram_dma_descs) {
  10784. ret = 0;
  10785. break;
  10786. }
  10787. udelay(100);
  10788. }
  10789. return ret;
  10790. }
  10791. #define TEST_BUFFER_SIZE 0x2000
  10792. static int __devinit tg3_test_dma(struct tg3 *tp)
  10793. {
  10794. dma_addr_t buf_dma;
  10795. u32 *buf, saved_dma_rwctrl;
  10796. int ret;
  10797. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10798. if (!buf) {
  10799. ret = -ENOMEM;
  10800. goto out_nofree;
  10801. }
  10802. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10803. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10804. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10805. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10806. /* DMA read watermark not used on PCIE */
  10807. tp->dma_rwctrl |= 0x00180000;
  10808. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10810. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10811. tp->dma_rwctrl |= 0x003f0000;
  10812. else
  10813. tp->dma_rwctrl |= 0x003f000f;
  10814. } else {
  10815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10817. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10818. u32 read_water = 0x7;
  10819. /* If the 5704 is behind the EPB bridge, we can
  10820. * do the less restrictive ONE_DMA workaround for
  10821. * better performance.
  10822. */
  10823. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10825. tp->dma_rwctrl |= 0x8000;
  10826. else if (ccval == 0x6 || ccval == 0x7)
  10827. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10829. read_water = 4;
  10830. /* Set bit 23 to enable PCIX hw bug fix */
  10831. tp->dma_rwctrl |=
  10832. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10833. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10834. (1 << 23);
  10835. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10836. /* 5780 always in PCIX mode */
  10837. tp->dma_rwctrl |= 0x00144000;
  10838. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10839. /* 5714 always in PCIX mode */
  10840. tp->dma_rwctrl |= 0x00148000;
  10841. } else {
  10842. tp->dma_rwctrl |= 0x001b000f;
  10843. }
  10844. }
  10845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10847. tp->dma_rwctrl &= 0xfffffff0;
  10848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10850. /* Remove this if it causes problems for some boards. */
  10851. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10852. /* On 5700/5701 chips, we need to set this bit.
  10853. * Otherwise the chip will issue cacheline transactions
  10854. * to streamable DMA memory with not all the byte
  10855. * enables turned on. This is an error on several
  10856. * RISC PCI controllers, in particular sparc64.
  10857. *
  10858. * On 5703/5704 chips, this bit has been reassigned
  10859. * a different meaning. In particular, it is used
  10860. * on those chips to enable a PCI-X workaround.
  10861. */
  10862. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10863. }
  10864. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10865. #if 0
  10866. /* Unneeded, already done by tg3_get_invariants. */
  10867. tg3_switch_clocks(tp);
  10868. #endif
  10869. ret = 0;
  10870. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10871. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10872. goto out;
  10873. /* It is best to perform DMA test with maximum write burst size
  10874. * to expose the 5700/5701 write DMA bug.
  10875. */
  10876. saved_dma_rwctrl = tp->dma_rwctrl;
  10877. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10878. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10879. while (1) {
  10880. u32 *p = buf, i;
  10881. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10882. p[i] = i;
  10883. /* Send the buffer to the chip. */
  10884. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10885. if (ret) {
  10886. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10887. break;
  10888. }
  10889. #if 0
  10890. /* validate data reached card RAM correctly. */
  10891. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10892. u32 val;
  10893. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10894. if (le32_to_cpu(val) != p[i]) {
  10895. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10896. /* ret = -ENODEV here? */
  10897. }
  10898. p[i] = 0;
  10899. }
  10900. #endif
  10901. /* Now read it back. */
  10902. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10903. if (ret) {
  10904. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10905. break;
  10906. }
  10907. /* Verify it. */
  10908. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10909. if (p[i] == i)
  10910. continue;
  10911. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10912. DMA_RWCTRL_WRITE_BNDRY_16) {
  10913. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10914. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10915. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10916. break;
  10917. } else {
  10918. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10919. ret = -ENODEV;
  10920. goto out;
  10921. }
  10922. }
  10923. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10924. /* Success. */
  10925. ret = 0;
  10926. break;
  10927. }
  10928. }
  10929. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10930. DMA_RWCTRL_WRITE_BNDRY_16) {
  10931. static struct pci_device_id dma_wait_state_chipsets[] = {
  10932. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10933. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10934. { },
  10935. };
  10936. /* DMA test passed without adjusting DMA boundary,
  10937. * now look for chipsets that are known to expose the
  10938. * DMA bug without failing the test.
  10939. */
  10940. if (pci_dev_present(dma_wait_state_chipsets)) {
  10941. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10942. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10943. }
  10944. else
  10945. /* Safe to use the calculated DMA boundary. */
  10946. tp->dma_rwctrl = saved_dma_rwctrl;
  10947. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10948. }
  10949. out:
  10950. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10951. out_nofree:
  10952. return ret;
  10953. }
  10954. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10955. {
  10956. tp->link_config.advertising =
  10957. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10958. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10959. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10960. ADVERTISED_Autoneg | ADVERTISED_MII);
  10961. tp->link_config.speed = SPEED_INVALID;
  10962. tp->link_config.duplex = DUPLEX_INVALID;
  10963. tp->link_config.autoneg = AUTONEG_ENABLE;
  10964. tp->link_config.active_speed = SPEED_INVALID;
  10965. tp->link_config.active_duplex = DUPLEX_INVALID;
  10966. tp->link_config.phy_is_low_power = 0;
  10967. tp->link_config.orig_speed = SPEED_INVALID;
  10968. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10969. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10970. }
  10971. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10972. {
  10973. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10974. tp->bufmgr_config.mbuf_read_dma_low_water =
  10975. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10976. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10977. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10978. tp->bufmgr_config.mbuf_high_water =
  10979. DEFAULT_MB_HIGH_WATER_5705;
  10980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10981. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10982. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10983. tp->bufmgr_config.mbuf_high_water =
  10984. DEFAULT_MB_HIGH_WATER_5906;
  10985. }
  10986. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10987. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10988. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10989. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10990. tp->bufmgr_config.mbuf_high_water_jumbo =
  10991. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10992. } else {
  10993. tp->bufmgr_config.mbuf_read_dma_low_water =
  10994. DEFAULT_MB_RDMA_LOW_WATER;
  10995. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10996. DEFAULT_MB_MACRX_LOW_WATER;
  10997. tp->bufmgr_config.mbuf_high_water =
  10998. DEFAULT_MB_HIGH_WATER;
  10999. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11000. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11001. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11002. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11003. tp->bufmgr_config.mbuf_high_water_jumbo =
  11004. DEFAULT_MB_HIGH_WATER_JUMBO;
  11005. }
  11006. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11007. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11008. }
  11009. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11010. {
  11011. switch (tp->phy_id & PHY_ID_MASK) {
  11012. case PHY_ID_BCM5400: return "5400";
  11013. case PHY_ID_BCM5401: return "5401";
  11014. case PHY_ID_BCM5411: return "5411";
  11015. case PHY_ID_BCM5701: return "5701";
  11016. case PHY_ID_BCM5703: return "5703";
  11017. case PHY_ID_BCM5704: return "5704";
  11018. case PHY_ID_BCM5705: return "5705";
  11019. case PHY_ID_BCM5750: return "5750";
  11020. case PHY_ID_BCM5752: return "5752";
  11021. case PHY_ID_BCM5714: return "5714";
  11022. case PHY_ID_BCM5780: return "5780";
  11023. case PHY_ID_BCM5755: return "5755";
  11024. case PHY_ID_BCM5787: return "5787";
  11025. case PHY_ID_BCM5784: return "5784";
  11026. case PHY_ID_BCM5756: return "5722/5756";
  11027. case PHY_ID_BCM5906: return "5906";
  11028. case PHY_ID_BCM5761: return "5761";
  11029. case PHY_ID_BCM8002: return "8002/serdes";
  11030. case 0: return "serdes";
  11031. default: return "unknown";
  11032. }
  11033. }
  11034. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11035. {
  11036. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11037. strcpy(str, "PCI Express");
  11038. return str;
  11039. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11040. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11041. strcpy(str, "PCIX:");
  11042. if ((clock_ctrl == 7) ||
  11043. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11044. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11045. strcat(str, "133MHz");
  11046. else if (clock_ctrl == 0)
  11047. strcat(str, "33MHz");
  11048. else if (clock_ctrl == 2)
  11049. strcat(str, "50MHz");
  11050. else if (clock_ctrl == 4)
  11051. strcat(str, "66MHz");
  11052. else if (clock_ctrl == 6)
  11053. strcat(str, "100MHz");
  11054. } else {
  11055. strcpy(str, "PCI:");
  11056. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11057. strcat(str, "66MHz");
  11058. else
  11059. strcat(str, "33MHz");
  11060. }
  11061. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11062. strcat(str, ":32-bit");
  11063. else
  11064. strcat(str, ":64-bit");
  11065. return str;
  11066. }
  11067. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11068. {
  11069. struct pci_dev *peer;
  11070. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11071. for (func = 0; func < 8; func++) {
  11072. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11073. if (peer && peer != tp->pdev)
  11074. break;
  11075. pci_dev_put(peer);
  11076. }
  11077. /* 5704 can be configured in single-port mode, set peer to
  11078. * tp->pdev in that case.
  11079. */
  11080. if (!peer) {
  11081. peer = tp->pdev;
  11082. return peer;
  11083. }
  11084. /*
  11085. * We don't need to keep the refcount elevated; there's no way
  11086. * to remove one half of this device without removing the other
  11087. */
  11088. pci_dev_put(peer);
  11089. return peer;
  11090. }
  11091. static void __devinit tg3_init_coal(struct tg3 *tp)
  11092. {
  11093. struct ethtool_coalesce *ec = &tp->coal;
  11094. memset(ec, 0, sizeof(*ec));
  11095. ec->cmd = ETHTOOL_GCOALESCE;
  11096. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11097. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11098. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11099. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11100. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11101. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11102. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11103. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11104. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11105. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11106. HOSTCC_MODE_CLRTICK_TXBD)) {
  11107. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11108. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11109. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11110. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11111. }
  11112. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11113. ec->rx_coalesce_usecs_irq = 0;
  11114. ec->tx_coalesce_usecs_irq = 0;
  11115. ec->stats_block_coalesce_usecs = 0;
  11116. }
  11117. }
  11118. static const struct net_device_ops tg3_netdev_ops = {
  11119. .ndo_open = tg3_open,
  11120. .ndo_stop = tg3_close,
  11121. .ndo_start_xmit = tg3_start_xmit,
  11122. .ndo_get_stats = tg3_get_stats,
  11123. .ndo_validate_addr = eth_validate_addr,
  11124. .ndo_set_multicast_list = tg3_set_rx_mode,
  11125. .ndo_set_mac_address = tg3_set_mac_addr,
  11126. .ndo_do_ioctl = tg3_ioctl,
  11127. .ndo_tx_timeout = tg3_tx_timeout,
  11128. .ndo_change_mtu = tg3_change_mtu,
  11129. #if TG3_VLAN_TAG_USED
  11130. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11131. #endif
  11132. #ifdef CONFIG_NET_POLL_CONTROLLER
  11133. .ndo_poll_controller = tg3_poll_controller,
  11134. #endif
  11135. };
  11136. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11137. .ndo_open = tg3_open,
  11138. .ndo_stop = tg3_close,
  11139. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11140. .ndo_get_stats = tg3_get_stats,
  11141. .ndo_validate_addr = eth_validate_addr,
  11142. .ndo_set_multicast_list = tg3_set_rx_mode,
  11143. .ndo_set_mac_address = tg3_set_mac_addr,
  11144. .ndo_do_ioctl = tg3_ioctl,
  11145. .ndo_tx_timeout = tg3_tx_timeout,
  11146. .ndo_change_mtu = tg3_change_mtu,
  11147. #if TG3_VLAN_TAG_USED
  11148. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11149. #endif
  11150. #ifdef CONFIG_NET_POLL_CONTROLLER
  11151. .ndo_poll_controller = tg3_poll_controller,
  11152. #endif
  11153. };
  11154. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11155. const struct pci_device_id *ent)
  11156. {
  11157. static int tg3_version_printed = 0;
  11158. struct net_device *dev;
  11159. struct tg3 *tp;
  11160. int err, pm_cap;
  11161. char str[40];
  11162. u64 dma_mask, persist_dma_mask;
  11163. if (tg3_version_printed++ == 0)
  11164. printk(KERN_INFO "%s", version);
  11165. err = pci_enable_device(pdev);
  11166. if (err) {
  11167. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11168. "aborting.\n");
  11169. return err;
  11170. }
  11171. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11172. if (err) {
  11173. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11174. "aborting.\n");
  11175. goto err_out_disable_pdev;
  11176. }
  11177. pci_set_master(pdev);
  11178. /* Find power-management capability. */
  11179. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11180. if (pm_cap == 0) {
  11181. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11182. "aborting.\n");
  11183. err = -EIO;
  11184. goto err_out_free_res;
  11185. }
  11186. dev = alloc_etherdev(sizeof(*tp));
  11187. if (!dev) {
  11188. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11189. err = -ENOMEM;
  11190. goto err_out_free_res;
  11191. }
  11192. SET_NETDEV_DEV(dev, &pdev->dev);
  11193. #if TG3_VLAN_TAG_USED
  11194. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11195. #endif
  11196. tp = netdev_priv(dev);
  11197. tp->pdev = pdev;
  11198. tp->dev = dev;
  11199. tp->pm_cap = pm_cap;
  11200. tp->rx_mode = TG3_DEF_RX_MODE;
  11201. tp->tx_mode = TG3_DEF_TX_MODE;
  11202. if (tg3_debug > 0)
  11203. tp->msg_enable = tg3_debug;
  11204. else
  11205. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11206. /* The word/byte swap controls here control register access byte
  11207. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11208. * setting below.
  11209. */
  11210. tp->misc_host_ctrl =
  11211. MISC_HOST_CTRL_MASK_PCI_INT |
  11212. MISC_HOST_CTRL_WORD_SWAP |
  11213. MISC_HOST_CTRL_INDIR_ACCESS |
  11214. MISC_HOST_CTRL_PCISTATE_RW;
  11215. /* The NONFRM (non-frame) byte/word swap controls take effect
  11216. * on descriptor entries, anything which isn't packet data.
  11217. *
  11218. * The StrongARM chips on the board (one for tx, one for rx)
  11219. * are running in big-endian mode.
  11220. */
  11221. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11222. GRC_MODE_WSWAP_NONFRM_DATA);
  11223. #ifdef __BIG_ENDIAN
  11224. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11225. #endif
  11226. spin_lock_init(&tp->lock);
  11227. spin_lock_init(&tp->indirect_lock);
  11228. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11229. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11230. if (!tp->regs) {
  11231. printk(KERN_ERR PFX "Cannot map device registers, "
  11232. "aborting.\n");
  11233. err = -ENOMEM;
  11234. goto err_out_free_dev;
  11235. }
  11236. tg3_init_link_config(tp);
  11237. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11238. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11239. tp->napi[0].tp = tp;
  11240. tp->napi[0].int_mbox = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11241. tp->napi[0].consmbox = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11242. tp->napi[0].prodmbox = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11243. tp->napi[0].coal_now = HOSTCC_MODE_NOW;
  11244. tp->napi[0].tx_pending = TG3_DEF_TX_RING_PENDING;
  11245. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11246. dev->ethtool_ops = &tg3_ethtool_ops;
  11247. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11248. dev->irq = pdev->irq;
  11249. err = tg3_get_invariants(tp);
  11250. if (err) {
  11251. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11252. "aborting.\n");
  11253. goto err_out_iounmap;
  11254. }
  11255. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11257. dev->netdev_ops = &tg3_netdev_ops;
  11258. else
  11259. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11260. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11261. * device behind the EPB cannot support DMA addresses > 40-bit.
  11262. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11263. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11264. * do DMA address check in tg3_start_xmit().
  11265. */
  11266. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11267. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11268. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11269. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11270. #ifdef CONFIG_HIGHMEM
  11271. dma_mask = DMA_BIT_MASK(64);
  11272. #endif
  11273. } else
  11274. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11275. /* Configure DMA attributes. */
  11276. if (dma_mask > DMA_BIT_MASK(32)) {
  11277. err = pci_set_dma_mask(pdev, dma_mask);
  11278. if (!err) {
  11279. dev->features |= NETIF_F_HIGHDMA;
  11280. err = pci_set_consistent_dma_mask(pdev,
  11281. persist_dma_mask);
  11282. if (err < 0) {
  11283. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11284. "DMA for consistent allocations\n");
  11285. goto err_out_iounmap;
  11286. }
  11287. }
  11288. }
  11289. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11290. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11291. if (err) {
  11292. printk(KERN_ERR PFX "No usable DMA configuration, "
  11293. "aborting.\n");
  11294. goto err_out_iounmap;
  11295. }
  11296. }
  11297. tg3_init_bufmgr_config(tp);
  11298. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11299. tp->fw_needed = FIRMWARE_TG3;
  11300. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11301. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11302. }
  11303. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11304. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11305. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11307. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11308. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11309. } else {
  11310. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11311. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11312. tp->fw_needed = FIRMWARE_TG3TSO5;
  11313. else
  11314. tp->fw_needed = FIRMWARE_TG3TSO;
  11315. }
  11316. /* TSO is on by default on chips that support hardware TSO.
  11317. * Firmware TSO on older chips gives lower performance, so it
  11318. * is off by default, but can be enabled using ethtool.
  11319. */
  11320. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11321. if (dev->features & NETIF_F_IP_CSUM)
  11322. dev->features |= NETIF_F_TSO;
  11323. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11324. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11325. dev->features |= NETIF_F_TSO6;
  11326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11327. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11328. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11329. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11330. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11331. dev->features |= NETIF_F_TSO_ECN;
  11332. }
  11333. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11334. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11335. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11336. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11337. tp->rx_pending = 63;
  11338. }
  11339. err = tg3_get_device_address(tp);
  11340. if (err) {
  11341. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11342. "aborting.\n");
  11343. goto err_out_fw;
  11344. }
  11345. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11346. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11347. if (!tp->aperegs) {
  11348. printk(KERN_ERR PFX "Cannot map APE registers, "
  11349. "aborting.\n");
  11350. err = -ENOMEM;
  11351. goto err_out_fw;
  11352. }
  11353. tg3_ape_lock_init(tp);
  11354. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11355. tg3_read_dash_ver(tp);
  11356. }
  11357. /*
  11358. * Reset chip in case UNDI or EFI driver did not shutdown
  11359. * DMA self test will enable WDMAC and we'll see (spurious)
  11360. * pending DMA on the PCI bus at that point.
  11361. */
  11362. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11363. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11364. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11365. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11366. }
  11367. err = tg3_test_dma(tp);
  11368. if (err) {
  11369. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11370. goto err_out_apeunmap;
  11371. }
  11372. /* flow control autonegotiation is default behavior */
  11373. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11374. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11375. tg3_init_coal(tp);
  11376. pci_set_drvdata(pdev, dev);
  11377. err = register_netdev(dev);
  11378. if (err) {
  11379. printk(KERN_ERR PFX "Cannot register net device, "
  11380. "aborting.\n");
  11381. goto err_out_apeunmap;
  11382. }
  11383. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11384. dev->name,
  11385. tp->board_part_number,
  11386. tp->pci_chip_rev_id,
  11387. tg3_bus_string(tp, str),
  11388. dev->dev_addr);
  11389. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11390. printk(KERN_INFO
  11391. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11392. tp->dev->name,
  11393. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11394. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11395. else
  11396. printk(KERN_INFO
  11397. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11398. tp->dev->name, tg3_phy_string(tp),
  11399. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11400. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11401. "10/100/1000Base-T")),
  11402. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11403. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11404. dev->name,
  11405. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11406. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11407. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11408. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11409. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11410. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11411. dev->name, tp->dma_rwctrl,
  11412. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11413. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11414. return 0;
  11415. err_out_apeunmap:
  11416. if (tp->aperegs) {
  11417. iounmap(tp->aperegs);
  11418. tp->aperegs = NULL;
  11419. }
  11420. err_out_fw:
  11421. if (tp->fw)
  11422. release_firmware(tp->fw);
  11423. err_out_iounmap:
  11424. if (tp->regs) {
  11425. iounmap(tp->regs);
  11426. tp->regs = NULL;
  11427. }
  11428. err_out_free_dev:
  11429. free_netdev(dev);
  11430. err_out_free_res:
  11431. pci_release_regions(pdev);
  11432. err_out_disable_pdev:
  11433. pci_disable_device(pdev);
  11434. pci_set_drvdata(pdev, NULL);
  11435. return err;
  11436. }
  11437. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11438. {
  11439. struct net_device *dev = pci_get_drvdata(pdev);
  11440. if (dev) {
  11441. struct tg3 *tp = netdev_priv(dev);
  11442. if (tp->fw)
  11443. release_firmware(tp->fw);
  11444. flush_scheduled_work();
  11445. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11446. tg3_phy_fini(tp);
  11447. tg3_mdio_fini(tp);
  11448. }
  11449. unregister_netdev(dev);
  11450. if (tp->aperegs) {
  11451. iounmap(tp->aperegs);
  11452. tp->aperegs = NULL;
  11453. }
  11454. if (tp->regs) {
  11455. iounmap(tp->regs);
  11456. tp->regs = NULL;
  11457. }
  11458. free_netdev(dev);
  11459. pci_release_regions(pdev);
  11460. pci_disable_device(pdev);
  11461. pci_set_drvdata(pdev, NULL);
  11462. }
  11463. }
  11464. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11465. {
  11466. struct net_device *dev = pci_get_drvdata(pdev);
  11467. struct tg3 *tp = netdev_priv(dev);
  11468. pci_power_t target_state;
  11469. int err;
  11470. /* PCI register 4 needs to be saved whether netif_running() or not.
  11471. * MSI address and data need to be saved if using MSI and
  11472. * netif_running().
  11473. */
  11474. pci_save_state(pdev);
  11475. if (!netif_running(dev))
  11476. return 0;
  11477. flush_scheduled_work();
  11478. tg3_phy_stop(tp);
  11479. tg3_netif_stop(tp);
  11480. del_timer_sync(&tp->timer);
  11481. tg3_full_lock(tp, 1);
  11482. tg3_disable_ints(tp);
  11483. tg3_full_unlock(tp);
  11484. netif_device_detach(dev);
  11485. tg3_full_lock(tp, 0);
  11486. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11487. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11488. tg3_full_unlock(tp);
  11489. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11490. err = tg3_set_power_state(tp, target_state);
  11491. if (err) {
  11492. int err2;
  11493. tg3_full_lock(tp, 0);
  11494. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11495. err2 = tg3_restart_hw(tp, 1);
  11496. if (err2)
  11497. goto out;
  11498. tp->timer.expires = jiffies + tp->timer_offset;
  11499. add_timer(&tp->timer);
  11500. netif_device_attach(dev);
  11501. tg3_netif_start(tp);
  11502. out:
  11503. tg3_full_unlock(tp);
  11504. if (!err2)
  11505. tg3_phy_start(tp);
  11506. }
  11507. return err;
  11508. }
  11509. static int tg3_resume(struct pci_dev *pdev)
  11510. {
  11511. struct net_device *dev = pci_get_drvdata(pdev);
  11512. struct tg3 *tp = netdev_priv(dev);
  11513. int err;
  11514. pci_restore_state(tp->pdev);
  11515. if (!netif_running(dev))
  11516. return 0;
  11517. err = tg3_set_power_state(tp, PCI_D0);
  11518. if (err)
  11519. return err;
  11520. netif_device_attach(dev);
  11521. tg3_full_lock(tp, 0);
  11522. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11523. err = tg3_restart_hw(tp, 1);
  11524. if (err)
  11525. goto out;
  11526. tp->timer.expires = jiffies + tp->timer_offset;
  11527. add_timer(&tp->timer);
  11528. tg3_netif_start(tp);
  11529. out:
  11530. tg3_full_unlock(tp);
  11531. if (!err)
  11532. tg3_phy_start(tp);
  11533. return err;
  11534. }
  11535. static struct pci_driver tg3_driver = {
  11536. .name = DRV_MODULE_NAME,
  11537. .id_table = tg3_pci_tbl,
  11538. .probe = tg3_init_one,
  11539. .remove = __devexit_p(tg3_remove_one),
  11540. .suspend = tg3_suspend,
  11541. .resume = tg3_resume
  11542. };
  11543. static int __init tg3_init(void)
  11544. {
  11545. return pci_register_driver(&tg3_driver);
  11546. }
  11547. static void __exit tg3_cleanup(void)
  11548. {
  11549. pci_unregister_driver(&tg3_driver);
  11550. }
  11551. module_init(tg3_init);
  11552. module_exit(tg3_cleanup);