nv50_display.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918
  1. /*
  2. * Copyright (C) 2008 Maarten Maathuis.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "nouveau_drm.h"
  27. #include "nouveau_dma.h"
  28. #include "nv50_display.h"
  29. #include "nouveau_crtc.h"
  30. #include "nouveau_encoder.h"
  31. #include "nouveau_connector.h"
  32. #include "nouveau_fbcon.h"
  33. #include <drm/drm_crtc_helper.h>
  34. #include "nouveau_fence.h"
  35. #include <core/gpuobj.h>
  36. #include <core/class.h>
  37. #include <subdev/timer.h>
  38. static void nv50_display_bh(unsigned long);
  39. static inline int
  40. nv50_sor_nr(struct drm_device *dev)
  41. {
  42. struct nouveau_device *device = nouveau_dev(dev);
  43. if (device->chipset < 0x90 ||
  44. device->chipset == 0x92 ||
  45. device->chipset == 0xa0)
  46. return 2;
  47. return 4;
  48. }
  49. u32
  50. nv50_display_active_crtcs(struct drm_device *dev)
  51. {
  52. struct nouveau_device *device = nouveau_dev(dev);
  53. u32 mask = 0;
  54. int i;
  55. if (device->chipset < 0x90 ||
  56. device->chipset == 0x92 ||
  57. device->chipset == 0xa0) {
  58. for (i = 0; i < 2; i++)
  59. mask |= nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
  60. } else {
  61. for (i = 0; i < 4; i++)
  62. mask |= nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
  63. }
  64. for (i = 0; i < 3; i++)
  65. mask |= nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
  66. return mask & 3;
  67. }
  68. int
  69. nv50_display_early_init(struct drm_device *dev)
  70. {
  71. return 0;
  72. }
  73. void
  74. nv50_display_late_takedown(struct drm_device *dev)
  75. {
  76. }
  77. int
  78. nv50_display_sync(struct drm_device *dev)
  79. {
  80. struct nv50_display *disp = nv50_display(dev);
  81. struct nouveau_channel *evo = disp->master;
  82. int ret;
  83. ret = RING_SPACE(evo, 6);
  84. if (ret == 0) {
  85. BEGIN_NV04(evo, 0, 0x0084, 1);
  86. OUT_RING (evo, 0x80000000);
  87. BEGIN_NV04(evo, 0, 0x0080, 1);
  88. OUT_RING (evo, 0);
  89. BEGIN_NV04(evo, 0, 0x0084, 1);
  90. OUT_RING (evo, 0x00000000);
  91. nv_wo32(disp->ramin, 0x2000, 0x00000000);
  92. FIRE_RING (evo);
  93. if (nv_wait_ne(disp->ramin, 0x2000, 0xffffffff, 0x00000000))
  94. return 0;
  95. }
  96. return 0;
  97. }
  98. int
  99. nv50_display_init(struct drm_device *dev)
  100. {
  101. struct nouveau_drm *drm = nouveau_drm(dev);
  102. struct nouveau_device *device = nouveau_dev(dev);
  103. struct nouveau_channel *evo;
  104. int ret, i;
  105. for (i = 0; i < 3; i++) {
  106. nv_wr32(device, NV50_PDISPLAY_DAC_DPMS_CTRL(i), 0x00550000 |
  107. NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING);
  108. nv_wr32(device, NV50_PDISPLAY_DAC_CLK_CTRL1(i), 0x00000001);
  109. }
  110. for (i = 0; i < 2; i++) {
  111. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0x2000);
  112. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  113. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
  114. NV_ERROR(drm, "timeout: CURSOR_CTRL2_STATUS == 0\n");
  115. NV_ERROR(drm, "CURSOR_CTRL2 = 0x%08x\n",
  116. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  117. return -EBUSY;
  118. }
  119. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  120. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON);
  121. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  122. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS,
  123. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE)) {
  124. NV_ERROR(drm, "timeout: "
  125. "CURSOR_CTRL2_STATUS_ACTIVE(%d)\n", i);
  126. NV_ERROR(drm, "CURSOR_CTRL2(%d) = 0x%08x\n", i,
  127. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  128. return -EBUSY;
  129. }
  130. }
  131. ret = nv50_evo_init(dev);
  132. if (ret)
  133. return ret;
  134. evo = nv50_display(dev)->master;
  135. ret = RING_SPACE(evo, 3);
  136. if (ret)
  137. return ret;
  138. BEGIN_NV04(evo, 0, NV50_EVO_UNK84, 2);
  139. OUT_RING (evo, NV50_EVO_UNK84_NOTIFY_DISABLED);
  140. OUT_RING (evo, NvEvoSync);
  141. return nv50_display_sync(dev);
  142. }
  143. void
  144. nv50_display_fini(struct drm_device *dev)
  145. {
  146. struct nouveau_drm *drm = nouveau_drm(dev);
  147. struct nouveau_device *device = nouveau_dev(dev);
  148. struct nv50_display *disp = nv50_display(dev);
  149. struct nouveau_channel *evo = disp->master;
  150. struct drm_crtc *drm_crtc;
  151. int ret, i;
  152. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  153. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  154. nv50_crtc_blank(crtc, true);
  155. }
  156. ret = RING_SPACE(evo, 2);
  157. if (ret == 0) {
  158. BEGIN_NV04(evo, 0, NV50_EVO_UPDATE, 1);
  159. OUT_RING(evo, 0);
  160. }
  161. FIRE_RING(evo);
  162. /* Almost like ack'ing a vblank interrupt, maybe in the spirit of
  163. * cleaning up?
  164. */
  165. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  166. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  167. uint32_t mask = NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(crtc->index);
  168. if (!crtc->base.enabled)
  169. continue;
  170. nv_wr32(device, NV50_PDISPLAY_INTR_1, mask);
  171. if (!nv_wait(device, NV50_PDISPLAY_INTR_1, mask, mask)) {
  172. NV_ERROR(drm, "timeout: (0x610024 & 0x%08x) == "
  173. "0x%08x\n", mask, mask);
  174. NV_ERROR(drm, "0x610024 = 0x%08x\n",
  175. nv_rd32(device, NV50_PDISPLAY_INTR_1));
  176. }
  177. }
  178. for (i = 0; i < 2; i++) {
  179. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0);
  180. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  181. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
  182. NV_ERROR(drm, "timeout: CURSOR_CTRL2_STATUS == 0\n");
  183. NV_ERROR(drm, "CURSOR_CTRL2 = 0x%08x\n",
  184. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  185. }
  186. }
  187. nv50_evo_fini(dev);
  188. for (i = 0; i < 3; i++) {
  189. if (!nv_wait(device, NV50_PDISPLAY_SOR_DPMS_STATE(i),
  190. NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) {
  191. NV_ERROR(drm, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", i);
  192. NV_ERROR(drm, "SOR_DPMS_STATE(%d) = 0x%08x\n", i,
  193. nv_rd32(device, NV50_PDISPLAY_SOR_DPMS_STATE(i)));
  194. }
  195. }
  196. }
  197. int
  198. nv50_display_create(struct drm_device *dev)
  199. {
  200. static const u16 oclass[] = {
  201. NVA3_DISP_CLASS,
  202. NV94_DISP_CLASS,
  203. NVA0_DISP_CLASS,
  204. NV84_DISP_CLASS,
  205. NV50_DISP_CLASS,
  206. };
  207. struct nouveau_drm *drm = nouveau_drm(dev);
  208. struct dcb_table *dcb = &drm->vbios.dcb;
  209. struct drm_connector *connector, *ct;
  210. struct nv50_display *priv;
  211. int ret, i;
  212. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  213. if (!priv)
  214. return -ENOMEM;
  215. nouveau_display(dev)->priv = priv;
  216. nouveau_display(dev)->dtor = nv50_display_destroy;
  217. nouveau_display(dev)->init = nv50_display_init;
  218. nouveau_display(dev)->fini = nv50_display_fini;
  219. /* attempt to allocate a supported evo display class */
  220. ret = -ENODEV;
  221. for (i = 0; ret && i < ARRAY_SIZE(oclass); i++) {
  222. ret = nouveau_object_new(nv_object(drm), NVDRM_DEVICE,
  223. 0xd1500000, oclass[i], NULL, 0,
  224. &priv->core);
  225. }
  226. if (ret)
  227. return ret;
  228. /* Create CRTC objects */
  229. for (i = 0; i < 2; i++) {
  230. ret = nv50_crtc_create(dev, i);
  231. if (ret)
  232. return ret;
  233. }
  234. /* We setup the encoders from the BIOS table */
  235. for (i = 0 ; i < dcb->entries; i++) {
  236. struct dcb_output *entry = &dcb->entry[i];
  237. if (entry->location != DCB_LOC_ON_CHIP) {
  238. NV_WARN(drm, "Off-chip encoder %d/%d unsupported\n",
  239. entry->type, ffs(entry->or) - 1);
  240. continue;
  241. }
  242. connector = nouveau_connector_create(dev, entry->connector);
  243. if (IS_ERR(connector))
  244. continue;
  245. switch (entry->type) {
  246. case DCB_OUTPUT_TMDS:
  247. case DCB_OUTPUT_LVDS:
  248. case DCB_OUTPUT_DP:
  249. nv50_sor_create(connector, entry);
  250. break;
  251. case DCB_OUTPUT_ANALOG:
  252. nv50_dac_create(connector, entry);
  253. break;
  254. default:
  255. NV_WARN(drm, "DCB encoder %d unknown\n", entry->type);
  256. continue;
  257. }
  258. }
  259. list_for_each_entry_safe(connector, ct,
  260. &dev->mode_config.connector_list, head) {
  261. if (!connector->encoder_ids[0]) {
  262. NV_WARN(drm, "%s has no encoders, removing\n",
  263. drm_get_connector_name(connector));
  264. connector->funcs->destroy(connector);
  265. }
  266. }
  267. tasklet_init(&priv->tasklet, nv50_display_bh, (unsigned long)dev);
  268. ret = nv50_evo_create(dev);
  269. if (ret) {
  270. nv50_display_destroy(dev);
  271. return ret;
  272. }
  273. return 0;
  274. }
  275. void
  276. nv50_display_destroy(struct drm_device *dev)
  277. {
  278. struct nv50_display *disp = nv50_display(dev);
  279. nv50_evo_destroy(dev);
  280. kfree(disp);
  281. }
  282. struct nouveau_bo *
  283. nv50_display_crtc_sema(struct drm_device *dev, int crtc)
  284. {
  285. return nv50_display(dev)->crtc[crtc].sem.bo;
  286. }
  287. void
  288. nv50_display_flip_stop(struct drm_crtc *crtc)
  289. {
  290. struct nv50_display *disp = nv50_display(crtc->dev);
  291. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  292. struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
  293. struct nouveau_channel *evo = dispc->sync;
  294. int ret;
  295. ret = RING_SPACE(evo, 8);
  296. if (ret) {
  297. WARN_ON(1);
  298. return;
  299. }
  300. BEGIN_NV04(evo, 0, 0x0084, 1);
  301. OUT_RING (evo, 0x00000000);
  302. BEGIN_NV04(evo, 0, 0x0094, 1);
  303. OUT_RING (evo, 0x00000000);
  304. BEGIN_NV04(evo, 0, 0x00c0, 1);
  305. OUT_RING (evo, 0x00000000);
  306. BEGIN_NV04(evo, 0, 0x0080, 1);
  307. OUT_RING (evo, 0x00000000);
  308. FIRE_RING (evo);
  309. }
  310. int
  311. nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  312. struct nouveau_channel *chan)
  313. {
  314. struct nouveau_drm *drm = nouveau_drm(crtc->dev);
  315. struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
  316. struct nv50_display *disp = nv50_display(crtc->dev);
  317. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  318. struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
  319. struct nouveau_channel *evo = dispc->sync;
  320. int ret;
  321. ret = RING_SPACE(evo, chan ? 25 : 27);
  322. if (unlikely(ret))
  323. return ret;
  324. /* synchronise with the rendering channel, if necessary */
  325. if (likely(chan)) {
  326. ret = RING_SPACE(chan, 10);
  327. if (ret) {
  328. WIND_RING(evo);
  329. return ret;
  330. }
  331. if (nv_device(drm->device)->chipset < 0xc0) {
  332. BEGIN_NV04(chan, 0, 0x0060, 2);
  333. OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
  334. OUT_RING (chan, dispc->sem.offset);
  335. BEGIN_NV04(chan, 0, 0x006c, 1);
  336. OUT_RING (chan, 0xf00d0000 | dispc->sem.value);
  337. BEGIN_NV04(chan, 0, 0x0064, 2);
  338. OUT_RING (chan, dispc->sem.offset ^ 0x10);
  339. OUT_RING (chan, 0x74b1e000);
  340. BEGIN_NV04(chan, 0, 0x0060, 1);
  341. if (nv_device(drm->device)->chipset < 0x84)
  342. OUT_RING (chan, NvSema);
  343. else
  344. OUT_RING (chan, chan->vram);
  345. } else {
  346. u64 offset = nvc0_fence_crtc(chan, nv_crtc->index);
  347. offset += dispc->sem.offset;
  348. BEGIN_NVC0(chan, 0, 0x0010, 4);
  349. OUT_RING (chan, upper_32_bits(offset));
  350. OUT_RING (chan, lower_32_bits(offset));
  351. OUT_RING (chan, 0xf00d0000 | dispc->sem.value);
  352. OUT_RING (chan, 0x1002);
  353. BEGIN_NVC0(chan, 0, 0x0010, 4);
  354. OUT_RING (chan, upper_32_bits(offset));
  355. OUT_RING (chan, lower_32_bits(offset ^ 0x10));
  356. OUT_RING (chan, 0x74b1e000);
  357. OUT_RING (chan, 0x1001);
  358. }
  359. FIRE_RING (chan);
  360. } else {
  361. nouveau_bo_wr32(dispc->sem.bo, dispc->sem.offset / 4,
  362. 0xf00d0000 | dispc->sem.value);
  363. }
  364. /* queue the flip on the crtc's "display sync" channel */
  365. BEGIN_NV04(evo, 0, 0x0100, 1);
  366. OUT_RING (evo, 0xfffe0000);
  367. if (chan) {
  368. BEGIN_NV04(evo, 0, 0x0084, 1);
  369. OUT_RING (evo, 0x00000100);
  370. } else {
  371. BEGIN_NV04(evo, 0, 0x0084, 1);
  372. OUT_RING (evo, 0x00000010);
  373. /* allows gamma somehow, PDISP will bitch at you if
  374. * you don't wait for vblank before changing this..
  375. */
  376. BEGIN_NV04(evo, 0, 0x00e0, 1);
  377. OUT_RING (evo, 0x40000000);
  378. }
  379. BEGIN_NV04(evo, 0, 0x0088, 4);
  380. OUT_RING (evo, dispc->sem.offset);
  381. OUT_RING (evo, 0xf00d0000 | dispc->sem.value);
  382. OUT_RING (evo, 0x74b1e000);
  383. OUT_RING (evo, NvEvoSync);
  384. BEGIN_NV04(evo, 0, 0x00a0, 2);
  385. OUT_RING (evo, 0x00000000);
  386. OUT_RING (evo, 0x00000000);
  387. BEGIN_NV04(evo, 0, 0x00c0, 1);
  388. OUT_RING (evo, nv_fb->r_dma);
  389. BEGIN_NV04(evo, 0, 0x0110, 2);
  390. OUT_RING (evo, 0x00000000);
  391. OUT_RING (evo, 0x00000000);
  392. BEGIN_NV04(evo, 0, 0x0800, 5);
  393. OUT_RING (evo, nv_fb->nvbo->bo.offset >> 8);
  394. OUT_RING (evo, 0);
  395. OUT_RING (evo, (fb->height << 16) | fb->width);
  396. OUT_RING (evo, nv_fb->r_pitch);
  397. OUT_RING (evo, nv_fb->r_format);
  398. BEGIN_NV04(evo, 0, 0x0080, 1);
  399. OUT_RING (evo, 0x00000000);
  400. FIRE_RING (evo);
  401. dispc->sem.offset ^= 0x10;
  402. dispc->sem.value++;
  403. return 0;
  404. }
  405. static u16
  406. nv50_display_script_select(struct drm_device *dev, struct dcb_output *dcb,
  407. u32 mc, int pxclk)
  408. {
  409. struct nouveau_drm *drm = nouveau_drm(dev);
  410. struct nouveau_connector *nv_connector = NULL;
  411. struct drm_encoder *encoder;
  412. struct nvbios *bios = &drm->vbios;
  413. u32 script = 0, or;
  414. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  415. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  416. if (nv_encoder->dcb != dcb)
  417. continue;
  418. nv_connector = nouveau_encoder_connector_get(nv_encoder);
  419. break;
  420. }
  421. or = ffs(dcb->or) - 1;
  422. switch (dcb->type) {
  423. case DCB_OUTPUT_LVDS:
  424. script = (mc >> 8) & 0xf;
  425. if (bios->fp_no_ddc) {
  426. if (bios->fp.dual_link)
  427. script |= 0x0100;
  428. if (bios->fp.if_is_24bit)
  429. script |= 0x0200;
  430. } else {
  431. /* determine number of lvds links */
  432. if (nv_connector && nv_connector->edid &&
  433. nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
  434. /* http://www.spwg.org */
  435. if (((u8 *)nv_connector->edid)[121] == 2)
  436. script |= 0x0100;
  437. } else
  438. if (pxclk >= bios->fp.duallink_transition_clk) {
  439. script |= 0x0100;
  440. }
  441. /* determine panel depth */
  442. if (script & 0x0100) {
  443. if (bios->fp.strapless_is_24bit & 2)
  444. script |= 0x0200;
  445. } else {
  446. if (bios->fp.strapless_is_24bit & 1)
  447. script |= 0x0200;
  448. }
  449. if (nv_connector && nv_connector->edid &&
  450. (nv_connector->edid->revision >= 4) &&
  451. (nv_connector->edid->input & 0x70) >= 0x20)
  452. script |= 0x0200;
  453. }
  454. break;
  455. case DCB_OUTPUT_TMDS:
  456. script = (mc >> 8) & 0xf;
  457. if (pxclk >= 165000)
  458. script |= 0x0100;
  459. break;
  460. case DCB_OUTPUT_DP:
  461. script = (mc >> 8) & 0xf;
  462. break;
  463. case DCB_OUTPUT_ANALOG:
  464. script = 0xff;
  465. break;
  466. default:
  467. NV_ERROR(drm, "modeset on unsupported output type!\n");
  468. break;
  469. }
  470. return script;
  471. }
  472. static void
  473. nv50_display_unk10_handler(struct drm_device *dev)
  474. {
  475. struct nouveau_device *device = nouveau_dev(dev);
  476. struct nouveau_drm *drm = nouveau_drm(dev);
  477. struct nv50_display *disp = nv50_display(dev);
  478. u32 unk30 = nv_rd32(device, 0x610030), mc;
  479. int i, crtc, or = 0, type = DCB_OUTPUT_ANY;
  480. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  481. disp->irq.dcb = NULL;
  482. nv_wr32(device, 0x619494, nv_rd32(device, 0x619494) & ~8);
  483. /* Determine which CRTC we're dealing with, only 1 ever will be
  484. * signalled at the same time with the current nouveau code.
  485. */
  486. crtc = ffs((unk30 & 0x00000060) >> 5) - 1;
  487. if (crtc < 0)
  488. goto ack;
  489. /* Nothing needs to be done for the encoder */
  490. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  491. if (crtc < 0)
  492. goto ack;
  493. /* Find which encoder was connected to the CRTC */
  494. for (i = 0; type == DCB_OUTPUT_ANY && i < 3; i++) {
  495. mc = nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
  496. NV_DEBUG(drm, "DAC-%d mc: 0x%08x\n", i, mc);
  497. if (!(mc & (1 << crtc)))
  498. continue;
  499. switch ((mc & 0x00000f00) >> 8) {
  500. case 0: type = DCB_OUTPUT_ANALOG; break;
  501. case 1: type = DCB_OUTPUT_TV; break;
  502. default:
  503. NV_ERROR(drm, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  504. goto ack;
  505. }
  506. or = i;
  507. }
  508. for (i = 0; type == DCB_OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
  509. if (nv_device(drm->device)->chipset < 0x90 ||
  510. nv_device(drm->device)->chipset == 0x92 ||
  511. nv_device(drm->device)->chipset == 0xa0)
  512. mc = nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
  513. else
  514. mc = nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
  515. NV_DEBUG(drm, "SOR-%d mc: 0x%08x\n", i, mc);
  516. if (!(mc & (1 << crtc)))
  517. continue;
  518. switch ((mc & 0x00000f00) >> 8) {
  519. case 0: type = DCB_OUTPUT_LVDS; break;
  520. case 1: type = DCB_OUTPUT_TMDS; break;
  521. case 2: type = DCB_OUTPUT_TMDS; break;
  522. case 5: type = DCB_OUTPUT_TMDS; break;
  523. case 8: type = DCB_OUTPUT_DP; break;
  524. case 9: type = DCB_OUTPUT_DP; break;
  525. default:
  526. NV_ERROR(drm, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  527. goto ack;
  528. }
  529. or = i;
  530. }
  531. /* There was no encoder to disable */
  532. if (type == DCB_OUTPUT_ANY)
  533. goto ack;
  534. /* Disable the encoder */
  535. for (i = 0; i < drm->vbios.dcb.entries; i++) {
  536. struct dcb_output *dcb = &drm->vbios.dcb.entry[i];
  537. if (dcb->type == type && (dcb->or & (1 << or))) {
  538. nouveau_bios_run_display_table(dev, 0, -1, dcb, -1);
  539. disp->irq.dcb = dcb;
  540. goto ack;
  541. }
  542. }
  543. NV_ERROR(drm, "no dcb for %d %d 0x%08x\n", or, type, mc);
  544. ack:
  545. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK10);
  546. nv_wr32(device, 0x610030, 0x80000000);
  547. }
  548. static void
  549. nv50_display_unk20_handler(struct drm_device *dev)
  550. {
  551. struct nouveau_device *device = nouveau_dev(dev);
  552. struct nouveau_drm *drm = nouveau_drm(dev);
  553. struct nv50_display *disp = nv50_display(dev);
  554. u32 unk30 = nv_rd32(device, 0x610030), tmp, pclk, script, mc = 0;
  555. struct dcb_output *dcb;
  556. int i, crtc, or = 0, type = DCB_OUTPUT_ANY;
  557. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  558. dcb = disp->irq.dcb;
  559. if (dcb) {
  560. nouveau_bios_run_display_table(dev, 0, -2, dcb, -1);
  561. disp->irq.dcb = NULL;
  562. }
  563. /* CRTC clock change requested? */
  564. crtc = ffs((unk30 & 0x00000600) >> 9) - 1;
  565. if (crtc >= 0) {
  566. pclk = nv_rd32(device, NV50_PDISPLAY_CRTC_P(crtc, CLOCK));
  567. pclk &= 0x003fffff;
  568. if (pclk)
  569. nv50_crtc_set_clock(dev, crtc, pclk);
  570. tmp = nv_rd32(device, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc));
  571. tmp &= ~0x000000f;
  572. nv_wr32(device, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc), tmp);
  573. }
  574. /* Nothing needs to be done for the encoder */
  575. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  576. if (crtc < 0)
  577. goto ack;
  578. pclk = nv_rd32(device, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)) & 0x003fffff;
  579. /* Find which encoder is connected to the CRTC */
  580. for (i = 0; type == DCB_OUTPUT_ANY && i < 3; i++) {
  581. mc = nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_P(i));
  582. NV_DEBUG(drm, "DAC-%d mc: 0x%08x\n", i, mc);
  583. if (!(mc & (1 << crtc)))
  584. continue;
  585. switch ((mc & 0x00000f00) >> 8) {
  586. case 0: type = DCB_OUTPUT_ANALOG; break;
  587. case 1: type = DCB_OUTPUT_TV; break;
  588. default:
  589. NV_ERROR(drm, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  590. goto ack;
  591. }
  592. or = i;
  593. }
  594. for (i = 0; type == DCB_OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
  595. if (nv_device(drm->device)->chipset < 0x90 ||
  596. nv_device(drm->device)->chipset == 0x92 ||
  597. nv_device(drm->device)->chipset == 0xa0)
  598. mc = nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_P(i));
  599. else
  600. mc = nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_P(i));
  601. NV_DEBUG(drm, "SOR-%d mc: 0x%08x\n", i, mc);
  602. if (!(mc & (1 << crtc)))
  603. continue;
  604. switch ((mc & 0x00000f00) >> 8) {
  605. case 0: type = DCB_OUTPUT_LVDS; break;
  606. case 1: type = DCB_OUTPUT_TMDS; break;
  607. case 2: type = DCB_OUTPUT_TMDS; break;
  608. case 5: type = DCB_OUTPUT_TMDS; break;
  609. case 8: type = DCB_OUTPUT_DP; break;
  610. case 9: type = DCB_OUTPUT_DP; break;
  611. default:
  612. NV_ERROR(drm, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  613. goto ack;
  614. }
  615. or = i;
  616. }
  617. if (type == DCB_OUTPUT_ANY)
  618. goto ack;
  619. /* Enable the encoder */
  620. for (i = 0; i < drm->vbios.dcb.entries; i++) {
  621. dcb = &drm->vbios.dcb.entry[i];
  622. if (dcb->type == type && (dcb->or & (1 << or)))
  623. break;
  624. }
  625. if (i == drm->vbios.dcb.entries) {
  626. NV_ERROR(drm, "no dcb for %d %d 0x%08x\n", or, type, mc);
  627. goto ack;
  628. }
  629. script = nv50_display_script_select(dev, dcb, mc, pclk);
  630. nouveau_bios_run_display_table(dev, script, pclk, dcb, -1);
  631. if (type == DCB_OUTPUT_DP) {
  632. int link = !(dcb->dpconf.sor.link & 1);
  633. if ((mc & 0x000f0000) == 0x00020000)
  634. nv50_sor_dp_calc_tu(dev, or, link, pclk, 18);
  635. else
  636. nv50_sor_dp_calc_tu(dev, or, link, pclk, 24);
  637. }
  638. if (dcb->type != DCB_OUTPUT_ANALOG) {
  639. tmp = nv_rd32(device, NV50_PDISPLAY_SOR_CLK_CTRL2(or));
  640. tmp &= ~0x00000f0f;
  641. if (script & 0x0100)
  642. tmp |= 0x00000101;
  643. nv_wr32(device, NV50_PDISPLAY_SOR_CLK_CTRL2(or), tmp);
  644. } else {
  645. nv_wr32(device, NV50_PDISPLAY_DAC_CLK_CTRL2(or), 0);
  646. }
  647. disp->irq.dcb = dcb;
  648. disp->irq.pclk = pclk;
  649. disp->irq.script = script;
  650. ack:
  651. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK20);
  652. nv_wr32(device, 0x610030, 0x80000000);
  653. }
  654. /* If programming a TMDS output on a SOR that can also be configured for
  655. * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
  656. *
  657. * It looks like the VBIOS TMDS scripts make an attempt at this, however,
  658. * the VBIOS scripts on at least one board I have only switch it off on
  659. * link 0, causing a blank display if the output has previously been
  660. * programmed for DisplayPort.
  661. */
  662. static void
  663. nv50_display_unk40_dp_set_tmds(struct drm_device *dev, struct dcb_output *dcb)
  664. {
  665. struct nouveau_device *device = nouveau_dev(dev);
  666. int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
  667. struct drm_encoder *encoder;
  668. u32 tmp;
  669. if (dcb->type != DCB_OUTPUT_TMDS)
  670. return;
  671. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  672. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  673. if (nv_encoder->dcb->type == DCB_OUTPUT_DP &&
  674. nv_encoder->dcb->or & (1 << or)) {
  675. tmp = nv_rd32(device, NV50_SOR_DP_CTRL(or, link));
  676. tmp &= ~NV50_SOR_DP_CTRL_ENABLED;
  677. nv_wr32(device, NV50_SOR_DP_CTRL(or, link), tmp);
  678. break;
  679. }
  680. }
  681. }
  682. static void
  683. nv50_display_unk40_handler(struct drm_device *dev)
  684. {
  685. struct nouveau_device *device = nouveau_dev(dev);
  686. struct nouveau_drm *drm = nouveau_drm(dev);
  687. struct nv50_display *disp = nv50_display(dev);
  688. struct dcb_output *dcb = disp->irq.dcb;
  689. u16 script = disp->irq.script;
  690. u32 unk30 = nv_rd32(device, 0x610030), pclk = disp->irq.pclk;
  691. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  692. disp->irq.dcb = NULL;
  693. if (!dcb)
  694. goto ack;
  695. nouveau_bios_run_display_table(dev, script, -pclk, dcb, -1);
  696. nv50_display_unk40_dp_set_tmds(dev, dcb);
  697. ack:
  698. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK40);
  699. nv_wr32(device, 0x610030, 0x80000000);
  700. nv_wr32(device, 0x619494, nv_rd32(device, 0x619494) | 8);
  701. }
  702. static void
  703. nv50_display_bh(unsigned long data)
  704. {
  705. struct drm_device *dev = (struct drm_device *)data;
  706. struct nouveau_device *device = nouveau_dev(dev);
  707. struct nouveau_drm *drm = nouveau_drm(dev);
  708. for (;;) {
  709. uint32_t intr0 = nv_rd32(device, NV50_PDISPLAY_INTR_0);
  710. uint32_t intr1 = nv_rd32(device, NV50_PDISPLAY_INTR_1);
  711. NV_DEBUG(drm, "PDISPLAY_INTR_BH 0x%08x 0x%08x\n", intr0, intr1);
  712. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK10)
  713. nv50_display_unk10_handler(dev);
  714. else
  715. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK20)
  716. nv50_display_unk20_handler(dev);
  717. else
  718. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK40)
  719. nv50_display_unk40_handler(dev);
  720. else
  721. break;
  722. }
  723. nv_wr32(device, NV03_PMC_INTR_EN_0, 1);
  724. }
  725. static void
  726. nv50_display_error_handler(struct drm_device *dev)
  727. {
  728. struct nouveau_device *device = nouveau_dev(dev);
  729. struct nouveau_drm *drm = nouveau_drm(dev);
  730. u32 channels = (nv_rd32(device, NV50_PDISPLAY_INTR_0) & 0x001f0000) >> 16;
  731. u32 addr, data;
  732. int chid;
  733. for (chid = 0; chid < 5; chid++) {
  734. if (!(channels & (1 << chid)))
  735. continue;
  736. nv_wr32(device, NV50_PDISPLAY_INTR_0, 0x00010000 << chid);
  737. addr = nv_rd32(device, NV50_PDISPLAY_TRAPPED_ADDR(chid));
  738. data = nv_rd32(device, NV50_PDISPLAY_TRAPPED_DATA(chid));
  739. NV_ERROR(drm, "EvoCh %d Mthd 0x%04x Data 0x%08x "
  740. "(0x%04x 0x%02x)\n", chid,
  741. addr & 0xffc, data, addr >> 16, (addr >> 12) & 0xf);
  742. nv_wr32(device, NV50_PDISPLAY_TRAPPED_ADDR(chid), 0x90000000);
  743. }
  744. }
  745. void
  746. nv50_display_intr(struct drm_device *dev)
  747. {
  748. struct nouveau_device *device = nouveau_dev(dev);
  749. struct nouveau_drm *drm = nouveau_drm(dev);
  750. struct nv50_display *disp = nv50_display(dev);
  751. uint32_t delayed = 0;
  752. while (nv_rd32(device, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_DISPLAY) {
  753. uint32_t intr0 = nv_rd32(device, NV50_PDISPLAY_INTR_0);
  754. uint32_t intr1 = nv_rd32(device, NV50_PDISPLAY_INTR_1);
  755. uint32_t clock;
  756. NV_DEBUG(drm, "PDISPLAY_INTR 0x%08x 0x%08x\n", intr0, intr1);
  757. if (!intr0 && !(intr1 & ~delayed))
  758. break;
  759. if (intr0 & 0x001f0000) {
  760. nv50_display_error_handler(dev);
  761. intr0 &= ~0x001f0000;
  762. }
  763. if (intr1 & NV50_PDISPLAY_INTR_1_VBLANK_CRTC) {
  764. intr1 &= ~NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  765. delayed |= NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  766. }
  767. clock = (intr1 & (NV50_PDISPLAY_INTR_1_CLK_UNK10 |
  768. NV50_PDISPLAY_INTR_1_CLK_UNK20 |
  769. NV50_PDISPLAY_INTR_1_CLK_UNK40));
  770. if (clock) {
  771. nv_wr32(device, NV03_PMC_INTR_EN_0, 0);
  772. tasklet_schedule(&disp->tasklet);
  773. delayed |= clock;
  774. intr1 &= ~clock;
  775. }
  776. if (intr0) {
  777. NV_ERROR(drm, "unknown PDISPLAY_INTR_0: 0x%08x\n", intr0);
  778. nv_wr32(device, NV50_PDISPLAY_INTR_0, intr0);
  779. }
  780. if (intr1) {
  781. NV_ERROR(drm,
  782. "unknown PDISPLAY_INTR_1: 0x%08x\n", intr1);
  783. nv_wr32(device, NV50_PDISPLAY_INTR_1, intr1);
  784. }
  785. }
  786. }