u8500_of_clk.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/of.h>
  10. #include <linux/clk.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/mfd/dbx500-prcmu.h>
  14. #include <linux/platform_data/clk-ux500.h>
  15. #include "clk.h"
  16. #define PRCC_NUM_PERIPH_CLUSTERS 6
  17. #define PRCC_PERIPHS_PER_CLUSTER 32
  18. static struct clk *prcmu_clk[PRCMU_NUM_CLKS];
  19. static struct clk *prcc_pclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  20. #define PRCC_SHOW(clk, base, bit) \
  21. clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
  22. #define PRCC_PCLK_STORE(clk, base, bit) \
  23. prcc_pclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  24. struct clk *ux500_twocell_get(struct of_phandle_args *clkspec, void *data)
  25. {
  26. struct clk **clk_data = data;
  27. unsigned int base, bit;
  28. if (clkspec->args_count != 2)
  29. return ERR_PTR(-EINVAL);
  30. base = clkspec->args[0];
  31. bit = clkspec->args[1];
  32. if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
  33. pr_err("%s: invalid PRCC base %d\n", __func__, base);
  34. return ERR_PTR(-EINVAL);
  35. }
  36. return PRCC_SHOW(clk_data, base, bit);
  37. }
  38. static const struct of_device_id u8500_clk_of_match[] = {
  39. { .compatible = "stericsson,u8500-clks", },
  40. { },
  41. };
  42. void u8500_of_clk_init(u32 clkrst1_base, u32 clkrst2_base, u32 clkrst3_base,
  43. u32 clkrst5_base, u32 clkrst6_base)
  44. {
  45. struct prcmu_fw_version *fw_version;
  46. struct device_node *np = NULL;
  47. struct device_node *child = NULL;
  48. const char *sgaclk_parent = NULL;
  49. struct clk *clk;
  50. if (of_have_populated_dt())
  51. np = of_find_matching_node(NULL, u8500_clk_of_match);
  52. if (!np) {
  53. pr_err("Either DT or U8500 Clock node not found\n");
  54. return;
  55. }
  56. /* Clock sources */
  57. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  58. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  59. prcmu_clk[PRCMU_PLLSOC0] = clk;
  60. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  61. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  62. prcmu_clk[PRCMU_PLLSOC1] = clk;
  63. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  64. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  65. prcmu_clk[PRCMU_PLLDDR] = clk;
  66. /* FIXME: Add sys, ulp and int clocks here. */
  67. clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  68. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  69. 32768);
  70. /* PRCMU clocks */
  71. fw_version = prcmu_get_fw_version();
  72. if (fw_version != NULL) {
  73. switch (fw_version->project) {
  74. case PRCMU_FW_PROJECT_U8500_C2:
  75. case PRCMU_FW_PROJECT_U8520:
  76. case PRCMU_FW_PROJECT_U8420:
  77. sgaclk_parent = "soc0_pll";
  78. break;
  79. default:
  80. break;
  81. }
  82. }
  83. if (sgaclk_parent)
  84. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  85. PRCMU_SGACLK, 0);
  86. else
  87. clk = clk_reg_prcmu_gate("sgclk", NULL,
  88. PRCMU_SGACLK, CLK_IS_ROOT);
  89. prcmu_clk[PRCMU_SGACLK] = clk;
  90. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  91. prcmu_clk[PRCMU_UARTCLK] = clk;
  92. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
  93. prcmu_clk[PRCMU_MSP02CLK] = clk;
  94. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  95. prcmu_clk[PRCMU_MSP1CLK] = clk;
  96. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  97. prcmu_clk[PRCMU_I2CCLK] = clk;
  98. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  99. prcmu_clk[PRCMU_SLIMCLK] = clk;
  100. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  101. prcmu_clk[PRCMU_PER1CLK] = clk;
  102. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  103. prcmu_clk[PRCMU_PER2CLK] = clk;
  104. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  105. prcmu_clk[PRCMU_PER3CLK] = clk;
  106. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  107. prcmu_clk[PRCMU_PER5CLK] = clk;
  108. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  109. prcmu_clk[PRCMU_PER6CLK] = clk;
  110. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  111. prcmu_clk[PRCMU_PER7CLK] = clk;
  112. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  113. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  114. prcmu_clk[PRCMU_LCDCLK] = clk;
  115. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
  116. prcmu_clk[PRCMU_BMLCLK] = clk;
  117. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  118. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  119. prcmu_clk[PRCMU_HSITXCLK] = clk;
  120. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  121. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  122. prcmu_clk[PRCMU_HSIRXCLK] = clk;
  123. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  124. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  125. prcmu_clk[PRCMU_HDMICLK] = clk;
  126. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  127. prcmu_clk[PRCMU_APEATCLK] = clk;
  128. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
  129. CLK_IS_ROOT);
  130. prcmu_clk[PRCMU_APETRACECLK] = clk;
  131. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  132. prcmu_clk[PRCMU_MCDECLK] = clk;
  133. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  134. CLK_IS_ROOT);
  135. prcmu_clk[PRCMU_IPI2CCLK] = clk;
  136. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  137. CLK_IS_ROOT);
  138. prcmu_clk[PRCMU_DSIALTCLK] = clk;
  139. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  140. prcmu_clk[PRCMU_DMACLK] = clk;
  141. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  142. prcmu_clk[PRCMU_B2R2CLK] = clk;
  143. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  144. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  145. prcmu_clk[PRCMU_TVCLK] = clk;
  146. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  147. prcmu_clk[PRCMU_SSPCLK] = clk;
  148. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  149. prcmu_clk[PRCMU_RNGCLK] = clk;
  150. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  151. prcmu_clk[PRCMU_UICCCLK] = clk;
  152. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  153. prcmu_clk[PRCMU_TIMCLK] = clk;
  154. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
  155. 100000000,
  156. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  157. prcmu_clk[PRCMU_SDMMCCLK] = clk;
  158. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  159. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  160. prcmu_clk[PRCMU_PLLDSI] = clk;
  161. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  162. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  163. prcmu_clk[PRCMU_DSI0CLK] = clk;
  164. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  165. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  166. prcmu_clk[PRCMU_DSI1CLK] = clk;
  167. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  168. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  169. prcmu_clk[PRCMU_DSI0ESCCLK] = clk;
  170. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  171. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  172. prcmu_clk[PRCMU_DSI1ESCCLK] = clk;
  173. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  174. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  175. prcmu_clk[PRCMU_DSI2ESCCLK] = clk;
  176. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  177. PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  178. clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  179. CLK_IGNORE_UNUSED, 1, 2);
  180. /*
  181. * FIXME: Add special handled PRCMU clocks here:
  182. * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  183. * 2. ab9540_clkout1yuv, see clkout0yuv
  184. */
  185. /* PRCC P-clocks */
  186. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", clkrst1_base,
  187. BIT(0), 0);
  188. PRCC_PCLK_STORE(clk, 1, 0);
  189. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", clkrst1_base,
  190. BIT(1), 0);
  191. PRCC_PCLK_STORE(clk, 1, 1);
  192. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", clkrst1_base,
  193. BIT(2), 0);
  194. PRCC_PCLK_STORE(clk, 1, 2);
  195. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", clkrst1_base,
  196. BIT(3), 0);
  197. PRCC_PCLK_STORE(clk, 1, 3);
  198. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", clkrst1_base,
  199. BIT(4), 0);
  200. PRCC_PCLK_STORE(clk, 1, 4);
  201. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", clkrst1_base,
  202. BIT(5), 0);
  203. PRCC_PCLK_STORE(clk, 1, 5);
  204. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", clkrst1_base,
  205. BIT(6), 0);
  206. PRCC_PCLK_STORE(clk, 1, 6);
  207. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", clkrst1_base,
  208. BIT(7), 0);
  209. PRCC_PCLK_STORE(clk, 1, 7);
  210. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", clkrst1_base,
  211. BIT(8), 0);
  212. PRCC_PCLK_STORE(clk, 1, 8);
  213. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", clkrst1_base,
  214. BIT(9), 0);
  215. PRCC_PCLK_STORE(clk, 1, 9);
  216. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", clkrst1_base,
  217. BIT(10), 0);
  218. PRCC_PCLK_STORE(clk, 1, 10);
  219. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", clkrst1_base,
  220. BIT(11), 0);
  221. PRCC_PCLK_STORE(clk, 1, 11);
  222. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", clkrst2_base,
  223. BIT(0), 0);
  224. PRCC_PCLK_STORE(clk, 2, 0);
  225. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", clkrst2_base,
  226. BIT(1), 0);
  227. PRCC_PCLK_STORE(clk, 2, 1);
  228. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", clkrst2_base,
  229. BIT(2), 0);
  230. PRCC_PCLK_STORE(clk, 2, 2);
  231. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", clkrst2_base,
  232. BIT(3), 0);
  233. PRCC_PCLK_STORE(clk, 2, 3);
  234. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", clkrst2_base,
  235. BIT(4), 0);
  236. PRCC_PCLK_STORE(clk, 2, 4);
  237. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", clkrst2_base,
  238. BIT(5), 0);
  239. PRCC_PCLK_STORE(clk, 2, 5);
  240. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", clkrst2_base,
  241. BIT(6), 0);
  242. PRCC_PCLK_STORE(clk, 2, 6);
  243. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", clkrst2_base,
  244. BIT(7), 0);
  245. PRCC_PCLK_STORE(clk, 2, 7);
  246. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", clkrst2_base,
  247. BIT(8), 0);
  248. PRCC_PCLK_STORE(clk, 2, 8);
  249. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", clkrst2_base,
  250. BIT(9), 0);
  251. PRCC_PCLK_STORE(clk, 2, 9);
  252. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", clkrst2_base,
  253. BIT(10), 0);
  254. PRCC_PCLK_STORE(clk, 2, 10);
  255. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", clkrst2_base,
  256. BIT(11), 0);
  257. PRCC_PCLK_STORE(clk, 2, 1);
  258. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", clkrst2_base,
  259. BIT(12), 0);
  260. PRCC_PCLK_STORE(clk, 2, 12);
  261. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", clkrst3_base,
  262. BIT(0), 0);
  263. PRCC_PCLK_STORE(clk, 3, 0);
  264. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", clkrst3_base,
  265. BIT(1), 0);
  266. PRCC_PCLK_STORE(clk, 3, 1);
  267. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", clkrst3_base,
  268. BIT(2), 0);
  269. PRCC_PCLK_STORE(clk, 3, 2);
  270. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", clkrst3_base,
  271. BIT(3), 0);
  272. PRCC_PCLK_STORE(clk, 3, 3);
  273. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", clkrst3_base,
  274. BIT(4), 0);
  275. PRCC_PCLK_STORE(clk, 3, 4);
  276. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", clkrst3_base,
  277. BIT(5), 0);
  278. PRCC_PCLK_STORE(clk, 3, 5);
  279. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", clkrst3_base,
  280. BIT(6), 0);
  281. PRCC_PCLK_STORE(clk, 3, 6);
  282. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", clkrst3_base,
  283. BIT(7), 0);
  284. PRCC_PCLK_STORE(clk, 3, 7);
  285. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", clkrst3_base,
  286. BIT(8), 0);
  287. PRCC_PCLK_STORE(clk, 3, 8);
  288. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", clkrst5_base,
  289. BIT(0), 0);
  290. PRCC_PCLK_STORE(clk, 5, 0);
  291. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", clkrst5_base,
  292. BIT(1), 0);
  293. PRCC_PCLK_STORE(clk, 5, 1);
  294. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", clkrst6_base,
  295. BIT(0), 0);
  296. PRCC_PCLK_STORE(clk, 6, 0);
  297. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", clkrst6_base,
  298. BIT(1), 0);
  299. PRCC_PCLK_STORE(clk, 6, 1);
  300. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", clkrst6_base,
  301. BIT(2), 0);
  302. PRCC_PCLK_STORE(clk, 6, 2);
  303. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", clkrst6_base,
  304. BIT(3), 0);
  305. PRCC_PCLK_STORE(clk, 6, 3);
  306. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", clkrst6_base,
  307. BIT(4), 0);
  308. PRCC_PCLK_STORE(clk, 6, 4);
  309. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", clkrst6_base,
  310. BIT(5), 0);
  311. PRCC_PCLK_STORE(clk, 6, 5);
  312. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", clkrst6_base,
  313. BIT(6), 0);
  314. PRCC_PCLK_STORE(clk, 6, 6);
  315. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", clkrst6_base,
  316. BIT(7), 0);
  317. PRCC_PCLK_STORE(clk, 6, 7);
  318. /* PRCC K-clocks
  319. *
  320. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  321. * by enabling just the K-clock, even if it is not a valid parent to
  322. * the K-clock. Until drivers get fixed we might need some kind of
  323. * "parent muxed join".
  324. */
  325. /* Periph1 */
  326. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  327. clkrst1_base, BIT(0), CLK_SET_RATE_GATE);
  328. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  329. clkrst1_base, BIT(1), CLK_SET_RATE_GATE);
  330. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  331. clkrst1_base, BIT(2), CLK_SET_RATE_GATE);
  332. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  333. clkrst1_base, BIT(3), CLK_SET_RATE_GATE);
  334. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  335. clkrst1_base, BIT(4), CLK_SET_RATE_GATE);
  336. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  337. clkrst1_base, BIT(5), CLK_SET_RATE_GATE);
  338. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  339. clkrst1_base, BIT(6), CLK_SET_RATE_GATE);
  340. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  341. clkrst1_base, BIT(8), CLK_SET_RATE_GATE);
  342. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  343. clkrst1_base, BIT(9), CLK_SET_RATE_GATE);
  344. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  345. clkrst1_base, BIT(10), CLK_SET_RATE_GATE);
  346. /* Periph2 */
  347. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  348. clkrst2_base, BIT(0), CLK_SET_RATE_GATE);
  349. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  350. clkrst2_base, BIT(2), CLK_SET_RATE_GATE);
  351. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  352. clkrst2_base, BIT(3), CLK_SET_RATE_GATE);
  353. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  354. clkrst2_base, BIT(4), CLK_SET_RATE_GATE);
  355. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  356. clkrst2_base, BIT(5), CLK_SET_RATE_GATE);
  357. /* Note that rate is received from parent. */
  358. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  359. clkrst2_base, BIT(6),
  360. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  361. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  362. clkrst2_base, BIT(7),
  363. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  364. /* Periph3 */
  365. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  366. clkrst3_base, BIT(1), CLK_SET_RATE_GATE);
  367. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  368. clkrst3_base, BIT(2), CLK_SET_RATE_GATE);
  369. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  370. clkrst3_base, BIT(3), CLK_SET_RATE_GATE);
  371. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  372. clkrst3_base, BIT(4), CLK_SET_RATE_GATE);
  373. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  374. clkrst3_base, BIT(5), CLK_SET_RATE_GATE);
  375. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  376. clkrst3_base, BIT(6), CLK_SET_RATE_GATE);
  377. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  378. clkrst3_base, BIT(7), CLK_SET_RATE_GATE);
  379. /* Periph6 */
  380. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  381. clkrst6_base, BIT(0), CLK_SET_RATE_GATE);
  382. for_each_child_of_node(np, child) {
  383. static struct clk_onecell_data clk_data;
  384. if (!of_node_cmp(child->name, "prcmu-clock")) {
  385. clk_data.clks = prcmu_clk;
  386. clk_data.clk_num = ARRAY_SIZE(prcmu_clk);
  387. of_clk_add_provider(child, of_clk_src_onecell_get, &clk_data);
  388. }
  389. if (!of_node_cmp(child->name, "prcc-periph-clock"))
  390. of_clk_add_provider(child, ux500_twocell_get, prcc_pclk);
  391. }
  392. }