emulate.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<16) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<17) /* Register operand. */
  49. #define DstMem (3<<17) /* Memory operand. */
  50. #define DstAcc (4<<17) /* Destination Accumulator */
  51. #define DstDI (5<<17) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<17) /* 64bit memory operand */
  53. #define DstMask (7<<17)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. #define GroupMask 0x0f /* Group number stored in bits 0:3 */
  82. /* Misc flags */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Mask (7<<29)
  92. #define X2(x) (x), (x)
  93. #define X3(x) X2(x), (x)
  94. #define X4(x) X2(x), X2(x)
  95. #define X5(x) X4(x), (x)
  96. #define X6(x) X4(x), X2(x)
  97. #define X7(x) X4(x), X3(x)
  98. #define X8(x) X4(x), X4(x)
  99. #define X16(x) X8(x), X8(x)
  100. enum {
  101. Group1_80, Group1_81, Group1_82, Group1_83,
  102. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  103. Group8, Group9,
  104. };
  105. static u32 opcode_table[256] = {
  106. /* 0x00 - 0x07 */
  107. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  108. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  109. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  110. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  111. /* 0x08 - 0x0F */
  112. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  113. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  114. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  115. ImplicitOps | Stack | No64, 0,
  116. /* 0x10 - 0x17 */
  117. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  118. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  119. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  120. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  121. /* 0x18 - 0x1F */
  122. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  123. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  124. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  125. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  126. /* 0x20 - 0x27 */
  127. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  128. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  129. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  130. /* 0x28 - 0x2F */
  131. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  132. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  133. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  134. /* 0x30 - 0x37 */
  135. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  136. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  137. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  138. /* 0x38 - 0x3F */
  139. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  140. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  141. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  142. 0, 0,
  143. /* 0x40 - 0x4F */
  144. X16(DstReg),
  145. /* 0x50 - 0x57 */
  146. X8(SrcReg | Stack),
  147. /* 0x58 - 0x5F */
  148. X8(DstReg | Stack),
  149. /* 0x60 - 0x67 */
  150. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  151. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  152. 0, 0, 0, 0,
  153. /* 0x68 - 0x6F */
  154. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  155. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  156. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  157. /* 0x70 - 0x7F */
  158. X16(SrcImmByte),
  159. /* 0x80 - 0x87 */
  160. Group | Group1_80, Group | Group1_81,
  161. Group | Group1_82, Group | Group1_83,
  162. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  163. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  164. /* 0x88 - 0x8F */
  165. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  166. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  167. DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
  168. ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
  169. /* 0x90 - 0x97 */
  170. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  171. /* 0x98 - 0x9F */
  172. 0, 0, SrcImmFAddr | No64, 0,
  173. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  174. /* 0xA0 - 0xA7 */
  175. ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
  176. ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
  177. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  178. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  179. /* 0xA8 - 0xAF */
  180. DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  181. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  182. ByteOp | DstDI | String, DstDI | String,
  183. /* 0xB0 - 0xB7 */
  184. X8(ByteOp | DstReg | SrcImm | Mov),
  185. /* 0xB8 - 0xBF */
  186. X8(DstReg | SrcImm | Mov),
  187. /* 0xC0 - 0xC7 */
  188. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  189. 0, ImplicitOps | Stack, 0, 0,
  190. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  191. /* 0xC8 - 0xCF */
  192. 0, 0, 0, ImplicitOps | Stack,
  193. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  194. /* 0xD0 - 0xD7 */
  195. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  196. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  197. 0, 0, 0, 0,
  198. /* 0xD8 - 0xDF */
  199. 0, 0, 0, 0, 0, 0, 0, 0,
  200. /* 0xE0 - 0xE7 */
  201. 0, 0, 0, 0,
  202. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  203. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  204. /* 0xE8 - 0xEF */
  205. SrcImm | Stack, SrcImm | ImplicitOps,
  206. SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
  207. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  208. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  209. /* 0xF0 - 0xF7 */
  210. 0, 0, 0, 0,
  211. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  212. /* 0xF8 - 0xFF */
  213. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  214. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  215. };
  216. static u32 twobyte_table[256] = {
  217. /* 0x00 - 0x0F */
  218. 0, Group | GroupDual | Group7, 0, 0,
  219. 0, ImplicitOps, ImplicitOps | Priv, 0,
  220. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  221. 0, ImplicitOps | ModRM, 0, 0,
  222. /* 0x10 - 0x1F */
  223. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  224. /* 0x20 - 0x2F */
  225. ModRM | ImplicitOps | Priv, ModRM | Priv,
  226. ModRM | ImplicitOps | Priv, ModRM | Priv,
  227. 0, 0, 0, 0,
  228. 0, 0, 0, 0, 0, 0, 0, 0,
  229. /* 0x30 - 0x3F */
  230. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  231. ImplicitOps, ImplicitOps | Priv, 0, 0,
  232. 0, 0, 0, 0, 0, 0, 0, 0,
  233. /* 0x40 - 0x4F */
  234. X16(DstReg | SrcMem | ModRM | Mov),
  235. /* 0x50 - 0x5F */
  236. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  237. /* 0x60 - 0x6F */
  238. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  239. /* 0x70 - 0x7F */
  240. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  241. /* 0x80 - 0x8F */
  242. X16(SrcImm),
  243. /* 0x90 - 0x9F */
  244. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  245. /* 0xA0 - 0xA7 */
  246. ImplicitOps | Stack, ImplicitOps | Stack,
  247. 0, DstMem | SrcReg | ModRM | BitOp,
  248. DstMem | SrcReg | Src2ImmByte | ModRM,
  249. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  250. /* 0xA8 - 0xAF */
  251. ImplicitOps | Stack, ImplicitOps | Stack,
  252. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  253. DstMem | SrcReg | Src2ImmByte | ModRM,
  254. DstMem | SrcReg | Src2CL | ModRM,
  255. ModRM, 0,
  256. /* 0xB0 - 0xB7 */
  257. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  258. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  259. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  260. DstReg | SrcMem16 | ModRM | Mov,
  261. /* 0xB8 - 0xBF */
  262. 0, 0,
  263. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  264. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  265. DstReg | SrcMem16 | ModRM | Mov,
  266. /* 0xC0 - 0xCF */
  267. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  268. 0, 0, 0, Group | GroupDual | Group9,
  269. 0, 0, 0, 0, 0, 0, 0, 0,
  270. /* 0xD0 - 0xDF */
  271. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  272. /* 0xE0 - 0xEF */
  273. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  274. /* 0xF0 - 0xFF */
  275. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  276. };
  277. static u32 group_table[] = {
  278. [Group1_80*8] =
  279. ByteOp | DstMem | SrcImm | ModRM | Lock,
  280. ByteOp | DstMem | SrcImm | ModRM | Lock,
  281. ByteOp | DstMem | SrcImm | ModRM | Lock,
  282. ByteOp | DstMem | SrcImm | ModRM | Lock,
  283. ByteOp | DstMem | SrcImm | ModRM | Lock,
  284. ByteOp | DstMem | SrcImm | ModRM | Lock,
  285. ByteOp | DstMem | SrcImm | ModRM | Lock,
  286. ByteOp | DstMem | SrcImm | ModRM,
  287. [Group1_81*8] =
  288. DstMem | SrcImm | ModRM | Lock,
  289. DstMem | SrcImm | ModRM | Lock,
  290. DstMem | SrcImm | ModRM | Lock,
  291. DstMem | SrcImm | ModRM | Lock,
  292. DstMem | SrcImm | ModRM | Lock,
  293. DstMem | SrcImm | ModRM | Lock,
  294. DstMem | SrcImm | ModRM | Lock,
  295. DstMem | SrcImm | ModRM,
  296. [Group1_82*8] =
  297. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  300. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  301. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  302. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  303. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  304. ByteOp | DstMem | SrcImm | ModRM | No64,
  305. [Group1_83*8] =
  306. DstMem | SrcImmByte | ModRM | Lock,
  307. DstMem | SrcImmByte | ModRM | Lock,
  308. DstMem | SrcImmByte | ModRM | Lock,
  309. DstMem | SrcImmByte | ModRM | Lock,
  310. DstMem | SrcImmByte | ModRM | Lock,
  311. DstMem | SrcImmByte | ModRM | Lock,
  312. DstMem | SrcImmByte | ModRM | Lock,
  313. DstMem | SrcImmByte | ModRM,
  314. [Group1A*8] =
  315. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  316. [Group3_Byte*8] =
  317. ByteOp | SrcImm | DstMem | ModRM, ByteOp | SrcImm | DstMem | ModRM,
  318. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  319. 0, 0, 0, 0,
  320. [Group3*8] =
  321. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  322. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  323. 0, 0, 0, 0,
  324. [Group4*8] =
  325. ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
  326. 0, 0, 0, 0, 0, 0,
  327. [Group5*8] =
  328. DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
  329. SrcMem | ModRM | Stack, 0,
  330. SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
  331. SrcMem | ModRM | Stack, 0,
  332. [Group7*8] =
  333. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  334. SrcNone | ModRM | DstMem | Mov, 0,
  335. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  336. [Group8*8] =
  337. 0, 0, 0, 0,
  338. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  339. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  340. [Group9*8] =
  341. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  342. };
  343. static u32 group2_table[] = {
  344. [Group7*8] =
  345. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  346. SrcNone | ModRM | DstMem | Mov, 0,
  347. SrcMem16 | ModRM | Mov | Priv, 0,
  348. [Group9*8] =
  349. 0, 0, 0, 0, 0, 0, 0, 0,
  350. };
  351. /* EFLAGS bit definitions. */
  352. #define EFLG_ID (1<<21)
  353. #define EFLG_VIP (1<<20)
  354. #define EFLG_VIF (1<<19)
  355. #define EFLG_AC (1<<18)
  356. #define EFLG_VM (1<<17)
  357. #define EFLG_RF (1<<16)
  358. #define EFLG_IOPL (3<<12)
  359. #define EFLG_NT (1<<14)
  360. #define EFLG_OF (1<<11)
  361. #define EFLG_DF (1<<10)
  362. #define EFLG_IF (1<<9)
  363. #define EFLG_TF (1<<8)
  364. #define EFLG_SF (1<<7)
  365. #define EFLG_ZF (1<<6)
  366. #define EFLG_AF (1<<4)
  367. #define EFLG_PF (1<<2)
  368. #define EFLG_CF (1<<0)
  369. /*
  370. * Instruction emulation:
  371. * Most instructions are emulated directly via a fragment of inline assembly
  372. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  373. * any modified flags.
  374. */
  375. #if defined(CONFIG_X86_64)
  376. #define _LO32 "k" /* force 32-bit operand */
  377. #define _STK "%%rsp" /* stack pointer */
  378. #elif defined(__i386__)
  379. #define _LO32 "" /* force 32-bit operand */
  380. #define _STK "%%esp" /* stack pointer */
  381. #endif
  382. /*
  383. * These EFLAGS bits are restored from saved value during emulation, and
  384. * any changes are written back to the saved value after emulation.
  385. */
  386. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  387. /* Before executing instruction: restore necessary bits in EFLAGS. */
  388. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  389. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  390. "movl %"_sav",%"_LO32 _tmp"; " \
  391. "push %"_tmp"; " \
  392. "push %"_tmp"; " \
  393. "movl %"_msk",%"_LO32 _tmp"; " \
  394. "andl %"_LO32 _tmp",("_STK"); " \
  395. "pushf; " \
  396. "notl %"_LO32 _tmp"; " \
  397. "andl %"_LO32 _tmp",("_STK"); " \
  398. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  399. "pop %"_tmp"; " \
  400. "orl %"_LO32 _tmp",("_STK"); " \
  401. "popf; " \
  402. "pop %"_sav"; "
  403. /* After executing instruction: write-back necessary bits in EFLAGS. */
  404. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  405. /* _sav |= EFLAGS & _msk; */ \
  406. "pushf; " \
  407. "pop %"_tmp"; " \
  408. "andl %"_msk",%"_LO32 _tmp"; " \
  409. "orl %"_LO32 _tmp",%"_sav"; "
  410. #ifdef CONFIG_X86_64
  411. #define ON64(x) x
  412. #else
  413. #define ON64(x)
  414. #endif
  415. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  416. do { \
  417. __asm__ __volatile__ ( \
  418. _PRE_EFLAGS("0", "4", "2") \
  419. _op _suffix " %"_x"3,%1; " \
  420. _POST_EFLAGS("0", "4", "2") \
  421. : "=m" (_eflags), "=m" ((_dst).val), \
  422. "=&r" (_tmp) \
  423. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  424. } while (0)
  425. /* Raw emulation: instruction has two explicit operands. */
  426. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  427. do { \
  428. unsigned long _tmp; \
  429. \
  430. switch ((_dst).bytes) { \
  431. case 2: \
  432. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  433. break; \
  434. case 4: \
  435. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  436. break; \
  437. case 8: \
  438. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  439. break; \
  440. } \
  441. } while (0)
  442. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  443. do { \
  444. unsigned long _tmp; \
  445. switch ((_dst).bytes) { \
  446. case 1: \
  447. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  448. break; \
  449. default: \
  450. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  451. _wx, _wy, _lx, _ly, _qx, _qy); \
  452. break; \
  453. } \
  454. } while (0)
  455. /* Source operand is byte-sized and may be restricted to just %cl. */
  456. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  457. __emulate_2op(_op, _src, _dst, _eflags, \
  458. "b", "c", "b", "c", "b", "c", "b", "c")
  459. /* Source operand is byte, word, long or quad sized. */
  460. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  461. __emulate_2op(_op, _src, _dst, _eflags, \
  462. "b", "q", "w", "r", _LO32, "r", "", "r")
  463. /* Source operand is word, long or quad sized. */
  464. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  465. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  466. "w", "r", _LO32, "r", "", "r")
  467. /* Instruction has three operands and one operand is stored in ECX register */
  468. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  469. do { \
  470. unsigned long _tmp; \
  471. _type _clv = (_cl).val; \
  472. _type _srcv = (_src).val; \
  473. _type _dstv = (_dst).val; \
  474. \
  475. __asm__ __volatile__ ( \
  476. _PRE_EFLAGS("0", "5", "2") \
  477. _op _suffix " %4,%1 \n" \
  478. _POST_EFLAGS("0", "5", "2") \
  479. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  480. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  481. ); \
  482. \
  483. (_cl).val = (unsigned long) _clv; \
  484. (_src).val = (unsigned long) _srcv; \
  485. (_dst).val = (unsigned long) _dstv; \
  486. } while (0)
  487. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  488. do { \
  489. switch ((_dst).bytes) { \
  490. case 2: \
  491. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  492. "w", unsigned short); \
  493. break; \
  494. case 4: \
  495. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  496. "l", unsigned int); \
  497. break; \
  498. case 8: \
  499. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  500. "q", unsigned long)); \
  501. break; \
  502. } \
  503. } while (0)
  504. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  505. do { \
  506. unsigned long _tmp; \
  507. \
  508. __asm__ __volatile__ ( \
  509. _PRE_EFLAGS("0", "3", "2") \
  510. _op _suffix " %1; " \
  511. _POST_EFLAGS("0", "3", "2") \
  512. : "=m" (_eflags), "+m" ((_dst).val), \
  513. "=&r" (_tmp) \
  514. : "i" (EFLAGS_MASK)); \
  515. } while (0)
  516. /* Instruction has only one explicit operand (no source operand). */
  517. #define emulate_1op(_op, _dst, _eflags) \
  518. do { \
  519. switch ((_dst).bytes) { \
  520. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  521. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  522. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  523. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  524. } \
  525. } while (0)
  526. /* Fetch next part of the instruction being emulated. */
  527. #define insn_fetch(_type, _size, _eip) \
  528. ({ unsigned long _x; \
  529. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  530. if (rc != X86EMUL_CONTINUE) \
  531. goto done; \
  532. (_eip) += (_size); \
  533. (_type)_x; \
  534. })
  535. #define insn_fetch_arr(_arr, _size, _eip) \
  536. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  537. if (rc != X86EMUL_CONTINUE) \
  538. goto done; \
  539. (_eip) += (_size); \
  540. })
  541. static inline unsigned long ad_mask(struct decode_cache *c)
  542. {
  543. return (1UL << (c->ad_bytes << 3)) - 1;
  544. }
  545. /* Access/update address held in a register, based on addressing mode. */
  546. static inline unsigned long
  547. address_mask(struct decode_cache *c, unsigned long reg)
  548. {
  549. if (c->ad_bytes == sizeof(unsigned long))
  550. return reg;
  551. else
  552. return reg & ad_mask(c);
  553. }
  554. static inline unsigned long
  555. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  556. {
  557. return base + address_mask(c, reg);
  558. }
  559. static inline void
  560. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  561. {
  562. if (c->ad_bytes == sizeof(unsigned long))
  563. *reg += inc;
  564. else
  565. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  566. }
  567. static inline void jmp_rel(struct decode_cache *c, int rel)
  568. {
  569. register_address_increment(c, &c->eip, rel);
  570. }
  571. static void set_seg_override(struct decode_cache *c, int seg)
  572. {
  573. c->has_seg_override = true;
  574. c->seg_override = seg;
  575. }
  576. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  577. struct x86_emulate_ops *ops, int seg)
  578. {
  579. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  580. return 0;
  581. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  582. }
  583. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  584. struct x86_emulate_ops *ops,
  585. struct decode_cache *c)
  586. {
  587. if (!c->has_seg_override)
  588. return 0;
  589. return seg_base(ctxt, ops, c->seg_override);
  590. }
  591. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  592. struct x86_emulate_ops *ops)
  593. {
  594. return seg_base(ctxt, ops, VCPU_SREG_ES);
  595. }
  596. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  597. struct x86_emulate_ops *ops)
  598. {
  599. return seg_base(ctxt, ops, VCPU_SREG_SS);
  600. }
  601. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  602. u32 error, bool valid)
  603. {
  604. ctxt->exception = vec;
  605. ctxt->error_code = error;
  606. ctxt->error_code_valid = valid;
  607. ctxt->restart = false;
  608. }
  609. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  610. {
  611. emulate_exception(ctxt, GP_VECTOR, err, true);
  612. }
  613. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  614. int err)
  615. {
  616. ctxt->cr2 = addr;
  617. emulate_exception(ctxt, PF_VECTOR, err, true);
  618. }
  619. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  620. {
  621. emulate_exception(ctxt, UD_VECTOR, 0, false);
  622. }
  623. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  624. {
  625. emulate_exception(ctxt, TS_VECTOR, err, true);
  626. }
  627. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  628. struct x86_emulate_ops *ops,
  629. unsigned long eip, u8 *dest)
  630. {
  631. struct fetch_cache *fc = &ctxt->decode.fetch;
  632. int rc;
  633. int size, cur_size;
  634. if (eip == fc->end) {
  635. cur_size = fc->end - fc->start;
  636. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  637. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  638. size, ctxt->vcpu, NULL);
  639. if (rc != X86EMUL_CONTINUE)
  640. return rc;
  641. fc->end += size;
  642. }
  643. *dest = fc->data[eip - fc->start];
  644. return X86EMUL_CONTINUE;
  645. }
  646. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  647. struct x86_emulate_ops *ops,
  648. unsigned long eip, void *dest, unsigned size)
  649. {
  650. int rc;
  651. /* x86 instructions are limited to 15 bytes. */
  652. if (eip + size - ctxt->eip > 15)
  653. return X86EMUL_UNHANDLEABLE;
  654. while (size--) {
  655. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  656. if (rc != X86EMUL_CONTINUE)
  657. return rc;
  658. }
  659. return X86EMUL_CONTINUE;
  660. }
  661. /*
  662. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  663. * pointer into the block that addresses the relevant register.
  664. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  665. */
  666. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  667. int highbyte_regs)
  668. {
  669. void *p;
  670. p = &regs[modrm_reg];
  671. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  672. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  673. return p;
  674. }
  675. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  676. struct x86_emulate_ops *ops,
  677. void *ptr,
  678. u16 *size, unsigned long *address, int op_bytes)
  679. {
  680. int rc;
  681. if (op_bytes == 2)
  682. op_bytes = 3;
  683. *address = 0;
  684. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  685. ctxt->vcpu, NULL);
  686. if (rc != X86EMUL_CONTINUE)
  687. return rc;
  688. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  689. ctxt->vcpu, NULL);
  690. return rc;
  691. }
  692. static int test_cc(unsigned int condition, unsigned int flags)
  693. {
  694. int rc = 0;
  695. switch ((condition & 15) >> 1) {
  696. case 0: /* o */
  697. rc |= (flags & EFLG_OF);
  698. break;
  699. case 1: /* b/c/nae */
  700. rc |= (flags & EFLG_CF);
  701. break;
  702. case 2: /* z/e */
  703. rc |= (flags & EFLG_ZF);
  704. break;
  705. case 3: /* be/na */
  706. rc |= (flags & (EFLG_CF|EFLG_ZF));
  707. break;
  708. case 4: /* s */
  709. rc |= (flags & EFLG_SF);
  710. break;
  711. case 5: /* p/pe */
  712. rc |= (flags & EFLG_PF);
  713. break;
  714. case 7: /* le/ng */
  715. rc |= (flags & EFLG_ZF);
  716. /* fall through */
  717. case 6: /* l/nge */
  718. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  719. break;
  720. }
  721. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  722. return (!!rc ^ (condition & 1));
  723. }
  724. static void decode_register_operand(struct operand *op,
  725. struct decode_cache *c,
  726. int inhibit_bytereg)
  727. {
  728. unsigned reg = c->modrm_reg;
  729. int highbyte_regs = c->rex_prefix == 0;
  730. if (!(c->d & ModRM))
  731. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  732. op->type = OP_REG;
  733. if ((c->d & ByteOp) && !inhibit_bytereg) {
  734. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  735. op->val = *(u8 *)op->ptr;
  736. op->bytes = 1;
  737. } else {
  738. op->ptr = decode_register(reg, c->regs, 0);
  739. op->bytes = c->op_bytes;
  740. switch (op->bytes) {
  741. case 2:
  742. op->val = *(u16 *)op->ptr;
  743. break;
  744. case 4:
  745. op->val = *(u32 *)op->ptr;
  746. break;
  747. case 8:
  748. op->val = *(u64 *) op->ptr;
  749. break;
  750. }
  751. }
  752. op->orig_val = op->val;
  753. }
  754. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  755. struct x86_emulate_ops *ops)
  756. {
  757. struct decode_cache *c = &ctxt->decode;
  758. u8 sib;
  759. int index_reg = 0, base_reg = 0, scale;
  760. int rc = X86EMUL_CONTINUE;
  761. if (c->rex_prefix) {
  762. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  763. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  764. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  765. }
  766. c->modrm = insn_fetch(u8, 1, c->eip);
  767. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  768. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  769. c->modrm_rm |= (c->modrm & 0x07);
  770. c->modrm_ea = 0;
  771. c->use_modrm_ea = 1;
  772. if (c->modrm_mod == 3) {
  773. c->modrm_ptr = decode_register(c->modrm_rm,
  774. c->regs, c->d & ByteOp);
  775. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  776. return rc;
  777. }
  778. if (c->ad_bytes == 2) {
  779. unsigned bx = c->regs[VCPU_REGS_RBX];
  780. unsigned bp = c->regs[VCPU_REGS_RBP];
  781. unsigned si = c->regs[VCPU_REGS_RSI];
  782. unsigned di = c->regs[VCPU_REGS_RDI];
  783. /* 16-bit ModR/M decode. */
  784. switch (c->modrm_mod) {
  785. case 0:
  786. if (c->modrm_rm == 6)
  787. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  788. break;
  789. case 1:
  790. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  791. break;
  792. case 2:
  793. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  794. break;
  795. }
  796. switch (c->modrm_rm) {
  797. case 0:
  798. c->modrm_ea += bx + si;
  799. break;
  800. case 1:
  801. c->modrm_ea += bx + di;
  802. break;
  803. case 2:
  804. c->modrm_ea += bp + si;
  805. break;
  806. case 3:
  807. c->modrm_ea += bp + di;
  808. break;
  809. case 4:
  810. c->modrm_ea += si;
  811. break;
  812. case 5:
  813. c->modrm_ea += di;
  814. break;
  815. case 6:
  816. if (c->modrm_mod != 0)
  817. c->modrm_ea += bp;
  818. break;
  819. case 7:
  820. c->modrm_ea += bx;
  821. break;
  822. }
  823. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  824. (c->modrm_rm == 6 && c->modrm_mod != 0))
  825. if (!c->has_seg_override)
  826. set_seg_override(c, VCPU_SREG_SS);
  827. c->modrm_ea = (u16)c->modrm_ea;
  828. } else {
  829. /* 32/64-bit ModR/M decode. */
  830. if ((c->modrm_rm & 7) == 4) {
  831. sib = insn_fetch(u8, 1, c->eip);
  832. index_reg |= (sib >> 3) & 7;
  833. base_reg |= sib & 7;
  834. scale = sib >> 6;
  835. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  836. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  837. else
  838. c->modrm_ea += c->regs[base_reg];
  839. if (index_reg != 4)
  840. c->modrm_ea += c->regs[index_reg] << scale;
  841. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  842. if (ctxt->mode == X86EMUL_MODE_PROT64)
  843. c->rip_relative = 1;
  844. } else
  845. c->modrm_ea += c->regs[c->modrm_rm];
  846. switch (c->modrm_mod) {
  847. case 0:
  848. if (c->modrm_rm == 5)
  849. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  850. break;
  851. case 1:
  852. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  853. break;
  854. case 2:
  855. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  856. break;
  857. }
  858. }
  859. done:
  860. return rc;
  861. }
  862. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  863. struct x86_emulate_ops *ops)
  864. {
  865. struct decode_cache *c = &ctxt->decode;
  866. int rc = X86EMUL_CONTINUE;
  867. switch (c->ad_bytes) {
  868. case 2:
  869. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  870. break;
  871. case 4:
  872. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  873. break;
  874. case 8:
  875. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  876. break;
  877. }
  878. done:
  879. return rc;
  880. }
  881. int
  882. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  883. {
  884. struct decode_cache *c = &ctxt->decode;
  885. int rc = X86EMUL_CONTINUE;
  886. int mode = ctxt->mode;
  887. int def_op_bytes, def_ad_bytes, group;
  888. /* we cannot decode insn before we complete previous rep insn */
  889. WARN_ON(ctxt->restart);
  890. c->eip = ctxt->eip;
  891. c->fetch.start = c->fetch.end = c->eip;
  892. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  893. switch (mode) {
  894. case X86EMUL_MODE_REAL:
  895. case X86EMUL_MODE_VM86:
  896. case X86EMUL_MODE_PROT16:
  897. def_op_bytes = def_ad_bytes = 2;
  898. break;
  899. case X86EMUL_MODE_PROT32:
  900. def_op_bytes = def_ad_bytes = 4;
  901. break;
  902. #ifdef CONFIG_X86_64
  903. case X86EMUL_MODE_PROT64:
  904. def_op_bytes = 4;
  905. def_ad_bytes = 8;
  906. break;
  907. #endif
  908. default:
  909. return -1;
  910. }
  911. c->op_bytes = def_op_bytes;
  912. c->ad_bytes = def_ad_bytes;
  913. /* Legacy prefixes. */
  914. for (;;) {
  915. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  916. case 0x66: /* operand-size override */
  917. /* switch between 2/4 bytes */
  918. c->op_bytes = def_op_bytes ^ 6;
  919. break;
  920. case 0x67: /* address-size override */
  921. if (mode == X86EMUL_MODE_PROT64)
  922. /* switch between 4/8 bytes */
  923. c->ad_bytes = def_ad_bytes ^ 12;
  924. else
  925. /* switch between 2/4 bytes */
  926. c->ad_bytes = def_ad_bytes ^ 6;
  927. break;
  928. case 0x26: /* ES override */
  929. case 0x2e: /* CS override */
  930. case 0x36: /* SS override */
  931. case 0x3e: /* DS override */
  932. set_seg_override(c, (c->b >> 3) & 3);
  933. break;
  934. case 0x64: /* FS override */
  935. case 0x65: /* GS override */
  936. set_seg_override(c, c->b & 7);
  937. break;
  938. case 0x40 ... 0x4f: /* REX */
  939. if (mode != X86EMUL_MODE_PROT64)
  940. goto done_prefixes;
  941. c->rex_prefix = c->b;
  942. continue;
  943. case 0xf0: /* LOCK */
  944. c->lock_prefix = 1;
  945. break;
  946. case 0xf2: /* REPNE/REPNZ */
  947. c->rep_prefix = REPNE_PREFIX;
  948. break;
  949. case 0xf3: /* REP/REPE/REPZ */
  950. c->rep_prefix = REPE_PREFIX;
  951. break;
  952. default:
  953. goto done_prefixes;
  954. }
  955. /* Any legacy prefix after a REX prefix nullifies its effect. */
  956. c->rex_prefix = 0;
  957. }
  958. done_prefixes:
  959. /* REX prefix. */
  960. if (c->rex_prefix)
  961. if (c->rex_prefix & 8)
  962. c->op_bytes = 8; /* REX.W */
  963. /* Opcode byte(s). */
  964. c->d = opcode_table[c->b];
  965. if (c->d == 0) {
  966. /* Two-byte opcode? */
  967. if (c->b == 0x0f) {
  968. c->twobyte = 1;
  969. c->b = insn_fetch(u8, 1, c->eip);
  970. c->d = twobyte_table[c->b];
  971. }
  972. }
  973. if (c->d & Group) {
  974. group = c->d & GroupMask;
  975. c->modrm = insn_fetch(u8, 1, c->eip);
  976. --c->eip;
  977. group = (group << 3) + ((c->modrm >> 3) & 7);
  978. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  979. c->d = group2_table[group];
  980. else
  981. c->d = group_table[group];
  982. }
  983. /* Unrecognised? */
  984. if (c->d == 0) {
  985. DPRINTF("Cannot emulate %02x\n", c->b);
  986. return -1;
  987. }
  988. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  989. c->op_bytes = 8;
  990. /* ModRM and SIB bytes. */
  991. if (c->d & ModRM)
  992. rc = decode_modrm(ctxt, ops);
  993. else if (c->d & MemAbs)
  994. rc = decode_abs(ctxt, ops);
  995. if (rc != X86EMUL_CONTINUE)
  996. goto done;
  997. if (!c->has_seg_override)
  998. set_seg_override(c, VCPU_SREG_DS);
  999. if (!(!c->twobyte && c->b == 0x8d))
  1000. c->modrm_ea += seg_override_base(ctxt, ops, c);
  1001. if (c->ad_bytes != 8)
  1002. c->modrm_ea = (u32)c->modrm_ea;
  1003. if (c->rip_relative)
  1004. c->modrm_ea += c->eip;
  1005. /*
  1006. * Decode and fetch the source operand: register, memory
  1007. * or immediate.
  1008. */
  1009. switch (c->d & SrcMask) {
  1010. case SrcNone:
  1011. break;
  1012. case SrcReg:
  1013. decode_register_operand(&c->src, c, 0);
  1014. break;
  1015. case SrcMem16:
  1016. c->src.bytes = 2;
  1017. goto srcmem_common;
  1018. case SrcMem32:
  1019. c->src.bytes = 4;
  1020. goto srcmem_common;
  1021. case SrcMem:
  1022. c->src.bytes = (c->d & ByteOp) ? 1 :
  1023. c->op_bytes;
  1024. /* Don't fetch the address for invlpg: it could be unmapped. */
  1025. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1026. break;
  1027. srcmem_common:
  1028. /*
  1029. * For instructions with a ModR/M byte, switch to register
  1030. * access if Mod = 3.
  1031. */
  1032. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1033. c->src.type = OP_REG;
  1034. c->src.val = c->modrm_val;
  1035. c->src.ptr = c->modrm_ptr;
  1036. break;
  1037. }
  1038. c->src.type = OP_MEM;
  1039. c->src.ptr = (unsigned long *)c->modrm_ea;
  1040. c->src.val = 0;
  1041. break;
  1042. case SrcImm:
  1043. case SrcImmU:
  1044. c->src.type = OP_IMM;
  1045. c->src.ptr = (unsigned long *)c->eip;
  1046. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1047. if (c->src.bytes == 8)
  1048. c->src.bytes = 4;
  1049. /* NB. Immediates are sign-extended as necessary. */
  1050. switch (c->src.bytes) {
  1051. case 1:
  1052. c->src.val = insn_fetch(s8, 1, c->eip);
  1053. break;
  1054. case 2:
  1055. c->src.val = insn_fetch(s16, 2, c->eip);
  1056. break;
  1057. case 4:
  1058. c->src.val = insn_fetch(s32, 4, c->eip);
  1059. break;
  1060. }
  1061. if ((c->d & SrcMask) == SrcImmU) {
  1062. switch (c->src.bytes) {
  1063. case 1:
  1064. c->src.val &= 0xff;
  1065. break;
  1066. case 2:
  1067. c->src.val &= 0xffff;
  1068. break;
  1069. case 4:
  1070. c->src.val &= 0xffffffff;
  1071. break;
  1072. }
  1073. }
  1074. break;
  1075. case SrcImmByte:
  1076. case SrcImmUByte:
  1077. c->src.type = OP_IMM;
  1078. c->src.ptr = (unsigned long *)c->eip;
  1079. c->src.bytes = 1;
  1080. if ((c->d & SrcMask) == SrcImmByte)
  1081. c->src.val = insn_fetch(s8, 1, c->eip);
  1082. else
  1083. c->src.val = insn_fetch(u8, 1, c->eip);
  1084. break;
  1085. case SrcAcc:
  1086. c->src.type = OP_REG;
  1087. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1088. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1089. switch (c->src.bytes) {
  1090. case 1:
  1091. c->src.val = *(u8 *)c->src.ptr;
  1092. break;
  1093. case 2:
  1094. c->src.val = *(u16 *)c->src.ptr;
  1095. break;
  1096. case 4:
  1097. c->src.val = *(u32 *)c->src.ptr;
  1098. break;
  1099. case 8:
  1100. c->src.val = *(u64 *)c->src.ptr;
  1101. break;
  1102. }
  1103. break;
  1104. case SrcOne:
  1105. c->src.bytes = 1;
  1106. c->src.val = 1;
  1107. break;
  1108. case SrcSI:
  1109. c->src.type = OP_MEM;
  1110. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1111. c->src.ptr = (unsigned long *)
  1112. register_address(c, seg_override_base(ctxt, ops, c),
  1113. c->regs[VCPU_REGS_RSI]);
  1114. c->src.val = 0;
  1115. break;
  1116. case SrcImmFAddr:
  1117. c->src.type = OP_IMM;
  1118. c->src.ptr = (unsigned long *)c->eip;
  1119. c->src.bytes = c->op_bytes + 2;
  1120. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1121. break;
  1122. case SrcMemFAddr:
  1123. c->src.type = OP_MEM;
  1124. c->src.ptr = (unsigned long *)c->modrm_ea;
  1125. c->src.bytes = c->op_bytes + 2;
  1126. break;
  1127. }
  1128. /*
  1129. * Decode and fetch the second source operand: register, memory
  1130. * or immediate.
  1131. */
  1132. switch (c->d & Src2Mask) {
  1133. case Src2None:
  1134. break;
  1135. case Src2CL:
  1136. c->src2.bytes = 1;
  1137. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1138. break;
  1139. case Src2ImmByte:
  1140. c->src2.type = OP_IMM;
  1141. c->src2.ptr = (unsigned long *)c->eip;
  1142. c->src2.bytes = 1;
  1143. c->src2.val = insn_fetch(u8, 1, c->eip);
  1144. break;
  1145. case Src2One:
  1146. c->src2.bytes = 1;
  1147. c->src2.val = 1;
  1148. break;
  1149. }
  1150. /* Decode and fetch the destination operand: register or memory. */
  1151. switch (c->d & DstMask) {
  1152. case ImplicitOps:
  1153. /* Special instructions do their own operand decoding. */
  1154. return 0;
  1155. case DstReg:
  1156. decode_register_operand(&c->dst, c,
  1157. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1158. break;
  1159. case DstMem:
  1160. case DstMem64:
  1161. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1162. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1163. c->dst.type = OP_REG;
  1164. c->dst.val = c->dst.orig_val = c->modrm_val;
  1165. c->dst.ptr = c->modrm_ptr;
  1166. break;
  1167. }
  1168. c->dst.type = OP_MEM;
  1169. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1170. if ((c->d & DstMask) == DstMem64)
  1171. c->dst.bytes = 8;
  1172. else
  1173. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1174. c->dst.val = 0;
  1175. if (c->d & BitOp) {
  1176. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1177. c->dst.ptr = (void *)c->dst.ptr +
  1178. (c->src.val & mask) / 8;
  1179. }
  1180. break;
  1181. case DstAcc:
  1182. c->dst.type = OP_REG;
  1183. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1184. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1185. switch (c->dst.bytes) {
  1186. case 1:
  1187. c->dst.val = *(u8 *)c->dst.ptr;
  1188. break;
  1189. case 2:
  1190. c->dst.val = *(u16 *)c->dst.ptr;
  1191. break;
  1192. case 4:
  1193. c->dst.val = *(u32 *)c->dst.ptr;
  1194. break;
  1195. case 8:
  1196. c->dst.val = *(u64 *)c->dst.ptr;
  1197. break;
  1198. }
  1199. c->dst.orig_val = c->dst.val;
  1200. break;
  1201. case DstDI:
  1202. c->dst.type = OP_MEM;
  1203. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1204. c->dst.ptr = (unsigned long *)
  1205. register_address(c, es_base(ctxt, ops),
  1206. c->regs[VCPU_REGS_RDI]);
  1207. c->dst.val = 0;
  1208. break;
  1209. }
  1210. done:
  1211. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1212. }
  1213. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1214. struct x86_emulate_ops *ops,
  1215. unsigned long addr, void *dest, unsigned size)
  1216. {
  1217. int rc;
  1218. struct read_cache *mc = &ctxt->decode.mem_read;
  1219. u32 err;
  1220. while (size) {
  1221. int n = min(size, 8u);
  1222. size -= n;
  1223. if (mc->pos < mc->end)
  1224. goto read_cached;
  1225. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1226. ctxt->vcpu);
  1227. if (rc == X86EMUL_PROPAGATE_FAULT)
  1228. emulate_pf(ctxt, addr, err);
  1229. if (rc != X86EMUL_CONTINUE)
  1230. return rc;
  1231. mc->end += n;
  1232. read_cached:
  1233. memcpy(dest, mc->data + mc->pos, n);
  1234. mc->pos += n;
  1235. dest += n;
  1236. addr += n;
  1237. }
  1238. return X86EMUL_CONTINUE;
  1239. }
  1240. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1241. struct x86_emulate_ops *ops,
  1242. unsigned int size, unsigned short port,
  1243. void *dest)
  1244. {
  1245. struct read_cache *rc = &ctxt->decode.io_read;
  1246. if (rc->pos == rc->end) { /* refill pio read ahead */
  1247. struct decode_cache *c = &ctxt->decode;
  1248. unsigned int in_page, n;
  1249. unsigned int count = c->rep_prefix ?
  1250. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1251. in_page = (ctxt->eflags & EFLG_DF) ?
  1252. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1253. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1254. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1255. count);
  1256. if (n == 0)
  1257. n = 1;
  1258. rc->pos = rc->end = 0;
  1259. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1260. return 0;
  1261. rc->end = n * size;
  1262. }
  1263. memcpy(dest, rc->data + rc->pos, size);
  1264. rc->pos += size;
  1265. return 1;
  1266. }
  1267. static u32 desc_limit_scaled(struct desc_struct *desc)
  1268. {
  1269. u32 limit = get_desc_limit(desc);
  1270. return desc->g ? (limit << 12) | 0xfff : limit;
  1271. }
  1272. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1273. struct x86_emulate_ops *ops,
  1274. u16 selector, struct desc_ptr *dt)
  1275. {
  1276. if (selector & 1 << 2) {
  1277. struct desc_struct desc;
  1278. memset (dt, 0, sizeof *dt);
  1279. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1280. return;
  1281. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1282. dt->address = get_desc_base(&desc);
  1283. } else
  1284. ops->get_gdt(dt, ctxt->vcpu);
  1285. }
  1286. /* allowed just for 8 bytes segments */
  1287. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1288. struct x86_emulate_ops *ops,
  1289. u16 selector, struct desc_struct *desc)
  1290. {
  1291. struct desc_ptr dt;
  1292. u16 index = selector >> 3;
  1293. int ret;
  1294. u32 err;
  1295. ulong addr;
  1296. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1297. if (dt.size < index * 8 + 7) {
  1298. emulate_gp(ctxt, selector & 0xfffc);
  1299. return X86EMUL_PROPAGATE_FAULT;
  1300. }
  1301. addr = dt.address + index * 8;
  1302. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1303. if (ret == X86EMUL_PROPAGATE_FAULT)
  1304. emulate_pf(ctxt, addr, err);
  1305. return ret;
  1306. }
  1307. /* allowed just for 8 bytes segments */
  1308. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1309. struct x86_emulate_ops *ops,
  1310. u16 selector, struct desc_struct *desc)
  1311. {
  1312. struct desc_ptr dt;
  1313. u16 index = selector >> 3;
  1314. u32 err;
  1315. ulong addr;
  1316. int ret;
  1317. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1318. if (dt.size < index * 8 + 7) {
  1319. emulate_gp(ctxt, selector & 0xfffc);
  1320. return X86EMUL_PROPAGATE_FAULT;
  1321. }
  1322. addr = dt.address + index * 8;
  1323. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1324. if (ret == X86EMUL_PROPAGATE_FAULT)
  1325. emulate_pf(ctxt, addr, err);
  1326. return ret;
  1327. }
  1328. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1329. struct x86_emulate_ops *ops,
  1330. u16 selector, int seg)
  1331. {
  1332. struct desc_struct seg_desc;
  1333. u8 dpl, rpl, cpl;
  1334. unsigned err_vec = GP_VECTOR;
  1335. u32 err_code = 0;
  1336. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1337. int ret;
  1338. memset(&seg_desc, 0, sizeof seg_desc);
  1339. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1340. || ctxt->mode == X86EMUL_MODE_REAL) {
  1341. /* set real mode segment descriptor */
  1342. set_desc_base(&seg_desc, selector << 4);
  1343. set_desc_limit(&seg_desc, 0xffff);
  1344. seg_desc.type = 3;
  1345. seg_desc.p = 1;
  1346. seg_desc.s = 1;
  1347. goto load;
  1348. }
  1349. /* NULL selector is not valid for TR, CS and SS */
  1350. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1351. && null_selector)
  1352. goto exception;
  1353. /* TR should be in GDT only */
  1354. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1355. goto exception;
  1356. if (null_selector) /* for NULL selector skip all following checks */
  1357. goto load;
  1358. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1359. if (ret != X86EMUL_CONTINUE)
  1360. return ret;
  1361. err_code = selector & 0xfffc;
  1362. err_vec = GP_VECTOR;
  1363. /* can't load system descriptor into segment selecor */
  1364. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1365. goto exception;
  1366. if (!seg_desc.p) {
  1367. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1368. goto exception;
  1369. }
  1370. rpl = selector & 3;
  1371. dpl = seg_desc.dpl;
  1372. cpl = ops->cpl(ctxt->vcpu);
  1373. switch (seg) {
  1374. case VCPU_SREG_SS:
  1375. /*
  1376. * segment is not a writable data segment or segment
  1377. * selector's RPL != CPL or segment selector's RPL != CPL
  1378. */
  1379. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1380. goto exception;
  1381. break;
  1382. case VCPU_SREG_CS:
  1383. if (!(seg_desc.type & 8))
  1384. goto exception;
  1385. if (seg_desc.type & 4) {
  1386. /* conforming */
  1387. if (dpl > cpl)
  1388. goto exception;
  1389. } else {
  1390. /* nonconforming */
  1391. if (rpl > cpl || dpl != cpl)
  1392. goto exception;
  1393. }
  1394. /* CS(RPL) <- CPL */
  1395. selector = (selector & 0xfffc) | cpl;
  1396. break;
  1397. case VCPU_SREG_TR:
  1398. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1399. goto exception;
  1400. break;
  1401. case VCPU_SREG_LDTR:
  1402. if (seg_desc.s || seg_desc.type != 2)
  1403. goto exception;
  1404. break;
  1405. default: /* DS, ES, FS, or GS */
  1406. /*
  1407. * segment is not a data or readable code segment or
  1408. * ((segment is a data or nonconforming code segment)
  1409. * and (both RPL and CPL > DPL))
  1410. */
  1411. if ((seg_desc.type & 0xa) == 0x8 ||
  1412. (((seg_desc.type & 0xc) != 0xc) &&
  1413. (rpl > dpl && cpl > dpl)))
  1414. goto exception;
  1415. break;
  1416. }
  1417. if (seg_desc.s) {
  1418. /* mark segment as accessed */
  1419. seg_desc.type |= 1;
  1420. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1421. if (ret != X86EMUL_CONTINUE)
  1422. return ret;
  1423. }
  1424. load:
  1425. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1426. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1427. return X86EMUL_CONTINUE;
  1428. exception:
  1429. emulate_exception(ctxt, err_vec, err_code, true);
  1430. return X86EMUL_PROPAGATE_FAULT;
  1431. }
  1432. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1433. struct x86_emulate_ops *ops)
  1434. {
  1435. int rc;
  1436. struct decode_cache *c = &ctxt->decode;
  1437. u32 err;
  1438. switch (c->dst.type) {
  1439. case OP_REG:
  1440. /* The 4-byte case *is* correct:
  1441. * in 64-bit mode we zero-extend.
  1442. */
  1443. switch (c->dst.bytes) {
  1444. case 1:
  1445. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1446. break;
  1447. case 2:
  1448. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1449. break;
  1450. case 4:
  1451. *c->dst.ptr = (u32)c->dst.val;
  1452. break; /* 64b: zero-ext */
  1453. case 8:
  1454. *c->dst.ptr = c->dst.val;
  1455. break;
  1456. }
  1457. break;
  1458. case OP_MEM:
  1459. if (c->lock_prefix)
  1460. rc = ops->cmpxchg_emulated(
  1461. (unsigned long)c->dst.ptr,
  1462. &c->dst.orig_val,
  1463. &c->dst.val,
  1464. c->dst.bytes,
  1465. &err,
  1466. ctxt->vcpu);
  1467. else
  1468. rc = ops->write_emulated(
  1469. (unsigned long)c->dst.ptr,
  1470. &c->dst.val,
  1471. c->dst.bytes,
  1472. &err,
  1473. ctxt->vcpu);
  1474. if (rc == X86EMUL_PROPAGATE_FAULT)
  1475. emulate_pf(ctxt,
  1476. (unsigned long)c->dst.ptr, err);
  1477. if (rc != X86EMUL_CONTINUE)
  1478. return rc;
  1479. break;
  1480. case OP_NONE:
  1481. /* no writeback */
  1482. break;
  1483. default:
  1484. break;
  1485. }
  1486. return X86EMUL_CONTINUE;
  1487. }
  1488. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1489. struct x86_emulate_ops *ops)
  1490. {
  1491. struct decode_cache *c = &ctxt->decode;
  1492. c->dst.type = OP_MEM;
  1493. c->dst.bytes = c->op_bytes;
  1494. c->dst.val = c->src.val;
  1495. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1496. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1497. c->regs[VCPU_REGS_RSP]);
  1498. }
  1499. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1500. struct x86_emulate_ops *ops,
  1501. void *dest, int len)
  1502. {
  1503. struct decode_cache *c = &ctxt->decode;
  1504. int rc;
  1505. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1506. c->regs[VCPU_REGS_RSP]),
  1507. dest, len);
  1508. if (rc != X86EMUL_CONTINUE)
  1509. return rc;
  1510. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1511. return rc;
  1512. }
  1513. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1514. struct x86_emulate_ops *ops,
  1515. void *dest, int len)
  1516. {
  1517. int rc;
  1518. unsigned long val, change_mask;
  1519. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1520. int cpl = ops->cpl(ctxt->vcpu);
  1521. rc = emulate_pop(ctxt, ops, &val, len);
  1522. if (rc != X86EMUL_CONTINUE)
  1523. return rc;
  1524. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1525. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1526. switch(ctxt->mode) {
  1527. case X86EMUL_MODE_PROT64:
  1528. case X86EMUL_MODE_PROT32:
  1529. case X86EMUL_MODE_PROT16:
  1530. if (cpl == 0)
  1531. change_mask |= EFLG_IOPL;
  1532. if (cpl <= iopl)
  1533. change_mask |= EFLG_IF;
  1534. break;
  1535. case X86EMUL_MODE_VM86:
  1536. if (iopl < 3) {
  1537. emulate_gp(ctxt, 0);
  1538. return X86EMUL_PROPAGATE_FAULT;
  1539. }
  1540. change_mask |= EFLG_IF;
  1541. break;
  1542. default: /* real mode */
  1543. change_mask |= (EFLG_IOPL | EFLG_IF);
  1544. break;
  1545. }
  1546. *(unsigned long *)dest =
  1547. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1548. return rc;
  1549. }
  1550. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1551. struct x86_emulate_ops *ops, int seg)
  1552. {
  1553. struct decode_cache *c = &ctxt->decode;
  1554. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1555. emulate_push(ctxt, ops);
  1556. }
  1557. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1558. struct x86_emulate_ops *ops, int seg)
  1559. {
  1560. struct decode_cache *c = &ctxt->decode;
  1561. unsigned long selector;
  1562. int rc;
  1563. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1564. if (rc != X86EMUL_CONTINUE)
  1565. return rc;
  1566. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1567. return rc;
  1568. }
  1569. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1570. struct x86_emulate_ops *ops)
  1571. {
  1572. struct decode_cache *c = &ctxt->decode;
  1573. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1574. int rc = X86EMUL_CONTINUE;
  1575. int reg = VCPU_REGS_RAX;
  1576. while (reg <= VCPU_REGS_RDI) {
  1577. (reg == VCPU_REGS_RSP) ?
  1578. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1579. emulate_push(ctxt, ops);
  1580. rc = writeback(ctxt, ops);
  1581. if (rc != X86EMUL_CONTINUE)
  1582. return rc;
  1583. ++reg;
  1584. }
  1585. /* Disable writeback. */
  1586. c->dst.type = OP_NONE;
  1587. return rc;
  1588. }
  1589. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1590. struct x86_emulate_ops *ops)
  1591. {
  1592. struct decode_cache *c = &ctxt->decode;
  1593. int rc = X86EMUL_CONTINUE;
  1594. int reg = VCPU_REGS_RDI;
  1595. while (reg >= VCPU_REGS_RAX) {
  1596. if (reg == VCPU_REGS_RSP) {
  1597. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1598. c->op_bytes);
  1599. --reg;
  1600. }
  1601. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1602. if (rc != X86EMUL_CONTINUE)
  1603. break;
  1604. --reg;
  1605. }
  1606. return rc;
  1607. }
  1608. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1609. struct x86_emulate_ops *ops)
  1610. {
  1611. struct decode_cache *c = &ctxt->decode;
  1612. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1613. }
  1614. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1615. {
  1616. struct decode_cache *c = &ctxt->decode;
  1617. switch (c->modrm_reg) {
  1618. case 0: /* rol */
  1619. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1620. break;
  1621. case 1: /* ror */
  1622. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1623. break;
  1624. case 2: /* rcl */
  1625. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1626. break;
  1627. case 3: /* rcr */
  1628. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1629. break;
  1630. case 4: /* sal/shl */
  1631. case 6: /* sal/shl */
  1632. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1633. break;
  1634. case 5: /* shr */
  1635. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1636. break;
  1637. case 7: /* sar */
  1638. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1639. break;
  1640. }
  1641. }
  1642. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1643. struct x86_emulate_ops *ops)
  1644. {
  1645. struct decode_cache *c = &ctxt->decode;
  1646. switch (c->modrm_reg) {
  1647. case 0 ... 1: /* test */
  1648. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1649. break;
  1650. case 2: /* not */
  1651. c->dst.val = ~c->dst.val;
  1652. break;
  1653. case 3: /* neg */
  1654. emulate_1op("neg", c->dst, ctxt->eflags);
  1655. break;
  1656. default:
  1657. return 0;
  1658. }
  1659. return 1;
  1660. }
  1661. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1662. struct x86_emulate_ops *ops)
  1663. {
  1664. struct decode_cache *c = &ctxt->decode;
  1665. switch (c->modrm_reg) {
  1666. case 0: /* inc */
  1667. emulate_1op("inc", c->dst, ctxt->eflags);
  1668. break;
  1669. case 1: /* dec */
  1670. emulate_1op("dec", c->dst, ctxt->eflags);
  1671. break;
  1672. case 2: /* call near abs */ {
  1673. long int old_eip;
  1674. old_eip = c->eip;
  1675. c->eip = c->src.val;
  1676. c->src.val = old_eip;
  1677. emulate_push(ctxt, ops);
  1678. break;
  1679. }
  1680. case 4: /* jmp abs */
  1681. c->eip = c->src.val;
  1682. break;
  1683. case 6: /* push */
  1684. emulate_push(ctxt, ops);
  1685. break;
  1686. }
  1687. return X86EMUL_CONTINUE;
  1688. }
  1689. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1690. struct x86_emulate_ops *ops)
  1691. {
  1692. struct decode_cache *c = &ctxt->decode;
  1693. u64 old = c->dst.orig_val64;
  1694. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1695. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1696. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1697. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1698. ctxt->eflags &= ~EFLG_ZF;
  1699. } else {
  1700. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1701. (u32) c->regs[VCPU_REGS_RBX];
  1702. ctxt->eflags |= EFLG_ZF;
  1703. }
  1704. return X86EMUL_CONTINUE;
  1705. }
  1706. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1707. struct x86_emulate_ops *ops)
  1708. {
  1709. struct decode_cache *c = &ctxt->decode;
  1710. int rc;
  1711. unsigned long cs;
  1712. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. return rc;
  1715. if (c->op_bytes == 4)
  1716. c->eip = (u32)c->eip;
  1717. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1718. if (rc != X86EMUL_CONTINUE)
  1719. return rc;
  1720. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1721. return rc;
  1722. }
  1723. static inline void
  1724. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1725. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1726. struct desc_struct *ss)
  1727. {
  1728. memset(cs, 0, sizeof(struct desc_struct));
  1729. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1730. memset(ss, 0, sizeof(struct desc_struct));
  1731. cs->l = 0; /* will be adjusted later */
  1732. set_desc_base(cs, 0); /* flat segment */
  1733. cs->g = 1; /* 4kb granularity */
  1734. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1735. cs->type = 0x0b; /* Read, Execute, Accessed */
  1736. cs->s = 1;
  1737. cs->dpl = 0; /* will be adjusted later */
  1738. cs->p = 1;
  1739. cs->d = 1;
  1740. set_desc_base(ss, 0); /* flat segment */
  1741. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1742. ss->g = 1; /* 4kb granularity */
  1743. ss->s = 1;
  1744. ss->type = 0x03; /* Read/Write, Accessed */
  1745. ss->d = 1; /* 32bit stack segment */
  1746. ss->dpl = 0;
  1747. ss->p = 1;
  1748. }
  1749. static int
  1750. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1751. {
  1752. struct decode_cache *c = &ctxt->decode;
  1753. struct desc_struct cs, ss;
  1754. u64 msr_data;
  1755. u16 cs_sel, ss_sel;
  1756. /* syscall is not available in real mode */
  1757. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1758. ctxt->mode == X86EMUL_MODE_VM86) {
  1759. emulate_ud(ctxt);
  1760. return X86EMUL_PROPAGATE_FAULT;
  1761. }
  1762. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1763. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1764. msr_data >>= 32;
  1765. cs_sel = (u16)(msr_data & 0xfffc);
  1766. ss_sel = (u16)(msr_data + 8);
  1767. if (is_long_mode(ctxt->vcpu)) {
  1768. cs.d = 0;
  1769. cs.l = 1;
  1770. }
  1771. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1772. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1773. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1774. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1775. c->regs[VCPU_REGS_RCX] = c->eip;
  1776. if (is_long_mode(ctxt->vcpu)) {
  1777. #ifdef CONFIG_X86_64
  1778. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1779. ops->get_msr(ctxt->vcpu,
  1780. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1781. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1782. c->eip = msr_data;
  1783. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1784. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1785. #endif
  1786. } else {
  1787. /* legacy mode */
  1788. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1789. c->eip = (u32)msr_data;
  1790. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1791. }
  1792. return X86EMUL_CONTINUE;
  1793. }
  1794. static int
  1795. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1796. {
  1797. struct decode_cache *c = &ctxt->decode;
  1798. struct desc_struct cs, ss;
  1799. u64 msr_data;
  1800. u16 cs_sel, ss_sel;
  1801. /* inject #GP if in real mode */
  1802. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1803. emulate_gp(ctxt, 0);
  1804. return X86EMUL_PROPAGATE_FAULT;
  1805. }
  1806. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1807. * Therefore, we inject an #UD.
  1808. */
  1809. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1810. emulate_ud(ctxt);
  1811. return X86EMUL_PROPAGATE_FAULT;
  1812. }
  1813. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1814. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1815. switch (ctxt->mode) {
  1816. case X86EMUL_MODE_PROT32:
  1817. if ((msr_data & 0xfffc) == 0x0) {
  1818. emulate_gp(ctxt, 0);
  1819. return X86EMUL_PROPAGATE_FAULT;
  1820. }
  1821. break;
  1822. case X86EMUL_MODE_PROT64:
  1823. if (msr_data == 0x0) {
  1824. emulate_gp(ctxt, 0);
  1825. return X86EMUL_PROPAGATE_FAULT;
  1826. }
  1827. break;
  1828. }
  1829. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1830. cs_sel = (u16)msr_data;
  1831. cs_sel &= ~SELECTOR_RPL_MASK;
  1832. ss_sel = cs_sel + 8;
  1833. ss_sel &= ~SELECTOR_RPL_MASK;
  1834. if (ctxt->mode == X86EMUL_MODE_PROT64
  1835. || is_long_mode(ctxt->vcpu)) {
  1836. cs.d = 0;
  1837. cs.l = 1;
  1838. }
  1839. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1840. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1841. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1842. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1843. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1844. c->eip = msr_data;
  1845. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1846. c->regs[VCPU_REGS_RSP] = msr_data;
  1847. return X86EMUL_CONTINUE;
  1848. }
  1849. static int
  1850. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1851. {
  1852. struct decode_cache *c = &ctxt->decode;
  1853. struct desc_struct cs, ss;
  1854. u64 msr_data;
  1855. int usermode;
  1856. u16 cs_sel, ss_sel;
  1857. /* inject #GP if in real mode or Virtual 8086 mode */
  1858. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1859. ctxt->mode == X86EMUL_MODE_VM86) {
  1860. emulate_gp(ctxt, 0);
  1861. return X86EMUL_PROPAGATE_FAULT;
  1862. }
  1863. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1864. if ((c->rex_prefix & 0x8) != 0x0)
  1865. usermode = X86EMUL_MODE_PROT64;
  1866. else
  1867. usermode = X86EMUL_MODE_PROT32;
  1868. cs.dpl = 3;
  1869. ss.dpl = 3;
  1870. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1871. switch (usermode) {
  1872. case X86EMUL_MODE_PROT32:
  1873. cs_sel = (u16)(msr_data + 16);
  1874. if ((msr_data & 0xfffc) == 0x0) {
  1875. emulate_gp(ctxt, 0);
  1876. return X86EMUL_PROPAGATE_FAULT;
  1877. }
  1878. ss_sel = (u16)(msr_data + 24);
  1879. break;
  1880. case X86EMUL_MODE_PROT64:
  1881. cs_sel = (u16)(msr_data + 32);
  1882. if (msr_data == 0x0) {
  1883. emulate_gp(ctxt, 0);
  1884. return X86EMUL_PROPAGATE_FAULT;
  1885. }
  1886. ss_sel = cs_sel + 8;
  1887. cs.d = 0;
  1888. cs.l = 1;
  1889. break;
  1890. }
  1891. cs_sel |= SELECTOR_RPL_MASK;
  1892. ss_sel |= SELECTOR_RPL_MASK;
  1893. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1894. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1895. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1896. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1897. c->eip = c->regs[VCPU_REGS_RDX];
  1898. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1899. return X86EMUL_CONTINUE;
  1900. }
  1901. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1902. struct x86_emulate_ops *ops)
  1903. {
  1904. int iopl;
  1905. if (ctxt->mode == X86EMUL_MODE_REAL)
  1906. return false;
  1907. if (ctxt->mode == X86EMUL_MODE_VM86)
  1908. return true;
  1909. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1910. return ops->cpl(ctxt->vcpu) > iopl;
  1911. }
  1912. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1913. struct x86_emulate_ops *ops,
  1914. u16 port, u16 len)
  1915. {
  1916. struct desc_struct tr_seg;
  1917. int r;
  1918. u16 io_bitmap_ptr;
  1919. u8 perm, bit_idx = port & 0x7;
  1920. unsigned mask = (1 << len) - 1;
  1921. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1922. if (!tr_seg.p)
  1923. return false;
  1924. if (desc_limit_scaled(&tr_seg) < 103)
  1925. return false;
  1926. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1927. ctxt->vcpu, NULL);
  1928. if (r != X86EMUL_CONTINUE)
  1929. return false;
  1930. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1931. return false;
  1932. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1933. &perm, 1, ctxt->vcpu, NULL);
  1934. if (r != X86EMUL_CONTINUE)
  1935. return false;
  1936. if ((perm >> bit_idx) & mask)
  1937. return false;
  1938. return true;
  1939. }
  1940. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1941. struct x86_emulate_ops *ops,
  1942. u16 port, u16 len)
  1943. {
  1944. if (emulator_bad_iopl(ctxt, ops))
  1945. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1946. return false;
  1947. return true;
  1948. }
  1949. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1950. struct x86_emulate_ops *ops,
  1951. struct tss_segment_16 *tss)
  1952. {
  1953. struct decode_cache *c = &ctxt->decode;
  1954. tss->ip = c->eip;
  1955. tss->flag = ctxt->eflags;
  1956. tss->ax = c->regs[VCPU_REGS_RAX];
  1957. tss->cx = c->regs[VCPU_REGS_RCX];
  1958. tss->dx = c->regs[VCPU_REGS_RDX];
  1959. tss->bx = c->regs[VCPU_REGS_RBX];
  1960. tss->sp = c->regs[VCPU_REGS_RSP];
  1961. tss->bp = c->regs[VCPU_REGS_RBP];
  1962. tss->si = c->regs[VCPU_REGS_RSI];
  1963. tss->di = c->regs[VCPU_REGS_RDI];
  1964. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1965. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1966. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1967. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1968. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1969. }
  1970. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1971. struct x86_emulate_ops *ops,
  1972. struct tss_segment_16 *tss)
  1973. {
  1974. struct decode_cache *c = &ctxt->decode;
  1975. int ret;
  1976. c->eip = tss->ip;
  1977. ctxt->eflags = tss->flag | 2;
  1978. c->regs[VCPU_REGS_RAX] = tss->ax;
  1979. c->regs[VCPU_REGS_RCX] = tss->cx;
  1980. c->regs[VCPU_REGS_RDX] = tss->dx;
  1981. c->regs[VCPU_REGS_RBX] = tss->bx;
  1982. c->regs[VCPU_REGS_RSP] = tss->sp;
  1983. c->regs[VCPU_REGS_RBP] = tss->bp;
  1984. c->regs[VCPU_REGS_RSI] = tss->si;
  1985. c->regs[VCPU_REGS_RDI] = tss->di;
  1986. /*
  1987. * SDM says that segment selectors are loaded before segment
  1988. * descriptors
  1989. */
  1990. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1991. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1992. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1993. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1994. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1995. /*
  1996. * Now load segment descriptors. If fault happenes at this stage
  1997. * it is handled in a context of new task
  1998. */
  1999. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2000. if (ret != X86EMUL_CONTINUE)
  2001. return ret;
  2002. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2003. if (ret != X86EMUL_CONTINUE)
  2004. return ret;
  2005. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2006. if (ret != X86EMUL_CONTINUE)
  2007. return ret;
  2008. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2009. if (ret != X86EMUL_CONTINUE)
  2010. return ret;
  2011. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2012. if (ret != X86EMUL_CONTINUE)
  2013. return ret;
  2014. return X86EMUL_CONTINUE;
  2015. }
  2016. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2017. struct x86_emulate_ops *ops,
  2018. u16 tss_selector, u16 old_tss_sel,
  2019. ulong old_tss_base, struct desc_struct *new_desc)
  2020. {
  2021. struct tss_segment_16 tss_seg;
  2022. int ret;
  2023. u32 err, new_tss_base = get_desc_base(new_desc);
  2024. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2025. &err);
  2026. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2027. /* FIXME: need to provide precise fault address */
  2028. emulate_pf(ctxt, old_tss_base, err);
  2029. return ret;
  2030. }
  2031. save_state_to_tss16(ctxt, ops, &tss_seg);
  2032. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2033. &err);
  2034. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2035. /* FIXME: need to provide precise fault address */
  2036. emulate_pf(ctxt, old_tss_base, err);
  2037. return ret;
  2038. }
  2039. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2040. &err);
  2041. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2042. /* FIXME: need to provide precise fault address */
  2043. emulate_pf(ctxt, new_tss_base, err);
  2044. return ret;
  2045. }
  2046. if (old_tss_sel != 0xffff) {
  2047. tss_seg.prev_task_link = old_tss_sel;
  2048. ret = ops->write_std(new_tss_base,
  2049. &tss_seg.prev_task_link,
  2050. sizeof tss_seg.prev_task_link,
  2051. ctxt->vcpu, &err);
  2052. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2053. /* FIXME: need to provide precise fault address */
  2054. emulate_pf(ctxt, new_tss_base, err);
  2055. return ret;
  2056. }
  2057. }
  2058. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2059. }
  2060. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2061. struct x86_emulate_ops *ops,
  2062. struct tss_segment_32 *tss)
  2063. {
  2064. struct decode_cache *c = &ctxt->decode;
  2065. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2066. tss->eip = c->eip;
  2067. tss->eflags = ctxt->eflags;
  2068. tss->eax = c->regs[VCPU_REGS_RAX];
  2069. tss->ecx = c->regs[VCPU_REGS_RCX];
  2070. tss->edx = c->regs[VCPU_REGS_RDX];
  2071. tss->ebx = c->regs[VCPU_REGS_RBX];
  2072. tss->esp = c->regs[VCPU_REGS_RSP];
  2073. tss->ebp = c->regs[VCPU_REGS_RBP];
  2074. tss->esi = c->regs[VCPU_REGS_RSI];
  2075. tss->edi = c->regs[VCPU_REGS_RDI];
  2076. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2077. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2078. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2079. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2080. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2081. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2082. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2083. }
  2084. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2085. struct x86_emulate_ops *ops,
  2086. struct tss_segment_32 *tss)
  2087. {
  2088. struct decode_cache *c = &ctxt->decode;
  2089. int ret;
  2090. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2091. emulate_gp(ctxt, 0);
  2092. return X86EMUL_PROPAGATE_FAULT;
  2093. }
  2094. c->eip = tss->eip;
  2095. ctxt->eflags = tss->eflags | 2;
  2096. c->regs[VCPU_REGS_RAX] = tss->eax;
  2097. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2098. c->regs[VCPU_REGS_RDX] = tss->edx;
  2099. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2100. c->regs[VCPU_REGS_RSP] = tss->esp;
  2101. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2102. c->regs[VCPU_REGS_RSI] = tss->esi;
  2103. c->regs[VCPU_REGS_RDI] = tss->edi;
  2104. /*
  2105. * SDM says that segment selectors are loaded before segment
  2106. * descriptors
  2107. */
  2108. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2109. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2110. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2111. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2112. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2113. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2114. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2115. /*
  2116. * Now load segment descriptors. If fault happenes at this stage
  2117. * it is handled in a context of new task
  2118. */
  2119. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2120. if (ret != X86EMUL_CONTINUE)
  2121. return ret;
  2122. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2123. if (ret != X86EMUL_CONTINUE)
  2124. return ret;
  2125. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2126. if (ret != X86EMUL_CONTINUE)
  2127. return ret;
  2128. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2129. if (ret != X86EMUL_CONTINUE)
  2130. return ret;
  2131. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2132. if (ret != X86EMUL_CONTINUE)
  2133. return ret;
  2134. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2135. if (ret != X86EMUL_CONTINUE)
  2136. return ret;
  2137. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2138. if (ret != X86EMUL_CONTINUE)
  2139. return ret;
  2140. return X86EMUL_CONTINUE;
  2141. }
  2142. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2143. struct x86_emulate_ops *ops,
  2144. u16 tss_selector, u16 old_tss_sel,
  2145. ulong old_tss_base, struct desc_struct *new_desc)
  2146. {
  2147. struct tss_segment_32 tss_seg;
  2148. int ret;
  2149. u32 err, new_tss_base = get_desc_base(new_desc);
  2150. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2151. &err);
  2152. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2153. /* FIXME: need to provide precise fault address */
  2154. emulate_pf(ctxt, old_tss_base, err);
  2155. return ret;
  2156. }
  2157. save_state_to_tss32(ctxt, ops, &tss_seg);
  2158. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2159. &err);
  2160. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2161. /* FIXME: need to provide precise fault address */
  2162. emulate_pf(ctxt, old_tss_base, err);
  2163. return ret;
  2164. }
  2165. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2166. &err);
  2167. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2168. /* FIXME: need to provide precise fault address */
  2169. emulate_pf(ctxt, new_tss_base, err);
  2170. return ret;
  2171. }
  2172. if (old_tss_sel != 0xffff) {
  2173. tss_seg.prev_task_link = old_tss_sel;
  2174. ret = ops->write_std(new_tss_base,
  2175. &tss_seg.prev_task_link,
  2176. sizeof tss_seg.prev_task_link,
  2177. ctxt->vcpu, &err);
  2178. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2179. /* FIXME: need to provide precise fault address */
  2180. emulate_pf(ctxt, new_tss_base, err);
  2181. return ret;
  2182. }
  2183. }
  2184. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2185. }
  2186. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2187. struct x86_emulate_ops *ops,
  2188. u16 tss_selector, int reason,
  2189. bool has_error_code, u32 error_code)
  2190. {
  2191. struct desc_struct curr_tss_desc, next_tss_desc;
  2192. int ret;
  2193. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2194. ulong old_tss_base =
  2195. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2196. u32 desc_limit;
  2197. /* FIXME: old_tss_base == ~0 ? */
  2198. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2199. if (ret != X86EMUL_CONTINUE)
  2200. return ret;
  2201. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2202. if (ret != X86EMUL_CONTINUE)
  2203. return ret;
  2204. /* FIXME: check that next_tss_desc is tss */
  2205. if (reason != TASK_SWITCH_IRET) {
  2206. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2207. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2208. emulate_gp(ctxt, 0);
  2209. return X86EMUL_PROPAGATE_FAULT;
  2210. }
  2211. }
  2212. desc_limit = desc_limit_scaled(&next_tss_desc);
  2213. if (!next_tss_desc.p ||
  2214. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2215. desc_limit < 0x2b)) {
  2216. emulate_ts(ctxt, tss_selector & 0xfffc);
  2217. return X86EMUL_PROPAGATE_FAULT;
  2218. }
  2219. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2220. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2221. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2222. &curr_tss_desc);
  2223. }
  2224. if (reason == TASK_SWITCH_IRET)
  2225. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2226. /* set back link to prev task only if NT bit is set in eflags
  2227. note that old_tss_sel is not used afetr this point */
  2228. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2229. old_tss_sel = 0xffff;
  2230. if (next_tss_desc.type & 8)
  2231. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2232. old_tss_base, &next_tss_desc);
  2233. else
  2234. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2235. old_tss_base, &next_tss_desc);
  2236. if (ret != X86EMUL_CONTINUE)
  2237. return ret;
  2238. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2239. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2240. if (reason != TASK_SWITCH_IRET) {
  2241. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2242. write_segment_descriptor(ctxt, ops, tss_selector,
  2243. &next_tss_desc);
  2244. }
  2245. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2246. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2247. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2248. if (has_error_code) {
  2249. struct decode_cache *c = &ctxt->decode;
  2250. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2251. c->lock_prefix = 0;
  2252. c->src.val = (unsigned long) error_code;
  2253. emulate_push(ctxt, ops);
  2254. }
  2255. return ret;
  2256. }
  2257. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2258. struct x86_emulate_ops *ops,
  2259. u16 tss_selector, int reason,
  2260. bool has_error_code, u32 error_code)
  2261. {
  2262. struct decode_cache *c = &ctxt->decode;
  2263. int rc;
  2264. c->eip = ctxt->eip;
  2265. c->dst.type = OP_NONE;
  2266. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2267. has_error_code, error_code);
  2268. if (rc == X86EMUL_CONTINUE) {
  2269. rc = writeback(ctxt, ops);
  2270. if (rc == X86EMUL_CONTINUE)
  2271. ctxt->eip = c->eip;
  2272. }
  2273. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2274. }
  2275. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2276. int reg, struct operand *op)
  2277. {
  2278. struct decode_cache *c = &ctxt->decode;
  2279. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2280. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2281. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2282. }
  2283. int
  2284. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2285. {
  2286. u64 msr_data;
  2287. struct decode_cache *c = &ctxt->decode;
  2288. int rc = X86EMUL_CONTINUE;
  2289. int saved_dst_type = c->dst.type;
  2290. ctxt->decode.mem_read.pos = 0;
  2291. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2292. emulate_ud(ctxt);
  2293. goto done;
  2294. }
  2295. /* LOCK prefix is allowed only with some instructions */
  2296. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2297. emulate_ud(ctxt);
  2298. goto done;
  2299. }
  2300. /* Privileged instruction can be executed only in CPL=0 */
  2301. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2302. emulate_gp(ctxt, 0);
  2303. goto done;
  2304. }
  2305. if (c->rep_prefix && (c->d & String)) {
  2306. ctxt->restart = true;
  2307. /* All REP prefixes have the same first termination condition */
  2308. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2309. string_done:
  2310. ctxt->restart = false;
  2311. ctxt->eip = c->eip;
  2312. goto done;
  2313. }
  2314. /* The second termination condition only applies for REPE
  2315. * and REPNE. Test if the repeat string operation prefix is
  2316. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2317. * corresponding termination condition according to:
  2318. * - if REPE/REPZ and ZF = 0 then done
  2319. * - if REPNE/REPNZ and ZF = 1 then done
  2320. */
  2321. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2322. (c->b == 0xae) || (c->b == 0xaf)) {
  2323. if ((c->rep_prefix == REPE_PREFIX) &&
  2324. ((ctxt->eflags & EFLG_ZF) == 0))
  2325. goto string_done;
  2326. if ((c->rep_prefix == REPNE_PREFIX) &&
  2327. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2328. goto string_done;
  2329. }
  2330. c->eip = ctxt->eip;
  2331. }
  2332. if (c->src.type == OP_MEM) {
  2333. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2334. c->src.valptr, c->src.bytes);
  2335. if (rc != X86EMUL_CONTINUE)
  2336. goto done;
  2337. c->src.orig_val64 = c->src.val64;
  2338. }
  2339. if (c->src2.type == OP_MEM) {
  2340. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2341. &c->src2.val, c->src2.bytes);
  2342. if (rc != X86EMUL_CONTINUE)
  2343. goto done;
  2344. }
  2345. if ((c->d & DstMask) == ImplicitOps)
  2346. goto special_insn;
  2347. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2348. /* optimisation - avoid slow emulated read if Mov */
  2349. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2350. &c->dst.val, c->dst.bytes);
  2351. if (rc != X86EMUL_CONTINUE)
  2352. goto done;
  2353. }
  2354. c->dst.orig_val = c->dst.val;
  2355. special_insn:
  2356. if (c->twobyte)
  2357. goto twobyte_insn;
  2358. switch (c->b) {
  2359. case 0x00 ... 0x05:
  2360. add: /* add */
  2361. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2362. break;
  2363. case 0x06: /* push es */
  2364. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2365. break;
  2366. case 0x07: /* pop es */
  2367. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2368. if (rc != X86EMUL_CONTINUE)
  2369. goto done;
  2370. break;
  2371. case 0x08 ... 0x0d:
  2372. or: /* or */
  2373. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2374. break;
  2375. case 0x0e: /* push cs */
  2376. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2377. break;
  2378. case 0x10 ... 0x15:
  2379. adc: /* adc */
  2380. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2381. break;
  2382. case 0x16: /* push ss */
  2383. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2384. break;
  2385. case 0x17: /* pop ss */
  2386. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2387. if (rc != X86EMUL_CONTINUE)
  2388. goto done;
  2389. break;
  2390. case 0x18 ... 0x1d:
  2391. sbb: /* sbb */
  2392. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2393. break;
  2394. case 0x1e: /* push ds */
  2395. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2396. break;
  2397. case 0x1f: /* pop ds */
  2398. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2399. if (rc != X86EMUL_CONTINUE)
  2400. goto done;
  2401. break;
  2402. case 0x20 ... 0x25:
  2403. and: /* and */
  2404. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2405. break;
  2406. case 0x28 ... 0x2d:
  2407. sub: /* sub */
  2408. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2409. break;
  2410. case 0x30 ... 0x35:
  2411. xor: /* xor */
  2412. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2413. break;
  2414. case 0x38 ... 0x3d:
  2415. cmp: /* cmp */
  2416. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2417. break;
  2418. case 0x40 ... 0x47: /* inc r16/r32 */
  2419. emulate_1op("inc", c->dst, ctxt->eflags);
  2420. break;
  2421. case 0x48 ... 0x4f: /* dec r16/r32 */
  2422. emulate_1op("dec", c->dst, ctxt->eflags);
  2423. break;
  2424. case 0x50 ... 0x57: /* push reg */
  2425. emulate_push(ctxt, ops);
  2426. break;
  2427. case 0x58 ... 0x5f: /* pop reg */
  2428. pop_instruction:
  2429. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2430. if (rc != X86EMUL_CONTINUE)
  2431. goto done;
  2432. break;
  2433. case 0x60: /* pusha */
  2434. rc = emulate_pusha(ctxt, ops);
  2435. if (rc != X86EMUL_CONTINUE)
  2436. goto done;
  2437. break;
  2438. case 0x61: /* popa */
  2439. rc = emulate_popa(ctxt, ops);
  2440. if (rc != X86EMUL_CONTINUE)
  2441. goto done;
  2442. break;
  2443. case 0x63: /* movsxd */
  2444. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2445. goto cannot_emulate;
  2446. c->dst.val = (s32) c->src.val;
  2447. break;
  2448. case 0x68: /* push imm */
  2449. case 0x6a: /* push imm8 */
  2450. emulate_push(ctxt, ops);
  2451. break;
  2452. case 0x6c: /* insb */
  2453. case 0x6d: /* insw/insd */
  2454. c->dst.bytes = min(c->dst.bytes, 4u);
  2455. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2456. c->dst.bytes)) {
  2457. emulate_gp(ctxt, 0);
  2458. goto done;
  2459. }
  2460. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2461. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2462. goto done; /* IO is needed, skip writeback */
  2463. break;
  2464. case 0x6e: /* outsb */
  2465. case 0x6f: /* outsw/outsd */
  2466. c->src.bytes = min(c->src.bytes, 4u);
  2467. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2468. c->src.bytes)) {
  2469. emulate_gp(ctxt, 0);
  2470. goto done;
  2471. }
  2472. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2473. &c->src.val, 1, ctxt->vcpu);
  2474. c->dst.type = OP_NONE; /* nothing to writeback */
  2475. break;
  2476. case 0x70 ... 0x7f: /* jcc (short) */
  2477. if (test_cc(c->b, ctxt->eflags))
  2478. jmp_rel(c, c->src.val);
  2479. break;
  2480. case 0x80 ... 0x83: /* Grp1 */
  2481. switch (c->modrm_reg) {
  2482. case 0:
  2483. goto add;
  2484. case 1:
  2485. goto or;
  2486. case 2:
  2487. goto adc;
  2488. case 3:
  2489. goto sbb;
  2490. case 4:
  2491. goto and;
  2492. case 5:
  2493. goto sub;
  2494. case 6:
  2495. goto xor;
  2496. case 7:
  2497. goto cmp;
  2498. }
  2499. break;
  2500. case 0x84 ... 0x85:
  2501. test:
  2502. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2503. break;
  2504. case 0x86 ... 0x87: /* xchg */
  2505. xchg:
  2506. /* Write back the register source. */
  2507. switch (c->dst.bytes) {
  2508. case 1:
  2509. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2510. break;
  2511. case 2:
  2512. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2513. break;
  2514. case 4:
  2515. *c->src.ptr = (u32) c->dst.val;
  2516. break; /* 64b reg: zero-extend */
  2517. case 8:
  2518. *c->src.ptr = c->dst.val;
  2519. break;
  2520. }
  2521. /*
  2522. * Write back the memory destination with implicit LOCK
  2523. * prefix.
  2524. */
  2525. c->dst.val = c->src.val;
  2526. c->lock_prefix = 1;
  2527. break;
  2528. case 0x88 ... 0x8b: /* mov */
  2529. goto mov;
  2530. case 0x8c: /* mov r/m, sreg */
  2531. if (c->modrm_reg > VCPU_SREG_GS) {
  2532. emulate_ud(ctxt);
  2533. goto done;
  2534. }
  2535. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2536. break;
  2537. case 0x8d: /* lea r16/r32, m */
  2538. c->dst.val = c->modrm_ea;
  2539. break;
  2540. case 0x8e: { /* mov seg, r/m16 */
  2541. uint16_t sel;
  2542. sel = c->src.val;
  2543. if (c->modrm_reg == VCPU_SREG_CS ||
  2544. c->modrm_reg > VCPU_SREG_GS) {
  2545. emulate_ud(ctxt);
  2546. goto done;
  2547. }
  2548. if (c->modrm_reg == VCPU_SREG_SS)
  2549. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2550. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2551. c->dst.type = OP_NONE; /* Disable writeback. */
  2552. break;
  2553. }
  2554. case 0x8f: /* pop (sole member of Grp1a) */
  2555. rc = emulate_grp1a(ctxt, ops);
  2556. if (rc != X86EMUL_CONTINUE)
  2557. goto done;
  2558. break;
  2559. case 0x90: /* nop / xchg r8,rax */
  2560. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2561. c->dst.type = OP_NONE; /* nop */
  2562. break;
  2563. }
  2564. case 0x91 ... 0x97: /* xchg reg,rax */
  2565. c->src.type = OP_REG;
  2566. c->src.bytes = c->op_bytes;
  2567. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2568. c->src.val = *(c->src.ptr);
  2569. goto xchg;
  2570. case 0x9c: /* pushf */
  2571. c->src.val = (unsigned long) ctxt->eflags;
  2572. emulate_push(ctxt, ops);
  2573. break;
  2574. case 0x9d: /* popf */
  2575. c->dst.type = OP_REG;
  2576. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2577. c->dst.bytes = c->op_bytes;
  2578. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2579. if (rc != X86EMUL_CONTINUE)
  2580. goto done;
  2581. break;
  2582. case 0xa0 ... 0xa3: /* mov */
  2583. case 0xa4 ... 0xa5: /* movs */
  2584. goto mov;
  2585. case 0xa6 ... 0xa7: /* cmps */
  2586. c->dst.type = OP_NONE; /* Disable writeback. */
  2587. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2588. goto cmp;
  2589. case 0xa8 ... 0xa9: /* test ax, imm */
  2590. goto test;
  2591. case 0xaa ... 0xab: /* stos */
  2592. c->dst.val = c->regs[VCPU_REGS_RAX];
  2593. break;
  2594. case 0xac ... 0xad: /* lods */
  2595. goto mov;
  2596. case 0xae ... 0xaf: /* scas */
  2597. DPRINTF("Urk! I don't handle SCAS.\n");
  2598. goto cannot_emulate;
  2599. case 0xb0 ... 0xbf: /* mov r, imm */
  2600. goto mov;
  2601. case 0xc0 ... 0xc1:
  2602. emulate_grp2(ctxt);
  2603. break;
  2604. case 0xc3: /* ret */
  2605. c->dst.type = OP_REG;
  2606. c->dst.ptr = &c->eip;
  2607. c->dst.bytes = c->op_bytes;
  2608. goto pop_instruction;
  2609. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2610. mov:
  2611. c->dst.val = c->src.val;
  2612. break;
  2613. case 0xcb: /* ret far */
  2614. rc = emulate_ret_far(ctxt, ops);
  2615. if (rc != X86EMUL_CONTINUE)
  2616. goto done;
  2617. break;
  2618. case 0xd0 ... 0xd1: /* Grp2 */
  2619. c->src.val = 1;
  2620. emulate_grp2(ctxt);
  2621. break;
  2622. case 0xd2 ... 0xd3: /* Grp2 */
  2623. c->src.val = c->regs[VCPU_REGS_RCX];
  2624. emulate_grp2(ctxt);
  2625. break;
  2626. case 0xe4: /* inb */
  2627. case 0xe5: /* in */
  2628. goto do_io_in;
  2629. case 0xe6: /* outb */
  2630. case 0xe7: /* out */
  2631. goto do_io_out;
  2632. case 0xe8: /* call (near) */ {
  2633. long int rel = c->src.val;
  2634. c->src.val = (unsigned long) c->eip;
  2635. jmp_rel(c, rel);
  2636. emulate_push(ctxt, ops);
  2637. break;
  2638. }
  2639. case 0xe9: /* jmp rel */
  2640. goto jmp;
  2641. case 0xea: { /* jmp far */
  2642. unsigned short sel;
  2643. jump_far:
  2644. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2645. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2646. goto done;
  2647. c->eip = 0;
  2648. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2649. break;
  2650. }
  2651. case 0xeb:
  2652. jmp: /* jmp rel short */
  2653. jmp_rel(c, c->src.val);
  2654. c->dst.type = OP_NONE; /* Disable writeback. */
  2655. break;
  2656. case 0xec: /* in al,dx */
  2657. case 0xed: /* in (e/r)ax,dx */
  2658. c->src.val = c->regs[VCPU_REGS_RDX];
  2659. do_io_in:
  2660. c->dst.bytes = min(c->dst.bytes, 4u);
  2661. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2662. emulate_gp(ctxt, 0);
  2663. goto done;
  2664. }
  2665. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2666. &c->dst.val))
  2667. goto done; /* IO is needed */
  2668. break;
  2669. case 0xee: /* out dx,al */
  2670. case 0xef: /* out dx,(e/r)ax */
  2671. c->src.val = c->regs[VCPU_REGS_RDX];
  2672. do_io_out:
  2673. c->dst.bytes = min(c->dst.bytes, 4u);
  2674. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2675. emulate_gp(ctxt, 0);
  2676. goto done;
  2677. }
  2678. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2679. ctxt->vcpu);
  2680. c->dst.type = OP_NONE; /* Disable writeback. */
  2681. break;
  2682. case 0xf4: /* hlt */
  2683. ctxt->vcpu->arch.halt_request = 1;
  2684. break;
  2685. case 0xf5: /* cmc */
  2686. /* complement carry flag from eflags reg */
  2687. ctxt->eflags ^= EFLG_CF;
  2688. c->dst.type = OP_NONE; /* Disable writeback. */
  2689. break;
  2690. case 0xf6 ... 0xf7: /* Grp3 */
  2691. if (!emulate_grp3(ctxt, ops))
  2692. goto cannot_emulate;
  2693. break;
  2694. case 0xf8: /* clc */
  2695. ctxt->eflags &= ~EFLG_CF;
  2696. c->dst.type = OP_NONE; /* Disable writeback. */
  2697. break;
  2698. case 0xfa: /* cli */
  2699. if (emulator_bad_iopl(ctxt, ops)) {
  2700. emulate_gp(ctxt, 0);
  2701. goto done;
  2702. } else {
  2703. ctxt->eflags &= ~X86_EFLAGS_IF;
  2704. c->dst.type = OP_NONE; /* Disable writeback. */
  2705. }
  2706. break;
  2707. case 0xfb: /* sti */
  2708. if (emulator_bad_iopl(ctxt, ops)) {
  2709. emulate_gp(ctxt, 0);
  2710. goto done;
  2711. } else {
  2712. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2713. ctxt->eflags |= X86_EFLAGS_IF;
  2714. c->dst.type = OP_NONE; /* Disable writeback. */
  2715. }
  2716. break;
  2717. case 0xfc: /* cld */
  2718. ctxt->eflags &= ~EFLG_DF;
  2719. c->dst.type = OP_NONE; /* Disable writeback. */
  2720. break;
  2721. case 0xfd: /* std */
  2722. ctxt->eflags |= EFLG_DF;
  2723. c->dst.type = OP_NONE; /* Disable writeback. */
  2724. break;
  2725. case 0xfe: /* Grp4 */
  2726. grp45:
  2727. rc = emulate_grp45(ctxt, ops);
  2728. if (rc != X86EMUL_CONTINUE)
  2729. goto done;
  2730. break;
  2731. case 0xff: /* Grp5 */
  2732. if (c->modrm_reg == 5)
  2733. goto jump_far;
  2734. goto grp45;
  2735. default:
  2736. goto cannot_emulate;
  2737. }
  2738. writeback:
  2739. rc = writeback(ctxt, ops);
  2740. if (rc != X86EMUL_CONTINUE)
  2741. goto done;
  2742. /*
  2743. * restore dst type in case the decoding will be reused
  2744. * (happens for string instruction )
  2745. */
  2746. c->dst.type = saved_dst_type;
  2747. if ((c->d & SrcMask) == SrcSI)
  2748. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2749. VCPU_REGS_RSI, &c->src);
  2750. if ((c->d & DstMask) == DstDI)
  2751. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2752. &c->dst);
  2753. if (c->rep_prefix && (c->d & String)) {
  2754. struct read_cache *rc = &ctxt->decode.io_read;
  2755. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2756. /*
  2757. * Re-enter guest when pio read ahead buffer is empty or,
  2758. * if it is not used, after each 1024 iteration.
  2759. */
  2760. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2761. (rc->end != 0 && rc->end == rc->pos))
  2762. ctxt->restart = false;
  2763. }
  2764. /*
  2765. * reset read cache here in case string instruction is restared
  2766. * without decoding
  2767. */
  2768. ctxt->decode.mem_read.end = 0;
  2769. ctxt->eip = c->eip;
  2770. done:
  2771. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2772. twobyte_insn:
  2773. switch (c->b) {
  2774. case 0x01: /* lgdt, lidt, lmsw */
  2775. switch (c->modrm_reg) {
  2776. u16 size;
  2777. unsigned long address;
  2778. case 0: /* vmcall */
  2779. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2780. goto cannot_emulate;
  2781. rc = kvm_fix_hypercall(ctxt->vcpu);
  2782. if (rc != X86EMUL_CONTINUE)
  2783. goto done;
  2784. /* Let the processor re-execute the fixed hypercall */
  2785. c->eip = ctxt->eip;
  2786. /* Disable writeback. */
  2787. c->dst.type = OP_NONE;
  2788. break;
  2789. case 2: /* lgdt */
  2790. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2791. &size, &address, c->op_bytes);
  2792. if (rc != X86EMUL_CONTINUE)
  2793. goto done;
  2794. realmode_lgdt(ctxt->vcpu, size, address);
  2795. /* Disable writeback. */
  2796. c->dst.type = OP_NONE;
  2797. break;
  2798. case 3: /* lidt/vmmcall */
  2799. if (c->modrm_mod == 3) {
  2800. switch (c->modrm_rm) {
  2801. case 1:
  2802. rc = kvm_fix_hypercall(ctxt->vcpu);
  2803. if (rc != X86EMUL_CONTINUE)
  2804. goto done;
  2805. break;
  2806. default:
  2807. goto cannot_emulate;
  2808. }
  2809. } else {
  2810. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2811. &size, &address,
  2812. c->op_bytes);
  2813. if (rc != X86EMUL_CONTINUE)
  2814. goto done;
  2815. realmode_lidt(ctxt->vcpu, size, address);
  2816. }
  2817. /* Disable writeback. */
  2818. c->dst.type = OP_NONE;
  2819. break;
  2820. case 4: /* smsw */
  2821. c->dst.bytes = 2;
  2822. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2823. break;
  2824. case 6: /* lmsw */
  2825. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2826. (c->src.val & 0x0f), ctxt->vcpu);
  2827. c->dst.type = OP_NONE;
  2828. break;
  2829. case 5: /* not defined */
  2830. emulate_ud(ctxt);
  2831. goto done;
  2832. case 7: /* invlpg*/
  2833. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2834. /* Disable writeback. */
  2835. c->dst.type = OP_NONE;
  2836. break;
  2837. default:
  2838. goto cannot_emulate;
  2839. }
  2840. break;
  2841. case 0x05: /* syscall */
  2842. rc = emulate_syscall(ctxt, ops);
  2843. if (rc != X86EMUL_CONTINUE)
  2844. goto done;
  2845. else
  2846. goto writeback;
  2847. break;
  2848. case 0x06:
  2849. emulate_clts(ctxt->vcpu);
  2850. c->dst.type = OP_NONE;
  2851. break;
  2852. case 0x09: /* wbinvd */
  2853. kvm_emulate_wbinvd(ctxt->vcpu);
  2854. c->dst.type = OP_NONE;
  2855. break;
  2856. case 0x08: /* invd */
  2857. case 0x0d: /* GrpP (prefetch) */
  2858. case 0x18: /* Grp16 (prefetch/nop) */
  2859. c->dst.type = OP_NONE;
  2860. break;
  2861. case 0x20: /* mov cr, reg */
  2862. switch (c->modrm_reg) {
  2863. case 1:
  2864. case 5 ... 7:
  2865. case 9 ... 15:
  2866. emulate_ud(ctxt);
  2867. goto done;
  2868. }
  2869. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2870. c->dst.type = OP_NONE; /* no writeback */
  2871. break;
  2872. case 0x21: /* mov from dr to reg */
  2873. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2874. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2875. emulate_ud(ctxt);
  2876. goto done;
  2877. }
  2878. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2879. c->dst.type = OP_NONE; /* no writeback */
  2880. break;
  2881. case 0x22: /* mov reg, cr */
  2882. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2883. emulate_gp(ctxt, 0);
  2884. goto done;
  2885. }
  2886. c->dst.type = OP_NONE;
  2887. break;
  2888. case 0x23: /* mov from reg to dr */
  2889. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2890. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2891. emulate_ud(ctxt);
  2892. goto done;
  2893. }
  2894. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2895. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2896. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2897. /* #UD condition is already handled by the code above */
  2898. emulate_gp(ctxt, 0);
  2899. goto done;
  2900. }
  2901. c->dst.type = OP_NONE; /* no writeback */
  2902. break;
  2903. case 0x30:
  2904. /* wrmsr */
  2905. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2906. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2907. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2908. emulate_gp(ctxt, 0);
  2909. goto done;
  2910. }
  2911. rc = X86EMUL_CONTINUE;
  2912. c->dst.type = OP_NONE;
  2913. break;
  2914. case 0x32:
  2915. /* rdmsr */
  2916. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2917. emulate_gp(ctxt, 0);
  2918. goto done;
  2919. } else {
  2920. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2921. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2922. }
  2923. rc = X86EMUL_CONTINUE;
  2924. c->dst.type = OP_NONE;
  2925. break;
  2926. case 0x34: /* sysenter */
  2927. rc = emulate_sysenter(ctxt, ops);
  2928. if (rc != X86EMUL_CONTINUE)
  2929. goto done;
  2930. else
  2931. goto writeback;
  2932. break;
  2933. case 0x35: /* sysexit */
  2934. rc = emulate_sysexit(ctxt, ops);
  2935. if (rc != X86EMUL_CONTINUE)
  2936. goto done;
  2937. else
  2938. goto writeback;
  2939. break;
  2940. case 0x40 ... 0x4f: /* cmov */
  2941. c->dst.val = c->dst.orig_val = c->src.val;
  2942. if (!test_cc(c->b, ctxt->eflags))
  2943. c->dst.type = OP_NONE; /* no writeback */
  2944. break;
  2945. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2946. if (test_cc(c->b, ctxt->eflags))
  2947. jmp_rel(c, c->src.val);
  2948. c->dst.type = OP_NONE;
  2949. break;
  2950. case 0xa0: /* push fs */
  2951. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2952. break;
  2953. case 0xa1: /* pop fs */
  2954. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2955. if (rc != X86EMUL_CONTINUE)
  2956. goto done;
  2957. break;
  2958. case 0xa3:
  2959. bt: /* bt */
  2960. c->dst.type = OP_NONE;
  2961. /* only subword offset */
  2962. c->src.val &= (c->dst.bytes << 3) - 1;
  2963. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2964. break;
  2965. case 0xa4: /* shld imm8, r, r/m */
  2966. case 0xa5: /* shld cl, r, r/m */
  2967. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2968. break;
  2969. case 0xa8: /* push gs */
  2970. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  2971. break;
  2972. case 0xa9: /* pop gs */
  2973. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2974. if (rc != X86EMUL_CONTINUE)
  2975. goto done;
  2976. break;
  2977. case 0xab:
  2978. bts: /* bts */
  2979. /* only subword offset */
  2980. c->src.val &= (c->dst.bytes << 3) - 1;
  2981. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2982. break;
  2983. case 0xac: /* shrd imm8, r, r/m */
  2984. case 0xad: /* shrd cl, r, r/m */
  2985. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2986. break;
  2987. case 0xae: /* clflush */
  2988. break;
  2989. case 0xb0 ... 0xb1: /* cmpxchg */
  2990. /*
  2991. * Save real source value, then compare EAX against
  2992. * destination.
  2993. */
  2994. c->src.orig_val = c->src.val;
  2995. c->src.val = c->regs[VCPU_REGS_RAX];
  2996. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2997. if (ctxt->eflags & EFLG_ZF) {
  2998. /* Success: write back to memory. */
  2999. c->dst.val = c->src.orig_val;
  3000. } else {
  3001. /* Failure: write the value we saw to EAX. */
  3002. c->dst.type = OP_REG;
  3003. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3004. }
  3005. break;
  3006. case 0xb3:
  3007. btr: /* btr */
  3008. /* only subword offset */
  3009. c->src.val &= (c->dst.bytes << 3) - 1;
  3010. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3011. break;
  3012. case 0xb6 ... 0xb7: /* movzx */
  3013. c->dst.bytes = c->op_bytes;
  3014. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3015. : (u16) c->src.val;
  3016. break;
  3017. case 0xba: /* Grp8 */
  3018. switch (c->modrm_reg & 3) {
  3019. case 0:
  3020. goto bt;
  3021. case 1:
  3022. goto bts;
  3023. case 2:
  3024. goto btr;
  3025. case 3:
  3026. goto btc;
  3027. }
  3028. break;
  3029. case 0xbb:
  3030. btc: /* btc */
  3031. /* only subword offset */
  3032. c->src.val &= (c->dst.bytes << 3) - 1;
  3033. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3034. break;
  3035. case 0xbe ... 0xbf: /* movsx */
  3036. c->dst.bytes = c->op_bytes;
  3037. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3038. (s16) c->src.val;
  3039. break;
  3040. case 0xc3: /* movnti */
  3041. c->dst.bytes = c->op_bytes;
  3042. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3043. (u64) c->src.val;
  3044. break;
  3045. case 0xc7: /* Grp9 (cmpxchg8b) */
  3046. rc = emulate_grp9(ctxt, ops);
  3047. if (rc != X86EMUL_CONTINUE)
  3048. goto done;
  3049. break;
  3050. default:
  3051. goto cannot_emulate;
  3052. }
  3053. goto writeback;
  3054. cannot_emulate:
  3055. DPRINTF("Cannot emulate %02x\n", c->b);
  3056. return -1;
  3057. }