i915_irq.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i965[] = {
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  75. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  81. };
  82. static void ibx_hpd_irq_setup(struct drm_device *dev);
  83. static void i915_hpd_irq_setup(struct drm_device *dev);
  84. /* For display hotplug interrupt */
  85. static void
  86. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. if ((dev_priv->irq_mask & mask) != 0) {
  89. dev_priv->irq_mask &= ~mask;
  90. I915_WRITE(DEIMR, dev_priv->irq_mask);
  91. POSTING_READ(DEIMR);
  92. }
  93. }
  94. static void
  95. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  96. {
  97. if ((dev_priv->irq_mask & mask) != mask) {
  98. dev_priv->irq_mask |= mask;
  99. I915_WRITE(DEIMR, dev_priv->irq_mask);
  100. POSTING_READ(DEIMR);
  101. }
  102. }
  103. static bool ivb_can_enable_err_int(struct drm_device *dev)
  104. {
  105. struct drm_i915_private *dev_priv = dev->dev_private;
  106. struct intel_crtc *crtc;
  107. enum pipe pipe;
  108. for_each_pipe(pipe) {
  109. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  110. if (crtc->cpu_fifo_underrun_disabled)
  111. return false;
  112. }
  113. return true;
  114. }
  115. static bool cpt_can_enable_serr_int(struct drm_device *dev)
  116. {
  117. struct drm_i915_private *dev_priv = dev->dev_private;
  118. enum pipe pipe;
  119. struct intel_crtc *crtc;
  120. for_each_pipe(pipe) {
  121. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  122. if (crtc->pch_fifo_underrun_disabled)
  123. return false;
  124. }
  125. return true;
  126. }
  127. static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
  128. enum pipe pipe, bool enable)
  129. {
  130. struct drm_i915_private *dev_priv = dev->dev_private;
  131. uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
  132. DE_PIPEB_FIFO_UNDERRUN;
  133. if (enable)
  134. ironlake_enable_display_irq(dev_priv, bit);
  135. else
  136. ironlake_disable_display_irq(dev_priv, bit);
  137. }
  138. static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
  139. bool enable)
  140. {
  141. struct drm_i915_private *dev_priv = dev->dev_private;
  142. if (enable) {
  143. if (!ivb_can_enable_err_int(dev))
  144. return;
  145. I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
  146. ERR_INT_FIFO_UNDERRUN_B |
  147. ERR_INT_FIFO_UNDERRUN_C);
  148. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  149. } else {
  150. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  151. }
  152. }
  153. static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
  154. bool enable)
  155. {
  156. struct drm_device *dev = crtc->base.dev;
  157. struct drm_i915_private *dev_priv = dev->dev_private;
  158. uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
  159. SDE_TRANSB_FIFO_UNDER;
  160. if (enable)
  161. I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
  162. else
  163. I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
  164. POSTING_READ(SDEIMR);
  165. }
  166. static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
  167. enum transcoder pch_transcoder,
  168. bool enable)
  169. {
  170. struct drm_i915_private *dev_priv = dev->dev_private;
  171. if (enable) {
  172. if (!cpt_can_enable_serr_int(dev))
  173. return;
  174. I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
  175. SERR_INT_TRANS_B_FIFO_UNDERRUN |
  176. SERR_INT_TRANS_C_FIFO_UNDERRUN);
  177. I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
  178. } else {
  179. I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
  180. }
  181. POSTING_READ(SDEIMR);
  182. }
  183. /**
  184. * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
  185. * @dev: drm device
  186. * @pipe: pipe
  187. * @enable: true if we want to report FIFO underrun errors, false otherwise
  188. *
  189. * This function makes us disable or enable CPU fifo underruns for a specific
  190. * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
  191. * reporting for one pipe may also disable all the other CPU error interruts for
  192. * the other pipes, due to the fact that there's just one interrupt mask/enable
  193. * bit for all the pipes.
  194. *
  195. * Returns the previous state of underrun reporting.
  196. */
  197. bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  198. enum pipe pipe, bool enable)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  202. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  203. unsigned long flags;
  204. bool ret;
  205. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  206. ret = !intel_crtc->cpu_fifo_underrun_disabled;
  207. if (enable == ret)
  208. goto done;
  209. intel_crtc->cpu_fifo_underrun_disabled = !enable;
  210. if (IS_GEN5(dev) || IS_GEN6(dev))
  211. ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
  212. else if (IS_GEN7(dev))
  213. ivybridge_set_fifo_underrun_reporting(dev, enable);
  214. done:
  215. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  216. return ret;
  217. }
  218. /**
  219. * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
  220. * @dev: drm device
  221. * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
  222. * @enable: true if we want to report FIFO underrun errors, false otherwise
  223. *
  224. * This function makes us disable or enable PCH fifo underruns for a specific
  225. * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
  226. * underrun reporting for one transcoder may also disable all the other PCH
  227. * error interruts for the other transcoders, due to the fact that there's just
  228. * one interrupt mask/enable bit for all the transcoders.
  229. *
  230. * Returns the previous state of underrun reporting.
  231. */
  232. bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  233. enum transcoder pch_transcoder,
  234. bool enable)
  235. {
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. enum pipe p;
  238. struct drm_crtc *crtc;
  239. struct intel_crtc *intel_crtc;
  240. unsigned long flags;
  241. bool ret;
  242. if (HAS_PCH_LPT(dev)) {
  243. crtc = NULL;
  244. for_each_pipe(p) {
  245. struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
  246. if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
  247. crtc = c;
  248. break;
  249. }
  250. }
  251. if (!crtc) {
  252. DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
  253. return false;
  254. }
  255. } else {
  256. crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
  257. }
  258. intel_crtc = to_intel_crtc(crtc);
  259. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  260. ret = !intel_crtc->pch_fifo_underrun_disabled;
  261. if (enable == ret)
  262. goto done;
  263. intel_crtc->pch_fifo_underrun_disabled = !enable;
  264. if (HAS_PCH_IBX(dev))
  265. ibx_set_fifo_underrun_reporting(intel_crtc, enable);
  266. else
  267. cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  268. done:
  269. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  270. return ret;
  271. }
  272. void
  273. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  274. {
  275. u32 reg = PIPESTAT(pipe);
  276. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  277. if ((pipestat & mask) == mask)
  278. return;
  279. /* Enable the interrupt, clear any pending status */
  280. pipestat |= mask | (mask >> 16);
  281. I915_WRITE(reg, pipestat);
  282. POSTING_READ(reg);
  283. }
  284. void
  285. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  286. {
  287. u32 reg = PIPESTAT(pipe);
  288. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  289. if ((pipestat & mask) == 0)
  290. return;
  291. pipestat &= ~mask;
  292. I915_WRITE(reg, pipestat);
  293. POSTING_READ(reg);
  294. }
  295. /**
  296. * intel_enable_asle - enable ASLE interrupt for OpRegion
  297. */
  298. void intel_enable_asle(struct drm_device *dev)
  299. {
  300. drm_i915_private_t *dev_priv = dev->dev_private;
  301. unsigned long irqflags;
  302. /* FIXME: opregion/asle for VLV */
  303. if (IS_VALLEYVIEW(dev))
  304. return;
  305. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  306. if (HAS_PCH_SPLIT(dev))
  307. ironlake_enable_display_irq(dev_priv, DE_GSE);
  308. else {
  309. i915_enable_pipestat(dev_priv, 1,
  310. PIPE_LEGACY_BLC_EVENT_ENABLE);
  311. if (INTEL_INFO(dev)->gen >= 4)
  312. i915_enable_pipestat(dev_priv, 0,
  313. PIPE_LEGACY_BLC_EVENT_ENABLE);
  314. }
  315. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  316. }
  317. /**
  318. * i915_pipe_enabled - check if a pipe is enabled
  319. * @dev: DRM device
  320. * @pipe: pipe to check
  321. *
  322. * Reading certain registers when the pipe is disabled can hang the chip.
  323. * Use this routine to make sure the PLL is running and the pipe is active
  324. * before reading such registers if unsure.
  325. */
  326. static int
  327. i915_pipe_enabled(struct drm_device *dev, int pipe)
  328. {
  329. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  330. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  331. pipe);
  332. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  333. }
  334. /* Called from drm generic code, passed a 'crtc', which
  335. * we use as a pipe index
  336. */
  337. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  338. {
  339. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  340. unsigned long high_frame;
  341. unsigned long low_frame;
  342. u32 high1, high2, low;
  343. if (!i915_pipe_enabled(dev, pipe)) {
  344. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  345. "pipe %c\n", pipe_name(pipe));
  346. return 0;
  347. }
  348. high_frame = PIPEFRAME(pipe);
  349. low_frame = PIPEFRAMEPIXEL(pipe);
  350. /*
  351. * High & low register fields aren't synchronized, so make sure
  352. * we get a low value that's stable across two reads of the high
  353. * register.
  354. */
  355. do {
  356. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  357. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  358. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  359. } while (high1 != high2);
  360. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  361. low >>= PIPE_FRAME_LOW_SHIFT;
  362. return (high1 << 8) | low;
  363. }
  364. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  365. {
  366. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  367. int reg = PIPE_FRMCOUNT_GM45(pipe);
  368. if (!i915_pipe_enabled(dev, pipe)) {
  369. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  370. "pipe %c\n", pipe_name(pipe));
  371. return 0;
  372. }
  373. return I915_READ(reg);
  374. }
  375. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  376. int *vpos, int *hpos)
  377. {
  378. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  379. u32 vbl = 0, position = 0;
  380. int vbl_start, vbl_end, htotal, vtotal;
  381. bool in_vbl = true;
  382. int ret = 0;
  383. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  384. pipe);
  385. if (!i915_pipe_enabled(dev, pipe)) {
  386. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  387. "pipe %c\n", pipe_name(pipe));
  388. return 0;
  389. }
  390. /* Get vtotal. */
  391. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  392. if (INTEL_INFO(dev)->gen >= 4) {
  393. /* No obvious pixelcount register. Only query vertical
  394. * scanout position from Display scan line register.
  395. */
  396. position = I915_READ(PIPEDSL(pipe));
  397. /* Decode into vertical scanout position. Don't have
  398. * horizontal scanout position.
  399. */
  400. *vpos = position & 0x1fff;
  401. *hpos = 0;
  402. } else {
  403. /* Have access to pixelcount since start of frame.
  404. * We can split this into vertical and horizontal
  405. * scanout position.
  406. */
  407. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  408. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  409. *vpos = position / htotal;
  410. *hpos = position - (*vpos * htotal);
  411. }
  412. /* Query vblank area. */
  413. vbl = I915_READ(VBLANK(cpu_transcoder));
  414. /* Test position against vblank region. */
  415. vbl_start = vbl & 0x1fff;
  416. vbl_end = (vbl >> 16) & 0x1fff;
  417. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  418. in_vbl = false;
  419. /* Inside "upper part" of vblank area? Apply corrective offset: */
  420. if (in_vbl && (*vpos >= vbl_start))
  421. *vpos = *vpos - vtotal;
  422. /* Readouts valid? */
  423. if (vbl > 0)
  424. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  425. /* In vblank? */
  426. if (in_vbl)
  427. ret |= DRM_SCANOUTPOS_INVBL;
  428. return ret;
  429. }
  430. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  431. int *max_error,
  432. struct timeval *vblank_time,
  433. unsigned flags)
  434. {
  435. struct drm_crtc *crtc;
  436. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  437. DRM_ERROR("Invalid crtc %d\n", pipe);
  438. return -EINVAL;
  439. }
  440. /* Get drm_crtc to timestamp: */
  441. crtc = intel_get_crtc_for_pipe(dev, pipe);
  442. if (crtc == NULL) {
  443. DRM_ERROR("Invalid crtc %d\n", pipe);
  444. return -EINVAL;
  445. }
  446. if (!crtc->enabled) {
  447. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  448. return -EBUSY;
  449. }
  450. /* Helper routine in DRM core does all the work: */
  451. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  452. vblank_time, flags,
  453. crtc);
  454. }
  455. static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
  456. {
  457. enum drm_connector_status old_status;
  458. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  459. old_status = connector->status;
  460. connector->status = connector->funcs->detect(connector, false);
  461. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
  462. connector->base.id,
  463. drm_get_connector_name(connector),
  464. old_status, connector->status);
  465. return (old_status != connector->status);
  466. }
  467. /*
  468. * Handle hotplug events outside the interrupt handler proper.
  469. */
  470. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  471. static void i915_hotplug_work_func(struct work_struct *work)
  472. {
  473. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  474. hotplug_work);
  475. struct drm_device *dev = dev_priv->dev;
  476. struct drm_mode_config *mode_config = &dev->mode_config;
  477. struct intel_connector *intel_connector;
  478. struct intel_encoder *intel_encoder;
  479. struct drm_connector *connector;
  480. unsigned long irqflags;
  481. bool hpd_disabled = false;
  482. bool changed = false;
  483. u32 hpd_event_bits;
  484. /* HPD irq before everything is fully set up. */
  485. if (!dev_priv->enable_hotplug_processing)
  486. return;
  487. mutex_lock(&mode_config->mutex);
  488. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  489. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  490. hpd_event_bits = dev_priv->hpd_event_bits;
  491. dev_priv->hpd_event_bits = 0;
  492. list_for_each_entry(connector, &mode_config->connector_list, head) {
  493. intel_connector = to_intel_connector(connector);
  494. intel_encoder = intel_connector->encoder;
  495. if (intel_encoder->hpd_pin > HPD_NONE &&
  496. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  497. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  498. DRM_INFO("HPD interrupt storm detected on connector %s: "
  499. "switching from hotplug detection to polling\n",
  500. drm_get_connector_name(connector));
  501. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  502. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  503. | DRM_CONNECTOR_POLL_DISCONNECT;
  504. hpd_disabled = true;
  505. }
  506. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  507. DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
  508. drm_get_connector_name(connector), intel_encoder->hpd_pin);
  509. }
  510. }
  511. /* if there were no outputs to poll, poll was disabled,
  512. * therefore make sure it's enabled when disabling HPD on
  513. * some connectors */
  514. if (hpd_disabled) {
  515. drm_kms_helper_poll_enable(dev);
  516. mod_timer(&dev_priv->hotplug_reenable_timer,
  517. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  518. }
  519. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  520. list_for_each_entry(connector, &mode_config->connector_list, head) {
  521. intel_connector = to_intel_connector(connector);
  522. intel_encoder = intel_connector->encoder;
  523. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  524. if (intel_encoder->hot_plug)
  525. intel_encoder->hot_plug(intel_encoder);
  526. if (intel_hpd_irq_event(dev, connector))
  527. changed = true;
  528. }
  529. }
  530. mutex_unlock(&mode_config->mutex);
  531. if (changed)
  532. drm_kms_helper_hotplug_event(dev);
  533. }
  534. static void ironlake_handle_rps_change(struct drm_device *dev)
  535. {
  536. drm_i915_private_t *dev_priv = dev->dev_private;
  537. u32 busy_up, busy_down, max_avg, min_avg;
  538. u8 new_delay;
  539. unsigned long flags;
  540. spin_lock_irqsave(&mchdev_lock, flags);
  541. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  542. new_delay = dev_priv->ips.cur_delay;
  543. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  544. busy_up = I915_READ(RCPREVBSYTUPAVG);
  545. busy_down = I915_READ(RCPREVBSYTDNAVG);
  546. max_avg = I915_READ(RCBMAXAVG);
  547. min_avg = I915_READ(RCBMINAVG);
  548. /* Handle RCS change request from hw */
  549. if (busy_up > max_avg) {
  550. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  551. new_delay = dev_priv->ips.cur_delay - 1;
  552. if (new_delay < dev_priv->ips.max_delay)
  553. new_delay = dev_priv->ips.max_delay;
  554. } else if (busy_down < min_avg) {
  555. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  556. new_delay = dev_priv->ips.cur_delay + 1;
  557. if (new_delay > dev_priv->ips.min_delay)
  558. new_delay = dev_priv->ips.min_delay;
  559. }
  560. if (ironlake_set_drps(dev, new_delay))
  561. dev_priv->ips.cur_delay = new_delay;
  562. spin_unlock_irqrestore(&mchdev_lock, flags);
  563. return;
  564. }
  565. static void notify_ring(struct drm_device *dev,
  566. struct intel_ring_buffer *ring)
  567. {
  568. struct drm_i915_private *dev_priv = dev->dev_private;
  569. if (ring->obj == NULL)
  570. return;
  571. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  572. wake_up_all(&ring->irq_queue);
  573. if (i915_enable_hangcheck) {
  574. dev_priv->gpu_error.hangcheck_count = 0;
  575. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  576. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  577. }
  578. }
  579. static void gen6_pm_rps_work(struct work_struct *work)
  580. {
  581. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  582. rps.work);
  583. u32 pm_iir, pm_imr;
  584. u8 new_delay;
  585. spin_lock_irq(&dev_priv->rps.lock);
  586. pm_iir = dev_priv->rps.pm_iir;
  587. dev_priv->rps.pm_iir = 0;
  588. pm_imr = I915_READ(GEN6_PMIMR);
  589. I915_WRITE(GEN6_PMIMR, 0);
  590. spin_unlock_irq(&dev_priv->rps.lock);
  591. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  592. return;
  593. mutex_lock(&dev_priv->rps.hw_lock);
  594. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  595. new_delay = dev_priv->rps.cur_delay + 1;
  596. else
  597. new_delay = dev_priv->rps.cur_delay - 1;
  598. /* sysfs frequency interfaces may have snuck in while servicing the
  599. * interrupt
  600. */
  601. if (!(new_delay > dev_priv->rps.max_delay ||
  602. new_delay < dev_priv->rps.min_delay)) {
  603. if (IS_VALLEYVIEW(dev_priv->dev))
  604. valleyview_set_rps(dev_priv->dev, new_delay);
  605. else
  606. gen6_set_rps(dev_priv->dev, new_delay);
  607. }
  608. if (IS_VALLEYVIEW(dev_priv->dev)) {
  609. /*
  610. * On VLV, when we enter RC6 we may not be at the minimum
  611. * voltage level, so arm a timer to check. It should only
  612. * fire when there's activity or once after we've entered
  613. * RC6, and then won't be re-armed until the next RPS interrupt.
  614. */
  615. mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
  616. msecs_to_jiffies(100));
  617. }
  618. mutex_unlock(&dev_priv->rps.hw_lock);
  619. }
  620. /**
  621. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  622. * occurred.
  623. * @work: workqueue struct
  624. *
  625. * Doesn't actually do anything except notify userspace. As a consequence of
  626. * this event, userspace should try to remap the bad rows since statistically
  627. * it is likely the same row is more likely to go bad again.
  628. */
  629. static void ivybridge_parity_work(struct work_struct *work)
  630. {
  631. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  632. l3_parity.error_work);
  633. u32 error_status, row, bank, subbank;
  634. char *parity_event[5];
  635. uint32_t misccpctl;
  636. unsigned long flags;
  637. /* We must turn off DOP level clock gating to access the L3 registers.
  638. * In order to prevent a get/put style interface, acquire struct mutex
  639. * any time we access those registers.
  640. */
  641. mutex_lock(&dev_priv->dev->struct_mutex);
  642. misccpctl = I915_READ(GEN7_MISCCPCTL);
  643. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  644. POSTING_READ(GEN7_MISCCPCTL);
  645. error_status = I915_READ(GEN7_L3CDERRST1);
  646. row = GEN7_PARITY_ERROR_ROW(error_status);
  647. bank = GEN7_PARITY_ERROR_BANK(error_status);
  648. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  649. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  650. GEN7_L3CDERRST1_ENABLE);
  651. POSTING_READ(GEN7_L3CDERRST1);
  652. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  653. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  654. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  655. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  656. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  657. mutex_unlock(&dev_priv->dev->struct_mutex);
  658. parity_event[0] = "L3_PARITY_ERROR=1";
  659. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  660. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  661. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  662. parity_event[4] = NULL;
  663. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  664. KOBJ_CHANGE, parity_event);
  665. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  666. row, bank, subbank);
  667. kfree(parity_event[3]);
  668. kfree(parity_event[2]);
  669. kfree(parity_event[1]);
  670. }
  671. static void ivybridge_handle_parity_error(struct drm_device *dev)
  672. {
  673. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  674. unsigned long flags;
  675. if (!HAS_L3_GPU_CACHE(dev))
  676. return;
  677. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  678. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  679. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  680. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  681. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  682. }
  683. static void snb_gt_irq_handler(struct drm_device *dev,
  684. struct drm_i915_private *dev_priv,
  685. u32 gt_iir)
  686. {
  687. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  688. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  689. notify_ring(dev, &dev_priv->ring[RCS]);
  690. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  691. notify_ring(dev, &dev_priv->ring[VCS]);
  692. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  693. notify_ring(dev, &dev_priv->ring[BCS]);
  694. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  695. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  696. GT_RENDER_CS_ERROR_INTERRUPT)) {
  697. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  698. i915_handle_error(dev, false);
  699. }
  700. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  701. ivybridge_handle_parity_error(dev);
  702. }
  703. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  704. u32 pm_iir)
  705. {
  706. unsigned long flags;
  707. /*
  708. * IIR bits should never already be set because IMR should
  709. * prevent an interrupt from being shown in IIR. The warning
  710. * displays a case where we've unsafely cleared
  711. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  712. * type is not a problem, it displays a problem in the logic.
  713. *
  714. * The mask bit in IMR is cleared by dev_priv->rps.work.
  715. */
  716. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  717. dev_priv->rps.pm_iir |= pm_iir;
  718. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  719. POSTING_READ(GEN6_PMIMR);
  720. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  721. queue_work(dev_priv->wq, &dev_priv->rps.work);
  722. }
  723. #define HPD_STORM_DETECT_PERIOD 1000
  724. #define HPD_STORM_THRESHOLD 5
  725. static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
  726. u32 hotplug_trigger,
  727. const u32 *hpd)
  728. {
  729. drm_i915_private_t *dev_priv = dev->dev_private;
  730. unsigned long irqflags;
  731. int i;
  732. bool ret = false;
  733. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  734. for (i = 1; i < HPD_NUM_PINS; i++) {
  735. if (!(hpd[i] & hotplug_trigger) ||
  736. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  737. dev_priv->hpd_event_bits |= (1 << i);
  738. continue;
  739. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  740. dev_priv->hpd_stats[i].hpd_last_jiffies
  741. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  742. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  743. dev_priv->hpd_stats[i].hpd_cnt = 0;
  744. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  745. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  746. dev_priv->hpd_event_bits &= ~(1 << i);
  747. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  748. ret = true;
  749. } else {
  750. dev_priv->hpd_stats[i].hpd_cnt++;
  751. }
  752. }
  753. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  754. return ret;
  755. }
  756. static void gmbus_irq_handler(struct drm_device *dev)
  757. {
  758. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  759. wake_up_all(&dev_priv->gmbus_wait_queue);
  760. }
  761. static void dp_aux_irq_handler(struct drm_device *dev)
  762. {
  763. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  764. wake_up_all(&dev_priv->gmbus_wait_queue);
  765. }
  766. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  767. {
  768. struct drm_device *dev = (struct drm_device *) arg;
  769. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  770. u32 iir, gt_iir, pm_iir;
  771. irqreturn_t ret = IRQ_NONE;
  772. unsigned long irqflags;
  773. int pipe;
  774. u32 pipe_stats[I915_MAX_PIPES];
  775. atomic_inc(&dev_priv->irq_received);
  776. while (true) {
  777. iir = I915_READ(VLV_IIR);
  778. gt_iir = I915_READ(GTIIR);
  779. pm_iir = I915_READ(GEN6_PMIIR);
  780. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  781. goto out;
  782. ret = IRQ_HANDLED;
  783. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  784. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  785. for_each_pipe(pipe) {
  786. int reg = PIPESTAT(pipe);
  787. pipe_stats[pipe] = I915_READ(reg);
  788. /*
  789. * Clear the PIPE*STAT regs before the IIR
  790. */
  791. if (pipe_stats[pipe] & 0x8000ffff) {
  792. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  793. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  794. pipe_name(pipe));
  795. I915_WRITE(reg, pipe_stats[pipe]);
  796. }
  797. }
  798. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  799. for_each_pipe(pipe) {
  800. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  801. drm_handle_vblank(dev, pipe);
  802. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  803. intel_prepare_page_flip(dev, pipe);
  804. intel_finish_page_flip(dev, pipe);
  805. }
  806. }
  807. /* Consume port. Then clear IIR or we'll miss events */
  808. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  809. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  810. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  811. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  812. hotplug_status);
  813. if (hotplug_trigger) {
  814. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  815. i915_hpd_irq_setup(dev);
  816. queue_work(dev_priv->wq,
  817. &dev_priv->hotplug_work);
  818. }
  819. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  820. I915_READ(PORT_HOTPLUG_STAT);
  821. }
  822. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  823. gmbus_irq_handler(dev);
  824. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  825. gen6_queue_rps_work(dev_priv, pm_iir);
  826. I915_WRITE(GTIIR, gt_iir);
  827. I915_WRITE(GEN6_PMIIR, pm_iir);
  828. I915_WRITE(VLV_IIR, iir);
  829. }
  830. out:
  831. return ret;
  832. }
  833. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  834. {
  835. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  836. int pipe;
  837. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  838. if (hotplug_trigger) {
  839. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
  840. ibx_hpd_irq_setup(dev);
  841. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  842. }
  843. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  844. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  845. SDE_AUDIO_POWER_SHIFT);
  846. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  847. port_name(port));
  848. }
  849. if (pch_iir & SDE_AUX_MASK)
  850. dp_aux_irq_handler(dev);
  851. if (pch_iir & SDE_GMBUS)
  852. gmbus_irq_handler(dev);
  853. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  854. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  855. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  856. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  857. if (pch_iir & SDE_POISON)
  858. DRM_ERROR("PCH poison interrupt\n");
  859. if (pch_iir & SDE_FDI_MASK)
  860. for_each_pipe(pipe)
  861. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  862. pipe_name(pipe),
  863. I915_READ(FDI_RX_IIR(pipe)));
  864. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  865. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  866. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  867. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  868. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  869. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  870. false))
  871. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  872. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  873. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  874. false))
  875. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  876. }
  877. static void ivb_err_int_handler(struct drm_device *dev)
  878. {
  879. struct drm_i915_private *dev_priv = dev->dev_private;
  880. u32 err_int = I915_READ(GEN7_ERR_INT);
  881. if (err_int & ERR_INT_POISON)
  882. DRM_ERROR("Poison interrupt\n");
  883. if (err_int & ERR_INT_FIFO_UNDERRUN_A)
  884. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  885. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  886. if (err_int & ERR_INT_FIFO_UNDERRUN_B)
  887. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  888. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  889. if (err_int & ERR_INT_FIFO_UNDERRUN_C)
  890. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
  891. DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
  892. I915_WRITE(GEN7_ERR_INT, err_int);
  893. }
  894. static void cpt_serr_int_handler(struct drm_device *dev)
  895. {
  896. struct drm_i915_private *dev_priv = dev->dev_private;
  897. u32 serr_int = I915_READ(SERR_INT);
  898. if (serr_int & SERR_INT_POISON)
  899. DRM_ERROR("PCH poison interrupt\n");
  900. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  901. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  902. false))
  903. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  904. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  905. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  906. false))
  907. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  908. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  909. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
  910. false))
  911. DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
  912. I915_WRITE(SERR_INT, serr_int);
  913. }
  914. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  915. {
  916. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  917. int pipe;
  918. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  919. if (hotplug_trigger) {
  920. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
  921. ibx_hpd_irq_setup(dev);
  922. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  923. }
  924. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  925. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  926. SDE_AUDIO_POWER_SHIFT_CPT);
  927. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  928. port_name(port));
  929. }
  930. if (pch_iir & SDE_AUX_MASK_CPT)
  931. dp_aux_irq_handler(dev);
  932. if (pch_iir & SDE_GMBUS_CPT)
  933. gmbus_irq_handler(dev);
  934. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  935. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  936. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  937. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  938. if (pch_iir & SDE_FDI_MASK_CPT)
  939. for_each_pipe(pipe)
  940. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  941. pipe_name(pipe),
  942. I915_READ(FDI_RX_IIR(pipe)));
  943. if (pch_iir & SDE_ERROR_CPT)
  944. cpt_serr_int_handler(dev);
  945. }
  946. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  947. {
  948. struct drm_device *dev = (struct drm_device *) arg;
  949. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  950. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  951. irqreturn_t ret = IRQ_NONE;
  952. int i;
  953. atomic_inc(&dev_priv->irq_received);
  954. /* We get interrupts on unclaimed registers, so check for this before we
  955. * do any I915_{READ,WRITE}. */
  956. if (IS_HASWELL(dev) &&
  957. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  958. DRM_ERROR("Unclaimed register before interrupt\n");
  959. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  960. }
  961. /* disable master interrupt before clearing iir */
  962. de_ier = I915_READ(DEIER);
  963. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  964. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  965. * interrupts will will be stored on its back queue, and then we'll be
  966. * able to process them after we restore SDEIER (as soon as we restore
  967. * it, we'll get an interrupt if SDEIIR still has something to process
  968. * due to its back queue). */
  969. if (!HAS_PCH_NOP(dev)) {
  970. sde_ier = I915_READ(SDEIER);
  971. I915_WRITE(SDEIER, 0);
  972. POSTING_READ(SDEIER);
  973. }
  974. /* On Haswell, also mask ERR_INT because we don't want to risk
  975. * generating "unclaimed register" interrupts from inside the interrupt
  976. * handler. */
  977. if (IS_HASWELL(dev))
  978. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  979. gt_iir = I915_READ(GTIIR);
  980. if (gt_iir) {
  981. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  982. I915_WRITE(GTIIR, gt_iir);
  983. ret = IRQ_HANDLED;
  984. }
  985. de_iir = I915_READ(DEIIR);
  986. if (de_iir) {
  987. if (de_iir & DE_ERR_INT_IVB)
  988. ivb_err_int_handler(dev);
  989. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  990. dp_aux_irq_handler(dev);
  991. if (de_iir & DE_GSE_IVB)
  992. intel_opregion_asle_intr(dev);
  993. for (i = 0; i < 3; i++) {
  994. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  995. drm_handle_vblank(dev, i);
  996. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  997. intel_prepare_page_flip(dev, i);
  998. intel_finish_page_flip_plane(dev, i);
  999. }
  1000. }
  1001. /* check event from PCH */
  1002. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  1003. u32 pch_iir = I915_READ(SDEIIR);
  1004. cpt_irq_handler(dev, pch_iir);
  1005. /* clear PCH hotplug event before clear CPU irq */
  1006. I915_WRITE(SDEIIR, pch_iir);
  1007. }
  1008. I915_WRITE(DEIIR, de_iir);
  1009. ret = IRQ_HANDLED;
  1010. }
  1011. pm_iir = I915_READ(GEN6_PMIIR);
  1012. if (pm_iir) {
  1013. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  1014. gen6_queue_rps_work(dev_priv, pm_iir);
  1015. I915_WRITE(GEN6_PMIIR, pm_iir);
  1016. ret = IRQ_HANDLED;
  1017. }
  1018. if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
  1019. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1020. I915_WRITE(DEIER, de_ier);
  1021. POSTING_READ(DEIER);
  1022. if (!HAS_PCH_NOP(dev)) {
  1023. I915_WRITE(SDEIER, sde_ier);
  1024. POSTING_READ(SDEIER);
  1025. }
  1026. return ret;
  1027. }
  1028. static void ilk_gt_irq_handler(struct drm_device *dev,
  1029. struct drm_i915_private *dev_priv,
  1030. u32 gt_iir)
  1031. {
  1032. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  1033. notify_ring(dev, &dev_priv->ring[RCS]);
  1034. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1035. notify_ring(dev, &dev_priv->ring[VCS]);
  1036. }
  1037. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1038. {
  1039. struct drm_device *dev = (struct drm_device *) arg;
  1040. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1041. int ret = IRQ_NONE;
  1042. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  1043. atomic_inc(&dev_priv->irq_received);
  1044. /* disable master interrupt before clearing iir */
  1045. de_ier = I915_READ(DEIER);
  1046. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1047. POSTING_READ(DEIER);
  1048. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1049. * interrupts will will be stored on its back queue, and then we'll be
  1050. * able to process them after we restore SDEIER (as soon as we restore
  1051. * it, we'll get an interrupt if SDEIIR still has something to process
  1052. * due to its back queue). */
  1053. sde_ier = I915_READ(SDEIER);
  1054. I915_WRITE(SDEIER, 0);
  1055. POSTING_READ(SDEIER);
  1056. de_iir = I915_READ(DEIIR);
  1057. gt_iir = I915_READ(GTIIR);
  1058. pm_iir = I915_READ(GEN6_PMIIR);
  1059. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  1060. goto done;
  1061. ret = IRQ_HANDLED;
  1062. if (IS_GEN5(dev))
  1063. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  1064. else
  1065. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1066. if (de_iir & DE_AUX_CHANNEL_A)
  1067. dp_aux_irq_handler(dev);
  1068. if (de_iir & DE_GSE)
  1069. intel_opregion_asle_intr(dev);
  1070. if (de_iir & DE_PIPEA_VBLANK)
  1071. drm_handle_vblank(dev, 0);
  1072. if (de_iir & DE_PIPEB_VBLANK)
  1073. drm_handle_vblank(dev, 1);
  1074. if (de_iir & DE_POISON)
  1075. DRM_ERROR("Poison interrupt\n");
  1076. if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
  1077. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1078. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1079. if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
  1080. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1081. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1082. if (de_iir & DE_PLANEA_FLIP_DONE) {
  1083. intel_prepare_page_flip(dev, 0);
  1084. intel_finish_page_flip_plane(dev, 0);
  1085. }
  1086. if (de_iir & DE_PLANEB_FLIP_DONE) {
  1087. intel_prepare_page_flip(dev, 1);
  1088. intel_finish_page_flip_plane(dev, 1);
  1089. }
  1090. /* check event from PCH */
  1091. if (de_iir & DE_PCH_EVENT) {
  1092. u32 pch_iir = I915_READ(SDEIIR);
  1093. if (HAS_PCH_CPT(dev))
  1094. cpt_irq_handler(dev, pch_iir);
  1095. else
  1096. ibx_irq_handler(dev, pch_iir);
  1097. /* should clear PCH hotplug event before clear CPU irq */
  1098. I915_WRITE(SDEIIR, pch_iir);
  1099. }
  1100. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  1101. ironlake_handle_rps_change(dev);
  1102. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  1103. gen6_queue_rps_work(dev_priv, pm_iir);
  1104. I915_WRITE(GTIIR, gt_iir);
  1105. I915_WRITE(DEIIR, de_iir);
  1106. I915_WRITE(GEN6_PMIIR, pm_iir);
  1107. done:
  1108. I915_WRITE(DEIER, de_ier);
  1109. POSTING_READ(DEIER);
  1110. I915_WRITE(SDEIER, sde_ier);
  1111. POSTING_READ(SDEIER);
  1112. return ret;
  1113. }
  1114. /**
  1115. * i915_error_work_func - do process context error handling work
  1116. * @work: work struct
  1117. *
  1118. * Fire an error uevent so userspace can see that a hang or error
  1119. * was detected.
  1120. */
  1121. static void i915_error_work_func(struct work_struct *work)
  1122. {
  1123. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  1124. work);
  1125. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  1126. gpu_error);
  1127. struct drm_device *dev = dev_priv->dev;
  1128. struct intel_ring_buffer *ring;
  1129. char *error_event[] = { "ERROR=1", NULL };
  1130. char *reset_event[] = { "RESET=1", NULL };
  1131. char *reset_done_event[] = { "ERROR=0", NULL };
  1132. int i, ret;
  1133. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  1134. /*
  1135. * Note that there's only one work item which does gpu resets, so we
  1136. * need not worry about concurrent gpu resets potentially incrementing
  1137. * error->reset_counter twice. We only need to take care of another
  1138. * racing irq/hangcheck declaring the gpu dead for a second time. A
  1139. * quick check for that is good enough: schedule_work ensures the
  1140. * correct ordering between hang detection and this work item, and since
  1141. * the reset in-progress bit is only ever set by code outside of this
  1142. * work we don't need to worry about any other races.
  1143. */
  1144. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  1145. DRM_DEBUG_DRIVER("resetting chip\n");
  1146. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  1147. reset_event);
  1148. ret = i915_reset(dev);
  1149. if (ret == 0) {
  1150. /*
  1151. * After all the gem state is reset, increment the reset
  1152. * counter and wake up everyone waiting for the reset to
  1153. * complete.
  1154. *
  1155. * Since unlock operations are a one-sided barrier only,
  1156. * we need to insert a barrier here to order any seqno
  1157. * updates before
  1158. * the counter increment.
  1159. */
  1160. smp_mb__before_atomic_inc();
  1161. atomic_inc(&dev_priv->gpu_error.reset_counter);
  1162. kobject_uevent_env(&dev->primary->kdev.kobj,
  1163. KOBJ_CHANGE, reset_done_event);
  1164. } else {
  1165. atomic_set(&error->reset_counter, I915_WEDGED);
  1166. }
  1167. for_each_ring(ring, dev_priv, i)
  1168. wake_up_all(&ring->irq_queue);
  1169. intel_display_handle_reset(dev);
  1170. wake_up_all(&dev_priv->gpu_error.reset_queue);
  1171. }
  1172. }
  1173. /* NB: please notice the memset */
  1174. static void i915_get_extra_instdone(struct drm_device *dev,
  1175. uint32_t *instdone)
  1176. {
  1177. struct drm_i915_private *dev_priv = dev->dev_private;
  1178. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1179. switch(INTEL_INFO(dev)->gen) {
  1180. case 2:
  1181. case 3:
  1182. instdone[0] = I915_READ(INSTDONE);
  1183. break;
  1184. case 4:
  1185. case 5:
  1186. case 6:
  1187. instdone[0] = I915_READ(INSTDONE_I965);
  1188. instdone[1] = I915_READ(INSTDONE1);
  1189. break;
  1190. default:
  1191. WARN_ONCE(1, "Unsupported platform\n");
  1192. case 7:
  1193. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1194. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1195. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1196. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1197. break;
  1198. }
  1199. }
  1200. #ifdef CONFIG_DEBUG_FS
  1201. static struct drm_i915_error_object *
  1202. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  1203. struct drm_i915_gem_object *src,
  1204. const int num_pages)
  1205. {
  1206. struct drm_i915_error_object *dst;
  1207. int i;
  1208. u32 reloc_offset;
  1209. if (src == NULL || src->pages == NULL)
  1210. return NULL;
  1211. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  1212. if (dst == NULL)
  1213. return NULL;
  1214. reloc_offset = src->gtt_offset;
  1215. for (i = 0; i < num_pages; i++) {
  1216. unsigned long flags;
  1217. void *d;
  1218. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  1219. if (d == NULL)
  1220. goto unwind;
  1221. local_irq_save(flags);
  1222. if (reloc_offset < dev_priv->gtt.mappable_end &&
  1223. src->has_global_gtt_mapping) {
  1224. void __iomem *s;
  1225. /* Simply ignore tiling or any overlapping fence.
  1226. * It's part of the error state, and this hopefully
  1227. * captures what the GPU read.
  1228. */
  1229. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1230. reloc_offset);
  1231. memcpy_fromio(d, s, PAGE_SIZE);
  1232. io_mapping_unmap_atomic(s);
  1233. } else if (src->stolen) {
  1234. unsigned long offset;
  1235. offset = dev_priv->mm.stolen_base;
  1236. offset += src->stolen->start;
  1237. offset += i << PAGE_SHIFT;
  1238. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  1239. } else {
  1240. struct page *page;
  1241. void *s;
  1242. page = i915_gem_object_get_page(src, i);
  1243. drm_clflush_pages(&page, 1);
  1244. s = kmap_atomic(page);
  1245. memcpy(d, s, PAGE_SIZE);
  1246. kunmap_atomic(s);
  1247. drm_clflush_pages(&page, 1);
  1248. }
  1249. local_irq_restore(flags);
  1250. dst->pages[i] = d;
  1251. reloc_offset += PAGE_SIZE;
  1252. }
  1253. dst->page_count = num_pages;
  1254. dst->gtt_offset = src->gtt_offset;
  1255. return dst;
  1256. unwind:
  1257. while (i--)
  1258. kfree(dst->pages[i]);
  1259. kfree(dst);
  1260. return NULL;
  1261. }
  1262. #define i915_error_object_create(dev_priv, src) \
  1263. i915_error_object_create_sized((dev_priv), (src), \
  1264. (src)->base.size>>PAGE_SHIFT)
  1265. static void
  1266. i915_error_object_free(struct drm_i915_error_object *obj)
  1267. {
  1268. int page;
  1269. if (obj == NULL)
  1270. return;
  1271. for (page = 0; page < obj->page_count; page++)
  1272. kfree(obj->pages[page]);
  1273. kfree(obj);
  1274. }
  1275. void
  1276. i915_error_state_free(struct kref *error_ref)
  1277. {
  1278. struct drm_i915_error_state *error = container_of(error_ref,
  1279. typeof(*error), ref);
  1280. int i;
  1281. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1282. i915_error_object_free(error->ring[i].batchbuffer);
  1283. i915_error_object_free(error->ring[i].ringbuffer);
  1284. kfree(error->ring[i].requests);
  1285. }
  1286. kfree(error->active_bo);
  1287. kfree(error->overlay);
  1288. kfree(error);
  1289. }
  1290. static void capture_bo(struct drm_i915_error_buffer *err,
  1291. struct drm_i915_gem_object *obj)
  1292. {
  1293. err->size = obj->base.size;
  1294. err->name = obj->base.name;
  1295. err->rseqno = obj->last_read_seqno;
  1296. err->wseqno = obj->last_write_seqno;
  1297. err->gtt_offset = obj->gtt_offset;
  1298. err->read_domains = obj->base.read_domains;
  1299. err->write_domain = obj->base.write_domain;
  1300. err->fence_reg = obj->fence_reg;
  1301. err->pinned = 0;
  1302. if (obj->pin_count > 0)
  1303. err->pinned = 1;
  1304. if (obj->user_pin_count > 0)
  1305. err->pinned = -1;
  1306. err->tiling = obj->tiling_mode;
  1307. err->dirty = obj->dirty;
  1308. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1309. err->ring = obj->ring ? obj->ring->id : -1;
  1310. err->cache_level = obj->cache_level;
  1311. }
  1312. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1313. int count, struct list_head *head)
  1314. {
  1315. struct drm_i915_gem_object *obj;
  1316. int i = 0;
  1317. list_for_each_entry(obj, head, mm_list) {
  1318. capture_bo(err++, obj);
  1319. if (++i == count)
  1320. break;
  1321. }
  1322. return i;
  1323. }
  1324. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1325. int count, struct list_head *head)
  1326. {
  1327. struct drm_i915_gem_object *obj;
  1328. int i = 0;
  1329. list_for_each_entry(obj, head, gtt_list) {
  1330. if (obj->pin_count == 0)
  1331. continue;
  1332. capture_bo(err++, obj);
  1333. if (++i == count)
  1334. break;
  1335. }
  1336. return i;
  1337. }
  1338. static void i915_gem_record_fences(struct drm_device *dev,
  1339. struct drm_i915_error_state *error)
  1340. {
  1341. struct drm_i915_private *dev_priv = dev->dev_private;
  1342. int i;
  1343. /* Fences */
  1344. switch (INTEL_INFO(dev)->gen) {
  1345. case 7:
  1346. case 6:
  1347. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1348. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1349. break;
  1350. case 5:
  1351. case 4:
  1352. for (i = 0; i < 16; i++)
  1353. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1354. break;
  1355. case 3:
  1356. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1357. for (i = 0; i < 8; i++)
  1358. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1359. case 2:
  1360. for (i = 0; i < 8; i++)
  1361. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1362. break;
  1363. default:
  1364. BUG();
  1365. }
  1366. }
  1367. static struct drm_i915_error_object *
  1368. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1369. struct intel_ring_buffer *ring)
  1370. {
  1371. struct drm_i915_gem_object *obj;
  1372. u32 seqno;
  1373. if (!ring->get_seqno)
  1374. return NULL;
  1375. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1376. u32 acthd = I915_READ(ACTHD);
  1377. if (WARN_ON(ring->id != RCS))
  1378. return NULL;
  1379. obj = ring->private;
  1380. if (acthd >= obj->gtt_offset &&
  1381. acthd < obj->gtt_offset + obj->base.size)
  1382. return i915_error_object_create(dev_priv, obj);
  1383. }
  1384. seqno = ring->get_seqno(ring, false);
  1385. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1386. if (obj->ring != ring)
  1387. continue;
  1388. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1389. continue;
  1390. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1391. continue;
  1392. /* We need to copy these to an anonymous buffer as the simplest
  1393. * method to avoid being overwritten by userspace.
  1394. */
  1395. return i915_error_object_create(dev_priv, obj);
  1396. }
  1397. return NULL;
  1398. }
  1399. static void i915_record_ring_state(struct drm_device *dev,
  1400. struct drm_i915_error_state *error,
  1401. struct intel_ring_buffer *ring)
  1402. {
  1403. struct drm_i915_private *dev_priv = dev->dev_private;
  1404. if (INTEL_INFO(dev)->gen >= 6) {
  1405. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1406. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1407. error->semaphore_mboxes[ring->id][0]
  1408. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1409. error->semaphore_mboxes[ring->id][1]
  1410. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1411. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1412. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1413. }
  1414. if (INTEL_INFO(dev)->gen >= 4) {
  1415. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1416. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1417. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1418. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1419. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1420. if (ring->id == RCS)
  1421. error->bbaddr = I915_READ64(BB_ADDR);
  1422. } else {
  1423. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1424. error->ipeir[ring->id] = I915_READ(IPEIR);
  1425. error->ipehr[ring->id] = I915_READ(IPEHR);
  1426. error->instdone[ring->id] = I915_READ(INSTDONE);
  1427. }
  1428. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1429. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1430. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1431. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1432. error->head[ring->id] = I915_READ_HEAD(ring);
  1433. error->tail[ring->id] = I915_READ_TAIL(ring);
  1434. error->ctl[ring->id] = I915_READ_CTL(ring);
  1435. error->cpu_ring_head[ring->id] = ring->head;
  1436. error->cpu_ring_tail[ring->id] = ring->tail;
  1437. }
  1438. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1439. struct drm_i915_error_state *error,
  1440. struct drm_i915_error_ring *ering)
  1441. {
  1442. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1443. struct drm_i915_gem_object *obj;
  1444. /* Currently render ring is the only HW context user */
  1445. if (ring->id != RCS || !error->ccid)
  1446. return;
  1447. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  1448. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1449. ering->ctx = i915_error_object_create_sized(dev_priv,
  1450. obj, 1);
  1451. }
  1452. }
  1453. }
  1454. static void i915_gem_record_rings(struct drm_device *dev,
  1455. struct drm_i915_error_state *error)
  1456. {
  1457. struct drm_i915_private *dev_priv = dev->dev_private;
  1458. struct intel_ring_buffer *ring;
  1459. struct drm_i915_gem_request *request;
  1460. int i, count;
  1461. for_each_ring(ring, dev_priv, i) {
  1462. i915_record_ring_state(dev, error, ring);
  1463. error->ring[i].batchbuffer =
  1464. i915_error_first_batchbuffer(dev_priv, ring);
  1465. error->ring[i].ringbuffer =
  1466. i915_error_object_create(dev_priv, ring->obj);
  1467. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1468. count = 0;
  1469. list_for_each_entry(request, &ring->request_list, list)
  1470. count++;
  1471. error->ring[i].num_requests = count;
  1472. error->ring[i].requests =
  1473. kmalloc(count*sizeof(struct drm_i915_error_request),
  1474. GFP_ATOMIC);
  1475. if (error->ring[i].requests == NULL) {
  1476. error->ring[i].num_requests = 0;
  1477. continue;
  1478. }
  1479. count = 0;
  1480. list_for_each_entry(request, &ring->request_list, list) {
  1481. struct drm_i915_error_request *erq;
  1482. erq = &error->ring[i].requests[count++];
  1483. erq->seqno = request->seqno;
  1484. erq->jiffies = request->emitted_jiffies;
  1485. erq->tail = request->tail;
  1486. }
  1487. }
  1488. }
  1489. /**
  1490. * i915_capture_error_state - capture an error record for later analysis
  1491. * @dev: drm device
  1492. *
  1493. * Should be called when an error is detected (either a hang or an error
  1494. * interrupt) to capture error state from the time of the error. Fills
  1495. * out a structure which becomes available in debugfs for user level tools
  1496. * to pick up.
  1497. */
  1498. static void i915_capture_error_state(struct drm_device *dev)
  1499. {
  1500. struct drm_i915_private *dev_priv = dev->dev_private;
  1501. struct drm_i915_gem_object *obj;
  1502. struct drm_i915_error_state *error;
  1503. unsigned long flags;
  1504. int i, pipe;
  1505. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1506. error = dev_priv->gpu_error.first_error;
  1507. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1508. if (error)
  1509. return;
  1510. /* Account for pipe specific data like PIPE*STAT */
  1511. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1512. if (!error) {
  1513. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1514. return;
  1515. }
  1516. DRM_INFO("capturing error event; look for more information in "
  1517. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1518. dev->primary->index);
  1519. kref_init(&error->ref);
  1520. error->eir = I915_READ(EIR);
  1521. error->pgtbl_er = I915_READ(PGTBL_ER);
  1522. if (HAS_HW_CONTEXTS(dev))
  1523. error->ccid = I915_READ(CCID);
  1524. if (HAS_PCH_SPLIT(dev))
  1525. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1526. else if (IS_VALLEYVIEW(dev))
  1527. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1528. else if (IS_GEN2(dev))
  1529. error->ier = I915_READ16(IER);
  1530. else
  1531. error->ier = I915_READ(IER);
  1532. if (INTEL_INFO(dev)->gen >= 6)
  1533. error->derrmr = I915_READ(DERRMR);
  1534. if (IS_VALLEYVIEW(dev))
  1535. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1536. else if (INTEL_INFO(dev)->gen >= 7)
  1537. error->forcewake = I915_READ(FORCEWAKE_MT);
  1538. else if (INTEL_INFO(dev)->gen == 6)
  1539. error->forcewake = I915_READ(FORCEWAKE);
  1540. if (!HAS_PCH_SPLIT(dev))
  1541. for_each_pipe(pipe)
  1542. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1543. if (INTEL_INFO(dev)->gen >= 6) {
  1544. error->error = I915_READ(ERROR_GEN6);
  1545. error->done_reg = I915_READ(DONE_REG);
  1546. }
  1547. if (INTEL_INFO(dev)->gen == 7)
  1548. error->err_int = I915_READ(GEN7_ERR_INT);
  1549. i915_get_extra_instdone(dev, error->extra_instdone);
  1550. i915_gem_record_fences(dev, error);
  1551. i915_gem_record_rings(dev, error);
  1552. /* Record buffers on the active and pinned lists. */
  1553. error->active_bo = NULL;
  1554. error->pinned_bo = NULL;
  1555. i = 0;
  1556. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1557. i++;
  1558. error->active_bo_count = i;
  1559. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1560. if (obj->pin_count)
  1561. i++;
  1562. error->pinned_bo_count = i - error->active_bo_count;
  1563. error->active_bo = NULL;
  1564. error->pinned_bo = NULL;
  1565. if (i) {
  1566. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1567. GFP_ATOMIC);
  1568. if (error->active_bo)
  1569. error->pinned_bo =
  1570. error->active_bo + error->active_bo_count;
  1571. }
  1572. if (error->active_bo)
  1573. error->active_bo_count =
  1574. capture_active_bo(error->active_bo,
  1575. error->active_bo_count,
  1576. &dev_priv->mm.active_list);
  1577. if (error->pinned_bo)
  1578. error->pinned_bo_count =
  1579. capture_pinned_bo(error->pinned_bo,
  1580. error->pinned_bo_count,
  1581. &dev_priv->mm.bound_list);
  1582. do_gettimeofday(&error->time);
  1583. error->overlay = intel_overlay_capture_error_state(dev);
  1584. error->display = intel_display_capture_error_state(dev);
  1585. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1586. if (dev_priv->gpu_error.first_error == NULL) {
  1587. dev_priv->gpu_error.first_error = error;
  1588. error = NULL;
  1589. }
  1590. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1591. if (error)
  1592. i915_error_state_free(&error->ref);
  1593. }
  1594. void i915_destroy_error_state(struct drm_device *dev)
  1595. {
  1596. struct drm_i915_private *dev_priv = dev->dev_private;
  1597. struct drm_i915_error_state *error;
  1598. unsigned long flags;
  1599. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1600. error = dev_priv->gpu_error.first_error;
  1601. dev_priv->gpu_error.first_error = NULL;
  1602. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1603. if (error)
  1604. kref_put(&error->ref, i915_error_state_free);
  1605. }
  1606. #else
  1607. #define i915_capture_error_state(x)
  1608. #endif
  1609. static void i915_report_and_clear_eir(struct drm_device *dev)
  1610. {
  1611. struct drm_i915_private *dev_priv = dev->dev_private;
  1612. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1613. u32 eir = I915_READ(EIR);
  1614. int pipe, i;
  1615. if (!eir)
  1616. return;
  1617. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1618. i915_get_extra_instdone(dev, instdone);
  1619. if (IS_G4X(dev)) {
  1620. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1621. u32 ipeir = I915_READ(IPEIR_I965);
  1622. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1623. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1624. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1625. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1626. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1627. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1628. I915_WRITE(IPEIR_I965, ipeir);
  1629. POSTING_READ(IPEIR_I965);
  1630. }
  1631. if (eir & GM45_ERROR_PAGE_TABLE) {
  1632. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1633. pr_err("page table error\n");
  1634. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1635. I915_WRITE(PGTBL_ER, pgtbl_err);
  1636. POSTING_READ(PGTBL_ER);
  1637. }
  1638. }
  1639. if (!IS_GEN2(dev)) {
  1640. if (eir & I915_ERROR_PAGE_TABLE) {
  1641. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1642. pr_err("page table error\n");
  1643. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1644. I915_WRITE(PGTBL_ER, pgtbl_err);
  1645. POSTING_READ(PGTBL_ER);
  1646. }
  1647. }
  1648. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1649. pr_err("memory refresh error:\n");
  1650. for_each_pipe(pipe)
  1651. pr_err("pipe %c stat: 0x%08x\n",
  1652. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1653. /* pipestat has already been acked */
  1654. }
  1655. if (eir & I915_ERROR_INSTRUCTION) {
  1656. pr_err("instruction error\n");
  1657. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1658. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1659. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1660. if (INTEL_INFO(dev)->gen < 4) {
  1661. u32 ipeir = I915_READ(IPEIR);
  1662. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1663. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1664. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1665. I915_WRITE(IPEIR, ipeir);
  1666. POSTING_READ(IPEIR);
  1667. } else {
  1668. u32 ipeir = I915_READ(IPEIR_I965);
  1669. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1670. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1671. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1672. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1673. I915_WRITE(IPEIR_I965, ipeir);
  1674. POSTING_READ(IPEIR_I965);
  1675. }
  1676. }
  1677. I915_WRITE(EIR, eir);
  1678. POSTING_READ(EIR);
  1679. eir = I915_READ(EIR);
  1680. if (eir) {
  1681. /*
  1682. * some errors might have become stuck,
  1683. * mask them.
  1684. */
  1685. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1686. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1687. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1688. }
  1689. }
  1690. /**
  1691. * i915_handle_error - handle an error interrupt
  1692. * @dev: drm device
  1693. *
  1694. * Do some basic checking of regsiter state at error interrupt time and
  1695. * dump it to the syslog. Also call i915_capture_error_state() to make
  1696. * sure we get a record and make it available in debugfs. Fire a uevent
  1697. * so userspace knows something bad happened (should trigger collection
  1698. * of a ring dump etc.).
  1699. */
  1700. void i915_handle_error(struct drm_device *dev, bool wedged)
  1701. {
  1702. struct drm_i915_private *dev_priv = dev->dev_private;
  1703. struct intel_ring_buffer *ring;
  1704. int i;
  1705. i915_capture_error_state(dev);
  1706. i915_report_and_clear_eir(dev);
  1707. if (wedged) {
  1708. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1709. &dev_priv->gpu_error.reset_counter);
  1710. /*
  1711. * Wakeup waiting processes so that the reset work item
  1712. * doesn't deadlock trying to grab various locks.
  1713. */
  1714. for_each_ring(ring, dev_priv, i)
  1715. wake_up_all(&ring->irq_queue);
  1716. }
  1717. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1718. }
  1719. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1720. {
  1721. drm_i915_private_t *dev_priv = dev->dev_private;
  1722. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1723. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1724. struct drm_i915_gem_object *obj;
  1725. struct intel_unpin_work *work;
  1726. unsigned long flags;
  1727. bool stall_detected;
  1728. /* Ignore early vblank irqs */
  1729. if (intel_crtc == NULL)
  1730. return;
  1731. spin_lock_irqsave(&dev->event_lock, flags);
  1732. work = intel_crtc->unpin_work;
  1733. if (work == NULL ||
  1734. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1735. !work->enable_stall_check) {
  1736. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1737. spin_unlock_irqrestore(&dev->event_lock, flags);
  1738. return;
  1739. }
  1740. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1741. obj = work->pending_flip_obj;
  1742. if (INTEL_INFO(dev)->gen >= 4) {
  1743. int dspsurf = DSPSURF(intel_crtc->plane);
  1744. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1745. obj->gtt_offset;
  1746. } else {
  1747. int dspaddr = DSPADDR(intel_crtc->plane);
  1748. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1749. crtc->y * crtc->fb->pitches[0] +
  1750. crtc->x * crtc->fb->bits_per_pixel/8);
  1751. }
  1752. spin_unlock_irqrestore(&dev->event_lock, flags);
  1753. if (stall_detected) {
  1754. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1755. intel_prepare_page_flip(dev, intel_crtc->plane);
  1756. }
  1757. }
  1758. /* Called from drm generic code, passed 'crtc' which
  1759. * we use as a pipe index
  1760. */
  1761. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1762. {
  1763. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1764. unsigned long irqflags;
  1765. if (!i915_pipe_enabled(dev, pipe))
  1766. return -EINVAL;
  1767. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1768. if (INTEL_INFO(dev)->gen >= 4)
  1769. i915_enable_pipestat(dev_priv, pipe,
  1770. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1771. else
  1772. i915_enable_pipestat(dev_priv, pipe,
  1773. PIPE_VBLANK_INTERRUPT_ENABLE);
  1774. /* maintain vblank delivery even in deep C-states */
  1775. if (dev_priv->info->gen == 3)
  1776. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1777. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1778. return 0;
  1779. }
  1780. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1781. {
  1782. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1783. unsigned long irqflags;
  1784. if (!i915_pipe_enabled(dev, pipe))
  1785. return -EINVAL;
  1786. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1787. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1788. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1789. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1790. return 0;
  1791. }
  1792. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1793. {
  1794. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1795. unsigned long irqflags;
  1796. if (!i915_pipe_enabled(dev, pipe))
  1797. return -EINVAL;
  1798. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1799. ironlake_enable_display_irq(dev_priv,
  1800. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1801. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1802. return 0;
  1803. }
  1804. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1805. {
  1806. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1807. unsigned long irqflags;
  1808. u32 imr;
  1809. if (!i915_pipe_enabled(dev, pipe))
  1810. return -EINVAL;
  1811. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1812. imr = I915_READ(VLV_IMR);
  1813. if (pipe == 0)
  1814. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1815. else
  1816. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1817. I915_WRITE(VLV_IMR, imr);
  1818. i915_enable_pipestat(dev_priv, pipe,
  1819. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1820. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1821. return 0;
  1822. }
  1823. /* Called from drm generic code, passed 'crtc' which
  1824. * we use as a pipe index
  1825. */
  1826. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1827. {
  1828. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1829. unsigned long irqflags;
  1830. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1831. if (dev_priv->info->gen == 3)
  1832. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1833. i915_disable_pipestat(dev_priv, pipe,
  1834. PIPE_VBLANK_INTERRUPT_ENABLE |
  1835. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1836. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1837. }
  1838. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1839. {
  1840. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1841. unsigned long irqflags;
  1842. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1843. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1844. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1845. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1846. }
  1847. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1848. {
  1849. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1850. unsigned long irqflags;
  1851. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1852. ironlake_disable_display_irq(dev_priv,
  1853. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1854. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1855. }
  1856. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1857. {
  1858. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1859. unsigned long irqflags;
  1860. u32 imr;
  1861. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1862. i915_disable_pipestat(dev_priv, pipe,
  1863. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1864. imr = I915_READ(VLV_IMR);
  1865. if (pipe == 0)
  1866. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1867. else
  1868. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1869. I915_WRITE(VLV_IMR, imr);
  1870. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1871. }
  1872. static u32
  1873. ring_last_seqno(struct intel_ring_buffer *ring)
  1874. {
  1875. return list_entry(ring->request_list.prev,
  1876. struct drm_i915_gem_request, list)->seqno;
  1877. }
  1878. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1879. {
  1880. if (list_empty(&ring->request_list) ||
  1881. i915_seqno_passed(ring->get_seqno(ring, false),
  1882. ring_last_seqno(ring))) {
  1883. /* Issue a wake-up to catch stuck h/w. */
  1884. if (waitqueue_active(&ring->irq_queue)) {
  1885. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1886. ring->name);
  1887. wake_up_all(&ring->irq_queue);
  1888. *err = true;
  1889. }
  1890. return true;
  1891. }
  1892. return false;
  1893. }
  1894. static bool semaphore_passed(struct intel_ring_buffer *ring)
  1895. {
  1896. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1897. u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1898. struct intel_ring_buffer *signaller;
  1899. u32 cmd, ipehr, acthd_min;
  1900. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1901. if ((ipehr & ~(0x3 << 16)) !=
  1902. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1903. return false;
  1904. /* ACTHD is likely pointing to the dword after the actual command,
  1905. * so scan backwards until we find the MBOX.
  1906. */
  1907. acthd_min = max((int)acthd - 3 * 4, 0);
  1908. do {
  1909. cmd = ioread32(ring->virtual_start + acthd);
  1910. if (cmd == ipehr)
  1911. break;
  1912. acthd -= 4;
  1913. if (acthd < acthd_min)
  1914. return false;
  1915. } while (1);
  1916. signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1917. return i915_seqno_passed(signaller->get_seqno(signaller, false),
  1918. ioread32(ring->virtual_start+acthd+4)+1);
  1919. }
  1920. static bool kick_ring(struct intel_ring_buffer *ring)
  1921. {
  1922. struct drm_device *dev = ring->dev;
  1923. struct drm_i915_private *dev_priv = dev->dev_private;
  1924. u32 tmp = I915_READ_CTL(ring);
  1925. if (tmp & RING_WAIT) {
  1926. DRM_ERROR("Kicking stuck wait on %s\n",
  1927. ring->name);
  1928. I915_WRITE_CTL(ring, tmp);
  1929. return true;
  1930. }
  1931. if (INTEL_INFO(dev)->gen >= 6 &&
  1932. tmp & RING_WAIT_SEMAPHORE &&
  1933. semaphore_passed(ring)) {
  1934. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1935. ring->name);
  1936. I915_WRITE_CTL(ring, tmp);
  1937. return true;
  1938. }
  1939. return false;
  1940. }
  1941. static bool i915_hangcheck_hung(struct drm_device *dev)
  1942. {
  1943. drm_i915_private_t *dev_priv = dev->dev_private;
  1944. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1945. bool hung = true;
  1946. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1947. i915_handle_error(dev, true);
  1948. if (!IS_GEN2(dev)) {
  1949. struct intel_ring_buffer *ring;
  1950. int i;
  1951. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1952. * If so we can simply poke the RB_WAIT bit
  1953. * and break the hang. This should work on
  1954. * all but the second generation chipsets.
  1955. */
  1956. for_each_ring(ring, dev_priv, i)
  1957. hung &= !kick_ring(ring);
  1958. }
  1959. return hung;
  1960. }
  1961. return false;
  1962. }
  1963. /**
  1964. * This is called when the chip hasn't reported back with completed
  1965. * batchbuffers in a long time. The first time this is called we simply record
  1966. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1967. * again, we assume the chip is wedged and try to fix it.
  1968. */
  1969. void i915_hangcheck_elapsed(unsigned long data)
  1970. {
  1971. struct drm_device *dev = (struct drm_device *)data;
  1972. drm_i915_private_t *dev_priv = dev->dev_private;
  1973. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1974. struct intel_ring_buffer *ring;
  1975. bool err = false, idle;
  1976. int i;
  1977. if (!i915_enable_hangcheck)
  1978. return;
  1979. memset(acthd, 0, sizeof(acthd));
  1980. idle = true;
  1981. for_each_ring(ring, dev_priv, i) {
  1982. idle &= i915_hangcheck_ring_idle(ring, &err);
  1983. acthd[i] = intel_ring_get_active_head(ring);
  1984. }
  1985. /* If all work is done then ACTHD clearly hasn't advanced. */
  1986. if (idle) {
  1987. if (err) {
  1988. if (i915_hangcheck_hung(dev))
  1989. return;
  1990. goto repeat;
  1991. }
  1992. dev_priv->gpu_error.hangcheck_count = 0;
  1993. return;
  1994. }
  1995. i915_get_extra_instdone(dev, instdone);
  1996. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1997. sizeof(acthd)) == 0 &&
  1998. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1999. sizeof(instdone)) == 0) {
  2000. if (i915_hangcheck_hung(dev))
  2001. return;
  2002. } else {
  2003. dev_priv->gpu_error.hangcheck_count = 0;
  2004. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  2005. sizeof(acthd));
  2006. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  2007. sizeof(instdone));
  2008. }
  2009. repeat:
  2010. /* Reset timer case chip hangs without another request being added */
  2011. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  2012. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  2013. }
  2014. /* drm_dma.h hooks
  2015. */
  2016. static void ironlake_irq_preinstall(struct drm_device *dev)
  2017. {
  2018. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2019. atomic_set(&dev_priv->irq_received, 0);
  2020. I915_WRITE(HWSTAM, 0xeffe);
  2021. /* XXX hotplug from PCH */
  2022. I915_WRITE(DEIMR, 0xffffffff);
  2023. I915_WRITE(DEIER, 0x0);
  2024. POSTING_READ(DEIER);
  2025. /* and GT */
  2026. I915_WRITE(GTIMR, 0xffffffff);
  2027. I915_WRITE(GTIER, 0x0);
  2028. POSTING_READ(GTIER);
  2029. if (HAS_PCH_NOP(dev))
  2030. return;
  2031. /* south display irq */
  2032. I915_WRITE(SDEIMR, 0xffffffff);
  2033. /*
  2034. * SDEIER is also touched by the interrupt handler to work around missed
  2035. * PCH interrupts. Hence we can't update it after the interrupt handler
  2036. * is enabled - instead we unconditionally enable all PCH interrupt
  2037. * sources here, but then only unmask them as needed with SDEIMR.
  2038. */
  2039. I915_WRITE(SDEIER, 0xffffffff);
  2040. POSTING_READ(SDEIER);
  2041. }
  2042. static void valleyview_irq_preinstall(struct drm_device *dev)
  2043. {
  2044. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2045. int pipe;
  2046. atomic_set(&dev_priv->irq_received, 0);
  2047. /* VLV magic */
  2048. I915_WRITE(VLV_IMR, 0);
  2049. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  2050. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  2051. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  2052. /* and GT */
  2053. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2054. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2055. I915_WRITE(GTIMR, 0xffffffff);
  2056. I915_WRITE(GTIER, 0x0);
  2057. POSTING_READ(GTIER);
  2058. I915_WRITE(DPINVGTT, 0xff);
  2059. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2060. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2061. for_each_pipe(pipe)
  2062. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2063. I915_WRITE(VLV_IIR, 0xffffffff);
  2064. I915_WRITE(VLV_IMR, 0xffffffff);
  2065. I915_WRITE(VLV_IER, 0x0);
  2066. POSTING_READ(VLV_IER);
  2067. }
  2068. static void ibx_hpd_irq_setup(struct drm_device *dev)
  2069. {
  2070. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2071. struct drm_mode_config *mode_config = &dev->mode_config;
  2072. struct intel_encoder *intel_encoder;
  2073. u32 mask = ~I915_READ(SDEIMR);
  2074. u32 hotplug;
  2075. if (HAS_PCH_IBX(dev)) {
  2076. mask &= ~SDE_HOTPLUG_MASK;
  2077. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2078. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2079. mask |= hpd_ibx[intel_encoder->hpd_pin];
  2080. } else {
  2081. mask &= ~SDE_HOTPLUG_MASK_CPT;
  2082. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2083. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2084. mask |= hpd_cpt[intel_encoder->hpd_pin];
  2085. }
  2086. I915_WRITE(SDEIMR, ~mask);
  2087. /*
  2088. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2089. * duration to 2ms (which is the minimum in the Display Port spec)
  2090. *
  2091. * This register is the same on all known PCH chips.
  2092. */
  2093. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2094. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2095. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2096. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2097. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2098. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2099. }
  2100. static void ibx_irq_postinstall(struct drm_device *dev)
  2101. {
  2102. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2103. u32 mask;
  2104. if (HAS_PCH_IBX(dev)) {
  2105. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
  2106. SDE_TRANSA_FIFO_UNDER | SDE_POISON;
  2107. } else {
  2108. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
  2109. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2110. }
  2111. if (HAS_PCH_NOP(dev))
  2112. return;
  2113. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2114. I915_WRITE(SDEIMR, ~mask);
  2115. }
  2116. static int ironlake_irq_postinstall(struct drm_device *dev)
  2117. {
  2118. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2119. /* enable kind of interrupts always enabled */
  2120. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2121. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2122. DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
  2123. DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
  2124. u32 render_irqs;
  2125. dev_priv->irq_mask = ~display_mask;
  2126. /* should always can generate irq */
  2127. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2128. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2129. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  2130. POSTING_READ(DEIER);
  2131. dev_priv->gt_irq_mask = ~0;
  2132. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2133. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2134. if (IS_GEN6(dev))
  2135. render_irqs =
  2136. GT_USER_INTERRUPT |
  2137. GEN6_BSD_USER_INTERRUPT |
  2138. GEN6_BLITTER_USER_INTERRUPT;
  2139. else
  2140. render_irqs =
  2141. GT_USER_INTERRUPT |
  2142. GT_PIPE_NOTIFY |
  2143. GT_BSD_USER_INTERRUPT;
  2144. I915_WRITE(GTIER, render_irqs);
  2145. POSTING_READ(GTIER);
  2146. ibx_irq_postinstall(dev);
  2147. if (IS_IRONLAKE_M(dev)) {
  2148. /* Clear & enable PCU event interrupts */
  2149. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2150. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  2151. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2152. }
  2153. return 0;
  2154. }
  2155. static int ivybridge_irq_postinstall(struct drm_device *dev)
  2156. {
  2157. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2158. /* enable kind of interrupts always enabled */
  2159. u32 display_mask =
  2160. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  2161. DE_PLANEC_FLIP_DONE_IVB |
  2162. DE_PLANEB_FLIP_DONE_IVB |
  2163. DE_PLANEA_FLIP_DONE_IVB |
  2164. DE_AUX_CHANNEL_A_IVB |
  2165. DE_ERR_INT_IVB;
  2166. u32 render_irqs;
  2167. dev_priv->irq_mask = ~display_mask;
  2168. /* should always can generate irq */
  2169. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2170. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2171. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2172. I915_WRITE(DEIER,
  2173. display_mask |
  2174. DE_PIPEC_VBLANK_IVB |
  2175. DE_PIPEB_VBLANK_IVB |
  2176. DE_PIPEA_VBLANK_IVB);
  2177. POSTING_READ(DEIER);
  2178. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  2179. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2180. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2181. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  2182. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  2183. I915_WRITE(GTIER, render_irqs);
  2184. POSTING_READ(GTIER);
  2185. ibx_irq_postinstall(dev);
  2186. return 0;
  2187. }
  2188. static int valleyview_irq_postinstall(struct drm_device *dev)
  2189. {
  2190. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2191. u32 enable_mask;
  2192. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  2193. u32 render_irqs;
  2194. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  2195. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2196. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2197. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2198. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2199. /*
  2200. *Leave vblank interrupts masked initially. enable/disable will
  2201. * toggle them based on usage.
  2202. */
  2203. dev_priv->irq_mask = (~enable_mask) |
  2204. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2205. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2206. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2207. POSTING_READ(PORT_HOTPLUG_EN);
  2208. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  2209. I915_WRITE(VLV_IER, enable_mask);
  2210. I915_WRITE(VLV_IIR, 0xffffffff);
  2211. I915_WRITE(PIPESTAT(0), 0xffff);
  2212. I915_WRITE(PIPESTAT(1), 0xffff);
  2213. POSTING_READ(VLV_IER);
  2214. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  2215. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2216. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  2217. I915_WRITE(VLV_IIR, 0xffffffff);
  2218. I915_WRITE(VLV_IIR, 0xffffffff);
  2219. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2220. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2221. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  2222. GEN6_BLITTER_USER_INTERRUPT;
  2223. I915_WRITE(GTIER, render_irqs);
  2224. POSTING_READ(GTIER);
  2225. /* ack & enable invalid PTE error interrupts */
  2226. #if 0 /* FIXME: add support to irq handler for checking these bits */
  2227. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2228. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  2229. #endif
  2230. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2231. return 0;
  2232. }
  2233. static void valleyview_irq_uninstall(struct drm_device *dev)
  2234. {
  2235. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2236. int pipe;
  2237. if (!dev_priv)
  2238. return;
  2239. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2240. for_each_pipe(pipe)
  2241. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2242. I915_WRITE(HWSTAM, 0xffffffff);
  2243. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2244. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2245. for_each_pipe(pipe)
  2246. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2247. I915_WRITE(VLV_IIR, 0xffffffff);
  2248. I915_WRITE(VLV_IMR, 0xffffffff);
  2249. I915_WRITE(VLV_IER, 0x0);
  2250. POSTING_READ(VLV_IER);
  2251. }
  2252. static void ironlake_irq_uninstall(struct drm_device *dev)
  2253. {
  2254. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2255. if (!dev_priv)
  2256. return;
  2257. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2258. I915_WRITE(HWSTAM, 0xffffffff);
  2259. I915_WRITE(DEIMR, 0xffffffff);
  2260. I915_WRITE(DEIER, 0x0);
  2261. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2262. if (IS_GEN7(dev))
  2263. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2264. I915_WRITE(GTIMR, 0xffffffff);
  2265. I915_WRITE(GTIER, 0x0);
  2266. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2267. if (HAS_PCH_NOP(dev))
  2268. return;
  2269. I915_WRITE(SDEIMR, 0xffffffff);
  2270. I915_WRITE(SDEIER, 0x0);
  2271. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2272. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  2273. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2274. }
  2275. static void i8xx_irq_preinstall(struct drm_device * dev)
  2276. {
  2277. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2278. int pipe;
  2279. atomic_set(&dev_priv->irq_received, 0);
  2280. for_each_pipe(pipe)
  2281. I915_WRITE(PIPESTAT(pipe), 0);
  2282. I915_WRITE16(IMR, 0xffff);
  2283. I915_WRITE16(IER, 0x0);
  2284. POSTING_READ16(IER);
  2285. }
  2286. static int i8xx_irq_postinstall(struct drm_device *dev)
  2287. {
  2288. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2289. I915_WRITE16(EMR,
  2290. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2291. /* Unmask the interrupts that we always want on. */
  2292. dev_priv->irq_mask =
  2293. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2294. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2295. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2296. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2297. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2298. I915_WRITE16(IMR, dev_priv->irq_mask);
  2299. I915_WRITE16(IER,
  2300. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2301. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2302. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2303. I915_USER_INTERRUPT);
  2304. POSTING_READ16(IER);
  2305. return 0;
  2306. }
  2307. /*
  2308. * Returns true when a page flip has completed.
  2309. */
  2310. static bool i8xx_handle_vblank(struct drm_device *dev,
  2311. int pipe, u16 iir)
  2312. {
  2313. drm_i915_private_t *dev_priv = dev->dev_private;
  2314. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2315. if (!drm_handle_vblank(dev, pipe))
  2316. return false;
  2317. if ((iir & flip_pending) == 0)
  2318. return false;
  2319. intel_prepare_page_flip(dev, pipe);
  2320. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2321. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2322. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2323. * the flip is completed (no longer pending). Since this doesn't raise
  2324. * an interrupt per se, we watch for the change at vblank.
  2325. */
  2326. if (I915_READ16(ISR) & flip_pending)
  2327. return false;
  2328. intel_finish_page_flip(dev, pipe);
  2329. return true;
  2330. }
  2331. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2332. {
  2333. struct drm_device *dev = (struct drm_device *) arg;
  2334. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2335. u16 iir, new_iir;
  2336. u32 pipe_stats[2];
  2337. unsigned long irqflags;
  2338. int irq_received;
  2339. int pipe;
  2340. u16 flip_mask =
  2341. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2342. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2343. atomic_inc(&dev_priv->irq_received);
  2344. iir = I915_READ16(IIR);
  2345. if (iir == 0)
  2346. return IRQ_NONE;
  2347. while (iir & ~flip_mask) {
  2348. /* Can't rely on pipestat interrupt bit in iir as it might
  2349. * have been cleared after the pipestat interrupt was received.
  2350. * It doesn't set the bit in iir again, but it still produces
  2351. * interrupts (for non-MSI).
  2352. */
  2353. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2354. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2355. i915_handle_error(dev, false);
  2356. for_each_pipe(pipe) {
  2357. int reg = PIPESTAT(pipe);
  2358. pipe_stats[pipe] = I915_READ(reg);
  2359. /*
  2360. * Clear the PIPE*STAT regs before the IIR
  2361. */
  2362. if (pipe_stats[pipe] & 0x8000ffff) {
  2363. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2364. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2365. pipe_name(pipe));
  2366. I915_WRITE(reg, pipe_stats[pipe]);
  2367. irq_received = 1;
  2368. }
  2369. }
  2370. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2371. I915_WRITE16(IIR, iir & ~flip_mask);
  2372. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2373. i915_update_dri1_breadcrumb(dev);
  2374. if (iir & I915_USER_INTERRUPT)
  2375. notify_ring(dev, &dev_priv->ring[RCS]);
  2376. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2377. i8xx_handle_vblank(dev, 0, iir))
  2378. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2379. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2380. i8xx_handle_vblank(dev, 1, iir))
  2381. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2382. iir = new_iir;
  2383. }
  2384. return IRQ_HANDLED;
  2385. }
  2386. static void i8xx_irq_uninstall(struct drm_device * dev)
  2387. {
  2388. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2389. int pipe;
  2390. for_each_pipe(pipe) {
  2391. /* Clear enable bits; then clear status bits */
  2392. I915_WRITE(PIPESTAT(pipe), 0);
  2393. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2394. }
  2395. I915_WRITE16(IMR, 0xffff);
  2396. I915_WRITE16(IER, 0x0);
  2397. I915_WRITE16(IIR, I915_READ16(IIR));
  2398. }
  2399. static void i915_irq_preinstall(struct drm_device * dev)
  2400. {
  2401. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2402. int pipe;
  2403. atomic_set(&dev_priv->irq_received, 0);
  2404. if (I915_HAS_HOTPLUG(dev)) {
  2405. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2406. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2407. }
  2408. I915_WRITE16(HWSTAM, 0xeffe);
  2409. for_each_pipe(pipe)
  2410. I915_WRITE(PIPESTAT(pipe), 0);
  2411. I915_WRITE(IMR, 0xffffffff);
  2412. I915_WRITE(IER, 0x0);
  2413. POSTING_READ(IER);
  2414. }
  2415. static int i915_irq_postinstall(struct drm_device *dev)
  2416. {
  2417. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2418. u32 enable_mask;
  2419. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2420. /* Unmask the interrupts that we always want on. */
  2421. dev_priv->irq_mask =
  2422. ~(I915_ASLE_INTERRUPT |
  2423. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2424. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2425. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2426. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2427. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2428. enable_mask =
  2429. I915_ASLE_INTERRUPT |
  2430. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2431. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2432. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2433. I915_USER_INTERRUPT;
  2434. if (I915_HAS_HOTPLUG(dev)) {
  2435. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2436. POSTING_READ(PORT_HOTPLUG_EN);
  2437. /* Enable in IER... */
  2438. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2439. /* and unmask in IMR */
  2440. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2441. }
  2442. I915_WRITE(IMR, dev_priv->irq_mask);
  2443. I915_WRITE(IER, enable_mask);
  2444. POSTING_READ(IER);
  2445. intel_opregion_enable_asle(dev);
  2446. return 0;
  2447. }
  2448. /*
  2449. * Returns true when a page flip has completed.
  2450. */
  2451. static bool i915_handle_vblank(struct drm_device *dev,
  2452. int plane, int pipe, u32 iir)
  2453. {
  2454. drm_i915_private_t *dev_priv = dev->dev_private;
  2455. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2456. if (!drm_handle_vblank(dev, pipe))
  2457. return false;
  2458. if ((iir & flip_pending) == 0)
  2459. return false;
  2460. intel_prepare_page_flip(dev, plane);
  2461. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2462. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2463. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2464. * the flip is completed (no longer pending). Since this doesn't raise
  2465. * an interrupt per se, we watch for the change at vblank.
  2466. */
  2467. if (I915_READ(ISR) & flip_pending)
  2468. return false;
  2469. intel_finish_page_flip(dev, pipe);
  2470. return true;
  2471. }
  2472. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2473. {
  2474. struct drm_device *dev = (struct drm_device *) arg;
  2475. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2476. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2477. unsigned long irqflags;
  2478. u32 flip_mask =
  2479. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2480. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2481. int pipe, ret = IRQ_NONE;
  2482. atomic_inc(&dev_priv->irq_received);
  2483. iir = I915_READ(IIR);
  2484. do {
  2485. bool irq_received = (iir & ~flip_mask) != 0;
  2486. bool blc_event = false;
  2487. /* Can't rely on pipestat interrupt bit in iir as it might
  2488. * have been cleared after the pipestat interrupt was received.
  2489. * It doesn't set the bit in iir again, but it still produces
  2490. * interrupts (for non-MSI).
  2491. */
  2492. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2493. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2494. i915_handle_error(dev, false);
  2495. for_each_pipe(pipe) {
  2496. int reg = PIPESTAT(pipe);
  2497. pipe_stats[pipe] = I915_READ(reg);
  2498. /* Clear the PIPE*STAT regs before the IIR */
  2499. if (pipe_stats[pipe] & 0x8000ffff) {
  2500. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2501. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2502. pipe_name(pipe));
  2503. I915_WRITE(reg, pipe_stats[pipe]);
  2504. irq_received = true;
  2505. }
  2506. }
  2507. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2508. if (!irq_received)
  2509. break;
  2510. /* Consume port. Then clear IIR or we'll miss events */
  2511. if ((I915_HAS_HOTPLUG(dev)) &&
  2512. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2513. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2514. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2515. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2516. hotplug_status);
  2517. if (hotplug_trigger) {
  2518. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  2519. i915_hpd_irq_setup(dev);
  2520. queue_work(dev_priv->wq,
  2521. &dev_priv->hotplug_work);
  2522. }
  2523. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2524. POSTING_READ(PORT_HOTPLUG_STAT);
  2525. }
  2526. I915_WRITE(IIR, iir & ~flip_mask);
  2527. new_iir = I915_READ(IIR); /* Flush posted writes */
  2528. if (iir & I915_USER_INTERRUPT)
  2529. notify_ring(dev, &dev_priv->ring[RCS]);
  2530. for_each_pipe(pipe) {
  2531. int plane = pipe;
  2532. if (IS_MOBILE(dev))
  2533. plane = !plane;
  2534. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2535. i915_handle_vblank(dev, plane, pipe, iir))
  2536. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2537. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2538. blc_event = true;
  2539. }
  2540. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2541. intel_opregion_asle_intr(dev);
  2542. /* With MSI, interrupts are only generated when iir
  2543. * transitions from zero to nonzero. If another bit got
  2544. * set while we were handling the existing iir bits, then
  2545. * we would never get another interrupt.
  2546. *
  2547. * This is fine on non-MSI as well, as if we hit this path
  2548. * we avoid exiting the interrupt handler only to generate
  2549. * another one.
  2550. *
  2551. * Note that for MSI this could cause a stray interrupt report
  2552. * if an interrupt landed in the time between writing IIR and
  2553. * the posting read. This should be rare enough to never
  2554. * trigger the 99% of 100,000 interrupts test for disabling
  2555. * stray interrupts.
  2556. */
  2557. ret = IRQ_HANDLED;
  2558. iir = new_iir;
  2559. } while (iir & ~flip_mask);
  2560. i915_update_dri1_breadcrumb(dev);
  2561. return ret;
  2562. }
  2563. static void i915_irq_uninstall(struct drm_device * dev)
  2564. {
  2565. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2566. int pipe;
  2567. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2568. if (I915_HAS_HOTPLUG(dev)) {
  2569. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2570. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2571. }
  2572. I915_WRITE16(HWSTAM, 0xffff);
  2573. for_each_pipe(pipe) {
  2574. /* Clear enable bits; then clear status bits */
  2575. I915_WRITE(PIPESTAT(pipe), 0);
  2576. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2577. }
  2578. I915_WRITE(IMR, 0xffffffff);
  2579. I915_WRITE(IER, 0x0);
  2580. I915_WRITE(IIR, I915_READ(IIR));
  2581. }
  2582. static void i965_irq_preinstall(struct drm_device * dev)
  2583. {
  2584. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2585. int pipe;
  2586. atomic_set(&dev_priv->irq_received, 0);
  2587. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2588. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2589. I915_WRITE(HWSTAM, 0xeffe);
  2590. for_each_pipe(pipe)
  2591. I915_WRITE(PIPESTAT(pipe), 0);
  2592. I915_WRITE(IMR, 0xffffffff);
  2593. I915_WRITE(IER, 0x0);
  2594. POSTING_READ(IER);
  2595. }
  2596. static int i965_irq_postinstall(struct drm_device *dev)
  2597. {
  2598. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2599. u32 enable_mask;
  2600. u32 error_mask;
  2601. /* Unmask the interrupts that we always want on. */
  2602. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2603. I915_DISPLAY_PORT_INTERRUPT |
  2604. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2605. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2606. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2607. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2608. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2609. enable_mask = ~dev_priv->irq_mask;
  2610. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2611. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2612. enable_mask |= I915_USER_INTERRUPT;
  2613. if (IS_G4X(dev))
  2614. enable_mask |= I915_BSD_USER_INTERRUPT;
  2615. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2616. /*
  2617. * Enable some error detection, note the instruction error mask
  2618. * bit is reserved, so we leave it masked.
  2619. */
  2620. if (IS_G4X(dev)) {
  2621. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2622. GM45_ERROR_MEM_PRIV |
  2623. GM45_ERROR_CP_PRIV |
  2624. I915_ERROR_MEMORY_REFRESH);
  2625. } else {
  2626. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2627. I915_ERROR_MEMORY_REFRESH);
  2628. }
  2629. I915_WRITE(EMR, error_mask);
  2630. I915_WRITE(IMR, dev_priv->irq_mask);
  2631. I915_WRITE(IER, enable_mask);
  2632. POSTING_READ(IER);
  2633. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2634. POSTING_READ(PORT_HOTPLUG_EN);
  2635. intel_opregion_enable_asle(dev);
  2636. return 0;
  2637. }
  2638. static void i915_hpd_irq_setup(struct drm_device *dev)
  2639. {
  2640. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2641. struct drm_mode_config *mode_config = &dev->mode_config;
  2642. struct intel_encoder *intel_encoder;
  2643. u32 hotplug_en;
  2644. if (I915_HAS_HOTPLUG(dev)) {
  2645. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2646. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2647. /* Note HDMI and DP share hotplug bits */
  2648. /* enable bits are the same for all generations */
  2649. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2650. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2651. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2652. /* Programming the CRT detection parameters tends
  2653. to generate a spurious hotplug event about three
  2654. seconds later. So just do it once.
  2655. */
  2656. if (IS_G4X(dev))
  2657. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2658. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2659. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2660. /* Ignore TV since it's buggy */
  2661. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2662. }
  2663. }
  2664. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2665. {
  2666. struct drm_device *dev = (struct drm_device *) arg;
  2667. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2668. u32 iir, new_iir;
  2669. u32 pipe_stats[I915_MAX_PIPES];
  2670. unsigned long irqflags;
  2671. int irq_received;
  2672. int ret = IRQ_NONE, pipe;
  2673. u32 flip_mask =
  2674. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2675. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2676. atomic_inc(&dev_priv->irq_received);
  2677. iir = I915_READ(IIR);
  2678. for (;;) {
  2679. bool blc_event = false;
  2680. irq_received = (iir & ~flip_mask) != 0;
  2681. /* Can't rely on pipestat interrupt bit in iir as it might
  2682. * have been cleared after the pipestat interrupt was received.
  2683. * It doesn't set the bit in iir again, but it still produces
  2684. * interrupts (for non-MSI).
  2685. */
  2686. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2687. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2688. i915_handle_error(dev, false);
  2689. for_each_pipe(pipe) {
  2690. int reg = PIPESTAT(pipe);
  2691. pipe_stats[pipe] = I915_READ(reg);
  2692. /*
  2693. * Clear the PIPE*STAT regs before the IIR
  2694. */
  2695. if (pipe_stats[pipe] & 0x8000ffff) {
  2696. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2697. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2698. pipe_name(pipe));
  2699. I915_WRITE(reg, pipe_stats[pipe]);
  2700. irq_received = 1;
  2701. }
  2702. }
  2703. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2704. if (!irq_received)
  2705. break;
  2706. ret = IRQ_HANDLED;
  2707. /* Consume port. Then clear IIR or we'll miss events */
  2708. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2709. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2710. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2711. HOTPLUG_INT_STATUS_G4X :
  2712. HOTPLUG_INT_STATUS_I965);
  2713. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2714. hotplug_status);
  2715. if (hotplug_trigger) {
  2716. if (hotplug_irq_storm_detect(dev, hotplug_trigger,
  2717. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
  2718. i915_hpd_irq_setup(dev);
  2719. queue_work(dev_priv->wq,
  2720. &dev_priv->hotplug_work);
  2721. }
  2722. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2723. I915_READ(PORT_HOTPLUG_STAT);
  2724. }
  2725. I915_WRITE(IIR, iir & ~flip_mask);
  2726. new_iir = I915_READ(IIR); /* Flush posted writes */
  2727. if (iir & I915_USER_INTERRUPT)
  2728. notify_ring(dev, &dev_priv->ring[RCS]);
  2729. if (iir & I915_BSD_USER_INTERRUPT)
  2730. notify_ring(dev, &dev_priv->ring[VCS]);
  2731. for_each_pipe(pipe) {
  2732. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2733. i915_handle_vblank(dev, pipe, pipe, iir))
  2734. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2735. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2736. blc_event = true;
  2737. }
  2738. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2739. intel_opregion_asle_intr(dev);
  2740. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2741. gmbus_irq_handler(dev);
  2742. /* With MSI, interrupts are only generated when iir
  2743. * transitions from zero to nonzero. If another bit got
  2744. * set while we were handling the existing iir bits, then
  2745. * we would never get another interrupt.
  2746. *
  2747. * This is fine on non-MSI as well, as if we hit this path
  2748. * we avoid exiting the interrupt handler only to generate
  2749. * another one.
  2750. *
  2751. * Note that for MSI this could cause a stray interrupt report
  2752. * if an interrupt landed in the time between writing IIR and
  2753. * the posting read. This should be rare enough to never
  2754. * trigger the 99% of 100,000 interrupts test for disabling
  2755. * stray interrupts.
  2756. */
  2757. iir = new_iir;
  2758. }
  2759. i915_update_dri1_breadcrumb(dev);
  2760. return ret;
  2761. }
  2762. static void i965_irq_uninstall(struct drm_device * dev)
  2763. {
  2764. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2765. int pipe;
  2766. if (!dev_priv)
  2767. return;
  2768. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2769. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2770. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2771. I915_WRITE(HWSTAM, 0xffffffff);
  2772. for_each_pipe(pipe)
  2773. I915_WRITE(PIPESTAT(pipe), 0);
  2774. I915_WRITE(IMR, 0xffffffff);
  2775. I915_WRITE(IER, 0x0);
  2776. for_each_pipe(pipe)
  2777. I915_WRITE(PIPESTAT(pipe),
  2778. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2779. I915_WRITE(IIR, I915_READ(IIR));
  2780. }
  2781. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2782. {
  2783. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2784. struct drm_device *dev = dev_priv->dev;
  2785. struct drm_mode_config *mode_config = &dev->mode_config;
  2786. unsigned long irqflags;
  2787. int i;
  2788. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2789. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2790. struct drm_connector *connector;
  2791. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2792. continue;
  2793. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2794. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2795. struct intel_connector *intel_connector = to_intel_connector(connector);
  2796. if (intel_connector->encoder->hpd_pin == i) {
  2797. if (connector->polled != intel_connector->polled)
  2798. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2799. drm_get_connector_name(connector));
  2800. connector->polled = intel_connector->polled;
  2801. if (!connector->polled)
  2802. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2803. }
  2804. }
  2805. }
  2806. if (dev_priv->display.hpd_irq_setup)
  2807. dev_priv->display.hpd_irq_setup(dev);
  2808. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2809. }
  2810. void intel_irq_init(struct drm_device *dev)
  2811. {
  2812. struct drm_i915_private *dev_priv = dev->dev_private;
  2813. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2814. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2815. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2816. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2817. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2818. i915_hangcheck_elapsed,
  2819. (unsigned long) dev);
  2820. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2821. (unsigned long) dev_priv);
  2822. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2823. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2824. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2825. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2826. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2827. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2828. }
  2829. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2830. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2831. else
  2832. dev->driver->get_vblank_timestamp = NULL;
  2833. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2834. if (IS_VALLEYVIEW(dev)) {
  2835. dev->driver->irq_handler = valleyview_irq_handler;
  2836. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2837. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2838. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2839. dev->driver->enable_vblank = valleyview_enable_vblank;
  2840. dev->driver->disable_vblank = valleyview_disable_vblank;
  2841. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2842. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2843. /* Share pre & uninstall handlers with ILK/SNB */
  2844. dev->driver->irq_handler = ivybridge_irq_handler;
  2845. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2846. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2847. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2848. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2849. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2850. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2851. } else if (HAS_PCH_SPLIT(dev)) {
  2852. dev->driver->irq_handler = ironlake_irq_handler;
  2853. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2854. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2855. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2856. dev->driver->enable_vblank = ironlake_enable_vblank;
  2857. dev->driver->disable_vblank = ironlake_disable_vblank;
  2858. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2859. } else {
  2860. if (INTEL_INFO(dev)->gen == 2) {
  2861. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2862. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2863. dev->driver->irq_handler = i8xx_irq_handler;
  2864. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2865. } else if (INTEL_INFO(dev)->gen == 3) {
  2866. dev->driver->irq_preinstall = i915_irq_preinstall;
  2867. dev->driver->irq_postinstall = i915_irq_postinstall;
  2868. dev->driver->irq_uninstall = i915_irq_uninstall;
  2869. dev->driver->irq_handler = i915_irq_handler;
  2870. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2871. } else {
  2872. dev->driver->irq_preinstall = i965_irq_preinstall;
  2873. dev->driver->irq_postinstall = i965_irq_postinstall;
  2874. dev->driver->irq_uninstall = i965_irq_uninstall;
  2875. dev->driver->irq_handler = i965_irq_handler;
  2876. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2877. }
  2878. dev->driver->enable_vblank = i915_enable_vblank;
  2879. dev->driver->disable_vblank = i915_disable_vblank;
  2880. }
  2881. }
  2882. void intel_hpd_init(struct drm_device *dev)
  2883. {
  2884. struct drm_i915_private *dev_priv = dev->dev_private;
  2885. struct drm_mode_config *mode_config = &dev->mode_config;
  2886. struct drm_connector *connector;
  2887. int i;
  2888. for (i = 1; i < HPD_NUM_PINS; i++) {
  2889. dev_priv->hpd_stats[i].hpd_cnt = 0;
  2890. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2891. }
  2892. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2893. struct intel_connector *intel_connector = to_intel_connector(connector);
  2894. connector->polled = intel_connector->polled;
  2895. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  2896. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2897. }
  2898. if (dev_priv->display.hpd_irq_setup)
  2899. dev_priv->display.hpd_irq_setup(dev);
  2900. }