intel_dp.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <linux/export.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  38. struct dp_link_dpll {
  39. int link_bw;
  40. struct dpll dpll;
  41. };
  42. static const struct dp_link_dpll gen4_dpll[] = {
  43. { DP_LINK_BW_1_62,
  44. { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
  45. { DP_LINK_BW_2_7,
  46. { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
  47. };
  48. static const struct dp_link_dpll pch_dpll[] = {
  49. { DP_LINK_BW_1_62,
  50. { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
  51. { DP_LINK_BW_2_7,
  52. { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
  53. };
  54. static const struct dp_link_dpll vlv_dpll[] = {
  55. { DP_LINK_BW_1_62,
  56. { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
  57. { DP_LINK_BW_2_7,
  58. { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
  59. };
  60. /**
  61. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  62. * @intel_dp: DP struct
  63. *
  64. * If a CPU or PCH DP output is attached to an eDP panel, this function
  65. * will return true, and false otherwise.
  66. */
  67. static bool is_edp(struct intel_dp *intel_dp)
  68. {
  69. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  70. return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
  71. }
  72. static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
  73. {
  74. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  75. return intel_dig_port->base.base.dev;
  76. }
  77. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  78. {
  79. return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  80. }
  81. static void intel_dp_link_down(struct intel_dp *intel_dp);
  82. static int
  83. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  84. {
  85. int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
  86. switch (max_link_bw) {
  87. case DP_LINK_BW_1_62:
  88. case DP_LINK_BW_2_7:
  89. break;
  90. case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
  91. max_link_bw = DP_LINK_BW_2_7;
  92. break;
  93. default:
  94. WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
  95. max_link_bw);
  96. max_link_bw = DP_LINK_BW_1_62;
  97. break;
  98. }
  99. return max_link_bw;
  100. }
  101. /*
  102. * The units on the numbers in the next two are... bizarre. Examples will
  103. * make it clearer; this one parallels an example in the eDP spec.
  104. *
  105. * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
  106. *
  107. * 270000 * 1 * 8 / 10 == 216000
  108. *
  109. * The actual data capacity of that configuration is 2.16Gbit/s, so the
  110. * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
  111. * or equivalently, kilopixels per second - so for 1680x1050R it'd be
  112. * 119000. At 18bpp that's 2142000 kilobits per second.
  113. *
  114. * Thus the strange-looking division by 10 in intel_dp_link_required, to
  115. * get the result in decakilobits instead of kilobits.
  116. */
  117. static int
  118. intel_dp_link_required(int pixel_clock, int bpp)
  119. {
  120. return (pixel_clock * bpp + 9) / 10;
  121. }
  122. static int
  123. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  124. {
  125. return (max_link_clock * max_lanes * 8) / 10;
  126. }
  127. static int
  128. intel_dp_mode_valid(struct drm_connector *connector,
  129. struct drm_display_mode *mode)
  130. {
  131. struct intel_dp *intel_dp = intel_attached_dp(connector);
  132. struct intel_connector *intel_connector = to_intel_connector(connector);
  133. struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
  134. int target_clock = mode->clock;
  135. int max_rate, mode_rate, max_lanes, max_link_clock;
  136. if (is_edp(intel_dp) && fixed_mode) {
  137. if (mode->hdisplay > fixed_mode->hdisplay)
  138. return MODE_PANEL;
  139. if (mode->vdisplay > fixed_mode->vdisplay)
  140. return MODE_PANEL;
  141. target_clock = fixed_mode->clock;
  142. }
  143. max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
  144. max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
  145. max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
  146. mode_rate = intel_dp_link_required(target_clock, 18);
  147. if (mode_rate > max_rate)
  148. return MODE_CLOCK_HIGH;
  149. if (mode->clock < 10000)
  150. return MODE_CLOCK_LOW;
  151. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  152. return MODE_H_ILLEGAL;
  153. return MODE_OK;
  154. }
  155. static uint32_t
  156. pack_aux(uint8_t *src, int src_bytes)
  157. {
  158. int i;
  159. uint32_t v = 0;
  160. if (src_bytes > 4)
  161. src_bytes = 4;
  162. for (i = 0; i < src_bytes; i++)
  163. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  164. return v;
  165. }
  166. static void
  167. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  168. {
  169. int i;
  170. if (dst_bytes > 4)
  171. dst_bytes = 4;
  172. for (i = 0; i < dst_bytes; i++)
  173. dst[i] = src >> ((3-i) * 8);
  174. }
  175. /* hrawclock is 1/4 the FSB frequency */
  176. static int
  177. intel_hrawclk(struct drm_device *dev)
  178. {
  179. struct drm_i915_private *dev_priv = dev->dev_private;
  180. uint32_t clkcfg;
  181. /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
  182. if (IS_VALLEYVIEW(dev))
  183. return 200;
  184. clkcfg = I915_READ(CLKCFG);
  185. switch (clkcfg & CLKCFG_FSB_MASK) {
  186. case CLKCFG_FSB_400:
  187. return 100;
  188. case CLKCFG_FSB_533:
  189. return 133;
  190. case CLKCFG_FSB_667:
  191. return 166;
  192. case CLKCFG_FSB_800:
  193. return 200;
  194. case CLKCFG_FSB_1067:
  195. return 266;
  196. case CLKCFG_FSB_1333:
  197. return 333;
  198. /* these two are just a guess; one of them might be right */
  199. case CLKCFG_FSB_1600:
  200. case CLKCFG_FSB_1600_ALT:
  201. return 400;
  202. default:
  203. return 133;
  204. }
  205. }
  206. static void
  207. intel_dp_init_panel_power_sequencer(struct drm_device *dev,
  208. struct intel_dp *intel_dp,
  209. struct edp_power_seq *out);
  210. static void
  211. intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
  212. struct intel_dp *intel_dp,
  213. struct edp_power_seq *out);
  214. static enum pipe
  215. vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
  216. {
  217. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  218. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  219. struct drm_device *dev = intel_dig_port->base.base.dev;
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. enum port port = intel_dig_port->port;
  222. enum pipe pipe;
  223. /* modeset should have pipe */
  224. if (crtc)
  225. return to_intel_crtc(crtc)->pipe;
  226. /* init time, try to find a pipe with this port selected */
  227. for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
  228. u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
  229. PANEL_PORT_SELECT_MASK;
  230. if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
  231. return pipe;
  232. if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
  233. return pipe;
  234. }
  235. /* shrug */
  236. return PIPE_A;
  237. }
  238. static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
  239. {
  240. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  241. if (HAS_PCH_SPLIT(dev))
  242. return PCH_PP_CONTROL;
  243. else
  244. return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
  245. }
  246. static u32 _pp_stat_reg(struct intel_dp *intel_dp)
  247. {
  248. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  249. if (HAS_PCH_SPLIT(dev))
  250. return PCH_PP_STATUS;
  251. else
  252. return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
  253. }
  254. static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
  255. {
  256. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  257. struct drm_i915_private *dev_priv = dev->dev_private;
  258. return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
  259. }
  260. static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
  261. {
  262. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  263. struct drm_i915_private *dev_priv = dev->dev_private;
  264. return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
  265. }
  266. static void
  267. intel_dp_check_edp(struct intel_dp *intel_dp)
  268. {
  269. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  270. struct drm_i915_private *dev_priv = dev->dev_private;
  271. if (!is_edp(intel_dp))
  272. return;
  273. if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
  274. WARN(1, "eDP powered off while attempting aux channel communication.\n");
  275. DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
  276. I915_READ(_pp_stat_reg(intel_dp)),
  277. I915_READ(_pp_ctrl_reg(intel_dp)));
  278. }
  279. }
  280. static uint32_t
  281. intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
  282. {
  283. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  284. struct drm_device *dev = intel_dig_port->base.base.dev;
  285. struct drm_i915_private *dev_priv = dev->dev_private;
  286. uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
  287. uint32_t status;
  288. bool done;
  289. #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  290. if (has_aux_irq)
  291. done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  292. msecs_to_jiffies_timeout(10));
  293. else
  294. done = wait_for_atomic(C, 10) == 0;
  295. if (!done)
  296. DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
  297. has_aux_irq);
  298. #undef C
  299. return status;
  300. }
  301. static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
  302. int index)
  303. {
  304. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  305. struct drm_device *dev = intel_dig_port->base.base.dev;
  306. struct drm_i915_private *dev_priv = dev->dev_private;
  307. /* The clock divider is based off the hrawclk,
  308. * and would like to run at 2MHz. So, take the
  309. * hrawclk value and divide by 2 and use that
  310. *
  311. * Note that PCH attached eDP panels should use a 125MHz input
  312. * clock divider.
  313. */
  314. if (IS_VALLEYVIEW(dev)) {
  315. return index ? 0 : 100;
  316. } else if (intel_dig_port->port == PORT_A) {
  317. if (index)
  318. return 0;
  319. if (HAS_DDI(dev))
  320. return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
  321. else if (IS_GEN6(dev) || IS_GEN7(dev))
  322. return 200; /* SNB & IVB eDP input clock at 400Mhz */
  323. else
  324. return 225; /* eDP input clock at 450Mhz */
  325. } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  326. /* Workaround for non-ULT HSW */
  327. switch (index) {
  328. case 0: return 63;
  329. case 1: return 72;
  330. default: return 0;
  331. }
  332. } else if (HAS_PCH_SPLIT(dev)) {
  333. return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
  334. } else {
  335. return index ? 0 :intel_hrawclk(dev) / 2;
  336. }
  337. }
  338. static int
  339. intel_dp_aux_ch(struct intel_dp *intel_dp,
  340. uint8_t *send, int send_bytes,
  341. uint8_t *recv, int recv_size)
  342. {
  343. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  344. struct drm_device *dev = intel_dig_port->base.base.dev;
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
  347. uint32_t ch_data = ch_ctl + 4;
  348. uint32_t aux_clock_divider;
  349. int i, ret, recv_bytes;
  350. uint32_t status;
  351. int try, precharge, clock = 0;
  352. bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
  353. /* dp aux is extremely sensitive to irq latency, hence request the
  354. * lowest possible wakeup latency and so prevent the cpu from going into
  355. * deep sleep states.
  356. */
  357. pm_qos_update_request(&dev_priv->pm_qos, 0);
  358. intel_dp_check_edp(intel_dp);
  359. if (IS_GEN6(dev))
  360. precharge = 3;
  361. else
  362. precharge = 5;
  363. intel_aux_display_runtime_get(dev_priv);
  364. /* Try to wait for any previous AUX channel activity */
  365. for (try = 0; try < 3; try++) {
  366. status = I915_READ_NOTRACE(ch_ctl);
  367. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  368. break;
  369. msleep(1);
  370. }
  371. if (try == 3) {
  372. WARN(1, "dp_aux_ch not started status 0x%08x\n",
  373. I915_READ(ch_ctl));
  374. ret = -EBUSY;
  375. goto out;
  376. }
  377. /* Only 5 data registers! */
  378. if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
  379. ret = -E2BIG;
  380. goto out;
  381. }
  382. while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
  383. /* Must try at least 3 times according to DP spec */
  384. for (try = 0; try < 5; try++) {
  385. /* Load the send data into the aux channel data registers */
  386. for (i = 0; i < send_bytes; i += 4)
  387. I915_WRITE(ch_data + i,
  388. pack_aux(send + i, send_bytes - i));
  389. /* Send the command and wait for it to complete */
  390. I915_WRITE(ch_ctl,
  391. DP_AUX_CH_CTL_SEND_BUSY |
  392. (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
  393. DP_AUX_CH_CTL_TIME_OUT_400us |
  394. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  395. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  396. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  397. DP_AUX_CH_CTL_DONE |
  398. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  399. DP_AUX_CH_CTL_RECEIVE_ERROR);
  400. status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
  401. /* Clear done status and any errors */
  402. I915_WRITE(ch_ctl,
  403. status |
  404. DP_AUX_CH_CTL_DONE |
  405. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  406. DP_AUX_CH_CTL_RECEIVE_ERROR);
  407. if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
  408. DP_AUX_CH_CTL_RECEIVE_ERROR))
  409. continue;
  410. if (status & DP_AUX_CH_CTL_DONE)
  411. break;
  412. }
  413. if (status & DP_AUX_CH_CTL_DONE)
  414. break;
  415. }
  416. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  417. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  418. ret = -EBUSY;
  419. goto out;
  420. }
  421. /* Check for timeout or receive error.
  422. * Timeouts occur when the sink is not connected
  423. */
  424. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  425. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  426. ret = -EIO;
  427. goto out;
  428. }
  429. /* Timeouts occur when the device isn't connected, so they're
  430. * "normal" -- don't fill the kernel log with these */
  431. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  432. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  433. ret = -ETIMEDOUT;
  434. goto out;
  435. }
  436. /* Unload any bytes sent back from the other side */
  437. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  438. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  439. if (recv_bytes > recv_size)
  440. recv_bytes = recv_size;
  441. for (i = 0; i < recv_bytes; i += 4)
  442. unpack_aux(I915_READ(ch_data + i),
  443. recv + i, recv_bytes - i);
  444. ret = recv_bytes;
  445. out:
  446. pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
  447. intel_aux_display_runtime_put(dev_priv);
  448. return ret;
  449. }
  450. /* Write data to the aux channel in native mode */
  451. static int
  452. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  453. uint16_t address, uint8_t *send, int send_bytes)
  454. {
  455. int ret;
  456. uint8_t msg[20];
  457. int msg_bytes;
  458. uint8_t ack;
  459. if (WARN_ON(send_bytes > 16))
  460. return -E2BIG;
  461. intel_dp_check_edp(intel_dp);
  462. msg[0] = AUX_NATIVE_WRITE << 4;
  463. msg[1] = address >> 8;
  464. msg[2] = address & 0xff;
  465. msg[3] = send_bytes - 1;
  466. memcpy(&msg[4], send, send_bytes);
  467. msg_bytes = send_bytes + 4;
  468. for (;;) {
  469. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  470. if (ret < 0)
  471. return ret;
  472. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  473. break;
  474. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  475. udelay(100);
  476. else
  477. return -EIO;
  478. }
  479. return send_bytes;
  480. }
  481. /* Write a single byte to the aux channel in native mode */
  482. static int
  483. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  484. uint16_t address, uint8_t byte)
  485. {
  486. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  487. }
  488. /* read bytes from a native aux channel */
  489. static int
  490. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  491. uint16_t address, uint8_t *recv, int recv_bytes)
  492. {
  493. uint8_t msg[4];
  494. int msg_bytes;
  495. uint8_t reply[20];
  496. int reply_bytes;
  497. uint8_t ack;
  498. int ret;
  499. if (WARN_ON(recv_bytes > 19))
  500. return -E2BIG;
  501. intel_dp_check_edp(intel_dp);
  502. msg[0] = AUX_NATIVE_READ << 4;
  503. msg[1] = address >> 8;
  504. msg[2] = address & 0xff;
  505. msg[3] = recv_bytes - 1;
  506. msg_bytes = 4;
  507. reply_bytes = recv_bytes + 1;
  508. for (;;) {
  509. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  510. reply, reply_bytes);
  511. if (ret == 0)
  512. return -EPROTO;
  513. if (ret < 0)
  514. return ret;
  515. ack = reply[0];
  516. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  517. memcpy(recv, reply + 1, ret - 1);
  518. return ret - 1;
  519. }
  520. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  521. udelay(100);
  522. else
  523. return -EIO;
  524. }
  525. }
  526. static int
  527. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  528. uint8_t write_byte, uint8_t *read_byte)
  529. {
  530. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  531. struct intel_dp *intel_dp = container_of(adapter,
  532. struct intel_dp,
  533. adapter);
  534. uint16_t address = algo_data->address;
  535. uint8_t msg[5];
  536. uint8_t reply[2];
  537. unsigned retry;
  538. int msg_bytes;
  539. int reply_bytes;
  540. int ret;
  541. intel_dp_check_edp(intel_dp);
  542. /* Set up the command byte */
  543. if (mode & MODE_I2C_READ)
  544. msg[0] = AUX_I2C_READ << 4;
  545. else
  546. msg[0] = AUX_I2C_WRITE << 4;
  547. if (!(mode & MODE_I2C_STOP))
  548. msg[0] |= AUX_I2C_MOT << 4;
  549. msg[1] = address >> 8;
  550. msg[2] = address;
  551. switch (mode) {
  552. case MODE_I2C_WRITE:
  553. msg[3] = 0;
  554. msg[4] = write_byte;
  555. msg_bytes = 5;
  556. reply_bytes = 1;
  557. break;
  558. case MODE_I2C_READ:
  559. msg[3] = 0;
  560. msg_bytes = 4;
  561. reply_bytes = 2;
  562. break;
  563. default:
  564. msg_bytes = 3;
  565. reply_bytes = 1;
  566. break;
  567. }
  568. /*
  569. * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
  570. * required to retry at least seven times upon receiving AUX_DEFER
  571. * before giving up the AUX transaction.
  572. */
  573. for (retry = 0; retry < 7; retry++) {
  574. ret = intel_dp_aux_ch(intel_dp,
  575. msg, msg_bytes,
  576. reply, reply_bytes);
  577. if (ret < 0) {
  578. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  579. return ret;
  580. }
  581. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  582. case AUX_NATIVE_REPLY_ACK:
  583. /* I2C-over-AUX Reply field is only valid
  584. * when paired with AUX ACK.
  585. */
  586. break;
  587. case AUX_NATIVE_REPLY_NACK:
  588. DRM_DEBUG_KMS("aux_ch native nack\n");
  589. return -EREMOTEIO;
  590. case AUX_NATIVE_REPLY_DEFER:
  591. /*
  592. * For now, just give more slack to branch devices. We
  593. * could check the DPCD for I2C bit rate capabilities,
  594. * and if available, adjust the interval. We could also
  595. * be more careful with DP-to-Legacy adapters where a
  596. * long legacy cable may force very low I2C bit rates.
  597. */
  598. if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
  599. DP_DWN_STRM_PORT_PRESENT)
  600. usleep_range(500, 600);
  601. else
  602. usleep_range(300, 400);
  603. continue;
  604. default:
  605. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  606. reply[0]);
  607. return -EREMOTEIO;
  608. }
  609. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  610. case AUX_I2C_REPLY_ACK:
  611. if (mode == MODE_I2C_READ) {
  612. *read_byte = reply[1];
  613. }
  614. return reply_bytes - 1;
  615. case AUX_I2C_REPLY_NACK:
  616. DRM_DEBUG_KMS("aux_i2c nack\n");
  617. return -EREMOTEIO;
  618. case AUX_I2C_REPLY_DEFER:
  619. DRM_DEBUG_KMS("aux_i2c defer\n");
  620. udelay(100);
  621. break;
  622. default:
  623. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  624. return -EREMOTEIO;
  625. }
  626. }
  627. DRM_ERROR("too many retries, giving up\n");
  628. return -EREMOTEIO;
  629. }
  630. static int
  631. intel_dp_i2c_init(struct intel_dp *intel_dp,
  632. struct intel_connector *intel_connector, const char *name)
  633. {
  634. int ret;
  635. DRM_DEBUG_KMS("i2c_init %s\n", name);
  636. intel_dp->algo.running = false;
  637. intel_dp->algo.address = 0;
  638. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  639. memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
  640. intel_dp->adapter.owner = THIS_MODULE;
  641. intel_dp->adapter.class = I2C_CLASS_DDC;
  642. strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  643. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  644. intel_dp->adapter.algo_data = &intel_dp->algo;
  645. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  646. ironlake_edp_panel_vdd_on(intel_dp);
  647. ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
  648. ironlake_edp_panel_vdd_off(intel_dp, false);
  649. return ret;
  650. }
  651. static void
  652. intel_dp_set_clock(struct intel_encoder *encoder,
  653. struct intel_crtc_config *pipe_config, int link_bw)
  654. {
  655. struct drm_device *dev = encoder->base.dev;
  656. const struct dp_link_dpll *divisor = NULL;
  657. int i, count = 0;
  658. if (IS_G4X(dev)) {
  659. divisor = gen4_dpll;
  660. count = ARRAY_SIZE(gen4_dpll);
  661. } else if (IS_HASWELL(dev)) {
  662. /* Haswell has special-purpose DP DDI clocks. */
  663. } else if (HAS_PCH_SPLIT(dev)) {
  664. divisor = pch_dpll;
  665. count = ARRAY_SIZE(pch_dpll);
  666. } else if (IS_VALLEYVIEW(dev)) {
  667. divisor = vlv_dpll;
  668. count = ARRAY_SIZE(vlv_dpll);
  669. }
  670. if (divisor && count) {
  671. for (i = 0; i < count; i++) {
  672. if (link_bw == divisor[i].link_bw) {
  673. pipe_config->dpll = divisor[i].dpll;
  674. pipe_config->clock_set = true;
  675. break;
  676. }
  677. }
  678. }
  679. }
  680. bool
  681. intel_dp_compute_config(struct intel_encoder *encoder,
  682. struct intel_crtc_config *pipe_config)
  683. {
  684. struct drm_device *dev = encoder->base.dev;
  685. struct drm_i915_private *dev_priv = dev->dev_private;
  686. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  687. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  688. enum port port = dp_to_dig_port(intel_dp)->port;
  689. struct intel_crtc *intel_crtc = encoder->new_crtc;
  690. struct intel_connector *intel_connector = intel_dp->attached_connector;
  691. int lane_count, clock;
  692. int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
  693. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  694. int bpp, mode_rate;
  695. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  696. int link_avail, link_clock;
  697. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
  698. pipe_config->has_pch_encoder = true;
  699. pipe_config->has_dp_encoder = true;
  700. if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
  701. intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
  702. adjusted_mode);
  703. if (!HAS_PCH_SPLIT(dev))
  704. intel_gmch_panel_fitting(intel_crtc, pipe_config,
  705. intel_connector->panel.fitting_mode);
  706. else
  707. intel_pch_panel_fitting(intel_crtc, pipe_config,
  708. intel_connector->panel.fitting_mode);
  709. }
  710. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  711. return false;
  712. DRM_DEBUG_KMS("DP link computation with max lane count %i "
  713. "max bw %02x pixel clock %iKHz\n",
  714. max_lane_count, bws[max_clock],
  715. adjusted_mode->crtc_clock);
  716. /* Walk through all bpp values. Luckily they're all nicely spaced with 2
  717. * bpc in between. */
  718. bpp = pipe_config->pipe_bpp;
  719. if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
  720. DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
  721. dev_priv->vbt.edp_bpp);
  722. bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
  723. }
  724. for (; bpp >= 6*3; bpp -= 2*3) {
  725. mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
  726. bpp);
  727. for (clock = 0; clock <= max_clock; clock++) {
  728. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  729. link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
  730. link_avail = intel_dp_max_data_rate(link_clock,
  731. lane_count);
  732. if (mode_rate <= link_avail) {
  733. goto found;
  734. }
  735. }
  736. }
  737. }
  738. return false;
  739. found:
  740. if (intel_dp->color_range_auto) {
  741. /*
  742. * See:
  743. * CEA-861-E - 5.1 Default Encoding Parameters
  744. * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
  745. */
  746. if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
  747. intel_dp->color_range = DP_COLOR_RANGE_16_235;
  748. else
  749. intel_dp->color_range = 0;
  750. }
  751. if (intel_dp->color_range)
  752. pipe_config->limited_color_range = true;
  753. intel_dp->link_bw = bws[clock];
  754. intel_dp->lane_count = lane_count;
  755. pipe_config->pipe_bpp = bpp;
  756. pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
  757. DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
  758. intel_dp->link_bw, intel_dp->lane_count,
  759. pipe_config->port_clock, bpp);
  760. DRM_DEBUG_KMS("DP link bw required %i available %i\n",
  761. mode_rate, link_avail);
  762. intel_link_compute_m_n(bpp, lane_count,
  763. adjusted_mode->crtc_clock,
  764. pipe_config->port_clock,
  765. &pipe_config->dp_m_n);
  766. intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
  767. return true;
  768. }
  769. static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
  770. {
  771. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  772. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  773. struct drm_device *dev = crtc->base.dev;
  774. struct drm_i915_private *dev_priv = dev->dev_private;
  775. u32 dpa_ctl;
  776. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
  777. dpa_ctl = I915_READ(DP_A);
  778. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  779. if (crtc->config.port_clock == 162000) {
  780. /* For a long time we've carried around a ILK-DevA w/a for the
  781. * 160MHz clock. If we're really unlucky, it's still required.
  782. */
  783. DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
  784. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  785. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  786. } else {
  787. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  788. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  789. }
  790. I915_WRITE(DP_A, dpa_ctl);
  791. POSTING_READ(DP_A);
  792. udelay(500);
  793. }
  794. static void intel_dp_mode_set(struct intel_encoder *encoder)
  795. {
  796. struct drm_device *dev = encoder->base.dev;
  797. struct drm_i915_private *dev_priv = dev->dev_private;
  798. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  799. enum port port = dp_to_dig_port(intel_dp)->port;
  800. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  801. struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
  802. /*
  803. * There are four kinds of DP registers:
  804. *
  805. * IBX PCH
  806. * SNB CPU
  807. * IVB CPU
  808. * CPT PCH
  809. *
  810. * IBX PCH and CPU are the same for almost everything,
  811. * except that the CPU DP PLL is configured in this
  812. * register
  813. *
  814. * CPT PCH is quite different, having many bits moved
  815. * to the TRANS_DP_CTL register instead. That
  816. * configuration happens (oddly) in ironlake_pch_enable
  817. */
  818. /* Preserve the BIOS-computed detected bit. This is
  819. * supposed to be read-only.
  820. */
  821. intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
  822. /* Handle DP bits in common between all three register formats */
  823. intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  824. intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
  825. if (intel_dp->has_audio) {
  826. DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
  827. pipe_name(crtc->pipe));
  828. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  829. intel_write_eld(&encoder->base, adjusted_mode);
  830. }
  831. /* Split out the IBX/CPU vs CPT settings */
  832. if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
  833. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  834. intel_dp->DP |= DP_SYNC_HS_HIGH;
  835. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  836. intel_dp->DP |= DP_SYNC_VS_HIGH;
  837. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  838. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  839. intel_dp->DP |= DP_ENHANCED_FRAMING;
  840. intel_dp->DP |= crtc->pipe << 29;
  841. } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
  842. if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
  843. intel_dp->DP |= intel_dp->color_range;
  844. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  845. intel_dp->DP |= DP_SYNC_HS_HIGH;
  846. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  847. intel_dp->DP |= DP_SYNC_VS_HIGH;
  848. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  849. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  850. intel_dp->DP |= DP_ENHANCED_FRAMING;
  851. if (crtc->pipe == 1)
  852. intel_dp->DP |= DP_PIPEB_SELECT;
  853. } else {
  854. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  855. }
  856. if (port == PORT_A && !IS_VALLEYVIEW(dev))
  857. ironlake_set_pll_cpu_edp(intel_dp);
  858. }
  859. #define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  860. #define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
  861. #define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  862. #define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  863. #define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
  864. #define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  865. static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
  866. u32 mask,
  867. u32 value)
  868. {
  869. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  870. struct drm_i915_private *dev_priv = dev->dev_private;
  871. u32 pp_stat_reg, pp_ctrl_reg;
  872. pp_stat_reg = _pp_stat_reg(intel_dp);
  873. pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
  874. DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
  875. mask, value,
  876. I915_READ(pp_stat_reg),
  877. I915_READ(pp_ctrl_reg));
  878. if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
  879. DRM_ERROR("Panel status timeout: status %08x control %08x\n",
  880. I915_READ(pp_stat_reg),
  881. I915_READ(pp_ctrl_reg));
  882. }
  883. }
  884. static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
  885. {
  886. DRM_DEBUG_KMS("Wait for panel power on\n");
  887. ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
  888. }
  889. static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
  890. {
  891. DRM_DEBUG_KMS("Wait for panel power off time\n");
  892. ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
  893. }
  894. static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
  895. {
  896. DRM_DEBUG_KMS("Wait for panel power cycle\n");
  897. ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
  898. }
  899. /* Read the current pp_control value, unlocking the register if it
  900. * is locked
  901. */
  902. static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
  903. {
  904. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  905. struct drm_i915_private *dev_priv = dev->dev_private;
  906. u32 control;
  907. control = I915_READ(_pp_ctrl_reg(intel_dp));
  908. control &= ~PANEL_UNLOCK_MASK;
  909. control |= PANEL_UNLOCK_REGS;
  910. return control;
  911. }
  912. void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  913. {
  914. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  915. struct drm_i915_private *dev_priv = dev->dev_private;
  916. u32 pp;
  917. u32 pp_stat_reg, pp_ctrl_reg;
  918. if (!is_edp(intel_dp))
  919. return;
  920. DRM_DEBUG_KMS("Turn eDP VDD on\n");
  921. WARN(intel_dp->want_panel_vdd,
  922. "eDP VDD already requested on\n");
  923. intel_dp->want_panel_vdd = true;
  924. if (ironlake_edp_have_panel_vdd(intel_dp)) {
  925. DRM_DEBUG_KMS("eDP VDD already on\n");
  926. return;
  927. }
  928. if (!ironlake_edp_have_panel_power(intel_dp))
  929. ironlake_wait_panel_power_cycle(intel_dp);
  930. pp = ironlake_get_pp_control(intel_dp);
  931. pp |= EDP_FORCE_VDD;
  932. pp_stat_reg = _pp_stat_reg(intel_dp);
  933. pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
  934. I915_WRITE(pp_ctrl_reg, pp);
  935. POSTING_READ(pp_ctrl_reg);
  936. DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
  937. I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
  938. /*
  939. * If the panel wasn't on, delay before accessing aux channel
  940. */
  941. if (!ironlake_edp_have_panel_power(intel_dp)) {
  942. DRM_DEBUG_KMS("eDP was not running\n");
  943. msleep(intel_dp->panel_power_up_delay);
  944. }
  945. }
  946. static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
  947. {
  948. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  949. struct drm_i915_private *dev_priv = dev->dev_private;
  950. u32 pp;
  951. u32 pp_stat_reg, pp_ctrl_reg;
  952. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  953. if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
  954. pp = ironlake_get_pp_control(intel_dp);
  955. pp &= ~EDP_FORCE_VDD;
  956. pp_stat_reg = _pp_ctrl_reg(intel_dp);
  957. pp_ctrl_reg = _pp_stat_reg(intel_dp);
  958. I915_WRITE(pp_ctrl_reg, pp);
  959. POSTING_READ(pp_ctrl_reg);
  960. /* Make sure sequencer is idle before allowing subsequent activity */
  961. DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
  962. I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
  963. msleep(intel_dp->panel_power_down_delay);
  964. }
  965. }
  966. static void ironlake_panel_vdd_work(struct work_struct *__work)
  967. {
  968. struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
  969. struct intel_dp, panel_vdd_work);
  970. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  971. mutex_lock(&dev->mode_config.mutex);
  972. ironlake_panel_vdd_off_sync(intel_dp);
  973. mutex_unlock(&dev->mode_config.mutex);
  974. }
  975. void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
  976. {
  977. if (!is_edp(intel_dp))
  978. return;
  979. DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
  980. WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
  981. intel_dp->want_panel_vdd = false;
  982. if (sync) {
  983. ironlake_panel_vdd_off_sync(intel_dp);
  984. } else {
  985. /*
  986. * Queue the timer to fire a long
  987. * time from now (relative to the power down delay)
  988. * to keep the panel power up across a sequence of operations
  989. */
  990. schedule_delayed_work(&intel_dp->panel_vdd_work,
  991. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  992. }
  993. }
  994. void ironlake_edp_panel_on(struct intel_dp *intel_dp)
  995. {
  996. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  997. struct drm_i915_private *dev_priv = dev->dev_private;
  998. u32 pp;
  999. u32 pp_ctrl_reg;
  1000. if (!is_edp(intel_dp))
  1001. return;
  1002. DRM_DEBUG_KMS("Turn eDP power on\n");
  1003. if (ironlake_edp_have_panel_power(intel_dp)) {
  1004. DRM_DEBUG_KMS("eDP power already on\n");
  1005. return;
  1006. }
  1007. ironlake_wait_panel_power_cycle(intel_dp);
  1008. pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
  1009. pp = ironlake_get_pp_control(intel_dp);
  1010. if (IS_GEN5(dev)) {
  1011. /* ILK workaround: disable reset around power sequence */
  1012. pp &= ~PANEL_POWER_RESET;
  1013. I915_WRITE(pp_ctrl_reg, pp);
  1014. POSTING_READ(pp_ctrl_reg);
  1015. }
  1016. pp |= POWER_TARGET_ON;
  1017. if (!IS_GEN5(dev))
  1018. pp |= PANEL_POWER_RESET;
  1019. I915_WRITE(pp_ctrl_reg, pp);
  1020. POSTING_READ(pp_ctrl_reg);
  1021. ironlake_wait_panel_on(intel_dp);
  1022. if (IS_GEN5(dev)) {
  1023. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  1024. I915_WRITE(pp_ctrl_reg, pp);
  1025. POSTING_READ(pp_ctrl_reg);
  1026. }
  1027. }
  1028. void ironlake_edp_panel_off(struct intel_dp *intel_dp)
  1029. {
  1030. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1031. struct drm_i915_private *dev_priv = dev->dev_private;
  1032. u32 pp;
  1033. u32 pp_ctrl_reg;
  1034. if (!is_edp(intel_dp))
  1035. return;
  1036. DRM_DEBUG_KMS("Turn eDP power off\n");
  1037. WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
  1038. pp = ironlake_get_pp_control(intel_dp);
  1039. /* We need to switch off panel power _and_ force vdd, for otherwise some
  1040. * panels get very unhappy and cease to work. */
  1041. pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
  1042. pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
  1043. I915_WRITE(pp_ctrl_reg, pp);
  1044. POSTING_READ(pp_ctrl_reg);
  1045. intel_dp->want_panel_vdd = false;
  1046. ironlake_wait_panel_off(intel_dp);
  1047. }
  1048. void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
  1049. {
  1050. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1051. struct drm_device *dev = intel_dig_port->base.base.dev;
  1052. struct drm_i915_private *dev_priv = dev->dev_private;
  1053. int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
  1054. u32 pp;
  1055. u32 pp_ctrl_reg;
  1056. if (!is_edp(intel_dp))
  1057. return;
  1058. DRM_DEBUG_KMS("\n");
  1059. /*
  1060. * If we enable the backlight right away following a panel power
  1061. * on, we may see slight flicker as the panel syncs with the eDP
  1062. * link. So delay a bit to make sure the image is solid before
  1063. * allowing it to appear.
  1064. */
  1065. msleep(intel_dp->backlight_on_delay);
  1066. pp = ironlake_get_pp_control(intel_dp);
  1067. pp |= EDP_BLC_ENABLE;
  1068. pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
  1069. I915_WRITE(pp_ctrl_reg, pp);
  1070. POSTING_READ(pp_ctrl_reg);
  1071. intel_panel_enable_backlight(dev, pipe);
  1072. }
  1073. void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
  1074. {
  1075. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1076. struct drm_i915_private *dev_priv = dev->dev_private;
  1077. u32 pp;
  1078. u32 pp_ctrl_reg;
  1079. if (!is_edp(intel_dp))
  1080. return;
  1081. intel_panel_disable_backlight(dev);
  1082. DRM_DEBUG_KMS("\n");
  1083. pp = ironlake_get_pp_control(intel_dp);
  1084. pp &= ~EDP_BLC_ENABLE;
  1085. pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
  1086. I915_WRITE(pp_ctrl_reg, pp);
  1087. POSTING_READ(pp_ctrl_reg);
  1088. msleep(intel_dp->backlight_off_delay);
  1089. }
  1090. static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
  1091. {
  1092. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1093. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1094. struct drm_device *dev = crtc->dev;
  1095. struct drm_i915_private *dev_priv = dev->dev_private;
  1096. u32 dpa_ctl;
  1097. assert_pipe_disabled(dev_priv,
  1098. to_intel_crtc(crtc)->pipe);
  1099. DRM_DEBUG_KMS("\n");
  1100. dpa_ctl = I915_READ(DP_A);
  1101. WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
  1102. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1103. /* We don't adjust intel_dp->DP while tearing down the link, to
  1104. * facilitate link retraining (e.g. after hotplug). Hence clear all
  1105. * enable bits here to ensure that we don't enable too much. */
  1106. intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
  1107. intel_dp->DP |= DP_PLL_ENABLE;
  1108. I915_WRITE(DP_A, intel_dp->DP);
  1109. POSTING_READ(DP_A);
  1110. udelay(200);
  1111. }
  1112. static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
  1113. {
  1114. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1115. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1116. struct drm_device *dev = crtc->dev;
  1117. struct drm_i915_private *dev_priv = dev->dev_private;
  1118. u32 dpa_ctl;
  1119. assert_pipe_disabled(dev_priv,
  1120. to_intel_crtc(crtc)->pipe);
  1121. dpa_ctl = I915_READ(DP_A);
  1122. WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
  1123. "dp pll off, should be on\n");
  1124. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1125. /* We can't rely on the value tracked for the DP register in
  1126. * intel_dp->DP because link_down must not change that (otherwise link
  1127. * re-training will fail. */
  1128. dpa_ctl &= ~DP_PLL_ENABLE;
  1129. I915_WRITE(DP_A, dpa_ctl);
  1130. POSTING_READ(DP_A);
  1131. udelay(200);
  1132. }
  1133. /* If the sink supports it, try to set the power state appropriately */
  1134. void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
  1135. {
  1136. int ret, i;
  1137. /* Should have a valid DPCD by this point */
  1138. if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
  1139. return;
  1140. if (mode != DRM_MODE_DPMS_ON) {
  1141. ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
  1142. DP_SET_POWER_D3);
  1143. if (ret != 1)
  1144. DRM_DEBUG_DRIVER("failed to write sink power state\n");
  1145. } else {
  1146. /*
  1147. * When turning on, we need to retry for 1ms to give the sink
  1148. * time to wake up.
  1149. */
  1150. for (i = 0; i < 3; i++) {
  1151. ret = intel_dp_aux_native_write_1(intel_dp,
  1152. DP_SET_POWER,
  1153. DP_SET_POWER_D0);
  1154. if (ret == 1)
  1155. break;
  1156. msleep(1);
  1157. }
  1158. }
  1159. }
  1160. static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
  1161. enum pipe *pipe)
  1162. {
  1163. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1164. enum port port = dp_to_dig_port(intel_dp)->port;
  1165. struct drm_device *dev = encoder->base.dev;
  1166. struct drm_i915_private *dev_priv = dev->dev_private;
  1167. u32 tmp = I915_READ(intel_dp->output_reg);
  1168. if (!(tmp & DP_PORT_EN))
  1169. return false;
  1170. if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
  1171. *pipe = PORT_TO_PIPE_CPT(tmp);
  1172. } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
  1173. *pipe = PORT_TO_PIPE(tmp);
  1174. } else {
  1175. u32 trans_sel;
  1176. u32 trans_dp;
  1177. int i;
  1178. switch (intel_dp->output_reg) {
  1179. case PCH_DP_B:
  1180. trans_sel = TRANS_DP_PORT_SEL_B;
  1181. break;
  1182. case PCH_DP_C:
  1183. trans_sel = TRANS_DP_PORT_SEL_C;
  1184. break;
  1185. case PCH_DP_D:
  1186. trans_sel = TRANS_DP_PORT_SEL_D;
  1187. break;
  1188. default:
  1189. return true;
  1190. }
  1191. for_each_pipe(i) {
  1192. trans_dp = I915_READ(TRANS_DP_CTL(i));
  1193. if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
  1194. *pipe = i;
  1195. return true;
  1196. }
  1197. }
  1198. DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
  1199. intel_dp->output_reg);
  1200. }
  1201. return true;
  1202. }
  1203. static void intel_dp_get_config(struct intel_encoder *encoder,
  1204. struct intel_crtc_config *pipe_config)
  1205. {
  1206. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1207. u32 tmp, flags = 0;
  1208. struct drm_device *dev = encoder->base.dev;
  1209. struct drm_i915_private *dev_priv = dev->dev_private;
  1210. enum port port = dp_to_dig_port(intel_dp)->port;
  1211. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  1212. int dotclock;
  1213. if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
  1214. tmp = I915_READ(intel_dp->output_reg);
  1215. if (tmp & DP_SYNC_HS_HIGH)
  1216. flags |= DRM_MODE_FLAG_PHSYNC;
  1217. else
  1218. flags |= DRM_MODE_FLAG_NHSYNC;
  1219. if (tmp & DP_SYNC_VS_HIGH)
  1220. flags |= DRM_MODE_FLAG_PVSYNC;
  1221. else
  1222. flags |= DRM_MODE_FLAG_NVSYNC;
  1223. } else {
  1224. tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
  1225. if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
  1226. flags |= DRM_MODE_FLAG_PHSYNC;
  1227. else
  1228. flags |= DRM_MODE_FLAG_NHSYNC;
  1229. if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
  1230. flags |= DRM_MODE_FLAG_PVSYNC;
  1231. else
  1232. flags |= DRM_MODE_FLAG_NVSYNC;
  1233. }
  1234. pipe_config->adjusted_mode.flags |= flags;
  1235. pipe_config->has_dp_encoder = true;
  1236. intel_dp_get_m_n(crtc, pipe_config);
  1237. if (port == PORT_A) {
  1238. if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
  1239. pipe_config->port_clock = 162000;
  1240. else
  1241. pipe_config->port_clock = 270000;
  1242. }
  1243. dotclock = intel_dotclock_calculate(pipe_config->port_clock,
  1244. &pipe_config->dp_m_n);
  1245. if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
  1246. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  1247. pipe_config->adjusted_mode.crtc_clock = dotclock;
  1248. }
  1249. static bool is_edp_psr(struct drm_device *dev)
  1250. {
  1251. struct drm_i915_private *dev_priv = dev->dev_private;
  1252. return dev_priv->psr.sink_support;
  1253. }
  1254. static bool intel_edp_is_psr_enabled(struct drm_device *dev)
  1255. {
  1256. struct drm_i915_private *dev_priv = dev->dev_private;
  1257. if (!HAS_PSR(dev))
  1258. return false;
  1259. return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1260. }
  1261. static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
  1262. struct edp_vsc_psr *vsc_psr)
  1263. {
  1264. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  1265. struct drm_device *dev = dig_port->base.base.dev;
  1266. struct drm_i915_private *dev_priv = dev->dev_private;
  1267. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  1268. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
  1269. u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
  1270. uint32_t *data = (uint32_t *) vsc_psr;
  1271. unsigned int i;
  1272. /* As per BSPec (Pipe Video Data Island Packet), we need to disable
  1273. the video DIP being updated before program video DIP data buffer
  1274. registers for DIP being updated. */
  1275. I915_WRITE(ctl_reg, 0);
  1276. POSTING_READ(ctl_reg);
  1277. for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
  1278. if (i < sizeof(struct edp_vsc_psr))
  1279. I915_WRITE(data_reg + i, *data++);
  1280. else
  1281. I915_WRITE(data_reg + i, 0);
  1282. }
  1283. I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
  1284. POSTING_READ(ctl_reg);
  1285. }
  1286. static void intel_edp_psr_setup(struct intel_dp *intel_dp)
  1287. {
  1288. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1289. struct drm_i915_private *dev_priv = dev->dev_private;
  1290. struct edp_vsc_psr psr_vsc;
  1291. if (intel_dp->psr_setup_done)
  1292. return;
  1293. /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
  1294. memset(&psr_vsc, 0, sizeof(psr_vsc));
  1295. psr_vsc.sdp_header.HB0 = 0;
  1296. psr_vsc.sdp_header.HB1 = 0x7;
  1297. psr_vsc.sdp_header.HB2 = 0x2;
  1298. psr_vsc.sdp_header.HB3 = 0x8;
  1299. intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
  1300. /* Avoid continuous PSR exit by masking memup and hpd */
  1301. I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
  1302. EDP_PSR_DEBUG_MASK_HPD);
  1303. intel_dp->psr_setup_done = true;
  1304. }
  1305. static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
  1306. {
  1307. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1308. struct drm_i915_private *dev_priv = dev->dev_private;
  1309. uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
  1310. int precharge = 0x3;
  1311. int msg_size = 5; /* Header(4) + Message(1) */
  1312. /* Enable PSR in sink */
  1313. if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
  1314. intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
  1315. DP_PSR_ENABLE &
  1316. ~DP_PSR_MAIN_LINK_ACTIVE);
  1317. else
  1318. intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
  1319. DP_PSR_ENABLE |
  1320. DP_PSR_MAIN_LINK_ACTIVE);
  1321. /* Setup AUX registers */
  1322. I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
  1323. I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
  1324. I915_WRITE(EDP_PSR_AUX_CTL(dev),
  1325. DP_AUX_CH_CTL_TIME_OUT_400us |
  1326. (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  1327. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  1328. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
  1329. }
  1330. static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
  1331. {
  1332. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1333. struct drm_i915_private *dev_priv = dev->dev_private;
  1334. uint32_t max_sleep_time = 0x1f;
  1335. uint32_t idle_frames = 1;
  1336. uint32_t val = 0x0;
  1337. if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
  1338. val |= EDP_PSR_LINK_STANDBY;
  1339. val |= EDP_PSR_TP2_TP3_TIME_0us;
  1340. val |= EDP_PSR_TP1_TIME_0us;
  1341. val |= EDP_PSR_SKIP_AUX_EXIT;
  1342. } else
  1343. val |= EDP_PSR_LINK_DISABLE;
  1344. I915_WRITE(EDP_PSR_CTL(dev), val |
  1345. EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
  1346. max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
  1347. idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
  1348. EDP_PSR_ENABLE);
  1349. }
  1350. static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
  1351. {
  1352. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  1353. struct drm_device *dev = dig_port->base.base.dev;
  1354. struct drm_i915_private *dev_priv = dev->dev_private;
  1355. struct drm_crtc *crtc = dig_port->base.base.crtc;
  1356. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1357. struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
  1358. struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
  1359. dev_priv->psr.source_ok = false;
  1360. if (!HAS_PSR(dev)) {
  1361. DRM_DEBUG_KMS("PSR not supported on this platform\n");
  1362. return false;
  1363. }
  1364. if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
  1365. (dig_port->port != PORT_A)) {
  1366. DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
  1367. return false;
  1368. }
  1369. if (!i915_enable_psr) {
  1370. DRM_DEBUG_KMS("PSR disable by flag\n");
  1371. return false;
  1372. }
  1373. crtc = dig_port->base.base.crtc;
  1374. if (crtc == NULL) {
  1375. DRM_DEBUG_KMS("crtc not active for PSR\n");
  1376. return false;
  1377. }
  1378. intel_crtc = to_intel_crtc(crtc);
  1379. if (!intel_crtc_active(crtc)) {
  1380. DRM_DEBUG_KMS("crtc not active for PSR\n");
  1381. return false;
  1382. }
  1383. obj = to_intel_framebuffer(crtc->fb)->obj;
  1384. if (obj->tiling_mode != I915_TILING_X ||
  1385. obj->fence_reg == I915_FENCE_REG_NONE) {
  1386. DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
  1387. return false;
  1388. }
  1389. if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
  1390. DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
  1391. return false;
  1392. }
  1393. if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
  1394. S3D_ENABLE) {
  1395. DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
  1396. return false;
  1397. }
  1398. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
  1399. DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
  1400. return false;
  1401. }
  1402. dev_priv->psr.source_ok = true;
  1403. return true;
  1404. }
  1405. static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
  1406. {
  1407. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1408. if (!intel_edp_psr_match_conditions(intel_dp) ||
  1409. intel_edp_is_psr_enabled(dev))
  1410. return;
  1411. /* Setup PSR once */
  1412. intel_edp_psr_setup(intel_dp);
  1413. /* Enable PSR on the panel */
  1414. intel_edp_psr_enable_sink(intel_dp);
  1415. /* Enable PSR on the host */
  1416. intel_edp_psr_enable_source(intel_dp);
  1417. }
  1418. void intel_edp_psr_enable(struct intel_dp *intel_dp)
  1419. {
  1420. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1421. if (intel_edp_psr_match_conditions(intel_dp) &&
  1422. !intel_edp_is_psr_enabled(dev))
  1423. intel_edp_psr_do_enable(intel_dp);
  1424. }
  1425. void intel_edp_psr_disable(struct intel_dp *intel_dp)
  1426. {
  1427. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1428. struct drm_i915_private *dev_priv = dev->dev_private;
  1429. if (!intel_edp_is_psr_enabled(dev))
  1430. return;
  1431. I915_WRITE(EDP_PSR_CTL(dev),
  1432. I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
  1433. /* Wait till PSR is idle */
  1434. if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
  1435. EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
  1436. DRM_ERROR("Timed out waiting for PSR Idle State\n");
  1437. }
  1438. void intel_edp_psr_update(struct drm_device *dev)
  1439. {
  1440. struct intel_encoder *encoder;
  1441. struct intel_dp *intel_dp = NULL;
  1442. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
  1443. if (encoder->type == INTEL_OUTPUT_EDP) {
  1444. intel_dp = enc_to_intel_dp(&encoder->base);
  1445. if (!is_edp_psr(dev))
  1446. return;
  1447. if (!intel_edp_psr_match_conditions(intel_dp))
  1448. intel_edp_psr_disable(intel_dp);
  1449. else
  1450. if (!intel_edp_is_psr_enabled(dev))
  1451. intel_edp_psr_do_enable(intel_dp);
  1452. }
  1453. }
  1454. static void intel_disable_dp(struct intel_encoder *encoder)
  1455. {
  1456. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1457. enum port port = dp_to_dig_port(intel_dp)->port;
  1458. struct drm_device *dev = encoder->base.dev;
  1459. /* Make sure the panel is off before trying to change the mode. But also
  1460. * ensure that we have vdd while we switch off the panel. */
  1461. ironlake_edp_panel_vdd_on(intel_dp);
  1462. ironlake_edp_backlight_off(intel_dp);
  1463. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1464. ironlake_edp_panel_off(intel_dp);
  1465. /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
  1466. if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
  1467. intel_dp_link_down(intel_dp);
  1468. }
  1469. static void intel_post_disable_dp(struct intel_encoder *encoder)
  1470. {
  1471. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1472. enum port port = dp_to_dig_port(intel_dp)->port;
  1473. struct drm_device *dev = encoder->base.dev;
  1474. if (port == PORT_A || IS_VALLEYVIEW(dev)) {
  1475. intel_dp_link_down(intel_dp);
  1476. if (!IS_VALLEYVIEW(dev))
  1477. ironlake_edp_pll_off(intel_dp);
  1478. }
  1479. }
  1480. static void intel_enable_dp(struct intel_encoder *encoder)
  1481. {
  1482. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1483. struct drm_device *dev = encoder->base.dev;
  1484. struct drm_i915_private *dev_priv = dev->dev_private;
  1485. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  1486. if (WARN_ON(dp_reg & DP_PORT_EN))
  1487. return;
  1488. ironlake_edp_panel_vdd_on(intel_dp);
  1489. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1490. intel_dp_start_link_train(intel_dp);
  1491. ironlake_edp_panel_on(intel_dp);
  1492. ironlake_edp_panel_vdd_off(intel_dp, true);
  1493. intel_dp_complete_link_train(intel_dp);
  1494. intel_dp_stop_link_train(intel_dp);
  1495. }
  1496. static void g4x_enable_dp(struct intel_encoder *encoder)
  1497. {
  1498. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1499. intel_enable_dp(encoder);
  1500. ironlake_edp_backlight_on(intel_dp);
  1501. }
  1502. static void vlv_enable_dp(struct intel_encoder *encoder)
  1503. {
  1504. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1505. ironlake_edp_backlight_on(intel_dp);
  1506. }
  1507. static void g4x_pre_enable_dp(struct intel_encoder *encoder)
  1508. {
  1509. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1510. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1511. if (dport->port == PORT_A)
  1512. ironlake_edp_pll_on(intel_dp);
  1513. }
  1514. static void vlv_pre_enable_dp(struct intel_encoder *encoder)
  1515. {
  1516. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1517. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1518. struct drm_device *dev = encoder->base.dev;
  1519. struct drm_i915_private *dev_priv = dev->dev_private;
  1520. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1521. int port = vlv_dport_to_channel(dport);
  1522. int pipe = intel_crtc->pipe;
  1523. struct edp_power_seq power_seq;
  1524. u32 val;
  1525. mutex_lock(&dev_priv->dpio_lock);
  1526. val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
  1527. val = 0;
  1528. if (pipe)
  1529. val |= (1<<21);
  1530. else
  1531. val &= ~(1<<21);
  1532. val |= 0x001000c4;
  1533. vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
  1534. vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
  1535. vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
  1536. mutex_unlock(&dev_priv->dpio_lock);
  1537. /* init power sequencer on this pipe and port */
  1538. intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
  1539. intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
  1540. &power_seq);
  1541. intel_enable_dp(encoder);
  1542. vlv_wait_port_ready(dev_priv, port);
  1543. }
  1544. static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
  1545. {
  1546. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1547. struct drm_device *dev = encoder->base.dev;
  1548. struct drm_i915_private *dev_priv = dev->dev_private;
  1549. struct intel_crtc *intel_crtc =
  1550. to_intel_crtc(encoder->base.crtc);
  1551. int port = vlv_dport_to_channel(dport);
  1552. int pipe = intel_crtc->pipe;
  1553. /* Program Tx lane resets to default */
  1554. mutex_lock(&dev_priv->dpio_lock);
  1555. vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
  1556. DPIO_PCS_TX_LANE2_RESET |
  1557. DPIO_PCS_TX_LANE1_RESET);
  1558. vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
  1559. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  1560. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  1561. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  1562. DPIO_PCS_CLK_SOFT_RESET);
  1563. /* Fix up inter-pair skew failure */
  1564. vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
  1565. vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
  1566. vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
  1567. mutex_unlock(&dev_priv->dpio_lock);
  1568. }
  1569. /*
  1570. * Native read with retry for link status and receiver capability reads for
  1571. * cases where the sink may still be asleep.
  1572. */
  1573. static bool
  1574. intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
  1575. uint8_t *recv, int recv_bytes)
  1576. {
  1577. int ret, i;
  1578. /*
  1579. * Sinks are *supposed* to come up within 1ms from an off state,
  1580. * but we're also supposed to retry 3 times per the spec.
  1581. */
  1582. for (i = 0; i < 3; i++) {
  1583. ret = intel_dp_aux_native_read(intel_dp, address, recv,
  1584. recv_bytes);
  1585. if (ret == recv_bytes)
  1586. return true;
  1587. msleep(1);
  1588. }
  1589. return false;
  1590. }
  1591. /*
  1592. * Fetch AUX CH registers 0x202 - 0x207 which contain
  1593. * link status information
  1594. */
  1595. static bool
  1596. intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1597. {
  1598. return intel_dp_aux_native_read_retry(intel_dp,
  1599. DP_LANE0_1_STATUS,
  1600. link_status,
  1601. DP_LINK_STATUS_SIZE);
  1602. }
  1603. #if 0
  1604. static char *voltage_names[] = {
  1605. "0.4V", "0.6V", "0.8V", "1.2V"
  1606. };
  1607. static char *pre_emph_names[] = {
  1608. "0dB", "3.5dB", "6dB", "9.5dB"
  1609. };
  1610. static char *link_train_names[] = {
  1611. "pattern 1", "pattern 2", "idle", "off"
  1612. };
  1613. #endif
  1614. /*
  1615. * These are source-specific values; current Intel hardware supports
  1616. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  1617. */
  1618. static uint8_t
  1619. intel_dp_voltage_max(struct intel_dp *intel_dp)
  1620. {
  1621. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1622. enum port port = dp_to_dig_port(intel_dp)->port;
  1623. if (IS_VALLEYVIEW(dev))
  1624. return DP_TRAIN_VOLTAGE_SWING_1200;
  1625. else if (IS_GEN7(dev) && port == PORT_A)
  1626. return DP_TRAIN_VOLTAGE_SWING_800;
  1627. else if (HAS_PCH_CPT(dev) && port != PORT_A)
  1628. return DP_TRAIN_VOLTAGE_SWING_1200;
  1629. else
  1630. return DP_TRAIN_VOLTAGE_SWING_800;
  1631. }
  1632. static uint8_t
  1633. intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
  1634. {
  1635. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1636. enum port port = dp_to_dig_port(intel_dp)->port;
  1637. if (HAS_DDI(dev)) {
  1638. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1639. case DP_TRAIN_VOLTAGE_SWING_400:
  1640. return DP_TRAIN_PRE_EMPHASIS_9_5;
  1641. case DP_TRAIN_VOLTAGE_SWING_600:
  1642. return DP_TRAIN_PRE_EMPHASIS_6;
  1643. case DP_TRAIN_VOLTAGE_SWING_800:
  1644. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1645. case DP_TRAIN_VOLTAGE_SWING_1200:
  1646. default:
  1647. return DP_TRAIN_PRE_EMPHASIS_0;
  1648. }
  1649. } else if (IS_VALLEYVIEW(dev)) {
  1650. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1651. case DP_TRAIN_VOLTAGE_SWING_400:
  1652. return DP_TRAIN_PRE_EMPHASIS_9_5;
  1653. case DP_TRAIN_VOLTAGE_SWING_600:
  1654. return DP_TRAIN_PRE_EMPHASIS_6;
  1655. case DP_TRAIN_VOLTAGE_SWING_800:
  1656. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1657. case DP_TRAIN_VOLTAGE_SWING_1200:
  1658. default:
  1659. return DP_TRAIN_PRE_EMPHASIS_0;
  1660. }
  1661. } else if (IS_GEN7(dev) && port == PORT_A) {
  1662. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1663. case DP_TRAIN_VOLTAGE_SWING_400:
  1664. return DP_TRAIN_PRE_EMPHASIS_6;
  1665. case DP_TRAIN_VOLTAGE_SWING_600:
  1666. case DP_TRAIN_VOLTAGE_SWING_800:
  1667. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1668. default:
  1669. return DP_TRAIN_PRE_EMPHASIS_0;
  1670. }
  1671. } else {
  1672. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1673. case DP_TRAIN_VOLTAGE_SWING_400:
  1674. return DP_TRAIN_PRE_EMPHASIS_6;
  1675. case DP_TRAIN_VOLTAGE_SWING_600:
  1676. return DP_TRAIN_PRE_EMPHASIS_6;
  1677. case DP_TRAIN_VOLTAGE_SWING_800:
  1678. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1679. case DP_TRAIN_VOLTAGE_SWING_1200:
  1680. default:
  1681. return DP_TRAIN_PRE_EMPHASIS_0;
  1682. }
  1683. }
  1684. }
  1685. static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
  1686. {
  1687. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1688. struct drm_i915_private *dev_priv = dev->dev_private;
  1689. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1690. struct intel_crtc *intel_crtc =
  1691. to_intel_crtc(dport->base.base.crtc);
  1692. unsigned long demph_reg_value, preemph_reg_value,
  1693. uniqtranscale_reg_value;
  1694. uint8_t train_set = intel_dp->train_set[0];
  1695. int port = vlv_dport_to_channel(dport);
  1696. int pipe = intel_crtc->pipe;
  1697. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1698. case DP_TRAIN_PRE_EMPHASIS_0:
  1699. preemph_reg_value = 0x0004000;
  1700. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1701. case DP_TRAIN_VOLTAGE_SWING_400:
  1702. demph_reg_value = 0x2B405555;
  1703. uniqtranscale_reg_value = 0x552AB83A;
  1704. break;
  1705. case DP_TRAIN_VOLTAGE_SWING_600:
  1706. demph_reg_value = 0x2B404040;
  1707. uniqtranscale_reg_value = 0x5548B83A;
  1708. break;
  1709. case DP_TRAIN_VOLTAGE_SWING_800:
  1710. demph_reg_value = 0x2B245555;
  1711. uniqtranscale_reg_value = 0x5560B83A;
  1712. break;
  1713. case DP_TRAIN_VOLTAGE_SWING_1200:
  1714. demph_reg_value = 0x2B405555;
  1715. uniqtranscale_reg_value = 0x5598DA3A;
  1716. break;
  1717. default:
  1718. return 0;
  1719. }
  1720. break;
  1721. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1722. preemph_reg_value = 0x0002000;
  1723. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1724. case DP_TRAIN_VOLTAGE_SWING_400:
  1725. demph_reg_value = 0x2B404040;
  1726. uniqtranscale_reg_value = 0x5552B83A;
  1727. break;
  1728. case DP_TRAIN_VOLTAGE_SWING_600:
  1729. demph_reg_value = 0x2B404848;
  1730. uniqtranscale_reg_value = 0x5580B83A;
  1731. break;
  1732. case DP_TRAIN_VOLTAGE_SWING_800:
  1733. demph_reg_value = 0x2B404040;
  1734. uniqtranscale_reg_value = 0x55ADDA3A;
  1735. break;
  1736. default:
  1737. return 0;
  1738. }
  1739. break;
  1740. case DP_TRAIN_PRE_EMPHASIS_6:
  1741. preemph_reg_value = 0x0000000;
  1742. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1743. case DP_TRAIN_VOLTAGE_SWING_400:
  1744. demph_reg_value = 0x2B305555;
  1745. uniqtranscale_reg_value = 0x5570B83A;
  1746. break;
  1747. case DP_TRAIN_VOLTAGE_SWING_600:
  1748. demph_reg_value = 0x2B2B4040;
  1749. uniqtranscale_reg_value = 0x55ADDA3A;
  1750. break;
  1751. default:
  1752. return 0;
  1753. }
  1754. break;
  1755. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1756. preemph_reg_value = 0x0006000;
  1757. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1758. case DP_TRAIN_VOLTAGE_SWING_400:
  1759. demph_reg_value = 0x1B405555;
  1760. uniqtranscale_reg_value = 0x55ADDA3A;
  1761. break;
  1762. default:
  1763. return 0;
  1764. }
  1765. break;
  1766. default:
  1767. return 0;
  1768. }
  1769. mutex_lock(&dev_priv->dpio_lock);
  1770. vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x00000000);
  1771. vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port), demph_reg_value);
  1772. vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
  1773. uniqtranscale_reg_value);
  1774. vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port), 0x0C782040);
  1775. vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
  1776. vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
  1777. vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x80000000);
  1778. mutex_unlock(&dev_priv->dpio_lock);
  1779. return 0;
  1780. }
  1781. static void
  1782. intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1783. {
  1784. uint8_t v = 0;
  1785. uint8_t p = 0;
  1786. int lane;
  1787. uint8_t voltage_max;
  1788. uint8_t preemph_max;
  1789. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1790. uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  1791. uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  1792. if (this_v > v)
  1793. v = this_v;
  1794. if (this_p > p)
  1795. p = this_p;
  1796. }
  1797. voltage_max = intel_dp_voltage_max(intel_dp);
  1798. if (v >= voltage_max)
  1799. v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
  1800. preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
  1801. if (p >= preemph_max)
  1802. p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1803. for (lane = 0; lane < 4; lane++)
  1804. intel_dp->train_set[lane] = v | p;
  1805. }
  1806. static uint32_t
  1807. intel_gen4_signal_levels(uint8_t train_set)
  1808. {
  1809. uint32_t signal_levels = 0;
  1810. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1811. case DP_TRAIN_VOLTAGE_SWING_400:
  1812. default:
  1813. signal_levels |= DP_VOLTAGE_0_4;
  1814. break;
  1815. case DP_TRAIN_VOLTAGE_SWING_600:
  1816. signal_levels |= DP_VOLTAGE_0_6;
  1817. break;
  1818. case DP_TRAIN_VOLTAGE_SWING_800:
  1819. signal_levels |= DP_VOLTAGE_0_8;
  1820. break;
  1821. case DP_TRAIN_VOLTAGE_SWING_1200:
  1822. signal_levels |= DP_VOLTAGE_1_2;
  1823. break;
  1824. }
  1825. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1826. case DP_TRAIN_PRE_EMPHASIS_0:
  1827. default:
  1828. signal_levels |= DP_PRE_EMPHASIS_0;
  1829. break;
  1830. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1831. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1832. break;
  1833. case DP_TRAIN_PRE_EMPHASIS_6:
  1834. signal_levels |= DP_PRE_EMPHASIS_6;
  1835. break;
  1836. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1837. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1838. break;
  1839. }
  1840. return signal_levels;
  1841. }
  1842. /* Gen6's DP voltage swing and pre-emphasis control */
  1843. static uint32_t
  1844. intel_gen6_edp_signal_levels(uint8_t train_set)
  1845. {
  1846. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1847. DP_TRAIN_PRE_EMPHASIS_MASK);
  1848. switch (signal_levels) {
  1849. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1850. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1851. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1852. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1853. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1854. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1855. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1856. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1857. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1858. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1859. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1860. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1861. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1862. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1863. default:
  1864. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1865. "0x%x\n", signal_levels);
  1866. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1867. }
  1868. }
  1869. /* Gen7's DP voltage swing and pre-emphasis control */
  1870. static uint32_t
  1871. intel_gen7_edp_signal_levels(uint8_t train_set)
  1872. {
  1873. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1874. DP_TRAIN_PRE_EMPHASIS_MASK);
  1875. switch (signal_levels) {
  1876. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1877. return EDP_LINK_TRAIN_400MV_0DB_IVB;
  1878. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1879. return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
  1880. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1881. return EDP_LINK_TRAIN_400MV_6DB_IVB;
  1882. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1883. return EDP_LINK_TRAIN_600MV_0DB_IVB;
  1884. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1885. return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
  1886. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1887. return EDP_LINK_TRAIN_800MV_0DB_IVB;
  1888. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1889. return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
  1890. default:
  1891. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1892. "0x%x\n", signal_levels);
  1893. return EDP_LINK_TRAIN_500MV_0DB_IVB;
  1894. }
  1895. }
  1896. /* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
  1897. static uint32_t
  1898. intel_hsw_signal_levels(uint8_t train_set)
  1899. {
  1900. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1901. DP_TRAIN_PRE_EMPHASIS_MASK);
  1902. switch (signal_levels) {
  1903. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1904. return DDI_BUF_EMP_400MV_0DB_HSW;
  1905. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1906. return DDI_BUF_EMP_400MV_3_5DB_HSW;
  1907. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1908. return DDI_BUF_EMP_400MV_6DB_HSW;
  1909. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
  1910. return DDI_BUF_EMP_400MV_9_5DB_HSW;
  1911. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1912. return DDI_BUF_EMP_600MV_0DB_HSW;
  1913. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1914. return DDI_BUF_EMP_600MV_3_5DB_HSW;
  1915. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1916. return DDI_BUF_EMP_600MV_6DB_HSW;
  1917. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1918. return DDI_BUF_EMP_800MV_0DB_HSW;
  1919. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1920. return DDI_BUF_EMP_800MV_3_5DB_HSW;
  1921. default:
  1922. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1923. "0x%x\n", signal_levels);
  1924. return DDI_BUF_EMP_400MV_0DB_HSW;
  1925. }
  1926. }
  1927. /* Properly updates "DP" with the correct signal levels. */
  1928. static void
  1929. intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
  1930. {
  1931. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1932. enum port port = intel_dig_port->port;
  1933. struct drm_device *dev = intel_dig_port->base.base.dev;
  1934. uint32_t signal_levels, mask;
  1935. uint8_t train_set = intel_dp->train_set[0];
  1936. if (HAS_DDI(dev)) {
  1937. signal_levels = intel_hsw_signal_levels(train_set);
  1938. mask = DDI_BUF_EMP_MASK;
  1939. } else if (IS_VALLEYVIEW(dev)) {
  1940. signal_levels = intel_vlv_signal_levels(intel_dp);
  1941. mask = 0;
  1942. } else if (IS_GEN7(dev) && port == PORT_A) {
  1943. signal_levels = intel_gen7_edp_signal_levels(train_set);
  1944. mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
  1945. } else if (IS_GEN6(dev) && port == PORT_A) {
  1946. signal_levels = intel_gen6_edp_signal_levels(train_set);
  1947. mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
  1948. } else {
  1949. signal_levels = intel_gen4_signal_levels(train_set);
  1950. mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
  1951. }
  1952. DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
  1953. *DP = (*DP & ~mask) | signal_levels;
  1954. }
  1955. static bool
  1956. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1957. uint32_t *DP,
  1958. uint8_t dp_train_pat)
  1959. {
  1960. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1961. struct drm_device *dev = intel_dig_port->base.base.dev;
  1962. struct drm_i915_private *dev_priv = dev->dev_private;
  1963. enum port port = intel_dig_port->port;
  1964. uint8_t buf[sizeof(intel_dp->train_set) + 1];
  1965. int ret, len;
  1966. if (HAS_DDI(dev)) {
  1967. uint32_t temp = I915_READ(DP_TP_CTL(port));
  1968. if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
  1969. temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
  1970. else
  1971. temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
  1972. temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
  1973. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1974. case DP_TRAINING_PATTERN_DISABLE:
  1975. temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
  1976. break;
  1977. case DP_TRAINING_PATTERN_1:
  1978. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1979. break;
  1980. case DP_TRAINING_PATTERN_2:
  1981. temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
  1982. break;
  1983. case DP_TRAINING_PATTERN_3:
  1984. temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
  1985. break;
  1986. }
  1987. I915_WRITE(DP_TP_CTL(port), temp);
  1988. } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
  1989. *DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1990. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1991. case DP_TRAINING_PATTERN_DISABLE:
  1992. *DP |= DP_LINK_TRAIN_OFF_CPT;
  1993. break;
  1994. case DP_TRAINING_PATTERN_1:
  1995. *DP |= DP_LINK_TRAIN_PAT_1_CPT;
  1996. break;
  1997. case DP_TRAINING_PATTERN_2:
  1998. *DP |= DP_LINK_TRAIN_PAT_2_CPT;
  1999. break;
  2000. case DP_TRAINING_PATTERN_3:
  2001. DRM_ERROR("DP training pattern 3 not supported\n");
  2002. *DP |= DP_LINK_TRAIN_PAT_2_CPT;
  2003. break;
  2004. }
  2005. } else {
  2006. *DP &= ~DP_LINK_TRAIN_MASK;
  2007. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  2008. case DP_TRAINING_PATTERN_DISABLE:
  2009. *DP |= DP_LINK_TRAIN_OFF;
  2010. break;
  2011. case DP_TRAINING_PATTERN_1:
  2012. *DP |= DP_LINK_TRAIN_PAT_1;
  2013. break;
  2014. case DP_TRAINING_PATTERN_2:
  2015. *DP |= DP_LINK_TRAIN_PAT_2;
  2016. break;
  2017. case DP_TRAINING_PATTERN_3:
  2018. DRM_ERROR("DP training pattern 3 not supported\n");
  2019. *DP |= DP_LINK_TRAIN_PAT_2;
  2020. break;
  2021. }
  2022. }
  2023. I915_WRITE(intel_dp->output_reg, *DP);
  2024. POSTING_READ(intel_dp->output_reg);
  2025. buf[0] = dp_train_pat;
  2026. if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
  2027. DP_TRAINING_PATTERN_DISABLE) {
  2028. /* don't write DP_TRAINING_LANEx_SET on disable */
  2029. len = 1;
  2030. } else {
  2031. /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
  2032. memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
  2033. len = intel_dp->lane_count + 1;
  2034. }
  2035. ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
  2036. buf, len);
  2037. return ret == len;
  2038. }
  2039. static bool
  2040. intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
  2041. uint8_t dp_train_pat)
  2042. {
  2043. memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
  2044. intel_dp_set_signal_levels(intel_dp, DP);
  2045. return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
  2046. }
  2047. static bool
  2048. intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
  2049. uint8_t link_status[DP_LINK_STATUS_SIZE])
  2050. {
  2051. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2052. struct drm_device *dev = intel_dig_port->base.base.dev;
  2053. struct drm_i915_private *dev_priv = dev->dev_private;
  2054. int ret;
  2055. intel_get_adjust_train(intel_dp, link_status);
  2056. intel_dp_set_signal_levels(intel_dp, DP);
  2057. I915_WRITE(intel_dp->output_reg, *DP);
  2058. POSTING_READ(intel_dp->output_reg);
  2059. ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
  2060. intel_dp->train_set,
  2061. intel_dp->lane_count);
  2062. return ret == intel_dp->lane_count;
  2063. }
  2064. static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
  2065. {
  2066. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2067. struct drm_device *dev = intel_dig_port->base.base.dev;
  2068. struct drm_i915_private *dev_priv = dev->dev_private;
  2069. enum port port = intel_dig_port->port;
  2070. uint32_t val;
  2071. if (!HAS_DDI(dev))
  2072. return;
  2073. val = I915_READ(DP_TP_CTL(port));
  2074. val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
  2075. val |= DP_TP_CTL_LINK_TRAIN_IDLE;
  2076. I915_WRITE(DP_TP_CTL(port), val);
  2077. /*
  2078. * On PORT_A we can have only eDP in SST mode. There the only reason
  2079. * we need to set idle transmission mode is to work around a HW issue
  2080. * where we enable the pipe while not in idle link-training mode.
  2081. * In this case there is requirement to wait for a minimum number of
  2082. * idle patterns to be sent.
  2083. */
  2084. if (port == PORT_A)
  2085. return;
  2086. if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
  2087. 1))
  2088. DRM_ERROR("Timed out waiting for DP idle patterns\n");
  2089. }
  2090. /* Enable corresponding port and start training pattern 1 */
  2091. void
  2092. intel_dp_start_link_train(struct intel_dp *intel_dp)
  2093. {
  2094. struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
  2095. struct drm_device *dev = encoder->dev;
  2096. int i;
  2097. uint8_t voltage;
  2098. int voltage_tries, loop_tries;
  2099. uint32_t DP = intel_dp->DP;
  2100. uint8_t link_config[2];
  2101. if (HAS_DDI(dev))
  2102. intel_ddi_prepare_link_retrain(encoder);
  2103. /* Write the link configuration data */
  2104. link_config[0] = intel_dp->link_bw;
  2105. link_config[1] = intel_dp->lane_count;
  2106. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  2107. link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  2108. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
  2109. link_config[0] = 0;
  2110. link_config[1] = DP_SET_ANSI_8B10B;
  2111. intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
  2112. DP |= DP_PORT_EN;
  2113. /* clock recovery */
  2114. if (!intel_dp_reset_link_train(intel_dp, &DP,
  2115. DP_TRAINING_PATTERN_1 |
  2116. DP_LINK_SCRAMBLING_DISABLE)) {
  2117. DRM_ERROR("failed to enable link training\n");
  2118. return;
  2119. }
  2120. voltage = 0xff;
  2121. voltage_tries = 0;
  2122. loop_tries = 0;
  2123. for (;;) {
  2124. uint8_t link_status[DP_LINK_STATUS_SIZE];
  2125. drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
  2126. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  2127. DRM_ERROR("failed to get link status\n");
  2128. break;
  2129. }
  2130. if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  2131. DRM_DEBUG_KMS("clock recovery OK\n");
  2132. break;
  2133. }
  2134. /* Check to see if we've tried the max voltage */
  2135. for (i = 0; i < intel_dp->lane_count; i++)
  2136. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  2137. break;
  2138. if (i == intel_dp->lane_count) {
  2139. ++loop_tries;
  2140. if (loop_tries == 5) {
  2141. DRM_ERROR("too many full retries, give up\n");
  2142. break;
  2143. }
  2144. intel_dp_reset_link_train(intel_dp, &DP,
  2145. DP_TRAINING_PATTERN_1 |
  2146. DP_LINK_SCRAMBLING_DISABLE);
  2147. voltage_tries = 0;
  2148. continue;
  2149. }
  2150. /* Check to see if we've tried the same voltage 5 times */
  2151. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  2152. ++voltage_tries;
  2153. if (voltage_tries == 5) {
  2154. DRM_ERROR("too many voltage retries, give up\n");
  2155. break;
  2156. }
  2157. } else
  2158. voltage_tries = 0;
  2159. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  2160. /* Update training set as requested by target */
  2161. if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
  2162. DRM_ERROR("failed to update link training\n");
  2163. break;
  2164. }
  2165. }
  2166. intel_dp->DP = DP;
  2167. }
  2168. void
  2169. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  2170. {
  2171. bool channel_eq = false;
  2172. int tries, cr_tries;
  2173. uint32_t DP = intel_dp->DP;
  2174. /* channel equalization */
  2175. if (!intel_dp_set_link_train(intel_dp, &DP,
  2176. DP_TRAINING_PATTERN_2 |
  2177. DP_LINK_SCRAMBLING_DISABLE)) {
  2178. DRM_ERROR("failed to start channel equalization\n");
  2179. return;
  2180. }
  2181. tries = 0;
  2182. cr_tries = 0;
  2183. channel_eq = false;
  2184. for (;;) {
  2185. uint8_t link_status[DP_LINK_STATUS_SIZE];
  2186. if (cr_tries > 5) {
  2187. DRM_ERROR("failed to train DP, aborting\n");
  2188. intel_dp_link_down(intel_dp);
  2189. break;
  2190. }
  2191. drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
  2192. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  2193. DRM_ERROR("failed to get link status\n");
  2194. break;
  2195. }
  2196. /* Make sure clock is still ok */
  2197. if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  2198. intel_dp_start_link_train(intel_dp);
  2199. intel_dp_set_link_train(intel_dp, &DP,
  2200. DP_TRAINING_PATTERN_2 |
  2201. DP_LINK_SCRAMBLING_DISABLE);
  2202. cr_tries++;
  2203. continue;
  2204. }
  2205. if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
  2206. channel_eq = true;
  2207. break;
  2208. }
  2209. /* Try 5 times, then try clock recovery if that fails */
  2210. if (tries > 5) {
  2211. intel_dp_link_down(intel_dp);
  2212. intel_dp_start_link_train(intel_dp);
  2213. intel_dp_set_link_train(intel_dp, &DP,
  2214. DP_TRAINING_PATTERN_2 |
  2215. DP_LINK_SCRAMBLING_DISABLE);
  2216. tries = 0;
  2217. cr_tries++;
  2218. continue;
  2219. }
  2220. /* Update training set as requested by target */
  2221. if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
  2222. DRM_ERROR("failed to update link training\n");
  2223. break;
  2224. }
  2225. ++tries;
  2226. }
  2227. intel_dp_set_idle_link_train(intel_dp);
  2228. intel_dp->DP = DP;
  2229. if (channel_eq)
  2230. DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
  2231. }
  2232. void intel_dp_stop_link_train(struct intel_dp *intel_dp)
  2233. {
  2234. intel_dp_set_link_train(intel_dp, &intel_dp->DP,
  2235. DP_TRAINING_PATTERN_DISABLE);
  2236. }
  2237. static void
  2238. intel_dp_link_down(struct intel_dp *intel_dp)
  2239. {
  2240. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2241. enum port port = intel_dig_port->port;
  2242. struct drm_device *dev = intel_dig_port->base.base.dev;
  2243. struct drm_i915_private *dev_priv = dev->dev_private;
  2244. struct intel_crtc *intel_crtc =
  2245. to_intel_crtc(intel_dig_port->base.base.crtc);
  2246. uint32_t DP = intel_dp->DP;
  2247. /*
  2248. * DDI code has a strict mode set sequence and we should try to respect
  2249. * it, otherwise we might hang the machine in many different ways. So we
  2250. * really should be disabling the port only on a complete crtc_disable
  2251. * sequence. This function is just called under two conditions on DDI
  2252. * code:
  2253. * - Link train failed while doing crtc_enable, and on this case we
  2254. * really should respect the mode set sequence and wait for a
  2255. * crtc_disable.
  2256. * - Someone turned the monitor off and intel_dp_check_link_status
  2257. * called us. We don't need to disable the whole port on this case, so
  2258. * when someone turns the monitor on again,
  2259. * intel_ddi_prepare_link_retrain will take care of redoing the link
  2260. * train.
  2261. */
  2262. if (HAS_DDI(dev))
  2263. return;
  2264. if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
  2265. return;
  2266. DRM_DEBUG_KMS("\n");
  2267. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
  2268. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  2269. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  2270. } else {
  2271. DP &= ~DP_LINK_TRAIN_MASK;
  2272. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  2273. }
  2274. POSTING_READ(intel_dp->output_reg);
  2275. /* We don't really know why we're doing this */
  2276. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2277. if (HAS_PCH_IBX(dev) &&
  2278. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  2279. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  2280. /* Hardware workaround: leaving our transcoder select
  2281. * set to transcoder B while it's off will prevent the
  2282. * corresponding HDMI output on transcoder A.
  2283. *
  2284. * Combine this with another hardware workaround:
  2285. * transcoder select bit can only be cleared while the
  2286. * port is enabled.
  2287. */
  2288. DP &= ~DP_PIPEB_SELECT;
  2289. I915_WRITE(intel_dp->output_reg, DP);
  2290. /* Changes to enable or select take place the vblank
  2291. * after being written.
  2292. */
  2293. if (WARN_ON(crtc == NULL)) {
  2294. /* We should never try to disable a port without a crtc
  2295. * attached. For paranoia keep the code around for a
  2296. * bit. */
  2297. POSTING_READ(intel_dp->output_reg);
  2298. msleep(50);
  2299. } else
  2300. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2301. }
  2302. DP &= ~DP_AUDIO_OUTPUT_ENABLE;
  2303. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  2304. POSTING_READ(intel_dp->output_reg);
  2305. msleep(intel_dp->panel_power_down_delay);
  2306. }
  2307. static bool
  2308. intel_dp_get_dpcd(struct intel_dp *intel_dp)
  2309. {
  2310. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  2311. struct drm_device *dev = dig_port->base.base.dev;
  2312. struct drm_i915_private *dev_priv = dev->dev_private;
  2313. char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
  2314. if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
  2315. sizeof(intel_dp->dpcd)) == 0)
  2316. return false; /* aux transfer failed */
  2317. hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
  2318. 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
  2319. DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
  2320. if (intel_dp->dpcd[DP_DPCD_REV] == 0)
  2321. return false; /* DPCD not present */
  2322. /* Check if the panel supports PSR */
  2323. memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
  2324. if (is_edp(intel_dp)) {
  2325. intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
  2326. intel_dp->psr_dpcd,
  2327. sizeof(intel_dp->psr_dpcd));
  2328. if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
  2329. dev_priv->psr.sink_support = true;
  2330. DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
  2331. }
  2332. }
  2333. if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
  2334. DP_DWN_STRM_PORT_PRESENT))
  2335. return true; /* native DP sink */
  2336. if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
  2337. return true; /* no per-port downstream info */
  2338. if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
  2339. intel_dp->downstream_ports,
  2340. DP_MAX_DOWNSTREAM_PORTS) == 0)
  2341. return false; /* downstream port status fetch failed */
  2342. return true;
  2343. }
  2344. static void
  2345. intel_dp_probe_oui(struct intel_dp *intel_dp)
  2346. {
  2347. u8 buf[3];
  2348. if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  2349. return;
  2350. ironlake_edp_panel_vdd_on(intel_dp);
  2351. if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
  2352. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  2353. buf[0], buf[1], buf[2]);
  2354. if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
  2355. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  2356. buf[0], buf[1], buf[2]);
  2357. ironlake_edp_panel_vdd_off(intel_dp, false);
  2358. }
  2359. static bool
  2360. intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
  2361. {
  2362. int ret;
  2363. ret = intel_dp_aux_native_read_retry(intel_dp,
  2364. DP_DEVICE_SERVICE_IRQ_VECTOR,
  2365. sink_irq_vector, 1);
  2366. if (!ret)
  2367. return false;
  2368. return true;
  2369. }
  2370. static void
  2371. intel_dp_handle_test_request(struct intel_dp *intel_dp)
  2372. {
  2373. /* NAK by default */
  2374. intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
  2375. }
  2376. /*
  2377. * According to DP spec
  2378. * 5.1.2:
  2379. * 1. Read DPCD
  2380. * 2. Configure link according to Receiver Capabilities
  2381. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  2382. * 4. Check link status on receipt of hot-plug interrupt
  2383. */
  2384. void
  2385. intel_dp_check_link_status(struct intel_dp *intel_dp)
  2386. {
  2387. struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
  2388. u8 sink_irq_vector;
  2389. u8 link_status[DP_LINK_STATUS_SIZE];
  2390. if (!intel_encoder->connectors_active)
  2391. return;
  2392. if (WARN_ON(!intel_encoder->base.crtc))
  2393. return;
  2394. /* Try to read receiver status if the link appears to be up */
  2395. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  2396. intel_dp_link_down(intel_dp);
  2397. return;
  2398. }
  2399. /* Now read the DPCD to see if it's actually running */
  2400. if (!intel_dp_get_dpcd(intel_dp)) {
  2401. intel_dp_link_down(intel_dp);
  2402. return;
  2403. }
  2404. /* Try to read the source of the interrupt */
  2405. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  2406. intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
  2407. /* Clear interrupt source */
  2408. intel_dp_aux_native_write_1(intel_dp,
  2409. DP_DEVICE_SERVICE_IRQ_VECTOR,
  2410. sink_irq_vector);
  2411. if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
  2412. intel_dp_handle_test_request(intel_dp);
  2413. if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
  2414. DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
  2415. }
  2416. if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
  2417. DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
  2418. drm_get_encoder_name(&intel_encoder->base));
  2419. intel_dp_start_link_train(intel_dp);
  2420. intel_dp_complete_link_train(intel_dp);
  2421. intel_dp_stop_link_train(intel_dp);
  2422. }
  2423. }
  2424. /* XXX this is probably wrong for multiple downstream ports */
  2425. static enum drm_connector_status
  2426. intel_dp_detect_dpcd(struct intel_dp *intel_dp)
  2427. {
  2428. uint8_t *dpcd = intel_dp->dpcd;
  2429. uint8_t type;
  2430. if (!intel_dp_get_dpcd(intel_dp))
  2431. return connector_status_disconnected;
  2432. /* if there's no downstream port, we're done */
  2433. if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
  2434. return connector_status_connected;
  2435. /* If we're HPD-aware, SINK_COUNT changes dynamically */
  2436. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  2437. intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
  2438. uint8_t reg;
  2439. if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
  2440. &reg, 1))
  2441. return connector_status_unknown;
  2442. return DP_GET_SINK_COUNT(reg) ? connector_status_connected
  2443. : connector_status_disconnected;
  2444. }
  2445. /* If no HPD, poke DDC gently */
  2446. if (drm_probe_ddc(&intel_dp->adapter))
  2447. return connector_status_connected;
  2448. /* Well we tried, say unknown for unreliable port types */
  2449. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
  2450. type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
  2451. if (type == DP_DS_PORT_TYPE_VGA ||
  2452. type == DP_DS_PORT_TYPE_NON_EDID)
  2453. return connector_status_unknown;
  2454. } else {
  2455. type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
  2456. DP_DWN_STRM_PORT_TYPE_MASK;
  2457. if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
  2458. type == DP_DWN_STRM_PORT_TYPE_OTHER)
  2459. return connector_status_unknown;
  2460. }
  2461. /* Anything else is out of spec, warn and ignore */
  2462. DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
  2463. return connector_status_disconnected;
  2464. }
  2465. static enum drm_connector_status
  2466. ironlake_dp_detect(struct intel_dp *intel_dp)
  2467. {
  2468. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  2469. struct drm_i915_private *dev_priv = dev->dev_private;
  2470. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2471. enum drm_connector_status status;
  2472. /* Can't disconnect eDP, but you can close the lid... */
  2473. if (is_edp(intel_dp)) {
  2474. status = intel_panel_detect(dev);
  2475. if (status == connector_status_unknown)
  2476. status = connector_status_connected;
  2477. return status;
  2478. }
  2479. if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
  2480. return connector_status_disconnected;
  2481. return intel_dp_detect_dpcd(intel_dp);
  2482. }
  2483. static enum drm_connector_status
  2484. g4x_dp_detect(struct intel_dp *intel_dp)
  2485. {
  2486. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  2487. struct drm_i915_private *dev_priv = dev->dev_private;
  2488. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2489. uint32_t bit;
  2490. /* Can't disconnect eDP, but you can close the lid... */
  2491. if (is_edp(intel_dp)) {
  2492. enum drm_connector_status status;
  2493. status = intel_panel_detect(dev);
  2494. if (status == connector_status_unknown)
  2495. status = connector_status_connected;
  2496. return status;
  2497. }
  2498. switch (intel_dig_port->port) {
  2499. case PORT_B:
  2500. bit = PORTB_HOTPLUG_LIVE_STATUS;
  2501. break;
  2502. case PORT_C:
  2503. bit = PORTC_HOTPLUG_LIVE_STATUS;
  2504. break;
  2505. case PORT_D:
  2506. bit = PORTD_HOTPLUG_LIVE_STATUS;
  2507. break;
  2508. default:
  2509. return connector_status_unknown;
  2510. }
  2511. if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
  2512. return connector_status_disconnected;
  2513. return intel_dp_detect_dpcd(intel_dp);
  2514. }
  2515. static struct edid *
  2516. intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  2517. {
  2518. struct intel_connector *intel_connector = to_intel_connector(connector);
  2519. /* use cached edid if we have one */
  2520. if (intel_connector->edid) {
  2521. /* invalid edid */
  2522. if (IS_ERR(intel_connector->edid))
  2523. return NULL;
  2524. return drm_edid_duplicate(intel_connector->edid);
  2525. }
  2526. return drm_get_edid(connector, adapter);
  2527. }
  2528. static int
  2529. intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
  2530. {
  2531. struct intel_connector *intel_connector = to_intel_connector(connector);
  2532. /* use cached edid if we have one */
  2533. if (intel_connector->edid) {
  2534. /* invalid edid */
  2535. if (IS_ERR(intel_connector->edid))
  2536. return 0;
  2537. return intel_connector_update_modes(connector,
  2538. intel_connector->edid);
  2539. }
  2540. return intel_ddc_get_modes(connector, adapter);
  2541. }
  2542. static enum drm_connector_status
  2543. intel_dp_detect(struct drm_connector *connector, bool force)
  2544. {
  2545. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2546. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2547. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  2548. struct drm_device *dev = connector->dev;
  2549. enum drm_connector_status status;
  2550. struct edid *edid = NULL;
  2551. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  2552. connector->base.id, drm_get_connector_name(connector));
  2553. intel_dp->has_audio = false;
  2554. if (HAS_PCH_SPLIT(dev))
  2555. status = ironlake_dp_detect(intel_dp);
  2556. else
  2557. status = g4x_dp_detect(intel_dp);
  2558. if (status != connector_status_connected)
  2559. return status;
  2560. intel_dp_probe_oui(intel_dp);
  2561. if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
  2562. intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
  2563. } else {
  2564. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  2565. if (edid) {
  2566. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  2567. kfree(edid);
  2568. }
  2569. }
  2570. if (intel_encoder->type != INTEL_OUTPUT_EDP)
  2571. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  2572. return connector_status_connected;
  2573. }
  2574. static int intel_dp_get_modes(struct drm_connector *connector)
  2575. {
  2576. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2577. struct intel_connector *intel_connector = to_intel_connector(connector);
  2578. struct drm_device *dev = connector->dev;
  2579. int ret;
  2580. /* We should parse the EDID data and find out if it has an audio sink
  2581. */
  2582. ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
  2583. if (ret)
  2584. return ret;
  2585. /* if eDP has no EDID, fall back to fixed mode */
  2586. if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
  2587. struct drm_display_mode *mode;
  2588. mode = drm_mode_duplicate(dev,
  2589. intel_connector->panel.fixed_mode);
  2590. if (mode) {
  2591. drm_mode_probed_add(connector, mode);
  2592. return 1;
  2593. }
  2594. }
  2595. return 0;
  2596. }
  2597. static bool
  2598. intel_dp_detect_audio(struct drm_connector *connector)
  2599. {
  2600. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2601. struct edid *edid;
  2602. bool has_audio = false;
  2603. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  2604. if (edid) {
  2605. has_audio = drm_detect_monitor_audio(edid);
  2606. kfree(edid);
  2607. }
  2608. return has_audio;
  2609. }
  2610. static int
  2611. intel_dp_set_property(struct drm_connector *connector,
  2612. struct drm_property *property,
  2613. uint64_t val)
  2614. {
  2615. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  2616. struct intel_connector *intel_connector = to_intel_connector(connector);
  2617. struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
  2618. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2619. int ret;
  2620. ret = drm_object_property_set_value(&connector->base, property, val);
  2621. if (ret)
  2622. return ret;
  2623. if (property == dev_priv->force_audio_property) {
  2624. int i = val;
  2625. bool has_audio;
  2626. if (i == intel_dp->force_audio)
  2627. return 0;
  2628. intel_dp->force_audio = i;
  2629. if (i == HDMI_AUDIO_AUTO)
  2630. has_audio = intel_dp_detect_audio(connector);
  2631. else
  2632. has_audio = (i == HDMI_AUDIO_ON);
  2633. if (has_audio == intel_dp->has_audio)
  2634. return 0;
  2635. intel_dp->has_audio = has_audio;
  2636. goto done;
  2637. }
  2638. if (property == dev_priv->broadcast_rgb_property) {
  2639. bool old_auto = intel_dp->color_range_auto;
  2640. uint32_t old_range = intel_dp->color_range;
  2641. switch (val) {
  2642. case INTEL_BROADCAST_RGB_AUTO:
  2643. intel_dp->color_range_auto = true;
  2644. break;
  2645. case INTEL_BROADCAST_RGB_FULL:
  2646. intel_dp->color_range_auto = false;
  2647. intel_dp->color_range = 0;
  2648. break;
  2649. case INTEL_BROADCAST_RGB_LIMITED:
  2650. intel_dp->color_range_auto = false;
  2651. intel_dp->color_range = DP_COLOR_RANGE_16_235;
  2652. break;
  2653. default:
  2654. return -EINVAL;
  2655. }
  2656. if (old_auto == intel_dp->color_range_auto &&
  2657. old_range == intel_dp->color_range)
  2658. return 0;
  2659. goto done;
  2660. }
  2661. if (is_edp(intel_dp) &&
  2662. property == connector->dev->mode_config.scaling_mode_property) {
  2663. if (val == DRM_MODE_SCALE_NONE) {
  2664. DRM_DEBUG_KMS("no scaling not supported\n");
  2665. return -EINVAL;
  2666. }
  2667. if (intel_connector->panel.fitting_mode == val) {
  2668. /* the eDP scaling property is not changed */
  2669. return 0;
  2670. }
  2671. intel_connector->panel.fitting_mode = val;
  2672. goto done;
  2673. }
  2674. return -EINVAL;
  2675. done:
  2676. if (intel_encoder->base.crtc)
  2677. intel_crtc_restore_mode(intel_encoder->base.crtc);
  2678. return 0;
  2679. }
  2680. static void
  2681. intel_dp_connector_destroy(struct drm_connector *connector)
  2682. {
  2683. struct intel_connector *intel_connector = to_intel_connector(connector);
  2684. if (!IS_ERR_OR_NULL(intel_connector->edid))
  2685. kfree(intel_connector->edid);
  2686. /* Can't call is_edp() since the encoder may have been destroyed
  2687. * already. */
  2688. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2689. intel_panel_fini(&intel_connector->panel);
  2690. drm_connector_cleanup(connector);
  2691. kfree(connector);
  2692. }
  2693. void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  2694. {
  2695. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  2696. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2697. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  2698. i2c_del_adapter(&intel_dp->adapter);
  2699. drm_encoder_cleanup(encoder);
  2700. if (is_edp(intel_dp)) {
  2701. cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
  2702. mutex_lock(&dev->mode_config.mutex);
  2703. ironlake_panel_vdd_off_sync(intel_dp);
  2704. mutex_unlock(&dev->mode_config.mutex);
  2705. }
  2706. kfree(intel_dig_port);
  2707. }
  2708. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  2709. .dpms = intel_connector_dpms,
  2710. .detect = intel_dp_detect,
  2711. .fill_modes = drm_helper_probe_single_connector_modes,
  2712. .set_property = intel_dp_set_property,
  2713. .destroy = intel_dp_connector_destroy,
  2714. };
  2715. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  2716. .get_modes = intel_dp_get_modes,
  2717. .mode_valid = intel_dp_mode_valid,
  2718. .best_encoder = intel_best_encoder,
  2719. };
  2720. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  2721. .destroy = intel_dp_encoder_destroy,
  2722. };
  2723. static void
  2724. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  2725. {
  2726. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2727. intel_dp_check_link_status(intel_dp);
  2728. }
  2729. /* Return which DP Port should be selected for Transcoder DP control */
  2730. int
  2731. intel_trans_dp_port_sel(struct drm_crtc *crtc)
  2732. {
  2733. struct drm_device *dev = crtc->dev;
  2734. struct intel_encoder *intel_encoder;
  2735. struct intel_dp *intel_dp;
  2736. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  2737. intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2738. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
  2739. intel_encoder->type == INTEL_OUTPUT_EDP)
  2740. return intel_dp->output_reg;
  2741. }
  2742. return -1;
  2743. }
  2744. /* check the VBT to see whether the eDP is on DP-D port */
  2745. bool intel_dpd_is_edp(struct drm_device *dev)
  2746. {
  2747. struct drm_i915_private *dev_priv = dev->dev_private;
  2748. union child_device_config *p_child;
  2749. int i;
  2750. if (!dev_priv->vbt.child_dev_num)
  2751. return false;
  2752. for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
  2753. p_child = dev_priv->vbt.child_dev + i;
  2754. if (p_child->common.dvo_port == PORT_IDPD &&
  2755. p_child->common.device_type == DEVICE_TYPE_eDP)
  2756. return true;
  2757. }
  2758. return false;
  2759. }
  2760. static void
  2761. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  2762. {
  2763. struct intel_connector *intel_connector = to_intel_connector(connector);
  2764. intel_attach_force_audio_property(connector);
  2765. intel_attach_broadcast_rgb_property(connector);
  2766. intel_dp->color_range_auto = true;
  2767. if (is_edp(intel_dp)) {
  2768. drm_mode_create_scaling_mode_property(connector->dev);
  2769. drm_object_attach_property(
  2770. &connector->base,
  2771. connector->dev->mode_config.scaling_mode_property,
  2772. DRM_MODE_SCALE_ASPECT);
  2773. intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
  2774. }
  2775. }
  2776. static void
  2777. intel_dp_init_panel_power_sequencer(struct drm_device *dev,
  2778. struct intel_dp *intel_dp,
  2779. struct edp_power_seq *out)
  2780. {
  2781. struct drm_i915_private *dev_priv = dev->dev_private;
  2782. struct edp_power_seq cur, vbt, spec, final;
  2783. u32 pp_on, pp_off, pp_div, pp;
  2784. int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
  2785. if (HAS_PCH_SPLIT(dev)) {
  2786. pp_ctrl_reg = PCH_PP_CONTROL;
  2787. pp_on_reg = PCH_PP_ON_DELAYS;
  2788. pp_off_reg = PCH_PP_OFF_DELAYS;
  2789. pp_div_reg = PCH_PP_DIVISOR;
  2790. } else {
  2791. enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
  2792. pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
  2793. pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
  2794. pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
  2795. pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
  2796. }
  2797. /* Workaround: Need to write PP_CONTROL with the unlock key as
  2798. * the very first thing. */
  2799. pp = ironlake_get_pp_control(intel_dp);
  2800. I915_WRITE(pp_ctrl_reg, pp);
  2801. pp_on = I915_READ(pp_on_reg);
  2802. pp_off = I915_READ(pp_off_reg);
  2803. pp_div = I915_READ(pp_div_reg);
  2804. /* Pull timing values out of registers */
  2805. cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
  2806. PANEL_POWER_UP_DELAY_SHIFT;
  2807. cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
  2808. PANEL_LIGHT_ON_DELAY_SHIFT;
  2809. cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
  2810. PANEL_LIGHT_OFF_DELAY_SHIFT;
  2811. cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
  2812. PANEL_POWER_DOWN_DELAY_SHIFT;
  2813. cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
  2814. PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
  2815. DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2816. cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
  2817. vbt = dev_priv->vbt.edp_pps;
  2818. /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
  2819. * our hw here, which are all in 100usec. */
  2820. spec.t1_t3 = 210 * 10;
  2821. spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
  2822. spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
  2823. spec.t10 = 500 * 10;
  2824. /* This one is special and actually in units of 100ms, but zero
  2825. * based in the hw (so we need to add 100 ms). But the sw vbt
  2826. * table multiplies it with 1000 to make it in units of 100usec,
  2827. * too. */
  2828. spec.t11_t12 = (510 + 100) * 10;
  2829. DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2830. vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
  2831. /* Use the max of the register settings and vbt. If both are
  2832. * unset, fall back to the spec limits. */
  2833. #define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
  2834. spec.field : \
  2835. max(cur.field, vbt.field))
  2836. assign_final(t1_t3);
  2837. assign_final(t8);
  2838. assign_final(t9);
  2839. assign_final(t10);
  2840. assign_final(t11_t12);
  2841. #undef assign_final
  2842. #define get_delay(field) (DIV_ROUND_UP(final.field, 10))
  2843. intel_dp->panel_power_up_delay = get_delay(t1_t3);
  2844. intel_dp->backlight_on_delay = get_delay(t8);
  2845. intel_dp->backlight_off_delay = get_delay(t9);
  2846. intel_dp->panel_power_down_delay = get_delay(t10);
  2847. intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
  2848. #undef get_delay
  2849. DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
  2850. intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
  2851. intel_dp->panel_power_cycle_delay);
  2852. DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
  2853. intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
  2854. if (out)
  2855. *out = final;
  2856. }
  2857. static void
  2858. intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
  2859. struct intel_dp *intel_dp,
  2860. struct edp_power_seq *seq)
  2861. {
  2862. struct drm_i915_private *dev_priv = dev->dev_private;
  2863. u32 pp_on, pp_off, pp_div, port_sel = 0;
  2864. int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
  2865. int pp_on_reg, pp_off_reg, pp_div_reg;
  2866. if (HAS_PCH_SPLIT(dev)) {
  2867. pp_on_reg = PCH_PP_ON_DELAYS;
  2868. pp_off_reg = PCH_PP_OFF_DELAYS;
  2869. pp_div_reg = PCH_PP_DIVISOR;
  2870. } else {
  2871. enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
  2872. pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
  2873. pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
  2874. pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
  2875. }
  2876. /* And finally store the new values in the power sequencer. */
  2877. pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
  2878. (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
  2879. pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
  2880. (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
  2881. /* Compute the divisor for the pp clock, simply match the Bspec
  2882. * formula. */
  2883. pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
  2884. pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
  2885. << PANEL_POWER_CYCLE_DELAY_SHIFT);
  2886. /* Haswell doesn't have any port selection bits for the panel
  2887. * power sequencer any more. */
  2888. if (IS_VALLEYVIEW(dev)) {
  2889. if (dp_to_dig_port(intel_dp)->port == PORT_B)
  2890. port_sel = PANEL_PORT_SELECT_DPB_VLV;
  2891. else
  2892. port_sel = PANEL_PORT_SELECT_DPC_VLV;
  2893. } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
  2894. if (dp_to_dig_port(intel_dp)->port == PORT_A)
  2895. port_sel = PANEL_PORT_SELECT_DPA;
  2896. else
  2897. port_sel = PANEL_PORT_SELECT_DPD;
  2898. }
  2899. pp_on |= port_sel;
  2900. I915_WRITE(pp_on_reg, pp_on);
  2901. I915_WRITE(pp_off_reg, pp_off);
  2902. I915_WRITE(pp_div_reg, pp_div);
  2903. DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
  2904. I915_READ(pp_on_reg),
  2905. I915_READ(pp_off_reg),
  2906. I915_READ(pp_div_reg));
  2907. }
  2908. static bool intel_edp_init_connector(struct intel_dp *intel_dp,
  2909. struct intel_connector *intel_connector)
  2910. {
  2911. struct drm_connector *connector = &intel_connector->base;
  2912. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2913. struct drm_device *dev = intel_dig_port->base.base.dev;
  2914. struct drm_i915_private *dev_priv = dev->dev_private;
  2915. struct drm_display_mode *fixed_mode = NULL;
  2916. struct edp_power_seq power_seq = { 0 };
  2917. bool has_dpcd;
  2918. struct drm_display_mode *scan;
  2919. struct edid *edid;
  2920. if (!is_edp(intel_dp))
  2921. return true;
  2922. intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
  2923. /* Cache DPCD and EDID for edp. */
  2924. ironlake_edp_panel_vdd_on(intel_dp);
  2925. has_dpcd = intel_dp_get_dpcd(intel_dp);
  2926. ironlake_edp_panel_vdd_off(intel_dp, false);
  2927. if (has_dpcd) {
  2928. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
  2929. dev_priv->no_aux_handshake =
  2930. intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
  2931. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  2932. } else {
  2933. /* if this fails, presume the device is a ghost */
  2934. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  2935. return false;
  2936. }
  2937. /* We now know it's not a ghost, init power sequence regs. */
  2938. intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
  2939. &power_seq);
  2940. ironlake_edp_panel_vdd_on(intel_dp);
  2941. edid = drm_get_edid(connector, &intel_dp->adapter);
  2942. if (edid) {
  2943. if (drm_add_edid_modes(connector, edid)) {
  2944. drm_mode_connector_update_edid_property(connector,
  2945. edid);
  2946. drm_edid_to_eld(connector, edid);
  2947. } else {
  2948. kfree(edid);
  2949. edid = ERR_PTR(-EINVAL);
  2950. }
  2951. } else {
  2952. edid = ERR_PTR(-ENOENT);
  2953. }
  2954. intel_connector->edid = edid;
  2955. /* prefer fixed mode from EDID if available */
  2956. list_for_each_entry(scan, &connector->probed_modes, head) {
  2957. if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
  2958. fixed_mode = drm_mode_duplicate(dev, scan);
  2959. break;
  2960. }
  2961. }
  2962. /* fallback to VBT if available for eDP */
  2963. if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
  2964. fixed_mode = drm_mode_duplicate(dev,
  2965. dev_priv->vbt.lfp_lvds_vbt_mode);
  2966. if (fixed_mode)
  2967. fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
  2968. }
  2969. ironlake_edp_panel_vdd_off(intel_dp, false);
  2970. intel_panel_init(&intel_connector->panel, fixed_mode);
  2971. intel_panel_setup_backlight(connector);
  2972. return true;
  2973. }
  2974. bool
  2975. intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  2976. struct intel_connector *intel_connector)
  2977. {
  2978. struct drm_connector *connector = &intel_connector->base;
  2979. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2980. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  2981. struct drm_device *dev = intel_encoder->base.dev;
  2982. struct drm_i915_private *dev_priv = dev->dev_private;
  2983. enum port port = intel_dig_port->port;
  2984. const char *name = NULL;
  2985. int type, error;
  2986. /* Preserve the current hw state. */
  2987. intel_dp->DP = I915_READ(intel_dp->output_reg);
  2988. intel_dp->attached_connector = intel_connector;
  2989. type = DRM_MODE_CONNECTOR_DisplayPort;
  2990. /*
  2991. * FIXME : We need to initialize built-in panels before external panels.
  2992. * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
  2993. */
  2994. switch (port) {
  2995. case PORT_A:
  2996. type = DRM_MODE_CONNECTOR_eDP;
  2997. break;
  2998. case PORT_C:
  2999. if (IS_VALLEYVIEW(dev))
  3000. type = DRM_MODE_CONNECTOR_eDP;
  3001. break;
  3002. case PORT_D:
  3003. if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
  3004. type = DRM_MODE_CONNECTOR_eDP;
  3005. break;
  3006. default: /* silence GCC warning */
  3007. break;
  3008. }
  3009. /*
  3010. * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
  3011. * for DP the encoder type can be set by the caller to
  3012. * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
  3013. */
  3014. if (type == DRM_MODE_CONNECTOR_eDP)
  3015. intel_encoder->type = INTEL_OUTPUT_EDP;
  3016. DRM_DEBUG_KMS("Adding %s connector on port %c\n",
  3017. type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
  3018. port_name(port));
  3019. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  3020. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  3021. connector->interlace_allowed = true;
  3022. connector->doublescan_allowed = 0;
  3023. INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
  3024. ironlake_panel_vdd_work);
  3025. intel_connector_attach_encoder(intel_connector, intel_encoder);
  3026. drm_sysfs_connector_add(connector);
  3027. if (HAS_DDI(dev))
  3028. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  3029. else
  3030. intel_connector->get_hw_state = intel_connector_get_hw_state;
  3031. intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
  3032. if (HAS_DDI(dev)) {
  3033. switch (intel_dig_port->port) {
  3034. case PORT_A:
  3035. intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
  3036. break;
  3037. case PORT_B:
  3038. intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
  3039. break;
  3040. case PORT_C:
  3041. intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
  3042. break;
  3043. case PORT_D:
  3044. intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
  3045. break;
  3046. default:
  3047. BUG();
  3048. }
  3049. }
  3050. /* Set up the DDC bus. */
  3051. switch (port) {
  3052. case PORT_A:
  3053. intel_encoder->hpd_pin = HPD_PORT_A;
  3054. name = "DPDDC-A";
  3055. break;
  3056. case PORT_B:
  3057. intel_encoder->hpd_pin = HPD_PORT_B;
  3058. name = "DPDDC-B";
  3059. break;
  3060. case PORT_C:
  3061. intel_encoder->hpd_pin = HPD_PORT_C;
  3062. name = "DPDDC-C";
  3063. break;
  3064. case PORT_D:
  3065. intel_encoder->hpd_pin = HPD_PORT_D;
  3066. name = "DPDDC-D";
  3067. break;
  3068. default:
  3069. BUG();
  3070. }
  3071. error = intel_dp_i2c_init(intel_dp, intel_connector, name);
  3072. WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
  3073. error, port_name(port));
  3074. intel_dp->psr_setup_done = false;
  3075. if (!intel_edp_init_connector(intel_dp, intel_connector)) {
  3076. i2c_del_adapter(&intel_dp->adapter);
  3077. if (is_edp(intel_dp)) {
  3078. cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
  3079. mutex_lock(&dev->mode_config.mutex);
  3080. ironlake_panel_vdd_off_sync(intel_dp);
  3081. mutex_unlock(&dev->mode_config.mutex);
  3082. }
  3083. drm_sysfs_connector_remove(connector);
  3084. drm_connector_cleanup(connector);
  3085. return false;
  3086. }
  3087. intel_dp_add_properties(intel_dp, connector);
  3088. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  3089. * 0xd. Failure to do so will result in spurious interrupts being
  3090. * generated on the port when a cable is not attached.
  3091. */
  3092. if (IS_G4X(dev) && !IS_GM45(dev)) {
  3093. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  3094. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  3095. }
  3096. return true;
  3097. }
  3098. void
  3099. intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
  3100. {
  3101. struct intel_digital_port *intel_dig_port;
  3102. struct intel_encoder *intel_encoder;
  3103. struct drm_encoder *encoder;
  3104. struct intel_connector *intel_connector;
  3105. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  3106. if (!intel_dig_port)
  3107. return;
  3108. intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
  3109. if (!intel_connector) {
  3110. kfree(intel_dig_port);
  3111. return;
  3112. }
  3113. intel_encoder = &intel_dig_port->base;
  3114. encoder = &intel_encoder->base;
  3115. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  3116. DRM_MODE_ENCODER_TMDS);
  3117. intel_encoder->compute_config = intel_dp_compute_config;
  3118. intel_encoder->mode_set = intel_dp_mode_set;
  3119. intel_encoder->disable = intel_disable_dp;
  3120. intel_encoder->post_disable = intel_post_disable_dp;
  3121. intel_encoder->get_hw_state = intel_dp_get_hw_state;
  3122. intel_encoder->get_config = intel_dp_get_config;
  3123. if (IS_VALLEYVIEW(dev)) {
  3124. intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
  3125. intel_encoder->pre_enable = vlv_pre_enable_dp;
  3126. intel_encoder->enable = vlv_enable_dp;
  3127. } else {
  3128. intel_encoder->pre_enable = g4x_pre_enable_dp;
  3129. intel_encoder->enable = g4x_enable_dp;
  3130. }
  3131. intel_dig_port->port = port;
  3132. intel_dig_port->dp.output_reg = output_reg;
  3133. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  3134. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  3135. intel_encoder->cloneable = false;
  3136. intel_encoder->hot_plug = intel_dp_hot_plug;
  3137. if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
  3138. drm_encoder_cleanup(encoder);
  3139. kfree(intel_dig_port);
  3140. kfree(intel_connector);
  3141. }
  3142. }