radeon_encoders.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. static struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct radeon_connector_atom_dig *
  214. radeon_get_atom_connector_priv_from_encoder(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_device *rdev = dev->dev_private;
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. struct radeon_connector_atom_dig *dig_connector;
  221. if (!rdev->is_atom_bios)
  222. return NULL;
  223. connector = radeon_get_connector_for_encoder(encoder);
  224. if (!connector)
  225. return NULL;
  226. radeon_connector = to_radeon_connector(connector);
  227. if (!radeon_connector->con_priv)
  228. return NULL;
  229. dig_connector = radeon_connector->con_priv;
  230. return dig_connector;
  231. }
  232. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  233. struct drm_display_mode *mode,
  234. struct drm_display_mode *adjusted_mode)
  235. {
  236. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  237. struct drm_device *dev = encoder->dev;
  238. struct radeon_device *rdev = dev->dev_private;
  239. /* adjust pm to upcoming mode change */
  240. radeon_pm_compute_clocks(rdev);
  241. /* set the active encoder to connector routing */
  242. radeon_encoder_set_active_device(encoder);
  243. drm_mode_set_crtcinfo(adjusted_mode, 0);
  244. /* hw bug */
  245. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  246. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  247. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  248. /* get the native mode for LVDS */
  249. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  250. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  251. int mode_id = adjusted_mode->base.id;
  252. *adjusted_mode = *native_mode;
  253. if (!ASIC_IS_AVIVO(rdev)) {
  254. adjusted_mode->hdisplay = mode->hdisplay;
  255. adjusted_mode->vdisplay = mode->vdisplay;
  256. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  257. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  258. }
  259. adjusted_mode->base.id = mode_id;
  260. }
  261. /* get the native mode for TV */
  262. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  263. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  264. if (tv_dac) {
  265. if (tv_dac->tv_std == TV_STD_NTSC ||
  266. tv_dac->tv_std == TV_STD_NTSC_J ||
  267. tv_dac->tv_std == TV_STD_PAL_M)
  268. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  269. else
  270. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  271. }
  272. }
  273. if (ASIC_IS_DCE3(rdev) &&
  274. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT))) {
  275. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  276. radeon_dp_set_link_config(connector, mode);
  277. }
  278. return true;
  279. }
  280. static void
  281. atombios_dac_setup(struct drm_encoder *encoder, int action)
  282. {
  283. struct drm_device *dev = encoder->dev;
  284. struct radeon_device *rdev = dev->dev_private;
  285. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  286. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  287. int index = 0, num = 0;
  288. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  289. enum radeon_tv_std tv_std = TV_STD_NTSC;
  290. if (dac_info->tv_std)
  291. tv_std = dac_info->tv_std;
  292. memset(&args, 0, sizeof(args));
  293. switch (radeon_encoder->encoder_id) {
  294. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  295. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  296. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  297. num = 1;
  298. break;
  299. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  300. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  301. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  302. num = 2;
  303. break;
  304. }
  305. args.ucAction = action;
  306. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  307. args.ucDacStandard = ATOM_DAC1_PS2;
  308. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  309. args.ucDacStandard = ATOM_DAC1_CV;
  310. else {
  311. switch (tv_std) {
  312. case TV_STD_PAL:
  313. case TV_STD_PAL_M:
  314. case TV_STD_SCART_PAL:
  315. case TV_STD_SECAM:
  316. case TV_STD_PAL_CN:
  317. args.ucDacStandard = ATOM_DAC1_PAL;
  318. break;
  319. case TV_STD_NTSC:
  320. case TV_STD_NTSC_J:
  321. case TV_STD_PAL_60:
  322. default:
  323. args.ucDacStandard = ATOM_DAC1_NTSC;
  324. break;
  325. }
  326. }
  327. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  328. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  329. }
  330. static void
  331. atombios_tv_setup(struct drm_encoder *encoder, int action)
  332. {
  333. struct drm_device *dev = encoder->dev;
  334. struct radeon_device *rdev = dev->dev_private;
  335. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  336. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  337. int index = 0;
  338. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  339. enum radeon_tv_std tv_std = TV_STD_NTSC;
  340. if (dac_info->tv_std)
  341. tv_std = dac_info->tv_std;
  342. memset(&args, 0, sizeof(args));
  343. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  344. args.sTVEncoder.ucAction = action;
  345. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  346. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  347. else {
  348. switch (tv_std) {
  349. case TV_STD_NTSC:
  350. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  351. break;
  352. case TV_STD_PAL:
  353. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  354. break;
  355. case TV_STD_PAL_M:
  356. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  357. break;
  358. case TV_STD_PAL_60:
  359. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  360. break;
  361. case TV_STD_NTSC_J:
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  363. break;
  364. case TV_STD_SCART_PAL:
  365. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  366. break;
  367. case TV_STD_SECAM:
  368. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  369. break;
  370. case TV_STD_PAL_CN:
  371. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  372. break;
  373. default:
  374. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  375. break;
  376. }
  377. }
  378. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  379. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  380. }
  381. void
  382. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  383. {
  384. struct drm_device *dev = encoder->dev;
  385. struct radeon_device *rdev = dev->dev_private;
  386. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  387. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  388. int index = 0;
  389. memset(&args, 0, sizeof(args));
  390. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  391. args.sXTmdsEncoder.ucEnable = action;
  392. if (radeon_encoder->pixel_clock > 165000)
  393. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  394. /*if (pScrn->rgbBits == 8)*/
  395. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  396. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  397. }
  398. static void
  399. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  400. {
  401. struct drm_device *dev = encoder->dev;
  402. struct radeon_device *rdev = dev->dev_private;
  403. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  404. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  405. int index = 0;
  406. memset(&args, 0, sizeof(args));
  407. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  408. args.sDVOEncoder.ucAction = action;
  409. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  410. if (radeon_encoder->pixel_clock > 165000)
  411. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  412. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  413. }
  414. union lvds_encoder_control {
  415. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  416. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  417. };
  418. void
  419. atombios_digital_setup(struct drm_encoder *encoder, int action)
  420. {
  421. struct drm_device *dev = encoder->dev;
  422. struct radeon_device *rdev = dev->dev_private;
  423. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  424. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  425. struct radeon_connector_atom_dig *dig_connector =
  426. radeon_get_atom_connector_priv_from_encoder(encoder);
  427. union lvds_encoder_control args;
  428. int index = 0;
  429. int hdmi_detected = 0;
  430. uint8_t frev, crev;
  431. if (!dig || !dig_connector)
  432. return;
  433. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  434. hdmi_detected = 1;
  435. memset(&args, 0, sizeof(args));
  436. switch (radeon_encoder->encoder_id) {
  437. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  438. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  439. break;
  440. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  441. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  442. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  443. break;
  444. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  445. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  446. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  447. else
  448. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  449. break;
  450. }
  451. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  452. switch (frev) {
  453. case 1:
  454. case 2:
  455. switch (crev) {
  456. case 1:
  457. args.v1.ucMisc = 0;
  458. args.v1.ucAction = action;
  459. if (hdmi_detected)
  460. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  461. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  462. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  463. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  464. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  465. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  466. args.v1.ucMisc |= (1 << 1);
  467. } else {
  468. if (dig_connector->linkb)
  469. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  470. if (radeon_encoder->pixel_clock > 165000)
  471. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  472. /*if (pScrn->rgbBits == 8) */
  473. args.v1.ucMisc |= (1 << 1);
  474. }
  475. break;
  476. case 2:
  477. case 3:
  478. args.v2.ucMisc = 0;
  479. args.v2.ucAction = action;
  480. if (crev == 3) {
  481. if (dig->coherent_mode)
  482. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  483. }
  484. if (hdmi_detected)
  485. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  486. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  487. args.v2.ucTruncate = 0;
  488. args.v2.ucSpatial = 0;
  489. args.v2.ucTemporal = 0;
  490. args.v2.ucFRC = 0;
  491. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  492. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  493. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  494. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  495. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  496. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  497. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  498. }
  499. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  500. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  501. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  502. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  503. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  504. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  505. }
  506. } else {
  507. if (dig_connector->linkb)
  508. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  509. if (radeon_encoder->pixel_clock > 165000)
  510. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  511. }
  512. break;
  513. default:
  514. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  515. break;
  516. }
  517. break;
  518. default:
  519. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  520. break;
  521. }
  522. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  523. }
  524. int
  525. atombios_get_encoder_mode(struct drm_encoder *encoder)
  526. {
  527. struct drm_connector *connector;
  528. struct radeon_connector *radeon_connector;
  529. struct radeon_connector_atom_dig *dig_connector;
  530. connector = radeon_get_connector_for_encoder(encoder);
  531. if (!connector)
  532. return 0;
  533. radeon_connector = to_radeon_connector(connector);
  534. switch (connector->connector_type) {
  535. case DRM_MODE_CONNECTOR_DVII:
  536. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  537. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  538. return ATOM_ENCODER_MODE_HDMI;
  539. else if (radeon_connector->use_digital)
  540. return ATOM_ENCODER_MODE_DVI;
  541. else
  542. return ATOM_ENCODER_MODE_CRT;
  543. break;
  544. case DRM_MODE_CONNECTOR_DVID:
  545. case DRM_MODE_CONNECTOR_HDMIA:
  546. default:
  547. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  548. return ATOM_ENCODER_MODE_HDMI;
  549. else
  550. return ATOM_ENCODER_MODE_DVI;
  551. break;
  552. case DRM_MODE_CONNECTOR_LVDS:
  553. return ATOM_ENCODER_MODE_LVDS;
  554. break;
  555. case DRM_MODE_CONNECTOR_DisplayPort:
  556. case DRM_MODE_CONNECTOR_eDP:
  557. dig_connector = radeon_connector->con_priv;
  558. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  559. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  560. return ATOM_ENCODER_MODE_DP;
  561. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  562. return ATOM_ENCODER_MODE_HDMI;
  563. else
  564. return ATOM_ENCODER_MODE_DVI;
  565. break;
  566. case DRM_MODE_CONNECTOR_DVIA:
  567. case DRM_MODE_CONNECTOR_VGA:
  568. return ATOM_ENCODER_MODE_CRT;
  569. break;
  570. case DRM_MODE_CONNECTOR_Composite:
  571. case DRM_MODE_CONNECTOR_SVIDEO:
  572. case DRM_MODE_CONNECTOR_9PinDIN:
  573. /* fix me */
  574. return ATOM_ENCODER_MODE_TV;
  575. /*return ATOM_ENCODER_MODE_CV;*/
  576. break;
  577. }
  578. }
  579. /*
  580. * DIG Encoder/Transmitter Setup
  581. *
  582. * DCE 3.0/3.1
  583. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  584. * Supports up to 3 digital outputs
  585. * - 2 DIG encoder blocks.
  586. * DIG1 can drive UNIPHY link A or link B
  587. * DIG2 can drive UNIPHY link B or LVTMA
  588. *
  589. * DCE 3.2
  590. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  591. * Supports up to 5 digital outputs
  592. * - 2 DIG encoder blocks.
  593. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  594. *
  595. * DCE 4.0
  596. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  597. * Supports up to 6 digital outputs
  598. * - 6 DIG encoder blocks.
  599. * - DIG to PHY mapping is hardcoded
  600. * DIG1 drives UNIPHY0 link A, A+B
  601. * DIG2 drives UNIPHY0 link B
  602. * DIG3 drives UNIPHY1 link A, A+B
  603. * DIG4 drives UNIPHY1 link B
  604. * DIG5 drives UNIPHY2 link A, A+B
  605. * DIG6 drives UNIPHY2 link B
  606. *
  607. * Routing
  608. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  609. * Examples:
  610. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  611. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  612. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  613. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  614. */
  615. union dig_encoder_control {
  616. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  617. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  618. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  619. };
  620. void
  621. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  622. {
  623. struct drm_device *dev = encoder->dev;
  624. struct radeon_device *rdev = dev->dev_private;
  625. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  626. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  627. struct radeon_connector_atom_dig *dig_connector =
  628. radeon_get_atom_connector_priv_from_encoder(encoder);
  629. union dig_encoder_control args;
  630. int index = 0, num = 0;
  631. uint8_t frev, crev;
  632. if (!dig || !dig_connector)
  633. return;
  634. memset(&args, 0, sizeof(args));
  635. if (ASIC_IS_DCE4(rdev))
  636. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  637. else {
  638. if (dig->dig_encoder)
  639. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  640. else
  641. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  642. }
  643. num = dig->dig_encoder + 1;
  644. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  645. args.v1.ucAction = action;
  646. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  647. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  648. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  649. if (dig_connector->dp_clock == 270000)
  650. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  651. args.v1.ucLaneNum = dig_connector->dp_lane_count;
  652. } else if (radeon_encoder->pixel_clock > 165000)
  653. args.v1.ucLaneNum = 8;
  654. else
  655. args.v1.ucLaneNum = 4;
  656. if (ASIC_IS_DCE4(rdev)) {
  657. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  658. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  659. } else {
  660. switch (radeon_encoder->encoder_id) {
  661. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  662. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  663. break;
  664. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  665. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  666. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  667. break;
  668. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  669. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  670. break;
  671. }
  672. if (dig_connector->linkb)
  673. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  674. else
  675. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  676. }
  677. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  678. }
  679. union dig_transmitter_control {
  680. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  681. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  682. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  683. };
  684. void
  685. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  686. {
  687. struct drm_device *dev = encoder->dev;
  688. struct radeon_device *rdev = dev->dev_private;
  689. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  690. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  691. struct radeon_connector_atom_dig *dig_connector =
  692. radeon_get_atom_connector_priv_from_encoder(encoder);
  693. struct drm_connector *connector;
  694. struct radeon_connector *radeon_connector;
  695. union dig_transmitter_control args;
  696. int index = 0, num = 0;
  697. uint8_t frev, crev;
  698. bool is_dp = false;
  699. int pll_id = 0;
  700. if (!dig || !dig_connector)
  701. return;
  702. connector = radeon_get_connector_for_encoder(encoder);
  703. radeon_connector = to_radeon_connector(connector);
  704. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  705. is_dp = true;
  706. memset(&args, 0, sizeof(args));
  707. if (ASIC_IS_DCE32(rdev) || ASIC_IS_DCE4(rdev))
  708. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  709. else {
  710. switch (radeon_encoder->encoder_id) {
  711. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  712. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  713. break;
  714. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  715. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  716. break;
  717. }
  718. }
  719. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  720. args.v1.ucAction = action;
  721. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  722. args.v1.usInitInfo = radeon_connector->connector_object_id;
  723. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  724. args.v1.asMode.ucLaneSel = lane_num;
  725. args.v1.asMode.ucLaneSet = lane_set;
  726. } else {
  727. if (is_dp)
  728. args.v1.usPixelClock =
  729. cpu_to_le16(dig_connector->dp_clock / 10);
  730. else if (radeon_encoder->pixel_clock > 165000)
  731. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  732. else
  733. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  734. }
  735. if (ASIC_IS_DCE4(rdev)) {
  736. if (is_dp)
  737. args.v3.ucLaneNum = dig_connector->dp_lane_count;
  738. else if (radeon_encoder->pixel_clock > 165000)
  739. args.v3.ucLaneNum = 8;
  740. else
  741. args.v3.ucLaneNum = 4;
  742. if (dig_connector->linkb) {
  743. args.v3.acConfig.ucLinkSel = 1;
  744. args.v3.acConfig.ucEncoderSel = 1;
  745. }
  746. /* Select the PLL for the PHY
  747. * DP PHY should be clocked from external src if there is
  748. * one.
  749. */
  750. if (encoder->crtc) {
  751. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  752. pll_id = radeon_crtc->pll_id;
  753. }
  754. if (is_dp && rdev->clock.dp_extclk)
  755. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  756. else
  757. args.v3.acConfig.ucRefClkSource = pll_id;
  758. switch (radeon_encoder->encoder_id) {
  759. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  760. args.v3.acConfig.ucTransmitterSel = 0;
  761. num = 0;
  762. break;
  763. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  764. args.v3.acConfig.ucTransmitterSel = 1;
  765. num = 1;
  766. break;
  767. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  768. args.v3.acConfig.ucTransmitterSel = 2;
  769. num = 2;
  770. break;
  771. }
  772. if (is_dp)
  773. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  774. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  775. if (dig->coherent_mode)
  776. args.v3.acConfig.fCoherentMode = 1;
  777. }
  778. } else if (ASIC_IS_DCE32(rdev)) {
  779. if (dig->dig_encoder == 1)
  780. args.v2.acConfig.ucEncoderSel = 1;
  781. if (dig_connector->linkb)
  782. args.v2.acConfig.ucLinkSel = 1;
  783. switch (radeon_encoder->encoder_id) {
  784. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  785. args.v2.acConfig.ucTransmitterSel = 0;
  786. num = 0;
  787. break;
  788. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  789. args.v2.acConfig.ucTransmitterSel = 1;
  790. num = 1;
  791. break;
  792. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  793. args.v2.acConfig.ucTransmitterSel = 2;
  794. num = 2;
  795. break;
  796. }
  797. if (is_dp)
  798. args.v2.acConfig.fCoherentMode = 1;
  799. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  800. if (dig->coherent_mode)
  801. args.v2.acConfig.fCoherentMode = 1;
  802. }
  803. } else {
  804. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  805. if (dig->dig_encoder)
  806. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  807. else
  808. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  809. switch (radeon_encoder->encoder_id) {
  810. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  811. if (rdev->flags & RADEON_IS_IGP) {
  812. if (radeon_encoder->pixel_clock > 165000) {
  813. if (dig_connector->igp_lane_info & 0x3)
  814. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  815. else if (dig_connector->igp_lane_info & 0xc)
  816. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  817. } else {
  818. if (dig_connector->igp_lane_info & 0x1)
  819. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  820. else if (dig_connector->igp_lane_info & 0x2)
  821. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  822. else if (dig_connector->igp_lane_info & 0x4)
  823. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  824. else if (dig_connector->igp_lane_info & 0x8)
  825. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  826. }
  827. }
  828. break;
  829. }
  830. if (radeon_encoder->pixel_clock > 165000)
  831. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  832. if (dig_connector->linkb)
  833. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  834. else
  835. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  836. if (is_dp)
  837. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  838. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  839. if (dig->coherent_mode)
  840. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  841. }
  842. }
  843. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  844. }
  845. static void
  846. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  847. {
  848. struct drm_device *dev = encoder->dev;
  849. struct radeon_device *rdev = dev->dev_private;
  850. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  851. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  852. ENABLE_YUV_PS_ALLOCATION args;
  853. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  854. uint32_t temp, reg;
  855. memset(&args, 0, sizeof(args));
  856. if (rdev->family >= CHIP_R600)
  857. reg = R600_BIOS_3_SCRATCH;
  858. else
  859. reg = RADEON_BIOS_3_SCRATCH;
  860. /* XXX: fix up scratch reg handling */
  861. temp = RREG32(reg);
  862. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  863. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  864. (radeon_crtc->crtc_id << 18)));
  865. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  866. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  867. else
  868. WREG32(reg, 0);
  869. if (enable)
  870. args.ucEnable = ATOM_ENABLE;
  871. args.ucCRTC = radeon_crtc->crtc_id;
  872. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  873. WREG32(reg, temp);
  874. }
  875. static void
  876. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  877. {
  878. struct drm_device *dev = encoder->dev;
  879. struct radeon_device *rdev = dev->dev_private;
  880. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  881. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  882. int index = 0;
  883. bool is_dig = false;
  884. memset(&args, 0, sizeof(args));
  885. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  886. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  887. radeon_encoder->active_device);
  888. switch (radeon_encoder->encoder_id) {
  889. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  890. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  891. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  892. break;
  893. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  894. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  895. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  896. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  897. is_dig = true;
  898. break;
  899. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  900. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  901. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  902. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  903. break;
  904. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  905. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  906. break;
  907. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  908. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  909. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  910. else
  911. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  912. break;
  913. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  914. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  915. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  916. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  917. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  918. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  919. else
  920. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  921. break;
  922. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  923. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  924. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  925. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  926. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  927. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  928. else
  929. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  930. break;
  931. }
  932. if (is_dig) {
  933. switch (mode) {
  934. case DRM_MODE_DPMS_ON:
  935. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  936. {
  937. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  938. dp_link_train(encoder, connector);
  939. }
  940. break;
  941. case DRM_MODE_DPMS_STANDBY:
  942. case DRM_MODE_DPMS_SUSPEND:
  943. case DRM_MODE_DPMS_OFF:
  944. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  945. break;
  946. }
  947. } else {
  948. switch (mode) {
  949. case DRM_MODE_DPMS_ON:
  950. args.ucAction = ATOM_ENABLE;
  951. break;
  952. case DRM_MODE_DPMS_STANDBY:
  953. case DRM_MODE_DPMS_SUSPEND:
  954. case DRM_MODE_DPMS_OFF:
  955. args.ucAction = ATOM_DISABLE;
  956. break;
  957. }
  958. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  959. }
  960. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  961. /* adjust pm to dpms change */
  962. radeon_pm_compute_clocks(rdev);
  963. }
  964. union crtc_source_param {
  965. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  966. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  967. };
  968. static void
  969. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  970. {
  971. struct drm_device *dev = encoder->dev;
  972. struct radeon_device *rdev = dev->dev_private;
  973. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  974. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  975. union crtc_source_param args;
  976. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  977. uint8_t frev, crev;
  978. struct radeon_encoder_atom_dig *dig;
  979. memset(&args, 0, sizeof(args));
  980. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  981. switch (frev) {
  982. case 1:
  983. switch (crev) {
  984. case 1:
  985. default:
  986. if (ASIC_IS_AVIVO(rdev))
  987. args.v1.ucCRTC = radeon_crtc->crtc_id;
  988. else {
  989. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  990. args.v1.ucCRTC = radeon_crtc->crtc_id;
  991. } else {
  992. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  993. }
  994. }
  995. switch (radeon_encoder->encoder_id) {
  996. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  997. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  998. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  999. break;
  1000. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1001. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1002. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1003. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1004. else
  1005. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1006. break;
  1007. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1008. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1009. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1010. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1011. break;
  1012. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1013. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1014. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1015. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1016. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1017. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1018. else
  1019. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1020. break;
  1021. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1022. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1023. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1024. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1025. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1026. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1027. else
  1028. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1029. break;
  1030. }
  1031. break;
  1032. case 2:
  1033. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1034. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1035. switch (radeon_encoder->encoder_id) {
  1036. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1037. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1038. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1039. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1040. dig = radeon_encoder->enc_priv;
  1041. switch (dig->dig_encoder) {
  1042. case 0:
  1043. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1044. break;
  1045. case 1:
  1046. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1047. break;
  1048. case 2:
  1049. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1050. break;
  1051. case 3:
  1052. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1053. break;
  1054. case 4:
  1055. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1056. break;
  1057. case 5:
  1058. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1059. break;
  1060. }
  1061. break;
  1062. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1063. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1064. break;
  1065. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1066. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1067. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1068. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1069. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1070. else
  1071. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1072. break;
  1073. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1074. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1075. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1076. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1077. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1078. else
  1079. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1080. break;
  1081. }
  1082. break;
  1083. }
  1084. break;
  1085. default:
  1086. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1087. break;
  1088. }
  1089. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1090. /* update scratch regs with new routing */
  1091. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1092. }
  1093. static void
  1094. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1095. struct drm_display_mode *mode)
  1096. {
  1097. struct drm_device *dev = encoder->dev;
  1098. struct radeon_device *rdev = dev->dev_private;
  1099. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1100. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1101. /* Funky macbooks */
  1102. if ((dev->pdev->device == 0x71C5) &&
  1103. (dev->pdev->subsystem_vendor == 0x106b) &&
  1104. (dev->pdev->subsystem_device == 0x0080)) {
  1105. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1106. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1107. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1108. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1109. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1110. }
  1111. }
  1112. /* set scaler clears this on some chips */
  1113. /* XXX check DCE4 */
  1114. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1115. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1116. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1117. AVIVO_D1MODE_INTERLEAVE_EN);
  1118. }
  1119. }
  1120. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1121. {
  1122. struct drm_device *dev = encoder->dev;
  1123. struct radeon_device *rdev = dev->dev_private;
  1124. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1125. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1126. struct drm_encoder *test_encoder;
  1127. struct radeon_encoder_atom_dig *dig;
  1128. uint32_t dig_enc_in_use = 0;
  1129. if (ASIC_IS_DCE4(rdev)) {
  1130. struct radeon_connector_atom_dig *dig_connector =
  1131. radeon_get_atom_connector_priv_from_encoder(encoder);
  1132. switch (radeon_encoder->encoder_id) {
  1133. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1134. if (dig_connector->linkb)
  1135. return 1;
  1136. else
  1137. return 0;
  1138. break;
  1139. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1140. if (dig_connector->linkb)
  1141. return 3;
  1142. else
  1143. return 2;
  1144. break;
  1145. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1146. if (dig_connector->linkb)
  1147. return 5;
  1148. else
  1149. return 4;
  1150. break;
  1151. }
  1152. }
  1153. /* on DCE32 and encoder can driver any block so just crtc id */
  1154. if (ASIC_IS_DCE32(rdev)) {
  1155. return radeon_crtc->crtc_id;
  1156. }
  1157. /* on DCE3 - LVTMA can only be driven by DIGB */
  1158. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1159. struct radeon_encoder *radeon_test_encoder;
  1160. if (encoder == test_encoder)
  1161. continue;
  1162. if (!radeon_encoder_is_digital(test_encoder))
  1163. continue;
  1164. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1165. dig = radeon_test_encoder->enc_priv;
  1166. if (dig->dig_encoder >= 0)
  1167. dig_enc_in_use |= (1 << dig->dig_encoder);
  1168. }
  1169. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1170. if (dig_enc_in_use & 0x2)
  1171. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1172. return 1;
  1173. }
  1174. if (!(dig_enc_in_use & 1))
  1175. return 0;
  1176. return 1;
  1177. }
  1178. static void
  1179. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1180. struct drm_display_mode *mode,
  1181. struct drm_display_mode *adjusted_mode)
  1182. {
  1183. struct drm_device *dev = encoder->dev;
  1184. struct radeon_device *rdev = dev->dev_private;
  1185. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1186. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1187. if (ASIC_IS_AVIVO(rdev)) {
  1188. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1189. atombios_yuv_setup(encoder, true);
  1190. else
  1191. atombios_yuv_setup(encoder, false);
  1192. }
  1193. switch (radeon_encoder->encoder_id) {
  1194. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1195. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1196. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1197. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1198. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1199. break;
  1200. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1201. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1202. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1203. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1204. if (ASIC_IS_DCE4(rdev)) {
  1205. /* disable the transmitter */
  1206. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1207. /* setup and enable the encoder */
  1208. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1209. /* init and enable the transmitter */
  1210. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1211. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1212. } else {
  1213. /* disable the encoder and transmitter */
  1214. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1215. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1216. /* setup and enable the encoder and transmitter */
  1217. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1218. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1219. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1220. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1221. }
  1222. break;
  1223. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1224. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1225. break;
  1226. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1227. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1228. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1229. break;
  1230. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1231. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1232. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1233. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1234. atombios_dac_setup(encoder, ATOM_ENABLE);
  1235. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1236. atombios_tv_setup(encoder, ATOM_ENABLE);
  1237. break;
  1238. }
  1239. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1240. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1241. r600_hdmi_enable(encoder);
  1242. r600_hdmi_setmode(encoder, adjusted_mode);
  1243. }
  1244. }
  1245. static bool
  1246. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1247. {
  1248. struct drm_device *dev = encoder->dev;
  1249. struct radeon_device *rdev = dev->dev_private;
  1250. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1251. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1252. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1253. ATOM_DEVICE_CV_SUPPORT |
  1254. ATOM_DEVICE_CRT_SUPPORT)) {
  1255. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1256. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1257. uint8_t frev, crev;
  1258. memset(&args, 0, sizeof(args));
  1259. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1260. args.sDacload.ucMisc = 0;
  1261. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1262. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1263. args.sDacload.ucDacType = ATOM_DAC_A;
  1264. else
  1265. args.sDacload.ucDacType = ATOM_DAC_B;
  1266. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1267. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1268. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1269. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1270. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1271. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1272. if (crev >= 3)
  1273. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1274. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1275. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1276. if (crev >= 3)
  1277. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1278. }
  1279. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1280. return true;
  1281. } else
  1282. return false;
  1283. }
  1284. static enum drm_connector_status
  1285. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1286. {
  1287. struct drm_device *dev = encoder->dev;
  1288. struct radeon_device *rdev = dev->dev_private;
  1289. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1290. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1291. uint32_t bios_0_scratch;
  1292. if (!atombios_dac_load_detect(encoder, connector)) {
  1293. DRM_DEBUG("detect returned false \n");
  1294. return connector_status_unknown;
  1295. }
  1296. if (rdev->family >= CHIP_R600)
  1297. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1298. else
  1299. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1300. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1301. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1302. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1303. return connector_status_connected;
  1304. }
  1305. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1306. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1307. return connector_status_connected;
  1308. }
  1309. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1310. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1311. return connector_status_connected;
  1312. }
  1313. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1314. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1315. return connector_status_connected; /* CTV */
  1316. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1317. return connector_status_connected; /* STV */
  1318. }
  1319. return connector_status_disconnected;
  1320. }
  1321. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1322. {
  1323. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1324. if (radeon_encoder->active_device &
  1325. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1326. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1327. if (dig)
  1328. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1329. }
  1330. radeon_atom_output_lock(encoder, true);
  1331. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1332. /* this is needed for the pll/ss setup to work correctly in some cases */
  1333. atombios_set_encoder_crtc_source(encoder);
  1334. }
  1335. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1336. {
  1337. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1338. radeon_atom_output_lock(encoder, false);
  1339. }
  1340. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1341. {
  1342. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1343. struct radeon_encoder_atom_dig *dig;
  1344. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1345. if (radeon_encoder_is_digital(encoder)) {
  1346. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1347. r600_hdmi_disable(encoder);
  1348. dig = radeon_encoder->enc_priv;
  1349. dig->dig_encoder = -1;
  1350. }
  1351. radeon_encoder->active_device = 0;
  1352. }
  1353. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1354. .dpms = radeon_atom_encoder_dpms,
  1355. .mode_fixup = radeon_atom_mode_fixup,
  1356. .prepare = radeon_atom_encoder_prepare,
  1357. .mode_set = radeon_atom_encoder_mode_set,
  1358. .commit = radeon_atom_encoder_commit,
  1359. .disable = radeon_atom_encoder_disable,
  1360. /* no detect for TMDS/LVDS yet */
  1361. };
  1362. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1363. .dpms = radeon_atom_encoder_dpms,
  1364. .mode_fixup = radeon_atom_mode_fixup,
  1365. .prepare = radeon_atom_encoder_prepare,
  1366. .mode_set = radeon_atom_encoder_mode_set,
  1367. .commit = radeon_atom_encoder_commit,
  1368. .detect = radeon_atom_dac_detect,
  1369. };
  1370. void radeon_enc_destroy(struct drm_encoder *encoder)
  1371. {
  1372. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1373. kfree(radeon_encoder->enc_priv);
  1374. drm_encoder_cleanup(encoder);
  1375. kfree(radeon_encoder);
  1376. }
  1377. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1378. .destroy = radeon_enc_destroy,
  1379. };
  1380. struct radeon_encoder_atom_dac *
  1381. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1382. {
  1383. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1384. if (!dac)
  1385. return NULL;
  1386. dac->tv_std = TV_STD_NTSC;
  1387. return dac;
  1388. }
  1389. struct radeon_encoder_atom_dig *
  1390. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1391. {
  1392. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1393. if (!dig)
  1394. return NULL;
  1395. /* coherent mode by default */
  1396. dig->coherent_mode = true;
  1397. dig->dig_encoder = -1;
  1398. return dig;
  1399. }
  1400. void
  1401. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1402. {
  1403. struct radeon_device *rdev = dev->dev_private;
  1404. struct drm_encoder *encoder;
  1405. struct radeon_encoder *radeon_encoder;
  1406. /* see if we already added it */
  1407. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1408. radeon_encoder = to_radeon_encoder(encoder);
  1409. if (radeon_encoder->encoder_id == encoder_id) {
  1410. radeon_encoder->devices |= supported_device;
  1411. return;
  1412. }
  1413. }
  1414. /* add a new one */
  1415. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1416. if (!radeon_encoder)
  1417. return;
  1418. encoder = &radeon_encoder->base;
  1419. switch (rdev->num_crtc) {
  1420. case 1:
  1421. encoder->possible_crtcs = 0x1;
  1422. break;
  1423. case 2:
  1424. default:
  1425. encoder->possible_crtcs = 0x3;
  1426. break;
  1427. case 6:
  1428. encoder->possible_crtcs = 0x3f;
  1429. break;
  1430. }
  1431. radeon_encoder->enc_priv = NULL;
  1432. radeon_encoder->encoder_id = encoder_id;
  1433. radeon_encoder->devices = supported_device;
  1434. radeon_encoder->rmx_type = RMX_OFF;
  1435. switch (radeon_encoder->encoder_id) {
  1436. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1437. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1438. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1439. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1440. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1441. radeon_encoder->rmx_type = RMX_FULL;
  1442. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1443. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1444. } else {
  1445. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1446. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1447. }
  1448. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1449. break;
  1450. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1451. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1452. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1453. break;
  1454. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1455. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1456. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1457. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1458. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1459. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1460. break;
  1461. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1462. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1463. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1464. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1465. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1466. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1467. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1468. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1469. radeon_encoder->rmx_type = RMX_FULL;
  1470. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1471. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1472. } else {
  1473. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1474. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1475. }
  1476. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1477. break;
  1478. }
  1479. }