intr_remapping.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. #include <linux/interrupt.h>
  2. #include <linux/dmar.h>
  3. #include <linux/spinlock.h>
  4. #include <linux/jiffies.h>
  5. #include <linux/pci.h>
  6. #include <linux/irq.h>
  7. #include <asm/io_apic.h>
  8. #include "intel-iommu.h"
  9. #include "intr_remapping.h"
  10. static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
  11. static int ir_ioapic_num;
  12. int intr_remapping_enabled;
  13. struct irq_2_iommu {
  14. struct intel_iommu *iommu;
  15. u16 irte_index;
  16. u16 sub_handle;
  17. u8 irte_mask;
  18. };
  19. #ifdef CONFIG_HAVE_DYN_ARRAY
  20. static struct irq_2_iommu *irq_2_iommuX;
  21. DEFINE_DYN_ARRAY(irq_2_iommuX, sizeof(struct irq_2_iommu), nr_irqs, PAGE_SIZE, NULL);
  22. #else
  23. static struct irq_2_iommu irq_2_iommuX[NR_IRQS];
  24. #endif
  25. static struct irq_2_iommu *irq_2_iommu(unsigned int irq)
  26. {
  27. if (irq < nr_irqs)
  28. return &irq_2_iommuX[irq];
  29. return NULL;
  30. }
  31. static struct irq_2_iommu *irq_2_iommu_alloc(unsigned int irq)
  32. {
  33. return irq_2_iommu(irq);
  34. }
  35. static DEFINE_SPINLOCK(irq_2_ir_lock);
  36. static struct irq_2_iommu *valid_irq_2_iommu(unsigned int irq)
  37. {
  38. struct irq_2_iommu *irq_iommu;
  39. irq_iommu = irq_2_iommu(irq);
  40. if (!irq_iommu)
  41. return NULL;
  42. if (!irq_iommu->iommu)
  43. return NULL;
  44. return irq_iommu;
  45. }
  46. int irq_remapped(int irq)
  47. {
  48. return valid_irq_2_iommu(irq) != NULL;
  49. }
  50. int get_irte(int irq, struct irte *entry)
  51. {
  52. int index;
  53. struct irq_2_iommu *irq_iommu;
  54. if (!entry)
  55. return -1;
  56. spin_lock(&irq_2_ir_lock);
  57. irq_iommu = valid_irq_2_iommu(irq);
  58. if (!irq_iommu) {
  59. spin_unlock(&irq_2_ir_lock);
  60. return -1;
  61. }
  62. index = irq_iommu->irte_index + irq_iommu->sub_handle;
  63. *entry = *(irq_iommu->iommu->ir_table->base + index);
  64. spin_unlock(&irq_2_ir_lock);
  65. return 0;
  66. }
  67. int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
  68. {
  69. struct ir_table *table = iommu->ir_table;
  70. struct irq_2_iommu *irq_iommu;
  71. u16 index, start_index;
  72. unsigned int mask = 0;
  73. int i;
  74. if (!count)
  75. return -1;
  76. /* protect irq_2_iommu_alloc later */
  77. if (irq >= nr_irqs)
  78. return -1;
  79. /*
  80. * start the IRTE search from index 0.
  81. */
  82. index = start_index = 0;
  83. if (count > 1) {
  84. count = __roundup_pow_of_two(count);
  85. mask = ilog2(count);
  86. }
  87. if (mask > ecap_max_handle_mask(iommu->ecap)) {
  88. printk(KERN_ERR
  89. "Requested mask %x exceeds the max invalidation handle"
  90. " mask value %Lx\n", mask,
  91. ecap_max_handle_mask(iommu->ecap));
  92. return -1;
  93. }
  94. spin_lock(&irq_2_ir_lock);
  95. do {
  96. for (i = index; i < index + count; i++)
  97. if (table->base[i].present)
  98. break;
  99. /* empty index found */
  100. if (i == index + count)
  101. break;
  102. index = (index + count) % INTR_REMAP_TABLE_ENTRIES;
  103. if (index == start_index) {
  104. spin_unlock(&irq_2_ir_lock);
  105. printk(KERN_ERR "can't allocate an IRTE\n");
  106. return -1;
  107. }
  108. } while (1);
  109. for (i = index; i < index + count; i++)
  110. table->base[i].present = 1;
  111. irq_iommu = irq_2_iommu_alloc(irq);
  112. irq_iommu->iommu = iommu;
  113. irq_iommu->irte_index = index;
  114. irq_iommu->sub_handle = 0;
  115. irq_iommu->irte_mask = mask;
  116. spin_unlock(&irq_2_ir_lock);
  117. return index;
  118. }
  119. static void qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
  120. {
  121. struct qi_desc desc;
  122. desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
  123. | QI_IEC_SELECTIVE;
  124. desc.high = 0;
  125. qi_submit_sync(&desc, iommu);
  126. }
  127. int map_irq_to_irte_handle(int irq, u16 *sub_handle)
  128. {
  129. int index;
  130. struct irq_2_iommu *irq_iommu;
  131. spin_lock(&irq_2_ir_lock);
  132. irq_iommu = valid_irq_2_iommu(irq);
  133. if (!irq_iommu) {
  134. spin_unlock(&irq_2_ir_lock);
  135. return -1;
  136. }
  137. *sub_handle = irq_iommu->sub_handle;
  138. index = irq_iommu->irte_index;
  139. spin_unlock(&irq_2_ir_lock);
  140. return index;
  141. }
  142. int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, u16 subhandle)
  143. {
  144. struct irq_2_iommu *irq_iommu;
  145. spin_lock(&irq_2_ir_lock);
  146. irq_iommu = irq_2_iommu_alloc(irq);
  147. irq_iommu->iommu = iommu;
  148. irq_iommu->irte_index = index;
  149. irq_iommu->sub_handle = subhandle;
  150. irq_iommu->irte_mask = 0;
  151. spin_unlock(&irq_2_ir_lock);
  152. return 0;
  153. }
  154. int clear_irte_irq(int irq, struct intel_iommu *iommu, u16 index)
  155. {
  156. struct irq_2_iommu *irq_iommu;
  157. spin_lock(&irq_2_ir_lock);
  158. irq_iommu = valid_irq_2_iommu(irq);
  159. if (!irq_iommu) {
  160. spin_unlock(&irq_2_ir_lock);
  161. return -1;
  162. }
  163. irq_iommu->iommu = NULL;
  164. irq_iommu->irte_index = 0;
  165. irq_iommu->sub_handle = 0;
  166. irq_2_iommu(irq)->irte_mask = 0;
  167. spin_unlock(&irq_2_ir_lock);
  168. return 0;
  169. }
  170. int modify_irte(int irq, struct irte *irte_modified)
  171. {
  172. int index;
  173. struct irte *irte;
  174. struct intel_iommu *iommu;
  175. struct irq_2_iommu *irq_iommu;
  176. spin_lock(&irq_2_ir_lock);
  177. irq_iommu = valid_irq_2_iommu(irq);
  178. if (!irq_iommu) {
  179. spin_unlock(&irq_2_ir_lock);
  180. return -1;
  181. }
  182. iommu = irq_iommu->iommu;
  183. index = irq_iommu->irte_index + irq_iommu->sub_handle;
  184. irte = &iommu->ir_table->base[index];
  185. set_64bit((unsigned long *)irte, irte_modified->low | (1 << 1));
  186. __iommu_flush_cache(iommu, irte, sizeof(*irte));
  187. qi_flush_iec(iommu, index, 0);
  188. spin_unlock(&irq_2_ir_lock);
  189. return 0;
  190. }
  191. int flush_irte(int irq)
  192. {
  193. int index;
  194. struct intel_iommu *iommu;
  195. struct irq_2_iommu *irq_iommu;
  196. spin_lock(&irq_2_ir_lock);
  197. irq_iommu = valid_irq_2_iommu(irq);
  198. if (!irq_iommu) {
  199. spin_unlock(&irq_2_ir_lock);
  200. return -1;
  201. }
  202. iommu = irq_iommu->iommu;
  203. index = irq_iommu->irte_index + irq_iommu->sub_handle;
  204. qi_flush_iec(iommu, index, irq_iommu->irte_mask);
  205. spin_unlock(&irq_2_ir_lock);
  206. return 0;
  207. }
  208. struct intel_iommu *map_ioapic_to_ir(int apic)
  209. {
  210. int i;
  211. for (i = 0; i < MAX_IO_APICS; i++)
  212. if (ir_ioapic[i].id == apic)
  213. return ir_ioapic[i].iommu;
  214. return NULL;
  215. }
  216. struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
  217. {
  218. struct dmar_drhd_unit *drhd;
  219. drhd = dmar_find_matched_drhd_unit(dev);
  220. if (!drhd)
  221. return NULL;
  222. return drhd->iommu;
  223. }
  224. int free_irte(int irq)
  225. {
  226. int index, i;
  227. struct irte *irte;
  228. struct intel_iommu *iommu;
  229. struct irq_2_iommu *irq_iommu;
  230. spin_lock(&irq_2_ir_lock);
  231. irq_iommu = valid_irq_2_iommu(irq);
  232. if (!irq_iommu) {
  233. spin_unlock(&irq_2_ir_lock);
  234. return -1;
  235. }
  236. iommu = irq_iommu->iommu;
  237. index = irq_iommu->irte_index + irq_iommu->sub_handle;
  238. irte = &iommu->ir_table->base[index];
  239. if (!irq_iommu->sub_handle) {
  240. for (i = 0; i < (1 << irq_iommu->irte_mask); i++)
  241. set_64bit((unsigned long *)irte, 0);
  242. qi_flush_iec(iommu, index, irq_iommu->irte_mask);
  243. }
  244. irq_iommu->iommu = NULL;
  245. irq_iommu->irte_index = 0;
  246. irq_iommu->sub_handle = 0;
  247. irq_iommu->irte_mask = 0;
  248. spin_unlock(&irq_2_ir_lock);
  249. return 0;
  250. }
  251. static void iommu_set_intr_remapping(struct intel_iommu *iommu, int mode)
  252. {
  253. u64 addr;
  254. u32 cmd, sts;
  255. unsigned long flags;
  256. addr = virt_to_phys((void *)iommu->ir_table->base);
  257. spin_lock_irqsave(&iommu->register_lock, flags);
  258. dmar_writeq(iommu->reg + DMAR_IRTA_REG,
  259. (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);
  260. /* Set interrupt-remapping table pointer */
  261. cmd = iommu->gcmd | DMA_GCMD_SIRTP;
  262. writel(cmd, iommu->reg + DMAR_GCMD_REG);
  263. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  264. readl, (sts & DMA_GSTS_IRTPS), sts);
  265. spin_unlock_irqrestore(&iommu->register_lock, flags);
  266. /*
  267. * global invalidation of interrupt entry cache before enabling
  268. * interrupt-remapping.
  269. */
  270. qi_global_iec(iommu);
  271. spin_lock_irqsave(&iommu->register_lock, flags);
  272. /* Enable interrupt-remapping */
  273. cmd = iommu->gcmd | DMA_GCMD_IRE;
  274. iommu->gcmd |= DMA_GCMD_IRE;
  275. writel(cmd, iommu->reg + DMAR_GCMD_REG);
  276. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  277. readl, (sts & DMA_GSTS_IRES), sts);
  278. spin_unlock_irqrestore(&iommu->register_lock, flags);
  279. }
  280. static int setup_intr_remapping(struct intel_iommu *iommu, int mode)
  281. {
  282. struct ir_table *ir_table;
  283. struct page *pages;
  284. ir_table = iommu->ir_table = kzalloc(sizeof(struct ir_table),
  285. GFP_KERNEL);
  286. if (!iommu->ir_table)
  287. return -ENOMEM;
  288. pages = alloc_pages(GFP_KERNEL | __GFP_ZERO, INTR_REMAP_PAGE_ORDER);
  289. if (!pages) {
  290. printk(KERN_ERR "failed to allocate pages of order %d\n",
  291. INTR_REMAP_PAGE_ORDER);
  292. kfree(iommu->ir_table);
  293. return -ENOMEM;
  294. }
  295. ir_table->base = page_address(pages);
  296. iommu_set_intr_remapping(iommu, mode);
  297. return 0;
  298. }
  299. int __init enable_intr_remapping(int eim)
  300. {
  301. struct dmar_drhd_unit *drhd;
  302. int setup = 0;
  303. /*
  304. * check for the Interrupt-remapping support
  305. */
  306. for_each_drhd_unit(drhd) {
  307. struct intel_iommu *iommu = drhd->iommu;
  308. if (!ecap_ir_support(iommu->ecap))
  309. continue;
  310. if (eim && !ecap_eim_support(iommu->ecap)) {
  311. printk(KERN_INFO "DRHD %Lx: EIM not supported by DRHD, "
  312. " ecap %Lx\n", drhd->reg_base_addr, iommu->ecap);
  313. return -1;
  314. }
  315. }
  316. /*
  317. * Enable queued invalidation for all the DRHD's.
  318. */
  319. for_each_drhd_unit(drhd) {
  320. int ret;
  321. struct intel_iommu *iommu = drhd->iommu;
  322. ret = dmar_enable_qi(iommu);
  323. if (ret) {
  324. printk(KERN_ERR "DRHD %Lx: failed to enable queued, "
  325. " invalidation, ecap %Lx, ret %d\n",
  326. drhd->reg_base_addr, iommu->ecap, ret);
  327. return -1;
  328. }
  329. }
  330. /*
  331. * Setup Interrupt-remapping for all the DRHD's now.
  332. */
  333. for_each_drhd_unit(drhd) {
  334. struct intel_iommu *iommu = drhd->iommu;
  335. if (!ecap_ir_support(iommu->ecap))
  336. continue;
  337. if (setup_intr_remapping(iommu, eim))
  338. goto error;
  339. setup = 1;
  340. }
  341. if (!setup)
  342. goto error;
  343. intr_remapping_enabled = 1;
  344. return 0;
  345. error:
  346. /*
  347. * handle error condition gracefully here!
  348. */
  349. return -1;
  350. }
  351. static int ir_parse_ioapic_scope(struct acpi_dmar_header *header,
  352. struct intel_iommu *iommu)
  353. {
  354. struct acpi_dmar_hardware_unit *drhd;
  355. struct acpi_dmar_device_scope *scope;
  356. void *start, *end;
  357. drhd = (struct acpi_dmar_hardware_unit *)header;
  358. start = (void *)(drhd + 1);
  359. end = ((void *)drhd) + header->length;
  360. while (start < end) {
  361. scope = start;
  362. if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) {
  363. if (ir_ioapic_num == MAX_IO_APICS) {
  364. printk(KERN_WARNING "Exceeded Max IO APICS\n");
  365. return -1;
  366. }
  367. printk(KERN_INFO "IOAPIC id %d under DRHD base"
  368. " 0x%Lx\n", scope->enumeration_id,
  369. drhd->address);
  370. ir_ioapic[ir_ioapic_num].iommu = iommu;
  371. ir_ioapic[ir_ioapic_num].id = scope->enumeration_id;
  372. ir_ioapic_num++;
  373. }
  374. start += scope->length;
  375. }
  376. return 0;
  377. }
  378. /*
  379. * Finds the assocaition between IOAPIC's and its Interrupt-remapping
  380. * hardware unit.
  381. */
  382. int __init parse_ioapics_under_ir(void)
  383. {
  384. struct dmar_drhd_unit *drhd;
  385. int ir_supported = 0;
  386. for_each_drhd_unit(drhd) {
  387. struct intel_iommu *iommu = drhd->iommu;
  388. if (ecap_ir_support(iommu->ecap)) {
  389. if (ir_parse_ioapic_scope(drhd->hdr, iommu))
  390. return -1;
  391. ir_supported = 1;
  392. }
  393. }
  394. if (ir_supported && ir_ioapic_num != nr_ioapics) {
  395. printk(KERN_WARNING
  396. "Not all IO-APIC's listed under remapping hardware\n");
  397. return -1;
  398. }
  399. return ir_supported;
  400. }