main.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <linux/io-mapping.h>
  42. #include <linux/delay.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include "mlx4.h"
  47. #include "fw.h"
  48. #include "icm.h"
  49. MODULE_AUTHOR("Roland Dreier");
  50. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. MODULE_VERSION(DRV_VERSION);
  53. struct workqueue_struct *mlx4_wq;
  54. #ifdef CONFIG_MLX4_DEBUG
  55. int mlx4_debug_level = 0;
  56. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  57. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  58. #endif /* CONFIG_MLX4_DEBUG */
  59. #ifdef CONFIG_PCI_MSI
  60. static int msi_x = 1;
  61. module_param(msi_x, int, 0444);
  62. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  63. #else /* CONFIG_PCI_MSI */
  64. #define msi_x (0)
  65. #endif /* CONFIG_PCI_MSI */
  66. static int num_vfs;
  67. module_param(num_vfs, int, 0444);
  68. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
  69. static int probe_vf;
  70. module_param(probe_vf, int, 0644);
  71. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
  72. int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
  73. module_param_named(log_num_mgm_entry_size,
  74. mlx4_log_num_mgm_entry_size, int, 0444);
  75. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  76. " of qp per mcg, for example:"
  77. " 10 gives 248.range: 7 <="
  78. " log_num_mgm_entry_size <= 12."
  79. " To activate device managed"
  80. " flow steering when available, set to -1");
  81. static bool enable_64b_cqe_eqe;
  82. module_param(enable_64b_cqe_eqe, bool, 0444);
  83. MODULE_PARM_DESC(enable_64b_cqe_eqe,
  84. "Enable 64 byte CQEs/EQEs when the the FW supports this");
  85. #define HCA_GLOBAL_CAP_MASK 0
  86. #define PF_CONTEXT_BEHAVIOUR_MASK MLX4_FUNC_CAP_64B_EQE_CQE
  87. static char mlx4_version[] =
  88. DRV_NAME ": Mellanox ConnectX core driver v"
  89. DRV_VERSION " (" DRV_RELDATE ")\n";
  90. static struct mlx4_profile default_profile = {
  91. .num_qp = 1 << 18,
  92. .num_srq = 1 << 16,
  93. .rdmarc_per_qp = 1 << 4,
  94. .num_cq = 1 << 16,
  95. .num_mcg = 1 << 13,
  96. .num_mpt = 1 << 19,
  97. .num_mtt = 1 << 20, /* It is really num mtt segements */
  98. };
  99. static int log_num_mac = 7;
  100. module_param_named(log_num_mac, log_num_mac, int, 0444);
  101. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  102. static int log_num_vlan;
  103. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  104. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  105. /* Log2 max number of VLANs per ETH port (0-7) */
  106. #define MLX4_LOG_NUM_VLANS 7
  107. static bool use_prio;
  108. module_param_named(use_prio, use_prio, bool, 0444);
  109. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
  110. "(0/1, default 0)");
  111. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  112. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  113. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  114. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  115. static int arr_argc = 2;
  116. module_param_array(port_type_array, int, &arr_argc, 0444);
  117. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  118. "1 for IB, 2 for Ethernet");
  119. struct mlx4_port_config {
  120. struct list_head list;
  121. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  122. struct pci_dev *pdev;
  123. };
  124. int mlx4_check_port_params(struct mlx4_dev *dev,
  125. enum mlx4_port_type *port_type)
  126. {
  127. int i;
  128. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  129. if (port_type[i] != port_type[i + 1]) {
  130. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  131. mlx4_err(dev, "Only same port types supported "
  132. "on this HCA, aborting.\n");
  133. return -EINVAL;
  134. }
  135. }
  136. }
  137. for (i = 0; i < dev->caps.num_ports; i++) {
  138. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  139. mlx4_err(dev, "Requested port type for port %d is not "
  140. "supported on this HCA\n", i + 1);
  141. return -EINVAL;
  142. }
  143. }
  144. return 0;
  145. }
  146. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  147. {
  148. int i;
  149. for (i = 1; i <= dev->caps.num_ports; ++i)
  150. dev->caps.port_mask[i] = dev->caps.port_type[i];
  151. }
  152. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  153. {
  154. int err;
  155. int i;
  156. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  157. if (err) {
  158. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  159. return err;
  160. }
  161. if (dev_cap->min_page_sz > PAGE_SIZE) {
  162. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  163. "kernel PAGE_SIZE of %ld, aborting.\n",
  164. dev_cap->min_page_sz, PAGE_SIZE);
  165. return -ENODEV;
  166. }
  167. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  168. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  169. "aborting.\n",
  170. dev_cap->num_ports, MLX4_MAX_PORTS);
  171. return -ENODEV;
  172. }
  173. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  174. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  175. "PCI resource 2 size of 0x%llx, aborting.\n",
  176. dev_cap->uar_size,
  177. (unsigned long long) pci_resource_len(dev->pdev, 2));
  178. return -ENODEV;
  179. }
  180. dev->caps.num_ports = dev_cap->num_ports;
  181. dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
  182. for (i = 1; i <= dev->caps.num_ports; ++i) {
  183. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  184. dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
  185. dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
  186. dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
  187. /* set gid and pkey table operating lengths by default
  188. * to non-sriov values */
  189. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  190. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  191. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  192. dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
  193. dev->caps.def_mac[i] = dev_cap->def_mac[i];
  194. dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
  195. dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
  196. dev->caps.default_sense[i] = dev_cap->default_sense[i];
  197. dev->caps.trans_type[i] = dev_cap->trans_type[i];
  198. dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
  199. dev->caps.wavelength[i] = dev_cap->wavelength[i];
  200. dev->caps.trans_code[i] = dev_cap->trans_code[i];
  201. }
  202. dev->caps.uar_page_size = PAGE_SIZE;
  203. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  204. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  205. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  206. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  207. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  208. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  209. dev->caps.max_wqes = dev_cap->max_qp_sz;
  210. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  211. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  212. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  213. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  214. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  215. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  216. /*
  217. * Subtract 1 from the limit because we need to allocate a
  218. * spare CQE so the HCA HW can tell the difference between an
  219. * empty CQ and a full CQ.
  220. */
  221. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  222. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  223. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  224. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  225. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  226. /* The first 128 UARs are used for EQ doorbells */
  227. dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
  228. dev->caps.reserved_pds = dev_cap->reserved_pds;
  229. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  230. dev_cap->reserved_xrcds : 0;
  231. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  232. dev_cap->max_xrcds : 0;
  233. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  234. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  235. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  236. dev->caps.flags = dev_cap->flags;
  237. dev->caps.flags2 = dev_cap->flags2;
  238. dev->caps.bmme_flags = dev_cap->bmme_flags;
  239. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  240. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  241. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  242. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  243. /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
  244. if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
  245. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  246. /* Don't do sense port on multifunction devices (for now at least) */
  247. if (mlx4_is_mfunc(dev))
  248. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  249. dev->caps.log_num_macs = log_num_mac;
  250. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  251. dev->caps.log_num_prios = use_prio ? 3 : 0;
  252. for (i = 1; i <= dev->caps.num_ports; ++i) {
  253. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  254. if (dev->caps.supported_type[i]) {
  255. /* if only ETH is supported - assign ETH */
  256. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  257. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  258. /* if only IB is supported, assign IB */
  259. else if (dev->caps.supported_type[i] ==
  260. MLX4_PORT_TYPE_IB)
  261. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  262. else {
  263. /* if IB and ETH are supported, we set the port
  264. * type according to user selection of port type;
  265. * if user selected none, take the FW hint */
  266. if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
  267. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  268. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  269. else
  270. dev->caps.port_type[i] = port_type_array[i - 1];
  271. }
  272. }
  273. /*
  274. * Link sensing is allowed on the port if 3 conditions are true:
  275. * 1. Both protocols are supported on the port.
  276. * 2. Different types are supported on the port
  277. * 3. FW declared that it supports link sensing
  278. */
  279. mlx4_priv(dev)->sense.sense_allowed[i] =
  280. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  281. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  282. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  283. /*
  284. * If "default_sense" bit is set, we move the port to "AUTO" mode
  285. * and perform sense_port FW command to try and set the correct
  286. * port type from beginning
  287. */
  288. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  289. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  290. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  291. mlx4_SENSE_PORT(dev, i, &sensed_port);
  292. if (sensed_port != MLX4_PORT_TYPE_NONE)
  293. dev->caps.port_type[i] = sensed_port;
  294. } else {
  295. dev->caps.possible_type[i] = dev->caps.port_type[i];
  296. }
  297. if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
  298. dev->caps.log_num_macs = dev_cap->log_max_macs[i];
  299. mlx4_warn(dev, "Requested number of MACs is too much "
  300. "for port %d, reducing to %d.\n",
  301. i, 1 << dev->caps.log_num_macs);
  302. }
  303. if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
  304. dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
  305. mlx4_warn(dev, "Requested number of VLANs is too much "
  306. "for port %d, reducing to %d.\n",
  307. i, 1 << dev->caps.log_num_vlans);
  308. }
  309. }
  310. dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
  311. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  312. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  313. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  314. (1 << dev->caps.log_num_macs) *
  315. (1 << dev->caps.log_num_vlans) *
  316. (1 << dev->caps.log_num_prios) *
  317. dev->caps.num_ports;
  318. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  319. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  320. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  321. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  322. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  323. dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
  324. if (!enable_64b_cqe_eqe) {
  325. if (dev_cap->flags &
  326. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
  327. mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
  328. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
  329. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
  330. }
  331. }
  332. if ((dev->caps.flags &
  333. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
  334. mlx4_is_master(dev))
  335. dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
  336. return 0;
  337. }
  338. /*The function checks if there are live vf, return the num of them*/
  339. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  340. {
  341. struct mlx4_priv *priv = mlx4_priv(dev);
  342. struct mlx4_slave_state *s_state;
  343. int i;
  344. int ret = 0;
  345. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  346. s_state = &priv->mfunc.master.slave_state[i];
  347. if (s_state->active && s_state->last_cmd !=
  348. MLX4_COMM_CMD_RESET) {
  349. mlx4_warn(dev, "%s: slave: %d is still active\n",
  350. __func__, i);
  351. ret++;
  352. }
  353. }
  354. return ret;
  355. }
  356. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
  357. {
  358. u32 qk = MLX4_RESERVED_QKEY_BASE;
  359. if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
  360. qpn < dev->phys_caps.base_proxy_sqpn)
  361. return -EINVAL;
  362. if (qpn >= dev->phys_caps.base_tunnel_sqpn)
  363. /* tunnel qp */
  364. qk += qpn - dev->phys_caps.base_tunnel_sqpn;
  365. else
  366. qk += qpn - dev->phys_caps.base_proxy_sqpn;
  367. *qkey = qk;
  368. return 0;
  369. }
  370. EXPORT_SYMBOL(mlx4_get_parav_qkey);
  371. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
  372. {
  373. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  374. if (!mlx4_is_master(dev))
  375. return;
  376. priv->virt2phys_pkey[slave][port - 1][i] = val;
  377. }
  378. EXPORT_SYMBOL(mlx4_sync_pkey_table);
  379. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
  380. {
  381. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  382. if (!mlx4_is_master(dev))
  383. return;
  384. priv->slave_node_guids[slave] = guid;
  385. }
  386. EXPORT_SYMBOL(mlx4_put_slave_node_guid);
  387. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
  388. {
  389. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  390. if (!mlx4_is_master(dev))
  391. return 0;
  392. return priv->slave_node_guids[slave];
  393. }
  394. EXPORT_SYMBOL(mlx4_get_slave_node_guid);
  395. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  396. {
  397. struct mlx4_priv *priv = mlx4_priv(dev);
  398. struct mlx4_slave_state *s_slave;
  399. if (!mlx4_is_master(dev))
  400. return 0;
  401. s_slave = &priv->mfunc.master.slave_state[slave];
  402. return !!s_slave->active;
  403. }
  404. EXPORT_SYMBOL(mlx4_is_slave_active);
  405. static void slave_adjust_steering_mode(struct mlx4_dev *dev,
  406. struct mlx4_dev_cap *dev_cap,
  407. struct mlx4_init_hca_param *hca_param)
  408. {
  409. dev->caps.steering_mode = hca_param->steering_mode;
  410. if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  411. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  412. dev->caps.fs_log_max_ucast_qp_range_size =
  413. dev_cap->fs_log_max_ucast_qp_range_size;
  414. } else
  415. dev->caps.num_qp_per_mgm =
  416. 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
  417. mlx4_dbg(dev, "Steering mode is: %s\n",
  418. mlx4_steering_mode_str(dev->caps.steering_mode));
  419. }
  420. static int mlx4_slave_cap(struct mlx4_dev *dev)
  421. {
  422. int err;
  423. u32 page_size;
  424. struct mlx4_dev_cap dev_cap;
  425. struct mlx4_func_cap func_cap;
  426. struct mlx4_init_hca_param hca_param;
  427. int i;
  428. memset(&hca_param, 0, sizeof(hca_param));
  429. err = mlx4_QUERY_HCA(dev, &hca_param);
  430. if (err) {
  431. mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
  432. return err;
  433. }
  434. /*fail if the hca has an unknown capability */
  435. if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
  436. HCA_GLOBAL_CAP_MASK) {
  437. mlx4_err(dev, "Unknown hca global capabilities\n");
  438. return -ENOSYS;
  439. }
  440. mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
  441. memset(&dev_cap, 0, sizeof(dev_cap));
  442. dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
  443. err = mlx4_dev_cap(dev, &dev_cap);
  444. if (err) {
  445. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  446. return err;
  447. }
  448. err = mlx4_QUERY_FW(dev);
  449. if (err)
  450. mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
  451. page_size = ~dev->caps.page_size_cap + 1;
  452. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  453. if (page_size > PAGE_SIZE) {
  454. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  455. "kernel PAGE_SIZE of %ld, aborting.\n",
  456. page_size, PAGE_SIZE);
  457. return -ENODEV;
  458. }
  459. /* slave gets uar page size from QUERY_HCA fw command */
  460. dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
  461. /* TODO: relax this assumption */
  462. if (dev->caps.uar_page_size != PAGE_SIZE) {
  463. mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
  464. dev->caps.uar_page_size, PAGE_SIZE);
  465. return -ENODEV;
  466. }
  467. memset(&func_cap, 0, sizeof(func_cap));
  468. err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
  469. if (err) {
  470. mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d).\n",
  471. err);
  472. return err;
  473. }
  474. if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  475. PF_CONTEXT_BEHAVIOUR_MASK) {
  476. mlx4_err(dev, "Unknown pf context behaviour\n");
  477. return -ENOSYS;
  478. }
  479. dev->caps.num_ports = func_cap.num_ports;
  480. dev->caps.num_qps = func_cap.qp_quota;
  481. dev->caps.num_srqs = func_cap.srq_quota;
  482. dev->caps.num_cqs = func_cap.cq_quota;
  483. dev->caps.num_eqs = func_cap.max_eq;
  484. dev->caps.reserved_eqs = func_cap.reserved_eq;
  485. dev->caps.num_mpts = func_cap.mpt_quota;
  486. dev->caps.num_mtts = func_cap.mtt_quota;
  487. dev->caps.num_pds = MLX4_NUM_PDS;
  488. dev->caps.num_mgms = 0;
  489. dev->caps.num_amgms = 0;
  490. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  491. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  492. "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
  493. return -ENODEV;
  494. }
  495. dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  496. dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  497. dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  498. dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  499. if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
  500. !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy) {
  501. err = -ENOMEM;
  502. goto err_mem;
  503. }
  504. for (i = 1; i <= dev->caps.num_ports; ++i) {
  505. err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
  506. if (err) {
  507. mlx4_err(dev, "QUERY_FUNC_CAP port command failed for"
  508. " port %d, aborting (%d).\n", i, err);
  509. goto err_mem;
  510. }
  511. dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
  512. dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
  513. dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
  514. dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
  515. dev->caps.port_mask[i] = dev->caps.port_type[i];
  516. if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
  517. &dev->caps.gid_table_len[i],
  518. &dev->caps.pkey_table_len[i]))
  519. goto err_mem;
  520. }
  521. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  522. dev->caps.reserved_uars) >
  523. pci_resource_len(dev->pdev, 2)) {
  524. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
  525. "PCI resource 2 size of 0x%llx, aborting.\n",
  526. dev->caps.uar_page_size * dev->caps.num_uars,
  527. (unsigned long long) pci_resource_len(dev->pdev, 2));
  528. goto err_mem;
  529. }
  530. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
  531. dev->caps.eqe_size = 64;
  532. dev->caps.eqe_factor = 1;
  533. } else {
  534. dev->caps.eqe_size = 32;
  535. dev->caps.eqe_factor = 0;
  536. }
  537. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
  538. dev->caps.cqe_size = 64;
  539. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  540. } else {
  541. dev->caps.cqe_size = 32;
  542. }
  543. slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
  544. return 0;
  545. err_mem:
  546. kfree(dev->caps.qp0_tunnel);
  547. kfree(dev->caps.qp0_proxy);
  548. kfree(dev->caps.qp1_tunnel);
  549. kfree(dev->caps.qp1_proxy);
  550. dev->caps.qp0_tunnel = dev->caps.qp0_proxy =
  551. dev->caps.qp1_tunnel = dev->caps.qp1_proxy = NULL;
  552. return err;
  553. }
  554. /*
  555. * Change the port configuration of the device.
  556. * Every user of this function must hold the port mutex.
  557. */
  558. int mlx4_change_port_types(struct mlx4_dev *dev,
  559. enum mlx4_port_type *port_types)
  560. {
  561. int err = 0;
  562. int change = 0;
  563. int port;
  564. for (port = 0; port < dev->caps.num_ports; port++) {
  565. /* Change the port type only if the new type is different
  566. * from the current, and not set to Auto */
  567. if (port_types[port] != dev->caps.port_type[port + 1])
  568. change = 1;
  569. }
  570. if (change) {
  571. mlx4_unregister_device(dev);
  572. for (port = 1; port <= dev->caps.num_ports; port++) {
  573. mlx4_CLOSE_PORT(dev, port);
  574. dev->caps.port_type[port] = port_types[port - 1];
  575. err = mlx4_SET_PORT(dev, port, -1);
  576. if (err) {
  577. mlx4_err(dev, "Failed to set port %d, "
  578. "aborting\n", port);
  579. goto out;
  580. }
  581. }
  582. mlx4_set_port_mask(dev);
  583. err = mlx4_register_device(dev);
  584. }
  585. out:
  586. return err;
  587. }
  588. static ssize_t show_port_type(struct device *dev,
  589. struct device_attribute *attr,
  590. char *buf)
  591. {
  592. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  593. port_attr);
  594. struct mlx4_dev *mdev = info->dev;
  595. char type[8];
  596. sprintf(type, "%s",
  597. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  598. "ib" : "eth");
  599. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  600. sprintf(buf, "auto (%s)\n", type);
  601. else
  602. sprintf(buf, "%s\n", type);
  603. return strlen(buf);
  604. }
  605. static ssize_t set_port_type(struct device *dev,
  606. struct device_attribute *attr,
  607. const char *buf, size_t count)
  608. {
  609. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  610. port_attr);
  611. struct mlx4_dev *mdev = info->dev;
  612. struct mlx4_priv *priv = mlx4_priv(mdev);
  613. enum mlx4_port_type types[MLX4_MAX_PORTS];
  614. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  615. int i;
  616. int err = 0;
  617. if (!strcmp(buf, "ib\n"))
  618. info->tmp_type = MLX4_PORT_TYPE_IB;
  619. else if (!strcmp(buf, "eth\n"))
  620. info->tmp_type = MLX4_PORT_TYPE_ETH;
  621. else if (!strcmp(buf, "auto\n"))
  622. info->tmp_type = MLX4_PORT_TYPE_AUTO;
  623. else {
  624. mlx4_err(mdev, "%s is not supported port type\n", buf);
  625. return -EINVAL;
  626. }
  627. mlx4_stop_sense(mdev);
  628. mutex_lock(&priv->port_mutex);
  629. /* Possible type is always the one that was delivered */
  630. mdev->caps.possible_type[info->port] = info->tmp_type;
  631. for (i = 0; i < mdev->caps.num_ports; i++) {
  632. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  633. mdev->caps.possible_type[i+1];
  634. if (types[i] == MLX4_PORT_TYPE_AUTO)
  635. types[i] = mdev->caps.port_type[i+1];
  636. }
  637. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  638. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  639. for (i = 1; i <= mdev->caps.num_ports; i++) {
  640. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  641. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  642. err = -EINVAL;
  643. }
  644. }
  645. }
  646. if (err) {
  647. mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
  648. "Set only 'eth' or 'ib' for both ports "
  649. "(should be the same)\n");
  650. goto out;
  651. }
  652. mlx4_do_sense_ports(mdev, new_types, types);
  653. err = mlx4_check_port_params(mdev, new_types);
  654. if (err)
  655. goto out;
  656. /* We are about to apply the changes after the configuration
  657. * was verified, no need to remember the temporary types
  658. * any more */
  659. for (i = 0; i < mdev->caps.num_ports; i++)
  660. priv->port[i + 1].tmp_type = 0;
  661. err = mlx4_change_port_types(mdev, new_types);
  662. out:
  663. mlx4_start_sense(mdev);
  664. mutex_unlock(&priv->port_mutex);
  665. return err ? err : count;
  666. }
  667. enum ibta_mtu {
  668. IB_MTU_256 = 1,
  669. IB_MTU_512 = 2,
  670. IB_MTU_1024 = 3,
  671. IB_MTU_2048 = 4,
  672. IB_MTU_4096 = 5
  673. };
  674. static inline int int_to_ibta_mtu(int mtu)
  675. {
  676. switch (mtu) {
  677. case 256: return IB_MTU_256;
  678. case 512: return IB_MTU_512;
  679. case 1024: return IB_MTU_1024;
  680. case 2048: return IB_MTU_2048;
  681. case 4096: return IB_MTU_4096;
  682. default: return -1;
  683. }
  684. }
  685. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  686. {
  687. switch (mtu) {
  688. case IB_MTU_256: return 256;
  689. case IB_MTU_512: return 512;
  690. case IB_MTU_1024: return 1024;
  691. case IB_MTU_2048: return 2048;
  692. case IB_MTU_4096: return 4096;
  693. default: return -1;
  694. }
  695. }
  696. static ssize_t show_port_ib_mtu(struct device *dev,
  697. struct device_attribute *attr,
  698. char *buf)
  699. {
  700. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  701. port_mtu_attr);
  702. struct mlx4_dev *mdev = info->dev;
  703. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  704. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  705. sprintf(buf, "%d\n",
  706. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  707. return strlen(buf);
  708. }
  709. static ssize_t set_port_ib_mtu(struct device *dev,
  710. struct device_attribute *attr,
  711. const char *buf, size_t count)
  712. {
  713. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  714. port_mtu_attr);
  715. struct mlx4_dev *mdev = info->dev;
  716. struct mlx4_priv *priv = mlx4_priv(mdev);
  717. int err, port, mtu, ibta_mtu = -1;
  718. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  719. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  720. return -EINVAL;
  721. }
  722. err = sscanf(buf, "%d", &mtu);
  723. if (err > 0)
  724. ibta_mtu = int_to_ibta_mtu(mtu);
  725. if (err <= 0 || ibta_mtu < 0) {
  726. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  727. return -EINVAL;
  728. }
  729. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  730. mlx4_stop_sense(mdev);
  731. mutex_lock(&priv->port_mutex);
  732. mlx4_unregister_device(mdev);
  733. for (port = 1; port <= mdev->caps.num_ports; port++) {
  734. mlx4_CLOSE_PORT(mdev, port);
  735. err = mlx4_SET_PORT(mdev, port, -1);
  736. if (err) {
  737. mlx4_err(mdev, "Failed to set port %d, "
  738. "aborting\n", port);
  739. goto err_set_port;
  740. }
  741. }
  742. err = mlx4_register_device(mdev);
  743. err_set_port:
  744. mutex_unlock(&priv->port_mutex);
  745. mlx4_start_sense(mdev);
  746. return err ? err : count;
  747. }
  748. static int mlx4_load_fw(struct mlx4_dev *dev)
  749. {
  750. struct mlx4_priv *priv = mlx4_priv(dev);
  751. int err;
  752. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  753. GFP_HIGHUSER | __GFP_NOWARN, 0);
  754. if (!priv->fw.fw_icm) {
  755. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  756. return -ENOMEM;
  757. }
  758. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  759. if (err) {
  760. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  761. goto err_free;
  762. }
  763. err = mlx4_RUN_FW(dev);
  764. if (err) {
  765. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  766. goto err_unmap_fa;
  767. }
  768. return 0;
  769. err_unmap_fa:
  770. mlx4_UNMAP_FA(dev);
  771. err_free:
  772. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  773. return err;
  774. }
  775. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  776. int cmpt_entry_sz)
  777. {
  778. struct mlx4_priv *priv = mlx4_priv(dev);
  779. int err;
  780. int num_eqs;
  781. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  782. cmpt_base +
  783. ((u64) (MLX4_CMPT_TYPE_QP *
  784. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  785. cmpt_entry_sz, dev->caps.num_qps,
  786. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  787. 0, 0);
  788. if (err)
  789. goto err;
  790. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  791. cmpt_base +
  792. ((u64) (MLX4_CMPT_TYPE_SRQ *
  793. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  794. cmpt_entry_sz, dev->caps.num_srqs,
  795. dev->caps.reserved_srqs, 0, 0);
  796. if (err)
  797. goto err_qp;
  798. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  799. cmpt_base +
  800. ((u64) (MLX4_CMPT_TYPE_CQ *
  801. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  802. cmpt_entry_sz, dev->caps.num_cqs,
  803. dev->caps.reserved_cqs, 0, 0);
  804. if (err)
  805. goto err_srq;
  806. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  807. dev->caps.num_eqs;
  808. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  809. cmpt_base +
  810. ((u64) (MLX4_CMPT_TYPE_EQ *
  811. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  812. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  813. if (err)
  814. goto err_cq;
  815. return 0;
  816. err_cq:
  817. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  818. err_srq:
  819. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  820. err_qp:
  821. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  822. err:
  823. return err;
  824. }
  825. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  826. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  827. {
  828. struct mlx4_priv *priv = mlx4_priv(dev);
  829. u64 aux_pages;
  830. int num_eqs;
  831. int err;
  832. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  833. if (err) {
  834. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  835. return err;
  836. }
  837. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  838. (unsigned long long) icm_size >> 10,
  839. (unsigned long long) aux_pages << 2);
  840. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  841. GFP_HIGHUSER | __GFP_NOWARN, 0);
  842. if (!priv->fw.aux_icm) {
  843. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  844. return -ENOMEM;
  845. }
  846. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  847. if (err) {
  848. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  849. goto err_free_aux;
  850. }
  851. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  852. if (err) {
  853. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  854. goto err_unmap_aux;
  855. }
  856. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  857. dev->caps.num_eqs;
  858. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  859. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  860. num_eqs, num_eqs, 0, 0);
  861. if (err) {
  862. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  863. goto err_unmap_cmpt;
  864. }
  865. /*
  866. * Reserved MTT entries must be aligned up to a cacheline
  867. * boundary, since the FW will write to them, while the driver
  868. * writes to all other MTT entries. (The variable
  869. * dev->caps.mtt_entry_sz below is really the MTT segment
  870. * size, not the raw entry size)
  871. */
  872. dev->caps.reserved_mtts =
  873. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  874. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  875. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  876. init_hca->mtt_base,
  877. dev->caps.mtt_entry_sz,
  878. dev->caps.num_mtts,
  879. dev->caps.reserved_mtts, 1, 0);
  880. if (err) {
  881. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  882. goto err_unmap_eq;
  883. }
  884. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  885. init_hca->dmpt_base,
  886. dev_cap->dmpt_entry_sz,
  887. dev->caps.num_mpts,
  888. dev->caps.reserved_mrws, 1, 1);
  889. if (err) {
  890. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  891. goto err_unmap_mtt;
  892. }
  893. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  894. init_hca->qpc_base,
  895. dev_cap->qpc_entry_sz,
  896. dev->caps.num_qps,
  897. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  898. 0, 0);
  899. if (err) {
  900. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  901. goto err_unmap_dmpt;
  902. }
  903. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  904. init_hca->auxc_base,
  905. dev_cap->aux_entry_sz,
  906. dev->caps.num_qps,
  907. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  908. 0, 0);
  909. if (err) {
  910. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  911. goto err_unmap_qp;
  912. }
  913. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  914. init_hca->altc_base,
  915. dev_cap->altc_entry_sz,
  916. dev->caps.num_qps,
  917. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  918. 0, 0);
  919. if (err) {
  920. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  921. goto err_unmap_auxc;
  922. }
  923. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  924. init_hca->rdmarc_base,
  925. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  926. dev->caps.num_qps,
  927. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  928. 0, 0);
  929. if (err) {
  930. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  931. goto err_unmap_altc;
  932. }
  933. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  934. init_hca->cqc_base,
  935. dev_cap->cqc_entry_sz,
  936. dev->caps.num_cqs,
  937. dev->caps.reserved_cqs, 0, 0);
  938. if (err) {
  939. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  940. goto err_unmap_rdmarc;
  941. }
  942. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  943. init_hca->srqc_base,
  944. dev_cap->srq_entry_sz,
  945. dev->caps.num_srqs,
  946. dev->caps.reserved_srqs, 0, 0);
  947. if (err) {
  948. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  949. goto err_unmap_cq;
  950. }
  951. /*
  952. * For flow steering device managed mode it is required to use
  953. * mlx4_init_icm_table. For B0 steering mode it's not strictly
  954. * required, but for simplicity just map the whole multicast
  955. * group table now. The table isn't very big and it's a lot
  956. * easier than trying to track ref counts.
  957. */
  958. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  959. init_hca->mc_base,
  960. mlx4_get_mgm_entry_size(dev),
  961. dev->caps.num_mgms + dev->caps.num_amgms,
  962. dev->caps.num_mgms + dev->caps.num_amgms,
  963. 0, 0);
  964. if (err) {
  965. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  966. goto err_unmap_srq;
  967. }
  968. return 0;
  969. err_unmap_srq:
  970. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  971. err_unmap_cq:
  972. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  973. err_unmap_rdmarc:
  974. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  975. err_unmap_altc:
  976. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  977. err_unmap_auxc:
  978. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  979. err_unmap_qp:
  980. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  981. err_unmap_dmpt:
  982. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  983. err_unmap_mtt:
  984. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  985. err_unmap_eq:
  986. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  987. err_unmap_cmpt:
  988. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  989. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  990. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  991. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  992. err_unmap_aux:
  993. mlx4_UNMAP_ICM_AUX(dev);
  994. err_free_aux:
  995. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  996. return err;
  997. }
  998. static void mlx4_free_icms(struct mlx4_dev *dev)
  999. {
  1000. struct mlx4_priv *priv = mlx4_priv(dev);
  1001. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  1002. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  1003. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  1004. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  1005. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  1006. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  1007. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  1008. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  1009. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  1010. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  1011. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  1012. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1013. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1014. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1015. mlx4_UNMAP_ICM_AUX(dev);
  1016. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  1017. }
  1018. static void mlx4_slave_exit(struct mlx4_dev *dev)
  1019. {
  1020. struct mlx4_priv *priv = mlx4_priv(dev);
  1021. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1022. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
  1023. mlx4_warn(dev, "Failed to close slave function.\n");
  1024. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1025. }
  1026. static int map_bf_area(struct mlx4_dev *dev)
  1027. {
  1028. struct mlx4_priv *priv = mlx4_priv(dev);
  1029. resource_size_t bf_start;
  1030. resource_size_t bf_len;
  1031. int err = 0;
  1032. if (!dev->caps.bf_reg_size)
  1033. return -ENXIO;
  1034. bf_start = pci_resource_start(dev->pdev, 2) +
  1035. (dev->caps.num_uars << PAGE_SHIFT);
  1036. bf_len = pci_resource_len(dev->pdev, 2) -
  1037. (dev->caps.num_uars << PAGE_SHIFT);
  1038. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  1039. if (!priv->bf_mapping)
  1040. err = -ENOMEM;
  1041. return err;
  1042. }
  1043. static void unmap_bf_area(struct mlx4_dev *dev)
  1044. {
  1045. if (mlx4_priv(dev)->bf_mapping)
  1046. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  1047. }
  1048. static void mlx4_close_hca(struct mlx4_dev *dev)
  1049. {
  1050. unmap_bf_area(dev);
  1051. if (mlx4_is_slave(dev))
  1052. mlx4_slave_exit(dev);
  1053. else {
  1054. mlx4_CLOSE_HCA(dev, 0);
  1055. mlx4_free_icms(dev);
  1056. mlx4_UNMAP_FA(dev);
  1057. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  1058. }
  1059. }
  1060. static int mlx4_init_slave(struct mlx4_dev *dev)
  1061. {
  1062. struct mlx4_priv *priv = mlx4_priv(dev);
  1063. u64 dma = (u64) priv->mfunc.vhcr_dma;
  1064. int num_of_reset_retries = NUM_OF_RESET_RETRIES;
  1065. int ret_from_reset = 0;
  1066. u32 slave_read;
  1067. u32 cmd_channel_ver;
  1068. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1069. priv->cmd.max_cmds = 1;
  1070. mlx4_warn(dev, "Sending reset\n");
  1071. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  1072. MLX4_COMM_TIME);
  1073. /* if we are in the middle of flr the slave will try
  1074. * NUM_OF_RESET_RETRIES times before leaving.*/
  1075. if (ret_from_reset) {
  1076. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  1077. msleep(SLEEP_TIME_IN_RESET);
  1078. while (ret_from_reset && num_of_reset_retries) {
  1079. mlx4_warn(dev, "slave is currently in the"
  1080. "middle of FLR. retrying..."
  1081. "(try num:%d)\n",
  1082. (NUM_OF_RESET_RETRIES -
  1083. num_of_reset_retries + 1));
  1084. ret_from_reset =
  1085. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET,
  1086. 0, MLX4_COMM_TIME);
  1087. num_of_reset_retries = num_of_reset_retries - 1;
  1088. }
  1089. } else
  1090. goto err;
  1091. }
  1092. /* check the driver version - the slave I/F revision
  1093. * must match the master's */
  1094. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  1095. cmd_channel_ver = mlx4_comm_get_version();
  1096. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  1097. MLX4_COMM_GET_IF_REV(slave_read)) {
  1098. mlx4_err(dev, "slave driver version is not supported"
  1099. " by the master\n");
  1100. goto err;
  1101. }
  1102. mlx4_warn(dev, "Sending vhcr0\n");
  1103. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  1104. MLX4_COMM_TIME))
  1105. goto err;
  1106. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  1107. MLX4_COMM_TIME))
  1108. goto err;
  1109. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  1110. MLX4_COMM_TIME))
  1111. goto err;
  1112. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
  1113. goto err;
  1114. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1115. return 0;
  1116. err:
  1117. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
  1118. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1119. return -EIO;
  1120. }
  1121. static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
  1122. {
  1123. int i;
  1124. for (i = 1; i <= dev->caps.num_ports; i++) {
  1125. dev->caps.gid_table_len[i] = 1;
  1126. dev->caps.pkey_table_len[i] =
  1127. dev->phys_caps.pkey_phys_table_len[i] - 1;
  1128. }
  1129. }
  1130. static int choose_log_fs_mgm_entry_size(int qp_per_entry)
  1131. {
  1132. int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
  1133. for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
  1134. i++) {
  1135. if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
  1136. break;
  1137. }
  1138. return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
  1139. }
  1140. static void choose_steering_mode(struct mlx4_dev *dev,
  1141. struct mlx4_dev_cap *dev_cap)
  1142. {
  1143. if (mlx4_log_num_mgm_entry_size == -1 &&
  1144. dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
  1145. (!mlx4_is_mfunc(dev) ||
  1146. (dev_cap->fs_max_num_qp_per_entry >= (num_vfs + 1))) &&
  1147. choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
  1148. MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
  1149. dev->oper_log_mgm_entry_size =
  1150. choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
  1151. dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1152. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  1153. dev->caps.fs_log_max_ucast_qp_range_size =
  1154. dev_cap->fs_log_max_ucast_qp_range_size;
  1155. } else {
  1156. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
  1157. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  1158. dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
  1159. else {
  1160. dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
  1161. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
  1162. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  1163. mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags "
  1164. "set to use B0 steering. Falling back to A0 steering mode.\n");
  1165. }
  1166. dev->oper_log_mgm_entry_size =
  1167. mlx4_log_num_mgm_entry_size > 0 ?
  1168. mlx4_log_num_mgm_entry_size :
  1169. MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
  1170. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  1171. }
  1172. mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, "
  1173. "modparam log_num_mgm_entry_size = %d\n",
  1174. mlx4_steering_mode_str(dev->caps.steering_mode),
  1175. dev->oper_log_mgm_entry_size,
  1176. mlx4_log_num_mgm_entry_size);
  1177. }
  1178. static int mlx4_init_hca(struct mlx4_dev *dev)
  1179. {
  1180. struct mlx4_priv *priv = mlx4_priv(dev);
  1181. struct mlx4_adapter adapter;
  1182. struct mlx4_dev_cap dev_cap;
  1183. struct mlx4_mod_stat_cfg mlx4_cfg;
  1184. struct mlx4_profile profile;
  1185. struct mlx4_init_hca_param init_hca;
  1186. u64 icm_size;
  1187. int err;
  1188. if (!mlx4_is_slave(dev)) {
  1189. err = mlx4_QUERY_FW(dev);
  1190. if (err) {
  1191. if (err == -EACCES)
  1192. mlx4_info(dev, "non-primary physical function, skipping.\n");
  1193. else
  1194. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  1195. return err;
  1196. }
  1197. err = mlx4_load_fw(dev);
  1198. if (err) {
  1199. mlx4_err(dev, "Failed to start FW, aborting.\n");
  1200. return err;
  1201. }
  1202. mlx4_cfg.log_pg_sz_m = 1;
  1203. mlx4_cfg.log_pg_sz = 0;
  1204. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1205. if (err)
  1206. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1207. err = mlx4_dev_cap(dev, &dev_cap);
  1208. if (err) {
  1209. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  1210. goto err_stop_fw;
  1211. }
  1212. choose_steering_mode(dev, &dev_cap);
  1213. if (mlx4_is_master(dev))
  1214. mlx4_parav_master_pf_caps(dev);
  1215. priv->fs_hash_mode = MLX4_FS_L2_HASH;
  1216. switch (priv->fs_hash_mode) {
  1217. case MLX4_FS_L2_HASH:
  1218. init_hca.fs_hash_enable_bits = 0;
  1219. break;
  1220. case MLX4_FS_L2_L3_L4_HASH:
  1221. /* Enable flow steering with
  1222. * udp unicast and tcp unicast
  1223. */
  1224. init_hca.fs_hash_enable_bits =
  1225. MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN;
  1226. break;
  1227. }
  1228. profile = default_profile;
  1229. if (dev->caps.steering_mode ==
  1230. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1231. profile.num_mcg = MLX4_FS_NUM_MCG;
  1232. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1233. &init_hca);
  1234. if ((long long) icm_size < 0) {
  1235. err = icm_size;
  1236. goto err_stop_fw;
  1237. }
  1238. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1239. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1240. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1241. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1242. if (err)
  1243. goto err_stop_fw;
  1244. err = mlx4_INIT_HCA(dev, &init_hca);
  1245. if (err) {
  1246. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  1247. goto err_free_icm;
  1248. }
  1249. } else {
  1250. err = mlx4_init_slave(dev);
  1251. if (err) {
  1252. mlx4_err(dev, "Failed to initialize slave\n");
  1253. return err;
  1254. }
  1255. err = mlx4_slave_cap(dev);
  1256. if (err) {
  1257. mlx4_err(dev, "Failed to obtain slave caps\n");
  1258. goto err_close;
  1259. }
  1260. }
  1261. if (map_bf_area(dev))
  1262. mlx4_dbg(dev, "Failed to map blue flame area\n");
  1263. /*Only the master set the ports, all the rest got it from it.*/
  1264. if (!mlx4_is_slave(dev))
  1265. mlx4_set_port_mask(dev);
  1266. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  1267. if (err) {
  1268. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  1269. goto unmap_bf;
  1270. }
  1271. priv->eq_table.inta_pin = adapter.inta_pin;
  1272. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  1273. return 0;
  1274. unmap_bf:
  1275. unmap_bf_area(dev);
  1276. err_close:
  1277. if (mlx4_is_slave(dev))
  1278. mlx4_slave_exit(dev);
  1279. else
  1280. mlx4_CLOSE_HCA(dev, 0);
  1281. err_free_icm:
  1282. if (!mlx4_is_slave(dev))
  1283. mlx4_free_icms(dev);
  1284. err_stop_fw:
  1285. if (!mlx4_is_slave(dev)) {
  1286. mlx4_UNMAP_FA(dev);
  1287. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1288. }
  1289. return err;
  1290. }
  1291. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  1292. {
  1293. struct mlx4_priv *priv = mlx4_priv(dev);
  1294. int nent;
  1295. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1296. return -ENOENT;
  1297. nent = dev->caps.max_counters;
  1298. return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
  1299. }
  1300. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  1301. {
  1302. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  1303. }
  1304. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1305. {
  1306. struct mlx4_priv *priv = mlx4_priv(dev);
  1307. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1308. return -ENOENT;
  1309. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  1310. if (*idx == -1)
  1311. return -ENOMEM;
  1312. return 0;
  1313. }
  1314. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1315. {
  1316. u64 out_param;
  1317. int err;
  1318. if (mlx4_is_mfunc(dev)) {
  1319. err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
  1320. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  1321. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1322. if (!err)
  1323. *idx = get_param_l(&out_param);
  1324. return err;
  1325. }
  1326. return __mlx4_counter_alloc(dev, idx);
  1327. }
  1328. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  1329. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1330. {
  1331. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx);
  1332. return;
  1333. }
  1334. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1335. {
  1336. u64 in_param;
  1337. if (mlx4_is_mfunc(dev)) {
  1338. set_param_l(&in_param, idx);
  1339. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  1340. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  1341. MLX4_CMD_WRAPPED);
  1342. return;
  1343. }
  1344. __mlx4_counter_free(dev, idx);
  1345. }
  1346. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  1347. static int mlx4_setup_hca(struct mlx4_dev *dev)
  1348. {
  1349. struct mlx4_priv *priv = mlx4_priv(dev);
  1350. int err;
  1351. int port;
  1352. __be32 ib_port_default_caps;
  1353. err = mlx4_init_uar_table(dev);
  1354. if (err) {
  1355. mlx4_err(dev, "Failed to initialize "
  1356. "user access region table, aborting.\n");
  1357. return err;
  1358. }
  1359. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  1360. if (err) {
  1361. mlx4_err(dev, "Failed to allocate driver access region, "
  1362. "aborting.\n");
  1363. goto err_uar_table_free;
  1364. }
  1365. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  1366. if (!priv->kar) {
  1367. mlx4_err(dev, "Couldn't map kernel access region, "
  1368. "aborting.\n");
  1369. err = -ENOMEM;
  1370. goto err_uar_free;
  1371. }
  1372. err = mlx4_init_pd_table(dev);
  1373. if (err) {
  1374. mlx4_err(dev, "Failed to initialize "
  1375. "protection domain table, aborting.\n");
  1376. goto err_kar_unmap;
  1377. }
  1378. err = mlx4_init_xrcd_table(dev);
  1379. if (err) {
  1380. mlx4_err(dev, "Failed to initialize "
  1381. "reliable connection domain table, aborting.\n");
  1382. goto err_pd_table_free;
  1383. }
  1384. err = mlx4_init_mr_table(dev);
  1385. if (err) {
  1386. mlx4_err(dev, "Failed to initialize "
  1387. "memory region table, aborting.\n");
  1388. goto err_xrcd_table_free;
  1389. }
  1390. err = mlx4_init_eq_table(dev);
  1391. if (err) {
  1392. mlx4_err(dev, "Failed to initialize "
  1393. "event queue table, aborting.\n");
  1394. goto err_mr_table_free;
  1395. }
  1396. err = mlx4_cmd_use_events(dev);
  1397. if (err) {
  1398. mlx4_err(dev, "Failed to switch to event-driven "
  1399. "firmware commands, aborting.\n");
  1400. goto err_eq_table_free;
  1401. }
  1402. err = mlx4_NOP(dev);
  1403. if (err) {
  1404. if (dev->flags & MLX4_FLAG_MSI_X) {
  1405. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  1406. "interrupt IRQ %d).\n",
  1407. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1408. mlx4_warn(dev, "Trying again without MSI-X.\n");
  1409. } else {
  1410. mlx4_err(dev, "NOP command failed to generate interrupt "
  1411. "(IRQ %d), aborting.\n",
  1412. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1413. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  1414. }
  1415. goto err_cmd_poll;
  1416. }
  1417. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  1418. err = mlx4_init_cq_table(dev);
  1419. if (err) {
  1420. mlx4_err(dev, "Failed to initialize "
  1421. "completion queue table, aborting.\n");
  1422. goto err_cmd_poll;
  1423. }
  1424. err = mlx4_init_srq_table(dev);
  1425. if (err) {
  1426. mlx4_err(dev, "Failed to initialize "
  1427. "shared receive queue table, aborting.\n");
  1428. goto err_cq_table_free;
  1429. }
  1430. err = mlx4_init_qp_table(dev);
  1431. if (err) {
  1432. mlx4_err(dev, "Failed to initialize "
  1433. "queue pair table, aborting.\n");
  1434. goto err_srq_table_free;
  1435. }
  1436. if (!mlx4_is_slave(dev)) {
  1437. err = mlx4_init_mcg_table(dev);
  1438. if (err) {
  1439. mlx4_err(dev, "Failed to initialize "
  1440. "multicast group table, aborting.\n");
  1441. goto err_qp_table_free;
  1442. }
  1443. }
  1444. err = mlx4_init_counters_table(dev);
  1445. if (err && err != -ENOENT) {
  1446. mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
  1447. goto err_mcg_table_free;
  1448. }
  1449. if (!mlx4_is_slave(dev)) {
  1450. for (port = 1; port <= dev->caps.num_ports; port++) {
  1451. ib_port_default_caps = 0;
  1452. err = mlx4_get_port_ib_caps(dev, port,
  1453. &ib_port_default_caps);
  1454. if (err)
  1455. mlx4_warn(dev, "failed to get port %d default "
  1456. "ib capabilities (%d). Continuing "
  1457. "with caps = 0\n", port, err);
  1458. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  1459. /* initialize per-slave default ib port capabilities */
  1460. if (mlx4_is_master(dev)) {
  1461. int i;
  1462. for (i = 0; i < dev->num_slaves; i++) {
  1463. if (i == mlx4_master_func_num(dev))
  1464. continue;
  1465. priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
  1466. ib_port_default_caps;
  1467. }
  1468. }
  1469. if (mlx4_is_mfunc(dev))
  1470. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  1471. else
  1472. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  1473. err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
  1474. dev->caps.pkey_table_len[port] : -1);
  1475. if (err) {
  1476. mlx4_err(dev, "Failed to set port %d, aborting\n",
  1477. port);
  1478. goto err_counters_table_free;
  1479. }
  1480. }
  1481. }
  1482. return 0;
  1483. err_counters_table_free:
  1484. mlx4_cleanup_counters_table(dev);
  1485. err_mcg_table_free:
  1486. mlx4_cleanup_mcg_table(dev);
  1487. err_qp_table_free:
  1488. mlx4_cleanup_qp_table(dev);
  1489. err_srq_table_free:
  1490. mlx4_cleanup_srq_table(dev);
  1491. err_cq_table_free:
  1492. mlx4_cleanup_cq_table(dev);
  1493. err_cmd_poll:
  1494. mlx4_cmd_use_polling(dev);
  1495. err_eq_table_free:
  1496. mlx4_cleanup_eq_table(dev);
  1497. err_mr_table_free:
  1498. mlx4_cleanup_mr_table(dev);
  1499. err_xrcd_table_free:
  1500. mlx4_cleanup_xrcd_table(dev);
  1501. err_pd_table_free:
  1502. mlx4_cleanup_pd_table(dev);
  1503. err_kar_unmap:
  1504. iounmap(priv->kar);
  1505. err_uar_free:
  1506. mlx4_uar_free(dev, &priv->driver_uar);
  1507. err_uar_table_free:
  1508. mlx4_cleanup_uar_table(dev);
  1509. return err;
  1510. }
  1511. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  1512. {
  1513. struct mlx4_priv *priv = mlx4_priv(dev);
  1514. struct msix_entry *entries;
  1515. int nreq = min_t(int, dev->caps.num_ports *
  1516. min_t(int, netif_get_num_default_rss_queues() + 1,
  1517. MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
  1518. int err;
  1519. int i;
  1520. if (msi_x) {
  1521. nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
  1522. nreq);
  1523. entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
  1524. if (!entries)
  1525. goto no_msi;
  1526. for (i = 0; i < nreq; ++i)
  1527. entries[i].entry = i;
  1528. retry:
  1529. err = pci_enable_msix(dev->pdev, entries, nreq);
  1530. if (err) {
  1531. /* Try again if at least 2 vectors are available */
  1532. if (err > 1) {
  1533. mlx4_info(dev, "Requested %d vectors, "
  1534. "but only %d MSI-X vectors available, "
  1535. "trying again\n", nreq, err);
  1536. nreq = err;
  1537. goto retry;
  1538. }
  1539. kfree(entries);
  1540. goto no_msi;
  1541. }
  1542. if (nreq <
  1543. MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
  1544. /*Working in legacy mode , all EQ's shared*/
  1545. dev->caps.comp_pool = 0;
  1546. dev->caps.num_comp_vectors = nreq - 1;
  1547. } else {
  1548. dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
  1549. dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
  1550. }
  1551. for (i = 0; i < nreq; ++i)
  1552. priv->eq_table.eq[i].irq = entries[i].vector;
  1553. dev->flags |= MLX4_FLAG_MSI_X;
  1554. kfree(entries);
  1555. return;
  1556. }
  1557. no_msi:
  1558. dev->caps.num_comp_vectors = 1;
  1559. dev->caps.comp_pool = 0;
  1560. for (i = 0; i < 2; ++i)
  1561. priv->eq_table.eq[i].irq = dev->pdev->irq;
  1562. }
  1563. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  1564. {
  1565. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  1566. int err = 0;
  1567. info->dev = dev;
  1568. info->port = port;
  1569. if (!mlx4_is_slave(dev)) {
  1570. INIT_RADIX_TREE(&info->mac_tree, GFP_KERNEL);
  1571. mlx4_init_mac_table(dev, &info->mac_table);
  1572. mlx4_init_vlan_table(dev, &info->vlan_table);
  1573. info->base_qpn =
  1574. dev->caps.reserved_qps_base[MLX4_QP_REGION_ETH_ADDR] +
  1575. (port - 1) * (1 << log_num_mac);
  1576. }
  1577. sprintf(info->dev_name, "mlx4_port%d", port);
  1578. info->port_attr.attr.name = info->dev_name;
  1579. if (mlx4_is_mfunc(dev))
  1580. info->port_attr.attr.mode = S_IRUGO;
  1581. else {
  1582. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  1583. info->port_attr.store = set_port_type;
  1584. }
  1585. info->port_attr.show = show_port_type;
  1586. sysfs_attr_init(&info->port_attr.attr);
  1587. err = device_create_file(&dev->pdev->dev, &info->port_attr);
  1588. if (err) {
  1589. mlx4_err(dev, "Failed to create file for port %d\n", port);
  1590. info->port = -1;
  1591. }
  1592. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  1593. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  1594. if (mlx4_is_mfunc(dev))
  1595. info->port_mtu_attr.attr.mode = S_IRUGO;
  1596. else {
  1597. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  1598. info->port_mtu_attr.store = set_port_ib_mtu;
  1599. }
  1600. info->port_mtu_attr.show = show_port_ib_mtu;
  1601. sysfs_attr_init(&info->port_mtu_attr.attr);
  1602. err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
  1603. if (err) {
  1604. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  1605. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1606. info->port = -1;
  1607. }
  1608. return err;
  1609. }
  1610. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  1611. {
  1612. if (info->port < 0)
  1613. return;
  1614. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1615. device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
  1616. }
  1617. static int mlx4_init_steering(struct mlx4_dev *dev)
  1618. {
  1619. struct mlx4_priv *priv = mlx4_priv(dev);
  1620. int num_entries = dev->caps.num_ports;
  1621. int i, j;
  1622. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  1623. if (!priv->steer)
  1624. return -ENOMEM;
  1625. for (i = 0; i < num_entries; i++)
  1626. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1627. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  1628. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  1629. }
  1630. return 0;
  1631. }
  1632. static void mlx4_clear_steering(struct mlx4_dev *dev)
  1633. {
  1634. struct mlx4_priv *priv = mlx4_priv(dev);
  1635. struct mlx4_steer_index *entry, *tmp_entry;
  1636. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  1637. int num_entries = dev->caps.num_ports;
  1638. int i, j;
  1639. for (i = 0; i < num_entries; i++) {
  1640. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1641. list_for_each_entry_safe(pqp, tmp_pqp,
  1642. &priv->steer[i].promisc_qps[j],
  1643. list) {
  1644. list_del(&pqp->list);
  1645. kfree(pqp);
  1646. }
  1647. list_for_each_entry_safe(entry, tmp_entry,
  1648. &priv->steer[i].steer_entries[j],
  1649. list) {
  1650. list_del(&entry->list);
  1651. list_for_each_entry_safe(pqp, tmp_pqp,
  1652. &entry->duplicates,
  1653. list) {
  1654. list_del(&pqp->list);
  1655. kfree(pqp);
  1656. }
  1657. kfree(entry);
  1658. }
  1659. }
  1660. }
  1661. kfree(priv->steer);
  1662. }
  1663. static int extended_func_num(struct pci_dev *pdev)
  1664. {
  1665. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  1666. }
  1667. #define MLX4_OWNER_BASE 0x8069c
  1668. #define MLX4_OWNER_SIZE 4
  1669. static int mlx4_get_ownership(struct mlx4_dev *dev)
  1670. {
  1671. void __iomem *owner;
  1672. u32 ret;
  1673. if (pci_channel_offline(dev->pdev))
  1674. return -EIO;
  1675. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1676. MLX4_OWNER_SIZE);
  1677. if (!owner) {
  1678. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1679. return -ENOMEM;
  1680. }
  1681. ret = readl(owner);
  1682. iounmap(owner);
  1683. return (int) !!ret;
  1684. }
  1685. static void mlx4_free_ownership(struct mlx4_dev *dev)
  1686. {
  1687. void __iomem *owner;
  1688. if (pci_channel_offline(dev->pdev))
  1689. return;
  1690. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1691. MLX4_OWNER_SIZE);
  1692. if (!owner) {
  1693. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1694. return;
  1695. }
  1696. writel(0, owner);
  1697. msleep(1000);
  1698. iounmap(owner);
  1699. }
  1700. static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
  1701. {
  1702. struct mlx4_priv *priv;
  1703. struct mlx4_dev *dev;
  1704. int err;
  1705. int port;
  1706. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  1707. err = pci_enable_device(pdev);
  1708. if (err) {
  1709. dev_err(&pdev->dev, "Cannot enable PCI device, "
  1710. "aborting.\n");
  1711. return err;
  1712. }
  1713. if (num_vfs > MLX4_MAX_NUM_VF) {
  1714. printk(KERN_ERR "There are more VF's (%d) than allowed(%d)\n",
  1715. num_vfs, MLX4_MAX_NUM_VF);
  1716. return -EINVAL;
  1717. }
  1718. /*
  1719. * Check for BARs.
  1720. */
  1721. if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
  1722. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1723. dev_err(&pdev->dev, "Missing DCS, aborting."
  1724. "(driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
  1725. pci_dev_data, pci_resource_flags(pdev, 0));
  1726. err = -ENODEV;
  1727. goto err_disable_pdev;
  1728. }
  1729. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  1730. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  1731. err = -ENODEV;
  1732. goto err_disable_pdev;
  1733. }
  1734. err = pci_request_regions(pdev, DRV_NAME);
  1735. if (err) {
  1736. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  1737. goto err_disable_pdev;
  1738. }
  1739. pci_set_master(pdev);
  1740. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1741. if (err) {
  1742. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  1743. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1744. if (err) {
  1745. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  1746. goto err_release_regions;
  1747. }
  1748. }
  1749. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1750. if (err) {
  1751. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  1752. "consistent PCI DMA mask.\n");
  1753. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1754. if (err) {
  1755. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  1756. "aborting.\n");
  1757. goto err_release_regions;
  1758. }
  1759. }
  1760. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  1761. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  1762. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  1763. if (!priv) {
  1764. dev_err(&pdev->dev, "Device struct alloc failed, "
  1765. "aborting.\n");
  1766. err = -ENOMEM;
  1767. goto err_release_regions;
  1768. }
  1769. dev = &priv->dev;
  1770. dev->pdev = pdev;
  1771. INIT_LIST_HEAD(&priv->ctx_list);
  1772. spin_lock_init(&priv->ctx_lock);
  1773. mutex_init(&priv->port_mutex);
  1774. INIT_LIST_HEAD(&priv->pgdir_list);
  1775. mutex_init(&priv->pgdir_mutex);
  1776. INIT_LIST_HEAD(&priv->bf_list);
  1777. mutex_init(&priv->bf_mutex);
  1778. dev->rev_id = pdev->revision;
  1779. /* Detect if this device is a virtual function */
  1780. if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
  1781. /* When acting as pf, we normally skip vfs unless explicitly
  1782. * requested to probe them. */
  1783. if (num_vfs && extended_func_num(pdev) > probe_vf) {
  1784. mlx4_warn(dev, "Skipping virtual function:%d\n",
  1785. extended_func_num(pdev));
  1786. err = -ENODEV;
  1787. goto err_free_dev;
  1788. }
  1789. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  1790. dev->flags |= MLX4_FLAG_SLAVE;
  1791. } else {
  1792. /* We reset the device and enable SRIOV only for physical
  1793. * devices. Try to claim ownership on the device;
  1794. * if already taken, skip -- do not allow multiple PFs */
  1795. err = mlx4_get_ownership(dev);
  1796. if (err) {
  1797. if (err < 0)
  1798. goto err_free_dev;
  1799. else {
  1800. mlx4_warn(dev, "Multiple PFs not yet supported."
  1801. " Skipping PF.\n");
  1802. err = -EINVAL;
  1803. goto err_free_dev;
  1804. }
  1805. }
  1806. if (num_vfs) {
  1807. mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", num_vfs);
  1808. err = pci_enable_sriov(pdev, num_vfs);
  1809. if (err) {
  1810. mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d).\n",
  1811. err);
  1812. err = 0;
  1813. } else {
  1814. mlx4_warn(dev, "Running in master mode\n");
  1815. dev->flags |= MLX4_FLAG_SRIOV |
  1816. MLX4_FLAG_MASTER;
  1817. dev->num_vfs = num_vfs;
  1818. }
  1819. }
  1820. /*
  1821. * Now reset the HCA before we touch the PCI capabilities or
  1822. * attempt a firmware command, since a boot ROM may have left
  1823. * the HCA in an undefined state.
  1824. */
  1825. err = mlx4_reset(dev);
  1826. if (err) {
  1827. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  1828. goto err_rel_own;
  1829. }
  1830. }
  1831. slave_start:
  1832. err = mlx4_cmd_init(dev);
  1833. if (err) {
  1834. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  1835. goto err_sriov;
  1836. }
  1837. /* In slave functions, the communication channel must be initialized
  1838. * before posting commands. Also, init num_slaves before calling
  1839. * mlx4_init_hca */
  1840. if (mlx4_is_mfunc(dev)) {
  1841. if (mlx4_is_master(dev))
  1842. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  1843. else {
  1844. dev->num_slaves = 0;
  1845. if (mlx4_multi_func_init(dev)) {
  1846. mlx4_err(dev, "Failed to init slave mfunc"
  1847. " interface, aborting.\n");
  1848. goto err_cmd;
  1849. }
  1850. }
  1851. }
  1852. err = mlx4_init_hca(dev);
  1853. if (err) {
  1854. if (err == -EACCES) {
  1855. /* Not primary Physical function
  1856. * Running in slave mode */
  1857. mlx4_cmd_cleanup(dev);
  1858. dev->flags |= MLX4_FLAG_SLAVE;
  1859. dev->flags &= ~MLX4_FLAG_MASTER;
  1860. goto slave_start;
  1861. } else
  1862. goto err_mfunc;
  1863. }
  1864. /* In master functions, the communication channel must be initialized
  1865. * after obtaining its address from fw */
  1866. if (mlx4_is_master(dev)) {
  1867. if (mlx4_multi_func_init(dev)) {
  1868. mlx4_err(dev, "Failed to init master mfunc"
  1869. "interface, aborting.\n");
  1870. goto err_close;
  1871. }
  1872. }
  1873. err = mlx4_alloc_eq_table(dev);
  1874. if (err)
  1875. goto err_master_mfunc;
  1876. priv->msix_ctl.pool_bm = 0;
  1877. mutex_init(&priv->msix_ctl.pool_lock);
  1878. mlx4_enable_msi_x(dev);
  1879. if ((mlx4_is_mfunc(dev)) &&
  1880. !(dev->flags & MLX4_FLAG_MSI_X)) {
  1881. mlx4_err(dev, "INTx is not supported in multi-function mode."
  1882. " aborting.\n");
  1883. goto err_free_eq;
  1884. }
  1885. if (!mlx4_is_slave(dev)) {
  1886. err = mlx4_init_steering(dev);
  1887. if (err)
  1888. goto err_free_eq;
  1889. }
  1890. err = mlx4_setup_hca(dev);
  1891. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  1892. !mlx4_is_mfunc(dev)) {
  1893. dev->flags &= ~MLX4_FLAG_MSI_X;
  1894. dev->caps.num_comp_vectors = 1;
  1895. dev->caps.comp_pool = 0;
  1896. pci_disable_msix(pdev);
  1897. err = mlx4_setup_hca(dev);
  1898. }
  1899. if (err)
  1900. goto err_steer;
  1901. for (port = 1; port <= dev->caps.num_ports; port++) {
  1902. err = mlx4_init_port_info(dev, port);
  1903. if (err)
  1904. goto err_port;
  1905. }
  1906. err = mlx4_register_device(dev);
  1907. if (err)
  1908. goto err_port;
  1909. mlx4_sense_init(dev);
  1910. mlx4_start_sense(dev);
  1911. priv->pci_dev_data = pci_dev_data;
  1912. pci_set_drvdata(pdev, dev);
  1913. return 0;
  1914. err_port:
  1915. for (--port; port >= 1; --port)
  1916. mlx4_cleanup_port_info(&priv->port[port]);
  1917. mlx4_cleanup_counters_table(dev);
  1918. mlx4_cleanup_mcg_table(dev);
  1919. mlx4_cleanup_qp_table(dev);
  1920. mlx4_cleanup_srq_table(dev);
  1921. mlx4_cleanup_cq_table(dev);
  1922. mlx4_cmd_use_polling(dev);
  1923. mlx4_cleanup_eq_table(dev);
  1924. mlx4_cleanup_mr_table(dev);
  1925. mlx4_cleanup_xrcd_table(dev);
  1926. mlx4_cleanup_pd_table(dev);
  1927. mlx4_cleanup_uar_table(dev);
  1928. err_steer:
  1929. if (!mlx4_is_slave(dev))
  1930. mlx4_clear_steering(dev);
  1931. err_free_eq:
  1932. mlx4_free_eq_table(dev);
  1933. err_master_mfunc:
  1934. if (mlx4_is_master(dev))
  1935. mlx4_multi_func_cleanup(dev);
  1936. err_close:
  1937. if (dev->flags & MLX4_FLAG_MSI_X)
  1938. pci_disable_msix(pdev);
  1939. mlx4_close_hca(dev);
  1940. err_mfunc:
  1941. if (mlx4_is_slave(dev))
  1942. mlx4_multi_func_cleanup(dev);
  1943. err_cmd:
  1944. mlx4_cmd_cleanup(dev);
  1945. err_sriov:
  1946. if (dev->flags & MLX4_FLAG_SRIOV)
  1947. pci_disable_sriov(pdev);
  1948. err_rel_own:
  1949. if (!mlx4_is_slave(dev))
  1950. mlx4_free_ownership(dev);
  1951. err_free_dev:
  1952. kfree(priv);
  1953. err_release_regions:
  1954. pci_release_regions(pdev);
  1955. err_disable_pdev:
  1956. pci_disable_device(pdev);
  1957. pci_set_drvdata(pdev, NULL);
  1958. return err;
  1959. }
  1960. static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  1961. {
  1962. printk_once(KERN_INFO "%s", mlx4_version);
  1963. return __mlx4_init_one(pdev, id->driver_data);
  1964. }
  1965. static void mlx4_remove_one(struct pci_dev *pdev)
  1966. {
  1967. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  1968. struct mlx4_priv *priv = mlx4_priv(dev);
  1969. int p;
  1970. if (dev) {
  1971. /* in SRIOV it is not allowed to unload the pf's
  1972. * driver while there are alive vf's */
  1973. if (mlx4_is_master(dev)) {
  1974. if (mlx4_how_many_lives_vf(dev))
  1975. printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
  1976. }
  1977. mlx4_stop_sense(dev);
  1978. mlx4_unregister_device(dev);
  1979. for (p = 1; p <= dev->caps.num_ports; p++) {
  1980. mlx4_cleanup_port_info(&priv->port[p]);
  1981. mlx4_CLOSE_PORT(dev, p);
  1982. }
  1983. if (mlx4_is_master(dev))
  1984. mlx4_free_resource_tracker(dev,
  1985. RES_TR_FREE_SLAVES_ONLY);
  1986. mlx4_cleanup_counters_table(dev);
  1987. mlx4_cleanup_mcg_table(dev);
  1988. mlx4_cleanup_qp_table(dev);
  1989. mlx4_cleanup_srq_table(dev);
  1990. mlx4_cleanup_cq_table(dev);
  1991. mlx4_cmd_use_polling(dev);
  1992. mlx4_cleanup_eq_table(dev);
  1993. mlx4_cleanup_mr_table(dev);
  1994. mlx4_cleanup_xrcd_table(dev);
  1995. mlx4_cleanup_pd_table(dev);
  1996. if (mlx4_is_master(dev))
  1997. mlx4_free_resource_tracker(dev,
  1998. RES_TR_FREE_STRUCTS_ONLY);
  1999. iounmap(priv->kar);
  2000. mlx4_uar_free(dev, &priv->driver_uar);
  2001. mlx4_cleanup_uar_table(dev);
  2002. if (!mlx4_is_slave(dev))
  2003. mlx4_clear_steering(dev);
  2004. mlx4_free_eq_table(dev);
  2005. if (mlx4_is_master(dev))
  2006. mlx4_multi_func_cleanup(dev);
  2007. mlx4_close_hca(dev);
  2008. if (mlx4_is_slave(dev))
  2009. mlx4_multi_func_cleanup(dev);
  2010. mlx4_cmd_cleanup(dev);
  2011. if (dev->flags & MLX4_FLAG_MSI_X)
  2012. pci_disable_msix(pdev);
  2013. if (dev->flags & MLX4_FLAG_SRIOV) {
  2014. mlx4_warn(dev, "Disabling SR-IOV\n");
  2015. pci_disable_sriov(pdev);
  2016. }
  2017. if (!mlx4_is_slave(dev))
  2018. mlx4_free_ownership(dev);
  2019. kfree(dev->caps.qp0_tunnel);
  2020. kfree(dev->caps.qp0_proxy);
  2021. kfree(dev->caps.qp1_tunnel);
  2022. kfree(dev->caps.qp1_proxy);
  2023. kfree(priv);
  2024. pci_release_regions(pdev);
  2025. pci_disable_device(pdev);
  2026. pci_set_drvdata(pdev, NULL);
  2027. }
  2028. }
  2029. int mlx4_restart_one(struct pci_dev *pdev)
  2030. {
  2031. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  2032. struct mlx4_priv *priv = mlx4_priv(dev);
  2033. int pci_dev_data;
  2034. pci_dev_data = priv->pci_dev_data;
  2035. mlx4_remove_one(pdev);
  2036. return __mlx4_init_one(pdev, pci_dev_data);
  2037. }
  2038. static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
  2039. /* MT25408 "Hermon" SDR */
  2040. { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2041. /* MT25408 "Hermon" DDR */
  2042. { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2043. /* MT25408 "Hermon" QDR */
  2044. { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2045. /* MT25408 "Hermon" DDR PCIe gen2 */
  2046. { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2047. /* MT25408 "Hermon" QDR PCIe gen2 */
  2048. { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2049. /* MT25408 "Hermon" EN 10GigE */
  2050. { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2051. /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  2052. { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2053. /* MT25458 ConnectX EN 10GBASE-T 10GigE */
  2054. { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2055. /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
  2056. { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2057. /* MT26468 ConnectX EN 10GigE PCIe gen2*/
  2058. { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2059. /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
  2060. { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2061. /* MT26478 ConnectX2 40GigE PCIe gen2 */
  2062. { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2063. /* MT25400 Family [ConnectX-2 Virtual Function] */
  2064. { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
  2065. /* MT27500 Family [ConnectX-3] */
  2066. { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
  2067. /* MT27500 Family [ConnectX-3 Virtual Function] */
  2068. { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
  2069. { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
  2070. { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
  2071. { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
  2072. { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
  2073. { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
  2074. { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
  2075. { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
  2076. { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
  2077. { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
  2078. { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
  2079. { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
  2080. { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
  2081. { 0, }
  2082. };
  2083. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  2084. static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
  2085. pci_channel_state_t state)
  2086. {
  2087. mlx4_remove_one(pdev);
  2088. return state == pci_channel_io_perm_failure ?
  2089. PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
  2090. }
  2091. static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
  2092. {
  2093. int ret = __mlx4_init_one(pdev, 0);
  2094. return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
  2095. }
  2096. static const struct pci_error_handlers mlx4_err_handler = {
  2097. .error_detected = mlx4_pci_err_detected,
  2098. .slot_reset = mlx4_pci_slot_reset,
  2099. };
  2100. static struct pci_driver mlx4_driver = {
  2101. .name = DRV_NAME,
  2102. .id_table = mlx4_pci_table,
  2103. .probe = mlx4_init_one,
  2104. .remove = mlx4_remove_one,
  2105. .err_handler = &mlx4_err_handler,
  2106. };
  2107. static int __init mlx4_verify_params(void)
  2108. {
  2109. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  2110. pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
  2111. return -1;
  2112. }
  2113. if (log_num_vlan != 0)
  2114. pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  2115. MLX4_LOG_NUM_VLANS);
  2116. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  2117. pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
  2118. return -1;
  2119. }
  2120. /* Check if module param for ports type has legal combination */
  2121. if (port_type_array[0] == false && port_type_array[1] == true) {
  2122. printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  2123. port_type_array[0] = true;
  2124. }
  2125. if (mlx4_log_num_mgm_entry_size != -1 &&
  2126. (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
  2127. mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
  2128. pr_warning("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not "
  2129. "in legal range (-1 or %d..%d)\n",
  2130. mlx4_log_num_mgm_entry_size,
  2131. MLX4_MIN_MGM_LOG_ENTRY_SIZE,
  2132. MLX4_MAX_MGM_LOG_ENTRY_SIZE);
  2133. return -1;
  2134. }
  2135. return 0;
  2136. }
  2137. static int __init mlx4_init(void)
  2138. {
  2139. int ret;
  2140. if (mlx4_verify_params())
  2141. return -EINVAL;
  2142. mlx4_catas_init();
  2143. mlx4_wq = create_singlethread_workqueue("mlx4");
  2144. if (!mlx4_wq)
  2145. return -ENOMEM;
  2146. ret = pci_register_driver(&mlx4_driver);
  2147. return ret < 0 ? ret : 0;
  2148. }
  2149. static void __exit mlx4_cleanup(void)
  2150. {
  2151. pci_unregister_driver(&mlx4_driver);
  2152. destroy_workqueue(mlx4_wq);
  2153. }
  2154. module_init(mlx4_init);
  2155. module_exit(mlx4_cleanup);