imxmmc.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. /*
  2. * linux/drivers/mmc/imxmmc.c - Motorola i.MX MMCI driver
  3. *
  4. * Copyright (C) 2004 Sascha Hauer, Pengutronix <sascha@saschahauer.de>
  5. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  6. *
  7. * derived from pxamci.c by Russell King
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * 2005-04-17 Pavel Pisa <pisa@cmp.felk.cvut.cz>
  14. * Changed to conform redesigned i.MX scatter gather DMA interface
  15. *
  16. * 2005-11-04 Pavel Pisa <pisa@cmp.felk.cvut.cz>
  17. * Updated for 2.6.14 kernel
  18. *
  19. * 2005-12-13 Jay Monkman <jtm@smoothsmoothie.com>
  20. * Found and corrected problems in the write path
  21. *
  22. * 2005-12-30 Pavel Pisa <pisa@cmp.felk.cvut.cz>
  23. * The event handling rewritten right way in softirq.
  24. * Added many ugly hacks and delays to overcome SDHC
  25. * deficiencies
  26. *
  27. */
  28. #ifdef CONFIG_MMC_DEBUG
  29. #define DEBUG
  30. #else
  31. #undef DEBUG
  32. #endif
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/ioport.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mmc/host.h>
  41. #include <linux/mmc/card.h>
  42. #include <linux/mmc/protocol.h>
  43. #include <linux/delay.h>
  44. #include <asm/dma.h>
  45. #include <asm/io.h>
  46. #include <asm/irq.h>
  47. #include <asm/sizes.h>
  48. #include <asm/arch/mmc.h>
  49. #include <asm/arch/imx-dma.h>
  50. #include "imxmmc.h"
  51. #define DRIVER_NAME "imx-mmc"
  52. #define IMXMCI_INT_MASK_DEFAULT (INT_MASK_BUF_READY | INT_MASK_DATA_TRAN | \
  53. INT_MASK_WRITE_OP_DONE | INT_MASK_END_CMD_RES | \
  54. INT_MASK_AUTO_CARD_DETECT | INT_MASK_DAT0_EN | INT_MASK_SDIO)
  55. struct imxmci_host {
  56. struct mmc_host *mmc;
  57. spinlock_t lock;
  58. struct resource *res;
  59. int irq;
  60. imx_dmach_t dma;
  61. unsigned int clkrt;
  62. unsigned int cmdat;
  63. volatile unsigned int imask;
  64. unsigned int power_mode;
  65. unsigned int present;
  66. struct imxmmc_platform_data *pdata;
  67. struct mmc_request *req;
  68. struct mmc_command *cmd;
  69. struct mmc_data *data;
  70. struct timer_list timer;
  71. struct tasklet_struct tasklet;
  72. unsigned int status_reg;
  73. unsigned long pending_events;
  74. /* Next to fields are there for CPU driven transfers to overcome SDHC deficiencies */
  75. u16 *data_ptr;
  76. unsigned int data_cnt;
  77. atomic_t stuck_timeout;
  78. unsigned int dma_nents;
  79. unsigned int dma_size;
  80. unsigned int dma_dir;
  81. int dma_allocated;
  82. unsigned char actual_bus_width;
  83. int prev_cmd_code;
  84. };
  85. #define IMXMCI_PEND_IRQ_b 0
  86. #define IMXMCI_PEND_DMA_END_b 1
  87. #define IMXMCI_PEND_DMA_ERR_b 2
  88. #define IMXMCI_PEND_WAIT_RESP_b 3
  89. #define IMXMCI_PEND_DMA_DATA_b 4
  90. #define IMXMCI_PEND_CPU_DATA_b 5
  91. #define IMXMCI_PEND_CARD_XCHG_b 6
  92. #define IMXMCI_PEND_SET_INIT_b 7
  93. #define IMXMCI_PEND_STARTED_b 8
  94. #define IMXMCI_PEND_IRQ_m (1 << IMXMCI_PEND_IRQ_b)
  95. #define IMXMCI_PEND_DMA_END_m (1 << IMXMCI_PEND_DMA_END_b)
  96. #define IMXMCI_PEND_DMA_ERR_m (1 << IMXMCI_PEND_DMA_ERR_b)
  97. #define IMXMCI_PEND_WAIT_RESP_m (1 << IMXMCI_PEND_WAIT_RESP_b)
  98. #define IMXMCI_PEND_DMA_DATA_m (1 << IMXMCI_PEND_DMA_DATA_b)
  99. #define IMXMCI_PEND_CPU_DATA_m (1 << IMXMCI_PEND_CPU_DATA_b)
  100. #define IMXMCI_PEND_CARD_XCHG_m (1 << IMXMCI_PEND_CARD_XCHG_b)
  101. #define IMXMCI_PEND_SET_INIT_m (1 << IMXMCI_PEND_SET_INIT_b)
  102. #define IMXMCI_PEND_STARTED_m (1 << IMXMCI_PEND_STARTED_b)
  103. static void imxmci_stop_clock(struct imxmci_host *host)
  104. {
  105. int i = 0;
  106. MMC_STR_STP_CLK &= ~STR_STP_CLK_START_CLK;
  107. while(i < 0x1000) {
  108. if(!(i & 0x7f))
  109. MMC_STR_STP_CLK |= STR_STP_CLK_STOP_CLK;
  110. if(!(MMC_STATUS & STATUS_CARD_BUS_CLK_RUN)) {
  111. /* Check twice before cut */
  112. if(!(MMC_STATUS & STATUS_CARD_BUS_CLK_RUN))
  113. return;
  114. }
  115. i++;
  116. }
  117. dev_dbg(mmc_dev(host->mmc), "imxmci_stop_clock blocked, no luck\n");
  118. }
  119. static int imxmci_start_clock(struct imxmci_host *host)
  120. {
  121. unsigned int trials = 0;
  122. unsigned int delay_limit = 128;
  123. unsigned long flags;
  124. MMC_STR_STP_CLK &= ~STR_STP_CLK_STOP_CLK;
  125. clear_bit(IMXMCI_PEND_STARTED_b, &host->pending_events);
  126. /*
  127. * Command start of the clock, this usually succeeds in less
  128. * then 6 delay loops, but during card detection (low clockrate)
  129. * it takes up to 5000 delay loops and sometimes fails for the first time
  130. */
  131. MMC_STR_STP_CLK |= STR_STP_CLK_START_CLK;
  132. do {
  133. unsigned int delay = delay_limit;
  134. while(delay--){
  135. if(MMC_STATUS & STATUS_CARD_BUS_CLK_RUN)
  136. /* Check twice before cut */
  137. if(MMC_STATUS & STATUS_CARD_BUS_CLK_RUN)
  138. return 0;
  139. if(test_bit(IMXMCI_PEND_STARTED_b, &host->pending_events))
  140. return 0;
  141. }
  142. local_irq_save(flags);
  143. /*
  144. * Ensure, that request is not doubled under all possible circumstances.
  145. * It is possible, that cock running state is missed, because some other
  146. * IRQ or schedule delays this function execution and the clocks has
  147. * been already stopped by other means (response processing, SDHC HW)
  148. */
  149. if(!test_bit(IMXMCI_PEND_STARTED_b, &host->pending_events))
  150. MMC_STR_STP_CLK |= STR_STP_CLK_START_CLK;
  151. local_irq_restore(flags);
  152. } while(++trials<256);
  153. dev_err(mmc_dev(host->mmc), "imxmci_start_clock blocked, no luck\n");
  154. return -1;
  155. }
  156. static void imxmci_softreset(void)
  157. {
  158. /* reset sequence */
  159. MMC_STR_STP_CLK = 0x8;
  160. MMC_STR_STP_CLK = 0xD;
  161. MMC_STR_STP_CLK = 0x5;
  162. MMC_STR_STP_CLK = 0x5;
  163. MMC_STR_STP_CLK = 0x5;
  164. MMC_STR_STP_CLK = 0x5;
  165. MMC_STR_STP_CLK = 0x5;
  166. MMC_STR_STP_CLK = 0x5;
  167. MMC_STR_STP_CLK = 0x5;
  168. MMC_STR_STP_CLK = 0x5;
  169. MMC_RES_TO = 0xff;
  170. MMC_BLK_LEN = 512;
  171. MMC_NOB = 1;
  172. }
  173. static int imxmci_busy_wait_for_status(struct imxmci_host *host,
  174. unsigned int *pstat, unsigned int stat_mask,
  175. int timeout, const char *where)
  176. {
  177. int loops=0;
  178. while(!(*pstat & stat_mask)) {
  179. loops+=2;
  180. if(loops >= timeout) {
  181. dev_dbg(mmc_dev(host->mmc), "busy wait timeout in %s, STATUS = 0x%x (0x%x)\n",
  182. where, *pstat, stat_mask);
  183. return -1;
  184. }
  185. udelay(2);
  186. *pstat |= MMC_STATUS;
  187. }
  188. if(!loops)
  189. return 0;
  190. /* The busy-wait is expected there for clock <8MHz due to SDHC hardware flaws */
  191. if(!(stat_mask & STATUS_END_CMD_RESP) || (host->mmc->ios.clock>=8000000))
  192. dev_info(mmc_dev(host->mmc), "busy wait for %d usec in %s, STATUS = 0x%x (0x%x)\n",
  193. loops, where, *pstat, stat_mask);
  194. return loops;
  195. }
  196. static void imxmci_setup_data(struct imxmci_host *host, struct mmc_data *data)
  197. {
  198. unsigned int nob = data->blocks;
  199. unsigned int blksz = data->blksz;
  200. unsigned int datasz = nob * blksz;
  201. int i;
  202. if (data->flags & MMC_DATA_STREAM)
  203. nob = 0xffff;
  204. host->data = data;
  205. data->bytes_xfered = 0;
  206. MMC_NOB = nob;
  207. MMC_BLK_LEN = blksz;
  208. /*
  209. * DMA cannot be used for small block sizes, we have to use CPU driven transfers otherwise.
  210. * We are in big troubles for non-512 byte transfers according to note in the paragraph
  211. * 20.6.7 of User Manual anyway, but we need to be able to transfer SCR at least.
  212. * The situation is even more complex in reality. The SDHC in not able to handle wll
  213. * partial FIFO fills and reads. The length has to be rounded up to burst size multiple.
  214. * This is required for SCR read at least.
  215. */
  216. if (datasz < 512) {
  217. host->dma_size = datasz;
  218. if (data->flags & MMC_DATA_READ) {
  219. host->dma_dir = DMA_FROM_DEVICE;
  220. /* Hack to enable read SCR */
  221. MMC_NOB = 1;
  222. MMC_BLK_LEN = 512;
  223. } else {
  224. host->dma_dir = DMA_TO_DEVICE;
  225. }
  226. /* Convert back to virtual address */
  227. host->data_ptr = (u16*)(page_address(data->sg->page) + data->sg->offset);
  228. host->data_cnt = 0;
  229. clear_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events);
  230. set_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events);
  231. return;
  232. }
  233. if (data->flags & MMC_DATA_READ) {
  234. host->dma_dir = DMA_FROM_DEVICE;
  235. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  236. data->sg_len, host->dma_dir);
  237. imx_dma_setup_sg(host->dma, data->sg, data->sg_len, datasz,
  238. host->res->start + MMC_BUFFER_ACCESS_OFS, DMA_MODE_READ);
  239. /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_READ, IMX_DMA_WIDTH_16, CCR_REN);*/
  240. CCR(host->dma) = CCR_DMOD_LINEAR | CCR_DSIZ_32 | CCR_SMOD_FIFO | CCR_SSIZ_16 | CCR_REN;
  241. } else {
  242. host->dma_dir = DMA_TO_DEVICE;
  243. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  244. data->sg_len, host->dma_dir);
  245. imx_dma_setup_sg(host->dma, data->sg, data->sg_len, datasz,
  246. host->res->start + MMC_BUFFER_ACCESS_OFS, DMA_MODE_WRITE);
  247. /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_WRITE, IMX_DMA_WIDTH_16, CCR_REN);*/
  248. CCR(host->dma) = CCR_SMOD_LINEAR | CCR_SSIZ_32 | CCR_DMOD_FIFO | CCR_DSIZ_16 | CCR_REN;
  249. }
  250. #if 1 /* This code is there only for consistency checking and can be disabled in future */
  251. host->dma_size = 0;
  252. for(i=0; i<host->dma_nents; i++)
  253. host->dma_size+=data->sg[i].length;
  254. if (datasz > host->dma_size) {
  255. dev_err(mmc_dev(host->mmc), "imxmci_setup_data datasz 0x%x > 0x%x dm_size\n",
  256. datasz, host->dma_size);
  257. }
  258. #endif
  259. host->dma_size = datasz;
  260. wmb();
  261. if(host->actual_bus_width == MMC_BUS_WIDTH_4)
  262. BLR(host->dma) = 0; /* burst 64 byte read / 64 bytes write */
  263. else
  264. BLR(host->dma) = 16; /* burst 16 byte read / 16 bytes write */
  265. RSSR(host->dma) = DMA_REQ_SDHC;
  266. set_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events);
  267. clear_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events);
  268. /* start DMA engine for read, write is delayed after initial response */
  269. if (host->dma_dir == DMA_FROM_DEVICE) {
  270. imx_dma_enable(host->dma);
  271. }
  272. }
  273. static void imxmci_start_cmd(struct imxmci_host *host, struct mmc_command *cmd, unsigned int cmdat)
  274. {
  275. unsigned long flags;
  276. u32 imask;
  277. WARN_ON(host->cmd != NULL);
  278. host->cmd = cmd;
  279. /* Ensure, that clock are stopped else command programming and start fails */
  280. imxmci_stop_clock(host);
  281. if (cmd->flags & MMC_RSP_BUSY)
  282. cmdat |= CMD_DAT_CONT_BUSY;
  283. switch (mmc_resp_type(cmd)) {
  284. case MMC_RSP_R1: /* short CRC, OPCODE */
  285. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  286. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R1;
  287. break;
  288. case MMC_RSP_R2: /* long 136 bit + CRC */
  289. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R2;
  290. break;
  291. case MMC_RSP_R3: /* short */
  292. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R3;
  293. break;
  294. default:
  295. break;
  296. }
  297. if ( test_and_clear_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events) )
  298. cmdat |= CMD_DAT_CONT_INIT; /* This command needs init */
  299. if ( host->actual_bus_width == MMC_BUS_WIDTH_4 )
  300. cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  301. MMC_CMD = cmd->opcode;
  302. MMC_ARGH = cmd->arg >> 16;
  303. MMC_ARGL = cmd->arg & 0xffff;
  304. MMC_CMD_DAT_CONT = cmdat;
  305. atomic_set(&host->stuck_timeout, 0);
  306. set_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events);
  307. imask = IMXMCI_INT_MASK_DEFAULT;
  308. imask &= ~INT_MASK_END_CMD_RES;
  309. if ( cmdat & CMD_DAT_CONT_DATA_ENABLE ) {
  310. /*imask &= ~INT_MASK_BUF_READY;*/
  311. imask &= ~INT_MASK_DATA_TRAN;
  312. if ( cmdat & CMD_DAT_CONT_WRITE )
  313. imask &= ~INT_MASK_WRITE_OP_DONE;
  314. if(test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events))
  315. imask &= ~INT_MASK_BUF_READY;
  316. }
  317. spin_lock_irqsave(&host->lock, flags);
  318. host->imask = imask;
  319. MMC_INT_MASK = host->imask;
  320. spin_unlock_irqrestore(&host->lock, flags);
  321. dev_dbg(mmc_dev(host->mmc), "CMD%02d (0x%02x) mask set to 0x%04x\n",
  322. cmd->opcode, cmd->opcode, imask);
  323. imxmci_start_clock(host);
  324. }
  325. static void imxmci_finish_request(struct imxmci_host *host, struct mmc_request *req)
  326. {
  327. unsigned long flags;
  328. spin_lock_irqsave(&host->lock, flags);
  329. host->pending_events &= ~(IMXMCI_PEND_WAIT_RESP_m | IMXMCI_PEND_DMA_END_m |
  330. IMXMCI_PEND_DMA_DATA_m | IMXMCI_PEND_CPU_DATA_m);
  331. host->imask = IMXMCI_INT_MASK_DEFAULT;
  332. MMC_INT_MASK = host->imask;
  333. spin_unlock_irqrestore(&host->lock, flags);
  334. if(req && req->cmd)
  335. host->prev_cmd_code = req->cmd->opcode;
  336. host->req = NULL;
  337. host->cmd = NULL;
  338. host->data = NULL;
  339. mmc_request_done(host->mmc, req);
  340. }
  341. static int imxmci_finish_data(struct imxmci_host *host, unsigned int stat)
  342. {
  343. struct mmc_data *data = host->data;
  344. int data_error;
  345. if(test_and_clear_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)){
  346. imx_dma_disable(host->dma);
  347. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->dma_nents,
  348. host->dma_dir);
  349. }
  350. if ( stat & STATUS_ERR_MASK ) {
  351. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",stat);
  352. if(stat & (STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR))
  353. data->error = MMC_ERR_BADCRC;
  354. else if(stat & STATUS_TIME_OUT_READ)
  355. data->error = MMC_ERR_TIMEOUT;
  356. else
  357. data->error = MMC_ERR_FAILED;
  358. } else {
  359. data->bytes_xfered = host->dma_size;
  360. }
  361. data_error = data->error;
  362. host->data = NULL;
  363. return data_error;
  364. }
  365. static int imxmci_cmd_done(struct imxmci_host *host, unsigned int stat)
  366. {
  367. struct mmc_command *cmd = host->cmd;
  368. int i;
  369. u32 a,b,c;
  370. struct mmc_data *data = host->data;
  371. if (!cmd)
  372. return 0;
  373. host->cmd = NULL;
  374. if (stat & STATUS_TIME_OUT_RESP) {
  375. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  376. cmd->error = MMC_ERR_TIMEOUT;
  377. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  378. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  379. cmd->error = MMC_ERR_BADCRC;
  380. }
  381. if(cmd->flags & MMC_RSP_PRESENT) {
  382. if(cmd->flags & MMC_RSP_136) {
  383. for (i = 0; i < 4; i++) {
  384. u32 a = MMC_RES_FIFO & 0xffff;
  385. u32 b = MMC_RES_FIFO & 0xffff;
  386. cmd->resp[i] = a<<16 | b;
  387. }
  388. } else {
  389. a = MMC_RES_FIFO & 0xffff;
  390. b = MMC_RES_FIFO & 0xffff;
  391. c = MMC_RES_FIFO & 0xffff;
  392. cmd->resp[0] = a<<24 | b<<8 | c>>8;
  393. }
  394. }
  395. dev_dbg(mmc_dev(host->mmc), "RESP 0x%08x, 0x%08x, 0x%08x, 0x%08x, error %d\n",
  396. cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3], cmd->error);
  397. if (data && (cmd->error == MMC_ERR_NONE) && !(stat & STATUS_ERR_MASK)) {
  398. if (host->req->data->flags & MMC_DATA_WRITE) {
  399. /* Wait for FIFO to be empty before starting DMA write */
  400. stat = MMC_STATUS;
  401. if(imxmci_busy_wait_for_status(host, &stat,
  402. STATUS_APPL_BUFF_FE,
  403. 40, "imxmci_cmd_done DMA WR") < 0) {
  404. cmd->error = MMC_ERR_FIFO;
  405. imxmci_finish_data(host, stat);
  406. if(host->req)
  407. imxmci_finish_request(host, host->req);
  408. dev_warn(mmc_dev(host->mmc), "STATUS = 0x%04x\n",
  409. stat);
  410. return 0;
  411. }
  412. if(test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)) {
  413. imx_dma_enable(host->dma);
  414. }
  415. }
  416. } else {
  417. struct mmc_request *req;
  418. imxmci_stop_clock(host);
  419. req = host->req;
  420. if(data)
  421. imxmci_finish_data(host, stat);
  422. if( req ) {
  423. imxmci_finish_request(host, req);
  424. } else {
  425. dev_warn(mmc_dev(host->mmc), "imxmci_cmd_done: no request to finish\n");
  426. }
  427. }
  428. return 1;
  429. }
  430. static int imxmci_data_done(struct imxmci_host *host, unsigned int stat)
  431. {
  432. struct mmc_data *data = host->data;
  433. int data_error;
  434. if (!data)
  435. return 0;
  436. data_error = imxmci_finish_data(host, stat);
  437. if (host->req->stop) {
  438. imxmci_stop_clock(host);
  439. imxmci_start_cmd(host, host->req->stop, 0);
  440. } else {
  441. struct mmc_request *req;
  442. req = host->req;
  443. if( req ) {
  444. imxmci_finish_request(host, req);
  445. } else {
  446. dev_warn(mmc_dev(host->mmc), "imxmci_data_done: no request to finish\n");
  447. }
  448. }
  449. return 1;
  450. }
  451. static int imxmci_cpu_driven_data(struct imxmci_host *host, unsigned int *pstat)
  452. {
  453. int i;
  454. int burst_len;
  455. int trans_done = 0;
  456. unsigned int stat = *pstat;
  457. if(host->actual_bus_width != MMC_BUS_WIDTH_4)
  458. burst_len = 16;
  459. else
  460. burst_len = 64;
  461. /* This is unfortunately required */
  462. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data running STATUS = 0x%x\n",
  463. stat);
  464. udelay(20); /* required for clocks < 8MHz*/
  465. if(host->dma_dir == DMA_FROM_DEVICE) {
  466. imxmci_busy_wait_for_status(host, &stat,
  467. STATUS_APPL_BUFF_FF | STATUS_DATA_TRANS_DONE |
  468. STATUS_TIME_OUT_READ,
  469. 50, "imxmci_cpu_driven_data read");
  470. while((stat & (STATUS_APPL_BUFF_FF | STATUS_DATA_TRANS_DONE)) &&
  471. !(stat & STATUS_TIME_OUT_READ) &&
  472. (host->data_cnt < 512)) {
  473. udelay(20); /* required for clocks < 8MHz*/
  474. for(i = burst_len; i>=2 ; i-=2) {
  475. u16 data;
  476. data = MMC_BUFFER_ACCESS;
  477. udelay(10); /* required for clocks < 8MHz*/
  478. if(host->data_cnt+2 <= host->dma_size) {
  479. *(host->data_ptr++) = data;
  480. } else {
  481. if(host->data_cnt < host->dma_size)
  482. *(u8*)(host->data_ptr) = data;
  483. }
  484. host->data_cnt += 2;
  485. }
  486. stat = MMC_STATUS;
  487. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data read %d burst %d STATUS = 0x%x\n",
  488. host->data_cnt, burst_len, stat);
  489. }
  490. if((stat & STATUS_DATA_TRANS_DONE) && (host->data_cnt >= 512))
  491. trans_done = 1;
  492. if(host->dma_size & 0x1ff)
  493. stat &= ~STATUS_CRC_READ_ERR;
  494. if(stat & STATUS_TIME_OUT_READ) {
  495. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data read timeout STATUS = 0x%x\n",
  496. stat);
  497. trans_done = -1;
  498. }
  499. } else {
  500. imxmci_busy_wait_for_status(host, &stat,
  501. STATUS_APPL_BUFF_FE,
  502. 20, "imxmci_cpu_driven_data write");
  503. while((stat & STATUS_APPL_BUFF_FE) &&
  504. (host->data_cnt < host->dma_size)) {
  505. if(burst_len >= host->dma_size - host->data_cnt) {
  506. burst_len = host->dma_size - host->data_cnt;
  507. host->data_cnt = host->dma_size;
  508. trans_done = 1;
  509. } else {
  510. host->data_cnt += burst_len;
  511. }
  512. for(i = burst_len; i>0 ; i-=2)
  513. MMC_BUFFER_ACCESS = *(host->data_ptr++);
  514. stat = MMC_STATUS;
  515. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data write burst %d STATUS = 0x%x\n",
  516. burst_len, stat);
  517. }
  518. }
  519. *pstat = stat;
  520. return trans_done;
  521. }
  522. static void imxmci_dma_irq(int dma, void *devid)
  523. {
  524. struct imxmci_host *host = devid;
  525. uint32_t stat = MMC_STATUS;
  526. atomic_set(&host->stuck_timeout, 0);
  527. host->status_reg = stat;
  528. set_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events);
  529. tasklet_schedule(&host->tasklet);
  530. }
  531. static irqreturn_t imxmci_irq(int irq, void *devid)
  532. {
  533. struct imxmci_host *host = devid;
  534. uint32_t stat = MMC_STATUS;
  535. int handled = 1;
  536. MMC_INT_MASK = host->imask | INT_MASK_SDIO | INT_MASK_AUTO_CARD_DETECT;
  537. atomic_set(&host->stuck_timeout, 0);
  538. host->status_reg = stat;
  539. set_bit(IMXMCI_PEND_IRQ_b, &host->pending_events);
  540. set_bit(IMXMCI_PEND_STARTED_b, &host->pending_events);
  541. tasklet_schedule(&host->tasklet);
  542. return IRQ_RETVAL(handled);;
  543. }
  544. static void imxmci_tasklet_fnc(unsigned long data)
  545. {
  546. struct imxmci_host *host = (struct imxmci_host *)data;
  547. u32 stat;
  548. unsigned int data_dir_mask = 0; /* STATUS_WR_CRC_ERROR_CODE_MASK */
  549. int timeout = 0;
  550. if(atomic_read(&host->stuck_timeout) > 4) {
  551. char *what;
  552. timeout = 1;
  553. stat = MMC_STATUS;
  554. host->status_reg = stat;
  555. if (test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  556. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  557. what = "RESP+DMA";
  558. else
  559. what = "RESP";
  560. else
  561. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  562. if(test_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events))
  563. what = "DATA";
  564. else
  565. what = "DMA";
  566. else
  567. what = "???";
  568. dev_err(mmc_dev(host->mmc), "%s TIMEOUT, hardware stucked STATUS = 0x%04x IMASK = 0x%04x\n",
  569. what, stat, MMC_INT_MASK);
  570. dev_err(mmc_dev(host->mmc), "CMD_DAT_CONT = 0x%04x, MMC_BLK_LEN = 0x%04x, MMC_NOB = 0x%04x, DMA_CCR = 0x%08x\n",
  571. MMC_CMD_DAT_CONT, MMC_BLK_LEN, MMC_NOB, CCR(host->dma));
  572. dev_err(mmc_dev(host->mmc), "CMD%d, prevCMD%d, bus %d-bit, dma_size = 0x%x\n",
  573. host->cmd?host->cmd->opcode:0, host->prev_cmd_code, 1<<host->actual_bus_width, host->dma_size);
  574. }
  575. if(!host->present || timeout)
  576. host->status_reg = STATUS_TIME_OUT_RESP | STATUS_TIME_OUT_READ |
  577. STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR;
  578. if(test_bit(IMXMCI_PEND_IRQ_b, &host->pending_events) || timeout) {
  579. clear_bit(IMXMCI_PEND_IRQ_b, &host->pending_events);
  580. stat = MMC_STATUS;
  581. /*
  582. * This is not required in theory, but there is chance to miss some flag
  583. * which clears automatically by mask write, FreeScale original code keeps
  584. * stat from IRQ time so do I
  585. */
  586. stat |= host->status_reg;
  587. if(test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events))
  588. stat &= ~STATUS_CRC_READ_ERR;
  589. if(test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events)) {
  590. imxmci_busy_wait_for_status(host, &stat,
  591. STATUS_END_CMD_RESP | STATUS_ERR_MASK,
  592. 20, "imxmci_tasklet_fnc resp (ERRATUM #4)");
  593. }
  594. if(stat & (STATUS_END_CMD_RESP | STATUS_ERR_MASK)) {
  595. if(test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  596. imxmci_cmd_done(host, stat);
  597. if(host->data && (stat & STATUS_ERR_MASK))
  598. imxmci_data_done(host, stat);
  599. }
  600. if(test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events)) {
  601. stat |= MMC_STATUS;
  602. if(imxmci_cpu_driven_data(host, &stat)){
  603. if(test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  604. imxmci_cmd_done(host, stat);
  605. atomic_clear_mask(IMXMCI_PEND_IRQ_m|IMXMCI_PEND_CPU_DATA_m,
  606. &host->pending_events);
  607. imxmci_data_done(host, stat);
  608. }
  609. }
  610. }
  611. if(test_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events) &&
  612. !test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events)) {
  613. stat = MMC_STATUS;
  614. /* Same as above */
  615. stat |= host->status_reg;
  616. if(host->dma_dir == DMA_TO_DEVICE) {
  617. data_dir_mask = STATUS_WRITE_OP_DONE;
  618. } else {
  619. data_dir_mask = STATUS_DATA_TRANS_DONE;
  620. }
  621. if(stat & data_dir_mask) {
  622. clear_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events);
  623. imxmci_data_done(host, stat);
  624. }
  625. }
  626. if(test_and_clear_bit(IMXMCI_PEND_CARD_XCHG_b, &host->pending_events)) {
  627. if(host->cmd)
  628. imxmci_cmd_done(host, STATUS_TIME_OUT_RESP);
  629. if(host->data)
  630. imxmci_data_done(host, STATUS_TIME_OUT_READ |
  631. STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR);
  632. if(host->req)
  633. imxmci_finish_request(host, host->req);
  634. mmc_detect_change(host->mmc, msecs_to_jiffies(100));
  635. }
  636. }
  637. static void imxmci_request(struct mmc_host *mmc, struct mmc_request *req)
  638. {
  639. struct imxmci_host *host = mmc_priv(mmc);
  640. unsigned int cmdat;
  641. WARN_ON(host->req != NULL);
  642. host->req = req;
  643. cmdat = 0;
  644. if (req->data) {
  645. imxmci_setup_data(host, req->data);
  646. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  647. if (req->data->flags & MMC_DATA_WRITE)
  648. cmdat |= CMD_DAT_CONT_WRITE;
  649. if (req->data->flags & MMC_DATA_STREAM) {
  650. cmdat |= CMD_DAT_CONT_STREAM_BLOCK;
  651. }
  652. }
  653. imxmci_start_cmd(host, req->cmd, cmdat);
  654. }
  655. #define CLK_RATE 19200000
  656. static void imxmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  657. {
  658. struct imxmci_host *host = mmc_priv(mmc);
  659. int prescaler;
  660. if( ios->bus_width==MMC_BUS_WIDTH_4 ) {
  661. host->actual_bus_width = MMC_BUS_WIDTH_4;
  662. imx_gpio_mode(PB11_PF_SD_DAT3);
  663. }else{
  664. host->actual_bus_width = MMC_BUS_WIDTH_1;
  665. imx_gpio_mode(GPIO_PORTB | GPIO_IN | GPIO_PUEN | 11);
  666. }
  667. if ( host->power_mode != ios->power_mode ) {
  668. switch (ios->power_mode) {
  669. case MMC_POWER_OFF:
  670. break;
  671. case MMC_POWER_UP:
  672. set_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events);
  673. break;
  674. case MMC_POWER_ON:
  675. break;
  676. }
  677. host->power_mode = ios->power_mode;
  678. }
  679. if ( ios->clock ) {
  680. unsigned int clk;
  681. /* The prescaler is 5 for PERCLK2 equal to 96MHz
  682. * then 96MHz / 5 = 19.2 MHz
  683. */
  684. clk=imx_get_perclk2();
  685. prescaler=(clk+(CLK_RATE*7)/8)/CLK_RATE;
  686. switch(prescaler) {
  687. case 0:
  688. case 1: prescaler = 0;
  689. break;
  690. case 2: prescaler = 1;
  691. break;
  692. case 3: prescaler = 2;
  693. break;
  694. case 4: prescaler = 4;
  695. break;
  696. default:
  697. case 5: prescaler = 5;
  698. break;
  699. }
  700. dev_dbg(mmc_dev(host->mmc), "PERCLK2 %d MHz -> prescaler %d\n",
  701. clk, prescaler);
  702. for(clk=0; clk<8; clk++) {
  703. int x;
  704. x = CLK_RATE / (1<<clk);
  705. if( x <= ios->clock)
  706. break;
  707. }
  708. MMC_STR_STP_CLK |= STR_STP_CLK_ENABLE; /* enable controller */
  709. imxmci_stop_clock(host);
  710. MMC_CLK_RATE = (prescaler<<3) | clk;
  711. /*
  712. * Under my understanding, clock should not be started there, because it would
  713. * initiate SDHC sequencer and send last or random command into card
  714. */
  715. /*imxmci_start_clock(host);*/
  716. dev_dbg(mmc_dev(host->mmc), "MMC_CLK_RATE: 0x%08x\n", MMC_CLK_RATE);
  717. } else {
  718. imxmci_stop_clock(host);
  719. }
  720. }
  721. static const struct mmc_host_ops imxmci_ops = {
  722. .request = imxmci_request,
  723. .set_ios = imxmci_set_ios,
  724. };
  725. static struct resource *platform_device_resource(struct platform_device *dev, unsigned int mask, int nr)
  726. {
  727. int i;
  728. for (i = 0; i < dev->num_resources; i++)
  729. if (dev->resource[i].flags == mask && nr-- == 0)
  730. return &dev->resource[i];
  731. return NULL;
  732. }
  733. static int platform_device_irq(struct platform_device *dev, int nr)
  734. {
  735. int i;
  736. for (i = 0; i < dev->num_resources; i++)
  737. if (dev->resource[i].flags == IORESOURCE_IRQ && nr-- == 0)
  738. return dev->resource[i].start;
  739. return NO_IRQ;
  740. }
  741. static void imxmci_check_status(unsigned long data)
  742. {
  743. struct imxmci_host *host = (struct imxmci_host *)data;
  744. if( host->pdata->card_present() != host->present ) {
  745. host->present ^= 1;
  746. dev_info(mmc_dev(host->mmc), "card %s\n",
  747. host->present ? "inserted" : "removed");
  748. set_bit(IMXMCI_PEND_CARD_XCHG_b, &host->pending_events);
  749. tasklet_schedule(&host->tasklet);
  750. }
  751. if(test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events) ||
  752. test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)) {
  753. atomic_inc(&host->stuck_timeout);
  754. if(atomic_read(&host->stuck_timeout) > 4)
  755. tasklet_schedule(&host->tasklet);
  756. } else {
  757. atomic_set(&host->stuck_timeout, 0);
  758. }
  759. mod_timer(&host->timer, jiffies + (HZ>>1));
  760. }
  761. static int imxmci_probe(struct platform_device *pdev)
  762. {
  763. struct mmc_host *mmc;
  764. struct imxmci_host *host = NULL;
  765. struct resource *r;
  766. int ret = 0, irq;
  767. printk(KERN_INFO "i.MX mmc driver\n");
  768. r = platform_device_resource(pdev, IORESOURCE_MEM, 0);
  769. irq = platform_device_irq(pdev, 0);
  770. if (!r || irq == NO_IRQ)
  771. return -ENXIO;
  772. r = request_mem_region(r->start, 0x100, "IMXMCI");
  773. if (!r)
  774. return -EBUSY;
  775. mmc = mmc_alloc_host(sizeof(struct imxmci_host), &pdev->dev);
  776. if (!mmc) {
  777. ret = -ENOMEM;
  778. goto out;
  779. }
  780. mmc->ops = &imxmci_ops;
  781. mmc->f_min = 150000;
  782. mmc->f_max = CLK_RATE/2;
  783. mmc->ocr_avail = MMC_VDD_32_33;
  784. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_BYTEBLOCK;
  785. /* MMC core transfer sizes tunable parameters */
  786. mmc->max_hw_segs = 64;
  787. mmc->max_phys_segs = 64;
  788. mmc->max_seg_size = 64*512; /* default PAGE_CACHE_SIZE */
  789. mmc->max_req_size = 64*512; /* default PAGE_CACHE_SIZE */
  790. mmc->max_blk_size = 2048;
  791. mmc->max_blk_count = 65535;
  792. host = mmc_priv(mmc);
  793. host->mmc = mmc;
  794. host->dma_allocated = 0;
  795. host->pdata = pdev->dev.platform_data;
  796. spin_lock_init(&host->lock);
  797. host->res = r;
  798. host->irq = irq;
  799. imx_gpio_mode(PB8_PF_SD_DAT0);
  800. imx_gpio_mode(PB9_PF_SD_DAT1);
  801. imx_gpio_mode(PB10_PF_SD_DAT2);
  802. /* Configured as GPIO with pull-up to ensure right MCC card mode */
  803. /* Switched to PB11_PF_SD_DAT3 if 4 bit bus is configured */
  804. imx_gpio_mode(GPIO_PORTB | GPIO_IN | GPIO_PUEN | 11);
  805. /* imx_gpio_mode(PB11_PF_SD_DAT3); */
  806. imx_gpio_mode(PB12_PF_SD_CLK);
  807. imx_gpio_mode(PB13_PF_SD_CMD);
  808. imxmci_softreset();
  809. if ( MMC_REV_NO != 0x390 ) {
  810. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  811. MMC_REV_NO);
  812. goto out;
  813. }
  814. MMC_READ_TO = 0x2db4; /* recommended in data sheet */
  815. host->imask = IMXMCI_INT_MASK_DEFAULT;
  816. MMC_INT_MASK = host->imask;
  817. if(imx_dma_request_by_prio(&host->dma, DRIVER_NAME, DMA_PRIO_LOW)<0){
  818. dev_err(mmc_dev(host->mmc), "imx_dma_request_by_prio failed\n");
  819. ret = -EBUSY;
  820. goto out;
  821. }
  822. host->dma_allocated=1;
  823. imx_dma_setup_handlers(host->dma, imxmci_dma_irq, NULL, host);
  824. tasklet_init(&host->tasklet, imxmci_tasklet_fnc, (unsigned long)host);
  825. host->status_reg=0;
  826. host->pending_events=0;
  827. ret = request_irq(host->irq, imxmci_irq, 0, DRIVER_NAME, host);
  828. if (ret)
  829. goto out;
  830. host->present = host->pdata->card_present();
  831. init_timer(&host->timer);
  832. host->timer.data = (unsigned long)host;
  833. host->timer.function = imxmci_check_status;
  834. add_timer(&host->timer);
  835. mod_timer(&host->timer, jiffies + (HZ>>1));
  836. platform_set_drvdata(pdev, mmc);
  837. mmc_add_host(mmc);
  838. return 0;
  839. out:
  840. if (host) {
  841. if(host->dma_allocated){
  842. imx_dma_free(host->dma);
  843. host->dma_allocated=0;
  844. }
  845. }
  846. if (mmc)
  847. mmc_free_host(mmc);
  848. release_resource(r);
  849. return ret;
  850. }
  851. static int imxmci_remove(struct platform_device *pdev)
  852. {
  853. struct mmc_host *mmc = platform_get_drvdata(pdev);
  854. platform_set_drvdata(pdev, NULL);
  855. if (mmc) {
  856. struct imxmci_host *host = mmc_priv(mmc);
  857. tasklet_disable(&host->tasklet);
  858. del_timer_sync(&host->timer);
  859. mmc_remove_host(mmc);
  860. free_irq(host->irq, host);
  861. if(host->dma_allocated){
  862. imx_dma_free(host->dma);
  863. host->dma_allocated=0;
  864. }
  865. tasklet_kill(&host->tasklet);
  866. release_resource(host->res);
  867. mmc_free_host(mmc);
  868. }
  869. return 0;
  870. }
  871. #ifdef CONFIG_PM
  872. static int imxmci_suspend(struct platform_device *dev, pm_message_t state)
  873. {
  874. struct mmc_host *mmc = platform_get_drvdata(dev);
  875. int ret = 0;
  876. if (mmc)
  877. ret = mmc_suspend_host(mmc, state);
  878. return ret;
  879. }
  880. static int imxmci_resume(struct platform_device *dev)
  881. {
  882. struct mmc_host *mmc = platform_get_drvdata(dev);
  883. struct imxmci_host *host;
  884. int ret = 0;
  885. if (mmc) {
  886. host = mmc_priv(mmc);
  887. if(host)
  888. set_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events);
  889. ret = mmc_resume_host(mmc);
  890. }
  891. return ret;
  892. }
  893. #else
  894. #define imxmci_suspend NULL
  895. #define imxmci_resume NULL
  896. #endif /* CONFIG_PM */
  897. static struct platform_driver imxmci_driver = {
  898. .probe = imxmci_probe,
  899. .remove = imxmci_remove,
  900. .suspend = imxmci_suspend,
  901. .resume = imxmci_resume,
  902. .driver = {
  903. .name = DRIVER_NAME,
  904. }
  905. };
  906. static int __init imxmci_init(void)
  907. {
  908. return platform_driver_register(&imxmci_driver);
  909. }
  910. static void __exit imxmci_exit(void)
  911. {
  912. platform_driver_unregister(&imxmci_driver);
  913. }
  914. module_init(imxmci_init);
  915. module_exit(imxmci_exit);
  916. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  917. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  918. MODULE_LICENSE("GPL");