intel_dp.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "drm_dp_helper.h"
  37. #define DP_LINK_STATUS_SIZE 6
  38. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  39. #define DP_LINK_CONFIGURATION_SIZE 9
  40. #define IS_eDP(i) ((i)->base.type == INTEL_OUTPUT_EDP)
  41. #define IS_PCH_eDP(i) ((i)->is_pch_edp)
  42. struct intel_dp {
  43. struct intel_encoder base;
  44. uint32_t output_reg;
  45. uint32_t DP;
  46. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  47. bool has_audio;
  48. int dpms_mode;
  49. uint8_t link_bw;
  50. uint8_t lane_count;
  51. uint8_t dpcd[4];
  52. struct i2c_adapter adapter;
  53. struct i2c_algo_dp_aux_data algo;
  54. bool is_pch_edp;
  55. uint8_t train_set[4];
  56. uint8_t link_status[DP_LINK_STATUS_SIZE];
  57. };
  58. static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  59. {
  60. return container_of(enc_to_intel_encoder(encoder), struct intel_dp, base);
  61. }
  62. static void intel_dp_start_link_train(struct intel_dp *intel_dp);
  63. static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  64. static void intel_dp_link_down(struct intel_dp *intel_dp);
  65. void
  66. intel_edp_link_config (struct intel_encoder *intel_encoder,
  67. int *lane_num, int *link_bw)
  68. {
  69. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  70. *lane_num = intel_dp->lane_count;
  71. if (intel_dp->link_bw == DP_LINK_BW_1_62)
  72. *link_bw = 162000;
  73. else if (intel_dp->link_bw == DP_LINK_BW_2_7)
  74. *link_bw = 270000;
  75. }
  76. static int
  77. intel_dp_max_lane_count(struct intel_dp *intel_dp)
  78. {
  79. int max_lane_count = 4;
  80. if (intel_dp->dpcd[0] >= 0x11) {
  81. max_lane_count = intel_dp->dpcd[2] & 0x1f;
  82. switch (max_lane_count) {
  83. case 1: case 2: case 4:
  84. break;
  85. default:
  86. max_lane_count = 4;
  87. }
  88. }
  89. return max_lane_count;
  90. }
  91. static int
  92. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  93. {
  94. int max_link_bw = intel_dp->dpcd[1];
  95. switch (max_link_bw) {
  96. case DP_LINK_BW_1_62:
  97. case DP_LINK_BW_2_7:
  98. break;
  99. default:
  100. max_link_bw = DP_LINK_BW_1_62;
  101. break;
  102. }
  103. return max_link_bw;
  104. }
  105. static int
  106. intel_dp_link_clock(uint8_t link_bw)
  107. {
  108. if (link_bw == DP_LINK_BW_2_7)
  109. return 270000;
  110. else
  111. return 162000;
  112. }
  113. /* I think this is a fiction */
  114. static int
  115. intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
  116. {
  117. struct drm_i915_private *dev_priv = dev->dev_private;
  118. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
  119. return (pixel_clock * dev_priv->edp_bpp) / 8;
  120. else
  121. return pixel_clock * 3;
  122. }
  123. static int
  124. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  125. {
  126. return (max_link_clock * max_lanes * 8) / 10;
  127. }
  128. static int
  129. intel_dp_mode_valid(struct drm_connector *connector,
  130. struct drm_display_mode *mode)
  131. {
  132. struct drm_encoder *encoder = intel_attached_encoder(connector);
  133. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  134. struct drm_device *dev = connector->dev;
  135. struct drm_i915_private *dev_priv = dev->dev_private;
  136. int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
  137. int max_lanes = intel_dp_max_lane_count(intel_dp);
  138. if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
  139. dev_priv->panel_fixed_mode) {
  140. if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
  141. return MODE_PANEL;
  142. if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
  143. return MODE_PANEL;
  144. }
  145. /* only refuse the mode on non eDP since we have seen some wierd eDP panels
  146. which are outside spec tolerances but somehow work by magic */
  147. if (!IS_eDP(intel_dp) &&
  148. (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
  149. > intel_dp_max_data_rate(max_link_clock, max_lanes)))
  150. return MODE_CLOCK_HIGH;
  151. if (mode->clock < 10000)
  152. return MODE_CLOCK_LOW;
  153. return MODE_OK;
  154. }
  155. static uint32_t
  156. pack_aux(uint8_t *src, int src_bytes)
  157. {
  158. int i;
  159. uint32_t v = 0;
  160. if (src_bytes > 4)
  161. src_bytes = 4;
  162. for (i = 0; i < src_bytes; i++)
  163. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  164. return v;
  165. }
  166. static void
  167. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  168. {
  169. int i;
  170. if (dst_bytes > 4)
  171. dst_bytes = 4;
  172. for (i = 0; i < dst_bytes; i++)
  173. dst[i] = src >> ((3-i) * 8);
  174. }
  175. /* hrawclock is 1/4 the FSB frequency */
  176. static int
  177. intel_hrawclk(struct drm_device *dev)
  178. {
  179. struct drm_i915_private *dev_priv = dev->dev_private;
  180. uint32_t clkcfg;
  181. clkcfg = I915_READ(CLKCFG);
  182. switch (clkcfg & CLKCFG_FSB_MASK) {
  183. case CLKCFG_FSB_400:
  184. return 100;
  185. case CLKCFG_FSB_533:
  186. return 133;
  187. case CLKCFG_FSB_667:
  188. return 166;
  189. case CLKCFG_FSB_800:
  190. return 200;
  191. case CLKCFG_FSB_1067:
  192. return 266;
  193. case CLKCFG_FSB_1333:
  194. return 333;
  195. /* these two are just a guess; one of them might be right */
  196. case CLKCFG_FSB_1600:
  197. case CLKCFG_FSB_1600_ALT:
  198. return 400;
  199. default:
  200. return 133;
  201. }
  202. }
  203. static int
  204. intel_dp_aux_ch(struct intel_dp *intel_dp,
  205. uint8_t *send, int send_bytes,
  206. uint8_t *recv, int recv_size)
  207. {
  208. uint32_t output_reg = intel_dp->output_reg;
  209. struct drm_device *dev = intel_dp->base.enc.dev;
  210. struct drm_i915_private *dev_priv = dev->dev_private;
  211. uint32_t ch_ctl = output_reg + 0x10;
  212. uint32_t ch_data = ch_ctl + 4;
  213. int i;
  214. int recv_bytes;
  215. uint32_t status;
  216. uint32_t aux_clock_divider;
  217. int try, precharge;
  218. /* The clock divider is based off the hrawclk,
  219. * and would like to run at 2MHz. So, take the
  220. * hrawclk value and divide by 2 and use that
  221. *
  222. * Note that PCH attached eDP panels should use a 125MHz input
  223. * clock divider.
  224. */
  225. if (IS_eDP(intel_dp) && !IS_PCH_eDP(intel_dp)) {
  226. if (IS_GEN6(dev))
  227. aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
  228. else
  229. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  230. } else if (HAS_PCH_SPLIT(dev))
  231. aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
  232. else
  233. aux_clock_divider = intel_hrawclk(dev) / 2;
  234. if (IS_GEN6(dev))
  235. precharge = 3;
  236. else
  237. precharge = 5;
  238. if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
  239. DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
  240. I915_READ(ch_ctl));
  241. return -EBUSY;
  242. }
  243. /* Must try at least 3 times according to DP spec */
  244. for (try = 0; try < 5; try++) {
  245. /* Load the send data into the aux channel data registers */
  246. for (i = 0; i < send_bytes; i += 4)
  247. I915_WRITE(ch_data + i,
  248. pack_aux(send + i, send_bytes - i));
  249. /* Send the command and wait for it to complete */
  250. I915_WRITE(ch_ctl,
  251. DP_AUX_CH_CTL_SEND_BUSY |
  252. DP_AUX_CH_CTL_TIME_OUT_400us |
  253. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  254. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  255. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  256. DP_AUX_CH_CTL_DONE |
  257. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  258. DP_AUX_CH_CTL_RECEIVE_ERROR);
  259. for (;;) {
  260. status = I915_READ(ch_ctl);
  261. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  262. break;
  263. udelay(100);
  264. }
  265. /* Clear done status and any errors */
  266. I915_WRITE(ch_ctl,
  267. status |
  268. DP_AUX_CH_CTL_DONE |
  269. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  270. DP_AUX_CH_CTL_RECEIVE_ERROR);
  271. if (status & DP_AUX_CH_CTL_DONE)
  272. break;
  273. }
  274. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  275. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  276. return -EBUSY;
  277. }
  278. /* Check for timeout or receive error.
  279. * Timeouts occur when the sink is not connected
  280. */
  281. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  282. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  283. return -EIO;
  284. }
  285. /* Timeouts occur when the device isn't connected, so they're
  286. * "normal" -- don't fill the kernel log with these */
  287. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  288. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  289. return -ETIMEDOUT;
  290. }
  291. /* Unload any bytes sent back from the other side */
  292. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  293. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  294. if (recv_bytes > recv_size)
  295. recv_bytes = recv_size;
  296. for (i = 0; i < recv_bytes; i += 4)
  297. unpack_aux(I915_READ(ch_data + i),
  298. recv + i, recv_bytes - i);
  299. return recv_bytes;
  300. }
  301. /* Write data to the aux channel in native mode */
  302. static int
  303. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  304. uint16_t address, uint8_t *send, int send_bytes)
  305. {
  306. int ret;
  307. uint8_t msg[20];
  308. int msg_bytes;
  309. uint8_t ack;
  310. if (send_bytes > 16)
  311. return -1;
  312. msg[0] = AUX_NATIVE_WRITE << 4;
  313. msg[1] = address >> 8;
  314. msg[2] = address & 0xff;
  315. msg[3] = send_bytes - 1;
  316. memcpy(&msg[4], send, send_bytes);
  317. msg_bytes = send_bytes + 4;
  318. for (;;) {
  319. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  320. if (ret < 0)
  321. return ret;
  322. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  323. break;
  324. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  325. udelay(100);
  326. else
  327. return -EIO;
  328. }
  329. return send_bytes;
  330. }
  331. /* Write a single byte to the aux channel in native mode */
  332. static int
  333. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  334. uint16_t address, uint8_t byte)
  335. {
  336. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  337. }
  338. /* read bytes from a native aux channel */
  339. static int
  340. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  341. uint16_t address, uint8_t *recv, int recv_bytes)
  342. {
  343. uint8_t msg[4];
  344. int msg_bytes;
  345. uint8_t reply[20];
  346. int reply_bytes;
  347. uint8_t ack;
  348. int ret;
  349. msg[0] = AUX_NATIVE_READ << 4;
  350. msg[1] = address >> 8;
  351. msg[2] = address & 0xff;
  352. msg[3] = recv_bytes - 1;
  353. msg_bytes = 4;
  354. reply_bytes = recv_bytes + 1;
  355. for (;;) {
  356. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  357. reply, reply_bytes);
  358. if (ret == 0)
  359. return -EPROTO;
  360. if (ret < 0)
  361. return ret;
  362. ack = reply[0];
  363. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  364. memcpy(recv, reply + 1, ret - 1);
  365. return ret - 1;
  366. }
  367. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  368. udelay(100);
  369. else
  370. return -EIO;
  371. }
  372. }
  373. static int
  374. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  375. uint8_t write_byte, uint8_t *read_byte)
  376. {
  377. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  378. struct intel_dp *intel_dp = container_of(adapter,
  379. struct intel_dp,
  380. adapter);
  381. uint16_t address = algo_data->address;
  382. uint8_t msg[5];
  383. uint8_t reply[2];
  384. int msg_bytes;
  385. int reply_bytes;
  386. int ret;
  387. /* Set up the command byte */
  388. if (mode & MODE_I2C_READ)
  389. msg[0] = AUX_I2C_READ << 4;
  390. else
  391. msg[0] = AUX_I2C_WRITE << 4;
  392. if (!(mode & MODE_I2C_STOP))
  393. msg[0] |= AUX_I2C_MOT << 4;
  394. msg[1] = address >> 8;
  395. msg[2] = address;
  396. switch (mode) {
  397. case MODE_I2C_WRITE:
  398. msg[3] = 0;
  399. msg[4] = write_byte;
  400. msg_bytes = 5;
  401. reply_bytes = 1;
  402. break;
  403. case MODE_I2C_READ:
  404. msg[3] = 0;
  405. msg_bytes = 4;
  406. reply_bytes = 2;
  407. break;
  408. default:
  409. msg_bytes = 3;
  410. reply_bytes = 1;
  411. break;
  412. }
  413. for (;;) {
  414. ret = intel_dp_aux_ch(intel_dp,
  415. msg, msg_bytes,
  416. reply, reply_bytes);
  417. if (ret < 0) {
  418. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  419. return ret;
  420. }
  421. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  422. case AUX_I2C_REPLY_ACK:
  423. if (mode == MODE_I2C_READ) {
  424. *read_byte = reply[1];
  425. }
  426. return reply_bytes - 1;
  427. case AUX_I2C_REPLY_NACK:
  428. DRM_DEBUG_KMS("aux_ch nack\n");
  429. return -EREMOTEIO;
  430. case AUX_I2C_REPLY_DEFER:
  431. DRM_DEBUG_KMS("aux_ch defer\n");
  432. udelay(100);
  433. break;
  434. default:
  435. DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
  436. return -EREMOTEIO;
  437. }
  438. }
  439. }
  440. static int
  441. intel_dp_i2c_init(struct intel_dp *intel_dp,
  442. struct intel_connector *intel_connector, const char *name)
  443. {
  444. DRM_DEBUG_KMS("i2c_init %s\n", name);
  445. intel_dp->algo.running = false;
  446. intel_dp->algo.address = 0;
  447. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  448. memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
  449. intel_dp->adapter.owner = THIS_MODULE;
  450. intel_dp->adapter.class = I2C_CLASS_DDC;
  451. strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  452. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  453. intel_dp->adapter.algo_data = &intel_dp->algo;
  454. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  455. return i2c_dp_aux_add_bus(&intel_dp->adapter);
  456. }
  457. static bool
  458. intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
  459. struct drm_display_mode *adjusted_mode)
  460. {
  461. struct drm_device *dev = encoder->dev;
  462. struct drm_i915_private *dev_priv = dev->dev_private;
  463. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  464. int lane_count, clock;
  465. int max_lane_count = intel_dp_max_lane_count(intel_dp);
  466. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  467. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  468. if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
  469. dev_priv->panel_fixed_mode) {
  470. intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
  471. intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
  472. mode, adjusted_mode);
  473. /*
  474. * the mode->clock is used to calculate the Data&Link M/N
  475. * of the pipe. For the eDP the fixed clock should be used.
  476. */
  477. mode->clock = dev_priv->panel_fixed_mode->clock;
  478. }
  479. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  480. for (clock = 0; clock <= max_clock; clock++) {
  481. int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
  482. if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
  483. <= link_avail) {
  484. intel_dp->link_bw = bws[clock];
  485. intel_dp->lane_count = lane_count;
  486. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  487. DRM_DEBUG_KMS("Display port link bw %02x lane "
  488. "count %d clock %d\n",
  489. intel_dp->link_bw, intel_dp->lane_count,
  490. adjusted_mode->clock);
  491. return true;
  492. }
  493. }
  494. }
  495. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
  496. /* okay we failed just pick the highest */
  497. intel_dp->lane_count = max_lane_count;
  498. intel_dp->link_bw = bws[max_clock];
  499. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  500. DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
  501. "count %d clock %d\n",
  502. intel_dp->link_bw, intel_dp->lane_count,
  503. adjusted_mode->clock);
  504. return true;
  505. }
  506. return false;
  507. }
  508. struct intel_dp_m_n {
  509. uint32_t tu;
  510. uint32_t gmch_m;
  511. uint32_t gmch_n;
  512. uint32_t link_m;
  513. uint32_t link_n;
  514. };
  515. static void
  516. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  517. {
  518. while (*num > 0xffffff || *den > 0xffffff) {
  519. *num >>= 1;
  520. *den >>= 1;
  521. }
  522. }
  523. static void
  524. intel_dp_compute_m_n(int bpp,
  525. int nlanes,
  526. int pixel_clock,
  527. int link_clock,
  528. struct intel_dp_m_n *m_n)
  529. {
  530. m_n->tu = 64;
  531. m_n->gmch_m = (pixel_clock * bpp) >> 3;
  532. m_n->gmch_n = link_clock * nlanes;
  533. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  534. m_n->link_m = pixel_clock;
  535. m_n->link_n = link_clock;
  536. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  537. }
  538. bool intel_pch_has_edp(struct drm_crtc *crtc)
  539. {
  540. struct drm_device *dev = crtc->dev;
  541. struct drm_mode_config *mode_config = &dev->mode_config;
  542. struct drm_encoder *encoder;
  543. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  544. struct intel_dp *intel_dp;
  545. if (encoder->crtc != crtc)
  546. continue;
  547. intel_dp = enc_to_intel_dp(encoder);
  548. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
  549. return intel_dp->is_pch_edp;
  550. }
  551. return false;
  552. }
  553. void
  554. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  555. struct drm_display_mode *adjusted_mode)
  556. {
  557. struct drm_device *dev = crtc->dev;
  558. struct drm_mode_config *mode_config = &dev->mode_config;
  559. struct drm_encoder *encoder;
  560. struct drm_i915_private *dev_priv = dev->dev_private;
  561. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  562. int lane_count = 4, bpp = 24;
  563. struct intel_dp_m_n m_n;
  564. /*
  565. * Find the lane count in the intel_encoder private
  566. */
  567. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  568. struct intel_dp *intel_dp;
  569. if (encoder->crtc != crtc)
  570. continue;
  571. intel_dp = enc_to_intel_dp(encoder);
  572. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
  573. lane_count = intel_dp->lane_count;
  574. if (IS_PCH_eDP(intel_dp))
  575. bpp = dev_priv->edp_bpp;
  576. break;
  577. }
  578. }
  579. /*
  580. * Compute the GMCH and Link ratios. The '3' here is
  581. * the number of bytes_per_pixel post-LUT, which we always
  582. * set up for 8-bits of R/G/B, or 3 bytes total.
  583. */
  584. intel_dp_compute_m_n(bpp, lane_count,
  585. mode->clock, adjusted_mode->clock, &m_n);
  586. if (HAS_PCH_SPLIT(dev)) {
  587. if (intel_crtc->pipe == 0) {
  588. I915_WRITE(TRANSA_DATA_M1,
  589. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  590. m_n.gmch_m);
  591. I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
  592. I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
  593. I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
  594. } else {
  595. I915_WRITE(TRANSB_DATA_M1,
  596. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  597. m_n.gmch_m);
  598. I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
  599. I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
  600. I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
  601. }
  602. } else {
  603. if (intel_crtc->pipe == 0) {
  604. I915_WRITE(PIPEA_GMCH_DATA_M,
  605. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  606. m_n.gmch_m);
  607. I915_WRITE(PIPEA_GMCH_DATA_N,
  608. m_n.gmch_n);
  609. I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
  610. I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
  611. } else {
  612. I915_WRITE(PIPEB_GMCH_DATA_M,
  613. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  614. m_n.gmch_m);
  615. I915_WRITE(PIPEB_GMCH_DATA_N,
  616. m_n.gmch_n);
  617. I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
  618. I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
  619. }
  620. }
  621. }
  622. static void
  623. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  624. struct drm_display_mode *adjusted_mode)
  625. {
  626. struct drm_device *dev = encoder->dev;
  627. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  628. struct drm_crtc *crtc = intel_dp->base.enc.crtc;
  629. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  630. intel_dp->DP = (DP_VOLTAGE_0_4 |
  631. DP_PRE_EMPHASIS_0);
  632. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  633. intel_dp->DP |= DP_SYNC_HS_HIGH;
  634. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  635. intel_dp->DP |= DP_SYNC_VS_HIGH;
  636. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
  637. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  638. else
  639. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  640. switch (intel_dp->lane_count) {
  641. case 1:
  642. intel_dp->DP |= DP_PORT_WIDTH_1;
  643. break;
  644. case 2:
  645. intel_dp->DP |= DP_PORT_WIDTH_2;
  646. break;
  647. case 4:
  648. intel_dp->DP |= DP_PORT_WIDTH_4;
  649. break;
  650. }
  651. if (intel_dp->has_audio)
  652. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  653. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  654. intel_dp->link_configuration[0] = intel_dp->link_bw;
  655. intel_dp->link_configuration[1] = intel_dp->lane_count;
  656. /*
  657. * Check for DPCD version > 1.1 and enhanced framing support
  658. */
  659. if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
  660. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  661. intel_dp->DP |= DP_ENHANCED_FRAMING;
  662. }
  663. /* CPT DP's pipe select is decided in TRANS_DP_CTL */
  664. if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
  665. intel_dp->DP |= DP_PIPEB_SELECT;
  666. if (IS_eDP(intel_dp)) {
  667. /* don't miss out required setting for eDP */
  668. intel_dp->DP |= DP_PLL_ENABLE;
  669. if (adjusted_mode->clock < 200000)
  670. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  671. else
  672. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  673. }
  674. }
  675. /* Returns true if the panel was already on when called */
  676. static bool ironlake_edp_panel_on (struct drm_device *dev)
  677. {
  678. struct drm_i915_private *dev_priv = dev->dev_private;
  679. u32 pp;
  680. if (I915_READ(PCH_PP_STATUS) & PP_ON)
  681. return true;
  682. pp = I915_READ(PCH_PP_CONTROL);
  683. /* ILK workaround: disable reset around power sequence */
  684. pp &= ~PANEL_POWER_RESET;
  685. I915_WRITE(PCH_PP_CONTROL, pp);
  686. POSTING_READ(PCH_PP_CONTROL);
  687. pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
  688. I915_WRITE(PCH_PP_CONTROL, pp);
  689. if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000))
  690. DRM_ERROR("panel on wait timed out: 0x%08x\n",
  691. I915_READ(PCH_PP_STATUS));
  692. pp &= ~(PANEL_UNLOCK_REGS);
  693. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  694. I915_WRITE(PCH_PP_CONTROL, pp);
  695. POSTING_READ(PCH_PP_CONTROL);
  696. return false;
  697. }
  698. static void ironlake_edp_panel_off (struct drm_device *dev)
  699. {
  700. struct drm_i915_private *dev_priv = dev->dev_private;
  701. u32 pp;
  702. pp = I915_READ(PCH_PP_CONTROL);
  703. /* ILK workaround: disable reset around power sequence */
  704. pp &= ~PANEL_POWER_RESET;
  705. I915_WRITE(PCH_PP_CONTROL, pp);
  706. POSTING_READ(PCH_PP_CONTROL);
  707. pp &= ~POWER_TARGET_ON;
  708. I915_WRITE(PCH_PP_CONTROL, pp);
  709. if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000))
  710. DRM_ERROR("panel off wait timed out: 0x%08x\n",
  711. I915_READ(PCH_PP_STATUS));
  712. /* Make sure VDD is enabled so DP AUX will work */
  713. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  714. I915_WRITE(PCH_PP_CONTROL, pp);
  715. POSTING_READ(PCH_PP_CONTROL);
  716. }
  717. static void ironlake_edp_panel_vdd_on(struct drm_device *dev)
  718. {
  719. struct drm_i915_private *dev_priv = dev->dev_private;
  720. u32 pp;
  721. pp = I915_READ(PCH_PP_CONTROL);
  722. pp |= EDP_FORCE_VDD;
  723. I915_WRITE(PCH_PP_CONTROL, pp);
  724. POSTING_READ(PCH_PP_CONTROL);
  725. msleep(300);
  726. }
  727. static void ironlake_edp_panel_vdd_off(struct drm_device *dev)
  728. {
  729. struct drm_i915_private *dev_priv = dev->dev_private;
  730. u32 pp;
  731. pp = I915_READ(PCH_PP_CONTROL);
  732. pp &= ~EDP_FORCE_VDD;
  733. I915_WRITE(PCH_PP_CONTROL, pp);
  734. POSTING_READ(PCH_PP_CONTROL);
  735. msleep(300);
  736. }
  737. static void ironlake_edp_backlight_on (struct drm_device *dev)
  738. {
  739. struct drm_i915_private *dev_priv = dev->dev_private;
  740. u32 pp;
  741. DRM_DEBUG_KMS("\n");
  742. pp = I915_READ(PCH_PP_CONTROL);
  743. pp |= EDP_BLC_ENABLE;
  744. I915_WRITE(PCH_PP_CONTROL, pp);
  745. }
  746. static void ironlake_edp_backlight_off (struct drm_device *dev)
  747. {
  748. struct drm_i915_private *dev_priv = dev->dev_private;
  749. u32 pp;
  750. DRM_DEBUG_KMS("\n");
  751. pp = I915_READ(PCH_PP_CONTROL);
  752. pp &= ~EDP_BLC_ENABLE;
  753. I915_WRITE(PCH_PP_CONTROL, pp);
  754. }
  755. static void ironlake_edp_pll_on(struct drm_encoder *encoder)
  756. {
  757. struct drm_device *dev = encoder->dev;
  758. struct drm_i915_private *dev_priv = dev->dev_private;
  759. u32 dpa_ctl;
  760. DRM_DEBUG_KMS("\n");
  761. dpa_ctl = I915_READ(DP_A);
  762. dpa_ctl &= ~DP_PLL_ENABLE;
  763. I915_WRITE(DP_A, dpa_ctl);
  764. }
  765. static void ironlake_edp_pll_off(struct drm_encoder *encoder)
  766. {
  767. struct drm_device *dev = encoder->dev;
  768. struct drm_i915_private *dev_priv = dev->dev_private;
  769. u32 dpa_ctl;
  770. dpa_ctl = I915_READ(DP_A);
  771. dpa_ctl |= DP_PLL_ENABLE;
  772. I915_WRITE(DP_A, dpa_ctl);
  773. udelay(200);
  774. }
  775. static void intel_dp_prepare(struct drm_encoder *encoder)
  776. {
  777. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  778. struct drm_device *dev = encoder->dev;
  779. struct drm_i915_private *dev_priv = dev->dev_private;
  780. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  781. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
  782. ironlake_edp_panel_off(dev);
  783. ironlake_edp_backlight_off(dev);
  784. ironlake_edp_panel_vdd_on(dev);
  785. ironlake_edp_pll_on(encoder);
  786. }
  787. if (dp_reg & DP_PORT_EN)
  788. intel_dp_link_down(intel_dp);
  789. }
  790. static void intel_dp_commit(struct drm_encoder *encoder)
  791. {
  792. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  793. struct drm_device *dev = encoder->dev;
  794. intel_dp_start_link_train(intel_dp);
  795. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
  796. ironlake_edp_panel_on(dev);
  797. intel_dp_complete_link_train(intel_dp);
  798. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
  799. ironlake_edp_backlight_on(dev);
  800. }
  801. static void
  802. intel_dp_dpms(struct drm_encoder *encoder, int mode)
  803. {
  804. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  805. struct drm_device *dev = encoder->dev;
  806. struct drm_i915_private *dev_priv = dev->dev_private;
  807. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  808. if (mode != DRM_MODE_DPMS_ON) {
  809. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
  810. ironlake_edp_backlight_off(dev);
  811. ironlake_edp_panel_off(dev);
  812. }
  813. if (dp_reg & DP_PORT_EN)
  814. intel_dp_link_down(intel_dp);
  815. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
  816. ironlake_edp_pll_off(encoder);
  817. } else {
  818. if (!(dp_reg & DP_PORT_EN)) {
  819. intel_dp_start_link_train(intel_dp);
  820. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
  821. ironlake_edp_panel_on(dev);
  822. intel_dp_complete_link_train(intel_dp);
  823. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
  824. ironlake_edp_backlight_on(dev);
  825. }
  826. }
  827. intel_dp->dpms_mode = mode;
  828. }
  829. /*
  830. * Fetch AUX CH registers 0x202 - 0x207 which contain
  831. * link status information
  832. */
  833. static bool
  834. intel_dp_get_link_status(struct intel_dp *intel_dp)
  835. {
  836. int ret;
  837. ret = intel_dp_aux_native_read(intel_dp,
  838. DP_LANE0_1_STATUS,
  839. intel_dp->link_status, DP_LINK_STATUS_SIZE);
  840. if (ret != DP_LINK_STATUS_SIZE)
  841. return false;
  842. return true;
  843. }
  844. static uint8_t
  845. intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  846. int r)
  847. {
  848. return link_status[r - DP_LANE0_1_STATUS];
  849. }
  850. static uint8_t
  851. intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
  852. int lane)
  853. {
  854. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  855. int s = ((lane & 1) ?
  856. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  857. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  858. uint8_t l = intel_dp_link_status(link_status, i);
  859. return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  860. }
  861. static uint8_t
  862. intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
  863. int lane)
  864. {
  865. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  866. int s = ((lane & 1) ?
  867. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  868. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  869. uint8_t l = intel_dp_link_status(link_status, i);
  870. return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  871. }
  872. #if 0
  873. static char *voltage_names[] = {
  874. "0.4V", "0.6V", "0.8V", "1.2V"
  875. };
  876. static char *pre_emph_names[] = {
  877. "0dB", "3.5dB", "6dB", "9.5dB"
  878. };
  879. static char *link_train_names[] = {
  880. "pattern 1", "pattern 2", "idle", "off"
  881. };
  882. #endif
  883. /*
  884. * These are source-specific values; current Intel hardware supports
  885. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  886. */
  887. #define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
  888. static uint8_t
  889. intel_dp_pre_emphasis_max(uint8_t voltage_swing)
  890. {
  891. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  892. case DP_TRAIN_VOLTAGE_SWING_400:
  893. return DP_TRAIN_PRE_EMPHASIS_6;
  894. case DP_TRAIN_VOLTAGE_SWING_600:
  895. return DP_TRAIN_PRE_EMPHASIS_6;
  896. case DP_TRAIN_VOLTAGE_SWING_800:
  897. return DP_TRAIN_PRE_EMPHASIS_3_5;
  898. case DP_TRAIN_VOLTAGE_SWING_1200:
  899. default:
  900. return DP_TRAIN_PRE_EMPHASIS_0;
  901. }
  902. }
  903. static void
  904. intel_get_adjust_train(struct intel_dp *intel_dp)
  905. {
  906. uint8_t v = 0;
  907. uint8_t p = 0;
  908. int lane;
  909. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  910. uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
  911. uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
  912. if (this_v > v)
  913. v = this_v;
  914. if (this_p > p)
  915. p = this_p;
  916. }
  917. if (v >= I830_DP_VOLTAGE_MAX)
  918. v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
  919. if (p >= intel_dp_pre_emphasis_max(v))
  920. p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  921. for (lane = 0; lane < 4; lane++)
  922. intel_dp->train_set[lane] = v | p;
  923. }
  924. static uint32_t
  925. intel_dp_signal_levels(uint8_t train_set, int lane_count)
  926. {
  927. uint32_t signal_levels = 0;
  928. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  929. case DP_TRAIN_VOLTAGE_SWING_400:
  930. default:
  931. signal_levels |= DP_VOLTAGE_0_4;
  932. break;
  933. case DP_TRAIN_VOLTAGE_SWING_600:
  934. signal_levels |= DP_VOLTAGE_0_6;
  935. break;
  936. case DP_TRAIN_VOLTAGE_SWING_800:
  937. signal_levels |= DP_VOLTAGE_0_8;
  938. break;
  939. case DP_TRAIN_VOLTAGE_SWING_1200:
  940. signal_levels |= DP_VOLTAGE_1_2;
  941. break;
  942. }
  943. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  944. case DP_TRAIN_PRE_EMPHASIS_0:
  945. default:
  946. signal_levels |= DP_PRE_EMPHASIS_0;
  947. break;
  948. case DP_TRAIN_PRE_EMPHASIS_3_5:
  949. signal_levels |= DP_PRE_EMPHASIS_3_5;
  950. break;
  951. case DP_TRAIN_PRE_EMPHASIS_6:
  952. signal_levels |= DP_PRE_EMPHASIS_6;
  953. break;
  954. case DP_TRAIN_PRE_EMPHASIS_9_5:
  955. signal_levels |= DP_PRE_EMPHASIS_9_5;
  956. break;
  957. }
  958. return signal_levels;
  959. }
  960. /* Gen6's DP voltage swing and pre-emphasis control */
  961. static uint32_t
  962. intel_gen6_edp_signal_levels(uint8_t train_set)
  963. {
  964. switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
  965. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  966. return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
  967. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  968. return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
  969. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  970. return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
  971. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  972. return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
  973. default:
  974. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
  975. return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
  976. }
  977. }
  978. static uint8_t
  979. intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  980. int lane)
  981. {
  982. int i = DP_LANE0_1_STATUS + (lane >> 1);
  983. int s = (lane & 1) * 4;
  984. uint8_t l = intel_dp_link_status(link_status, i);
  985. return (l >> s) & 0xf;
  986. }
  987. /* Check for clock recovery is done on all channels */
  988. static bool
  989. intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  990. {
  991. int lane;
  992. uint8_t lane_status;
  993. for (lane = 0; lane < lane_count; lane++) {
  994. lane_status = intel_get_lane_status(link_status, lane);
  995. if ((lane_status & DP_LANE_CR_DONE) == 0)
  996. return false;
  997. }
  998. return true;
  999. }
  1000. /* Check to see if channel eq is done on all channels */
  1001. #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
  1002. DP_LANE_CHANNEL_EQ_DONE|\
  1003. DP_LANE_SYMBOL_LOCKED)
  1004. static bool
  1005. intel_channel_eq_ok(struct intel_dp *intel_dp)
  1006. {
  1007. uint8_t lane_align;
  1008. uint8_t lane_status;
  1009. int lane;
  1010. lane_align = intel_dp_link_status(intel_dp->link_status,
  1011. DP_LANE_ALIGN_STATUS_UPDATED);
  1012. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  1013. return false;
  1014. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1015. lane_status = intel_get_lane_status(intel_dp->link_status, lane);
  1016. if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
  1017. return false;
  1018. }
  1019. return true;
  1020. }
  1021. static bool
  1022. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1023. uint32_t dp_reg_value,
  1024. uint8_t dp_train_pat,
  1025. bool first)
  1026. {
  1027. struct drm_device *dev = intel_dp->base.enc.dev;
  1028. struct drm_i915_private *dev_priv = dev->dev_private;
  1029. struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.enc.crtc);
  1030. int ret;
  1031. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1032. POSTING_READ(intel_dp->output_reg);
  1033. if (first)
  1034. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1035. intel_dp_aux_native_write_1(intel_dp,
  1036. DP_TRAINING_PATTERN_SET,
  1037. dp_train_pat);
  1038. ret = intel_dp_aux_native_write(intel_dp,
  1039. DP_TRAINING_LANE0_SET, intel_dp->train_set, 4);
  1040. if (ret != 4)
  1041. return false;
  1042. return true;
  1043. }
  1044. /* Enable corresponding port and start training pattern 1 */
  1045. static void
  1046. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1047. {
  1048. struct drm_device *dev = intel_dp->base.enc.dev;
  1049. int i;
  1050. uint8_t voltage;
  1051. bool clock_recovery = false;
  1052. bool first = true;
  1053. int tries;
  1054. u32 reg;
  1055. uint32_t DP = intel_dp->DP;
  1056. /* Write the link configuration data */
  1057. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1058. intel_dp->link_configuration,
  1059. DP_LINK_CONFIGURATION_SIZE);
  1060. DP |= DP_PORT_EN;
  1061. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
  1062. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1063. else
  1064. DP &= ~DP_LINK_TRAIN_MASK;
  1065. memset(intel_dp->train_set, 0, 4);
  1066. voltage = 0xff;
  1067. tries = 0;
  1068. clock_recovery = false;
  1069. for (;;) {
  1070. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1071. uint32_t signal_levels;
  1072. if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
  1073. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1074. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1075. } else {
  1076. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
  1077. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1078. }
  1079. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
  1080. reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
  1081. else
  1082. reg = DP | DP_LINK_TRAIN_PAT_1;
  1083. if (!intel_dp_set_link_train(intel_dp, reg,
  1084. DP_TRAINING_PATTERN_1, first))
  1085. break;
  1086. first = false;
  1087. /* Set training pattern 1 */
  1088. udelay(100);
  1089. if (!intel_dp_get_link_status(intel_dp))
  1090. break;
  1091. if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
  1092. clock_recovery = true;
  1093. break;
  1094. }
  1095. /* Check to see if we've tried the max voltage */
  1096. for (i = 0; i < intel_dp->lane_count; i++)
  1097. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1098. break;
  1099. if (i == intel_dp->lane_count)
  1100. break;
  1101. /* Check to see if we've tried the same voltage 5 times */
  1102. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  1103. ++tries;
  1104. if (tries == 5)
  1105. break;
  1106. } else
  1107. tries = 0;
  1108. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1109. /* Compute new intel_dp->train_set as requested by target */
  1110. intel_get_adjust_train(intel_dp);
  1111. }
  1112. intel_dp->DP = DP;
  1113. }
  1114. static void
  1115. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1116. {
  1117. struct drm_device *dev = intel_dp->base.enc.dev;
  1118. struct drm_i915_private *dev_priv = dev->dev_private;
  1119. bool channel_eq = false;
  1120. int tries;
  1121. u32 reg;
  1122. uint32_t DP = intel_dp->DP;
  1123. /* channel equalization */
  1124. tries = 0;
  1125. channel_eq = false;
  1126. for (;;) {
  1127. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1128. uint32_t signal_levels;
  1129. if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
  1130. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1131. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1132. } else {
  1133. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
  1134. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1135. }
  1136. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
  1137. reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
  1138. else
  1139. reg = DP | DP_LINK_TRAIN_PAT_2;
  1140. /* channel eq pattern */
  1141. if (!intel_dp_set_link_train(intel_dp, reg,
  1142. DP_TRAINING_PATTERN_2,
  1143. false))
  1144. break;
  1145. udelay(400);
  1146. if (!intel_dp_get_link_status(intel_dp))
  1147. break;
  1148. if (intel_channel_eq_ok(intel_dp)) {
  1149. channel_eq = true;
  1150. break;
  1151. }
  1152. /* Try 5 times */
  1153. if (tries > 5)
  1154. break;
  1155. /* Compute new intel_dp->train_set as requested by target */
  1156. intel_get_adjust_train(intel_dp);
  1157. ++tries;
  1158. }
  1159. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
  1160. reg = DP | DP_LINK_TRAIN_OFF_CPT;
  1161. else
  1162. reg = DP | DP_LINK_TRAIN_OFF;
  1163. I915_WRITE(intel_dp->output_reg, reg);
  1164. POSTING_READ(intel_dp->output_reg);
  1165. intel_dp_aux_native_write_1(intel_dp,
  1166. DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
  1167. }
  1168. static void
  1169. intel_dp_link_down(struct intel_dp *intel_dp)
  1170. {
  1171. struct drm_device *dev = intel_dp->base.enc.dev;
  1172. struct drm_i915_private *dev_priv = dev->dev_private;
  1173. uint32_t DP = intel_dp->DP;
  1174. DRM_DEBUG_KMS("\n");
  1175. if (IS_eDP(intel_dp)) {
  1176. DP &= ~DP_PLL_ENABLE;
  1177. I915_WRITE(intel_dp->output_reg, DP);
  1178. POSTING_READ(intel_dp->output_reg);
  1179. udelay(100);
  1180. }
  1181. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp)) {
  1182. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1183. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1184. POSTING_READ(intel_dp->output_reg);
  1185. } else {
  1186. DP &= ~DP_LINK_TRAIN_MASK;
  1187. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1188. POSTING_READ(intel_dp->output_reg);
  1189. }
  1190. udelay(17000);
  1191. if (IS_eDP(intel_dp))
  1192. DP |= DP_LINK_TRAIN_OFF;
  1193. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1194. POSTING_READ(intel_dp->output_reg);
  1195. }
  1196. /*
  1197. * According to DP spec
  1198. * 5.1.2:
  1199. * 1. Read DPCD
  1200. * 2. Configure link according to Receiver Capabilities
  1201. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1202. * 4. Check link status on receipt of hot-plug interrupt
  1203. */
  1204. static void
  1205. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1206. {
  1207. if (!intel_dp->base.enc.crtc)
  1208. return;
  1209. if (!intel_dp_get_link_status(intel_dp)) {
  1210. intel_dp_link_down(intel_dp);
  1211. return;
  1212. }
  1213. if (!intel_channel_eq_ok(intel_dp)) {
  1214. intel_dp_start_link_train(intel_dp);
  1215. intel_dp_complete_link_train(intel_dp);
  1216. }
  1217. }
  1218. static enum drm_connector_status
  1219. ironlake_dp_detect(struct drm_connector *connector)
  1220. {
  1221. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1222. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1223. enum drm_connector_status status;
  1224. /* Panel needs power for AUX to work */
  1225. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
  1226. ironlake_edp_panel_vdd_on(connector->dev);
  1227. status = connector_status_disconnected;
  1228. if (intel_dp_aux_native_read(intel_dp,
  1229. 0x000, intel_dp->dpcd,
  1230. sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
  1231. {
  1232. if (intel_dp->dpcd[0] != 0)
  1233. status = connector_status_connected;
  1234. }
  1235. DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
  1236. intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
  1237. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
  1238. ironlake_edp_panel_vdd_off(connector->dev);
  1239. return status;
  1240. }
  1241. /**
  1242. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  1243. *
  1244. * \return true if DP port is connected.
  1245. * \return false if DP port is disconnected.
  1246. */
  1247. static enum drm_connector_status
  1248. intel_dp_detect(struct drm_connector *connector)
  1249. {
  1250. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1251. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1252. struct drm_device *dev = intel_dp->base.enc.dev;
  1253. struct drm_i915_private *dev_priv = dev->dev_private;
  1254. uint32_t temp, bit;
  1255. enum drm_connector_status status;
  1256. intel_dp->has_audio = false;
  1257. if (HAS_PCH_SPLIT(dev))
  1258. return ironlake_dp_detect(connector);
  1259. switch (intel_dp->output_reg) {
  1260. case DP_B:
  1261. bit = DPB_HOTPLUG_INT_STATUS;
  1262. break;
  1263. case DP_C:
  1264. bit = DPC_HOTPLUG_INT_STATUS;
  1265. break;
  1266. case DP_D:
  1267. bit = DPD_HOTPLUG_INT_STATUS;
  1268. break;
  1269. default:
  1270. return connector_status_unknown;
  1271. }
  1272. temp = I915_READ(PORT_HOTPLUG_STAT);
  1273. if ((temp & bit) == 0)
  1274. return connector_status_disconnected;
  1275. status = connector_status_disconnected;
  1276. if (intel_dp_aux_native_read(intel_dp,
  1277. 0x000, intel_dp->dpcd,
  1278. sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
  1279. {
  1280. if (intel_dp->dpcd[0] != 0)
  1281. status = connector_status_connected;
  1282. }
  1283. return status;
  1284. }
  1285. static int intel_dp_get_modes(struct drm_connector *connector)
  1286. {
  1287. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1288. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1289. struct drm_device *dev = intel_dp->base.enc.dev;
  1290. struct drm_i915_private *dev_priv = dev->dev_private;
  1291. int ret;
  1292. /* We should parse the EDID data and find out if it has an audio sink
  1293. */
  1294. ret = intel_ddc_get_modes(connector, intel_dp->base.ddc_bus);
  1295. if (ret) {
  1296. if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
  1297. !dev_priv->panel_fixed_mode) {
  1298. struct drm_display_mode *newmode;
  1299. list_for_each_entry(newmode, &connector->probed_modes,
  1300. head) {
  1301. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1302. dev_priv->panel_fixed_mode =
  1303. drm_mode_duplicate(dev, newmode);
  1304. break;
  1305. }
  1306. }
  1307. }
  1308. return ret;
  1309. }
  1310. /* if eDP has no EDID, try to use fixed panel mode from VBT */
  1311. if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
  1312. if (dev_priv->panel_fixed_mode != NULL) {
  1313. struct drm_display_mode *mode;
  1314. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  1315. drm_mode_probed_add(connector, mode);
  1316. return 1;
  1317. }
  1318. }
  1319. return 0;
  1320. }
  1321. static void
  1322. intel_dp_destroy (struct drm_connector *connector)
  1323. {
  1324. drm_sysfs_connector_remove(connector);
  1325. drm_connector_cleanup(connector);
  1326. kfree(connector);
  1327. }
  1328. static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  1329. {
  1330. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1331. i2c_del_adapter(&intel_dp->adapter);
  1332. drm_encoder_cleanup(encoder);
  1333. kfree(intel_dp);
  1334. }
  1335. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  1336. .dpms = intel_dp_dpms,
  1337. .mode_fixup = intel_dp_mode_fixup,
  1338. .prepare = intel_dp_prepare,
  1339. .mode_set = intel_dp_mode_set,
  1340. .commit = intel_dp_commit,
  1341. };
  1342. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  1343. .dpms = drm_helper_connector_dpms,
  1344. .detect = intel_dp_detect,
  1345. .fill_modes = drm_helper_probe_single_connector_modes,
  1346. .destroy = intel_dp_destroy,
  1347. };
  1348. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  1349. .get_modes = intel_dp_get_modes,
  1350. .mode_valid = intel_dp_mode_valid,
  1351. .best_encoder = intel_attached_encoder,
  1352. };
  1353. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  1354. .destroy = intel_dp_encoder_destroy,
  1355. };
  1356. static void
  1357. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  1358. {
  1359. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  1360. if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
  1361. intel_dp_check_link_status(intel_dp);
  1362. }
  1363. /* Return which DP Port should be selected for Transcoder DP control */
  1364. int
  1365. intel_trans_dp_port_sel (struct drm_crtc *crtc)
  1366. {
  1367. struct drm_device *dev = crtc->dev;
  1368. struct drm_mode_config *mode_config = &dev->mode_config;
  1369. struct drm_encoder *encoder;
  1370. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  1371. struct intel_dp *intel_dp;
  1372. if (encoder->crtc != crtc)
  1373. continue;
  1374. intel_dp = enc_to_intel_dp(encoder);
  1375. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
  1376. return intel_dp->output_reg;
  1377. }
  1378. return -1;
  1379. }
  1380. /* check the VBT to see whether the eDP is on DP-D port */
  1381. bool intel_dpd_is_edp(struct drm_device *dev)
  1382. {
  1383. struct drm_i915_private *dev_priv = dev->dev_private;
  1384. struct child_device_config *p_child;
  1385. int i;
  1386. if (!dev_priv->child_dev_num)
  1387. return false;
  1388. for (i = 0; i < dev_priv->child_dev_num; i++) {
  1389. p_child = dev_priv->child_dev + i;
  1390. if (p_child->dvo_port == PORT_IDPD &&
  1391. p_child->device_type == DEVICE_TYPE_eDP)
  1392. return true;
  1393. }
  1394. return false;
  1395. }
  1396. void
  1397. intel_dp_init(struct drm_device *dev, int output_reg)
  1398. {
  1399. struct drm_i915_private *dev_priv = dev->dev_private;
  1400. struct drm_connector *connector;
  1401. struct intel_dp *intel_dp;
  1402. struct intel_encoder *intel_encoder;
  1403. struct intel_connector *intel_connector;
  1404. const char *name = NULL;
  1405. int type;
  1406. intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
  1407. if (!intel_dp)
  1408. return;
  1409. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1410. if (!intel_connector) {
  1411. kfree(intel_dp);
  1412. return;
  1413. }
  1414. intel_encoder = &intel_dp->base;
  1415. if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
  1416. if (intel_dpd_is_edp(dev))
  1417. intel_dp->is_pch_edp = true;
  1418. if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
  1419. type = DRM_MODE_CONNECTOR_eDP;
  1420. intel_encoder->type = INTEL_OUTPUT_EDP;
  1421. } else {
  1422. type = DRM_MODE_CONNECTOR_DisplayPort;
  1423. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  1424. }
  1425. connector = &intel_connector->base;
  1426. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  1427. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  1428. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1429. if (output_reg == DP_B || output_reg == PCH_DP_B)
  1430. intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
  1431. else if (output_reg == DP_C || output_reg == PCH_DP_C)
  1432. intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
  1433. else if (output_reg == DP_D || output_reg == PCH_DP_D)
  1434. intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
  1435. if (IS_eDP(intel_dp))
  1436. intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
  1437. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1438. connector->interlace_allowed = true;
  1439. connector->doublescan_allowed = 0;
  1440. intel_dp->output_reg = output_reg;
  1441. intel_dp->has_audio = false;
  1442. intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
  1443. drm_encoder_init(dev, &intel_encoder->enc, &intel_dp_enc_funcs,
  1444. DRM_MODE_ENCODER_TMDS);
  1445. drm_encoder_helper_add(&intel_encoder->enc, &intel_dp_helper_funcs);
  1446. drm_mode_connector_attach_encoder(&intel_connector->base,
  1447. &intel_encoder->enc);
  1448. drm_sysfs_connector_add(connector);
  1449. /* Set up the DDC bus. */
  1450. switch (output_reg) {
  1451. case DP_A:
  1452. name = "DPDDC-A";
  1453. break;
  1454. case DP_B:
  1455. case PCH_DP_B:
  1456. dev_priv->hotplug_supported_mask |=
  1457. HDMIB_HOTPLUG_INT_STATUS;
  1458. name = "DPDDC-B";
  1459. break;
  1460. case DP_C:
  1461. case PCH_DP_C:
  1462. dev_priv->hotplug_supported_mask |=
  1463. HDMIC_HOTPLUG_INT_STATUS;
  1464. name = "DPDDC-C";
  1465. break;
  1466. case DP_D:
  1467. case PCH_DP_D:
  1468. dev_priv->hotplug_supported_mask |=
  1469. HDMID_HOTPLUG_INT_STATUS;
  1470. name = "DPDDC-D";
  1471. break;
  1472. }
  1473. intel_dp_i2c_init(intel_dp, intel_connector, name);
  1474. intel_encoder->ddc_bus = &intel_dp->adapter;
  1475. intel_encoder->hot_plug = intel_dp_hot_plug;
  1476. if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
  1477. /* initialize panel mode from VBT if available for eDP */
  1478. if (dev_priv->lfp_lvds_vbt_mode) {
  1479. dev_priv->panel_fixed_mode =
  1480. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  1481. if (dev_priv->panel_fixed_mode) {
  1482. dev_priv->panel_fixed_mode->type |=
  1483. DRM_MODE_TYPE_PREFERRED;
  1484. }
  1485. }
  1486. }
  1487. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1488. * 0xd. Failure to do so will result in spurious interrupts being
  1489. * generated on the port when a cable is not attached.
  1490. */
  1491. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1492. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1493. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1494. }
  1495. }