resource_tracker.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. u8 port;
  52. };
  53. struct vlan_res {
  54. struct list_head list;
  55. u16 vlan;
  56. int ref_count;
  57. int vlan_index;
  58. u8 port;
  59. };
  60. struct res_common {
  61. struct list_head list;
  62. struct rb_node node;
  63. u64 res_id;
  64. int owner;
  65. int state;
  66. int from_state;
  67. int to_state;
  68. int removing;
  69. };
  70. enum {
  71. RES_ANY_BUSY = 1
  72. };
  73. struct res_gid {
  74. struct list_head list;
  75. u8 gid[16];
  76. enum mlx4_protocol prot;
  77. enum mlx4_steer_type steer;
  78. u64 reg_id;
  79. };
  80. enum res_qp_states {
  81. RES_QP_BUSY = RES_ANY_BUSY,
  82. /* QP number was allocated */
  83. RES_QP_RESERVED,
  84. /* ICM memory for QP context was mapped */
  85. RES_QP_MAPPED,
  86. /* QP is in hw ownership */
  87. RES_QP_HW
  88. };
  89. struct res_qp {
  90. struct res_common com;
  91. struct res_mtt *mtt;
  92. struct res_cq *rcq;
  93. struct res_cq *scq;
  94. struct res_srq *srq;
  95. struct list_head mcg_list;
  96. spinlock_t mcg_spl;
  97. int local_qpn;
  98. atomic_t ref_count;
  99. u32 qpc_flags;
  100. u8 sched_queue;
  101. };
  102. enum res_mtt_states {
  103. RES_MTT_BUSY = RES_ANY_BUSY,
  104. RES_MTT_ALLOCATED,
  105. };
  106. static inline const char *mtt_states_str(enum res_mtt_states state)
  107. {
  108. switch (state) {
  109. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  110. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  111. default: return "Unknown";
  112. }
  113. }
  114. struct res_mtt {
  115. struct res_common com;
  116. int order;
  117. atomic_t ref_count;
  118. };
  119. enum res_mpt_states {
  120. RES_MPT_BUSY = RES_ANY_BUSY,
  121. RES_MPT_RESERVED,
  122. RES_MPT_MAPPED,
  123. RES_MPT_HW,
  124. };
  125. struct res_mpt {
  126. struct res_common com;
  127. struct res_mtt *mtt;
  128. int key;
  129. };
  130. enum res_eq_states {
  131. RES_EQ_BUSY = RES_ANY_BUSY,
  132. RES_EQ_RESERVED,
  133. RES_EQ_HW,
  134. };
  135. struct res_eq {
  136. struct res_common com;
  137. struct res_mtt *mtt;
  138. };
  139. enum res_cq_states {
  140. RES_CQ_BUSY = RES_ANY_BUSY,
  141. RES_CQ_ALLOCATED,
  142. RES_CQ_HW,
  143. };
  144. struct res_cq {
  145. struct res_common com;
  146. struct res_mtt *mtt;
  147. atomic_t ref_count;
  148. };
  149. enum res_srq_states {
  150. RES_SRQ_BUSY = RES_ANY_BUSY,
  151. RES_SRQ_ALLOCATED,
  152. RES_SRQ_HW,
  153. };
  154. struct res_srq {
  155. struct res_common com;
  156. struct res_mtt *mtt;
  157. struct res_cq *cq;
  158. atomic_t ref_count;
  159. };
  160. enum res_counter_states {
  161. RES_COUNTER_BUSY = RES_ANY_BUSY,
  162. RES_COUNTER_ALLOCATED,
  163. };
  164. struct res_counter {
  165. struct res_common com;
  166. int port;
  167. };
  168. enum res_xrcdn_states {
  169. RES_XRCD_BUSY = RES_ANY_BUSY,
  170. RES_XRCD_ALLOCATED,
  171. };
  172. struct res_xrcdn {
  173. struct res_common com;
  174. int port;
  175. };
  176. enum res_fs_rule_states {
  177. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  178. RES_FS_RULE_ALLOCATED,
  179. };
  180. struct res_fs_rule {
  181. struct res_common com;
  182. int qpn;
  183. };
  184. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  185. {
  186. struct rb_node *node = root->rb_node;
  187. while (node) {
  188. struct res_common *res = container_of(node, struct res_common,
  189. node);
  190. if (res_id < res->res_id)
  191. node = node->rb_left;
  192. else if (res_id > res->res_id)
  193. node = node->rb_right;
  194. else
  195. return res;
  196. }
  197. return NULL;
  198. }
  199. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  200. {
  201. struct rb_node **new = &(root->rb_node), *parent = NULL;
  202. /* Figure out where to put new node */
  203. while (*new) {
  204. struct res_common *this = container_of(*new, struct res_common,
  205. node);
  206. parent = *new;
  207. if (res->res_id < this->res_id)
  208. new = &((*new)->rb_left);
  209. else if (res->res_id > this->res_id)
  210. new = &((*new)->rb_right);
  211. else
  212. return -EEXIST;
  213. }
  214. /* Add new node and rebalance tree. */
  215. rb_link_node(&res->node, parent, new);
  216. rb_insert_color(&res->node, root);
  217. return 0;
  218. }
  219. enum qp_transition {
  220. QP_TRANS_INIT2RTR,
  221. QP_TRANS_RTR2RTS,
  222. QP_TRANS_RTS2RTS,
  223. QP_TRANS_SQERR2RTS,
  224. QP_TRANS_SQD2SQD,
  225. QP_TRANS_SQD2RTS
  226. };
  227. /* For Debug uses */
  228. static const char *ResourceType(enum mlx4_resource rt)
  229. {
  230. switch (rt) {
  231. case RES_QP: return "RES_QP";
  232. case RES_CQ: return "RES_CQ";
  233. case RES_SRQ: return "RES_SRQ";
  234. case RES_MPT: return "RES_MPT";
  235. case RES_MTT: return "RES_MTT";
  236. case RES_MAC: return "RES_MAC";
  237. case RES_VLAN: return "RES_VLAN";
  238. case RES_EQ: return "RES_EQ";
  239. case RES_COUNTER: return "RES_COUNTER";
  240. case RES_FS_RULE: return "RES_FS_RULE";
  241. case RES_XRCD: return "RES_XRCD";
  242. default: return "Unknown resource type !!!";
  243. };
  244. }
  245. static void rem_slave_vlans(struct mlx4_dev *dev, int slave);
  246. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  247. {
  248. struct mlx4_priv *priv = mlx4_priv(dev);
  249. int i;
  250. int t;
  251. priv->mfunc.master.res_tracker.slave_list =
  252. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  253. GFP_KERNEL);
  254. if (!priv->mfunc.master.res_tracker.slave_list)
  255. return -ENOMEM;
  256. for (i = 0 ; i < dev->num_slaves; i++) {
  257. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  258. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  259. slave_list[i].res_list[t]);
  260. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  261. }
  262. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  263. dev->num_slaves);
  264. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  265. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  266. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  267. return 0 ;
  268. }
  269. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  270. enum mlx4_res_tracker_free_type type)
  271. {
  272. struct mlx4_priv *priv = mlx4_priv(dev);
  273. int i;
  274. if (priv->mfunc.master.res_tracker.slave_list) {
  275. if (type != RES_TR_FREE_STRUCTS_ONLY) {
  276. for (i = 0; i < dev->num_slaves; i++) {
  277. if (type == RES_TR_FREE_ALL ||
  278. dev->caps.function != i)
  279. mlx4_delete_all_resources_for_slave(dev, i);
  280. }
  281. /* free master's vlans */
  282. i = dev->caps.function;
  283. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  284. rem_slave_vlans(dev, i);
  285. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  286. }
  287. if (type != RES_TR_FREE_SLAVES_ONLY) {
  288. kfree(priv->mfunc.master.res_tracker.slave_list);
  289. priv->mfunc.master.res_tracker.slave_list = NULL;
  290. }
  291. }
  292. }
  293. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  294. struct mlx4_cmd_mailbox *inbox)
  295. {
  296. u8 sched = *(u8 *)(inbox->buf + 64);
  297. u8 orig_index = *(u8 *)(inbox->buf + 35);
  298. u8 new_index;
  299. struct mlx4_priv *priv = mlx4_priv(dev);
  300. int port;
  301. port = (sched >> 6 & 1) + 1;
  302. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  303. *(u8 *)(inbox->buf + 35) = new_index;
  304. }
  305. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  306. u8 slave)
  307. {
  308. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  309. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  310. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  311. if (MLX4_QP_ST_UD == ts)
  312. qp_ctx->pri_path.mgid_index = 0x80 | slave;
  313. if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_UC == ts) {
  314. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  315. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  316. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  317. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  318. }
  319. }
  320. static int update_vport_qp_param(struct mlx4_dev *dev,
  321. struct mlx4_cmd_mailbox *inbox,
  322. u8 slave, u32 qpn)
  323. {
  324. struct mlx4_qp_context *qpc = inbox->buf + 8;
  325. struct mlx4_vport_oper_state *vp_oper;
  326. struct mlx4_priv *priv;
  327. u32 qp_type;
  328. int port;
  329. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  330. priv = mlx4_priv(dev);
  331. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  332. if (MLX4_VGT != vp_oper->state.default_vlan) {
  333. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  334. if (MLX4_QP_ST_RC == qp_type ||
  335. (MLX4_QP_ST_UD == qp_type &&
  336. !mlx4_is_qp_reserved(dev, qpn)))
  337. return -EINVAL;
  338. /* the reserved QPs (special, proxy, tunnel)
  339. * do not operate over vlans
  340. */
  341. if (mlx4_is_qp_reserved(dev, qpn))
  342. return 0;
  343. /* force strip vlan by clear vsd */
  344. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  345. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  346. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  347. qpc->pri_path.vlan_control =
  348. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  349. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  350. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  351. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  352. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  353. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  354. } else if (0 != vp_oper->state.default_vlan) {
  355. qpc->pri_path.vlan_control =
  356. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  357. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  358. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  359. } else { /* priority tagged */
  360. qpc->pri_path.vlan_control =
  361. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  362. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  363. }
  364. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  365. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  366. qpc->pri_path.fl |= MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  367. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  368. qpc->pri_path.sched_queue &= 0xC7;
  369. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  370. }
  371. if (vp_oper->state.spoofchk) {
  372. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  373. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  374. }
  375. return 0;
  376. }
  377. static int mpt_mask(struct mlx4_dev *dev)
  378. {
  379. return dev->caps.num_mpts - 1;
  380. }
  381. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  382. enum mlx4_resource type)
  383. {
  384. struct mlx4_priv *priv = mlx4_priv(dev);
  385. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  386. res_id);
  387. }
  388. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  389. enum mlx4_resource type,
  390. void *res)
  391. {
  392. struct res_common *r;
  393. int err = 0;
  394. spin_lock_irq(mlx4_tlock(dev));
  395. r = find_res(dev, res_id, type);
  396. if (!r) {
  397. err = -ENONET;
  398. goto exit;
  399. }
  400. if (r->state == RES_ANY_BUSY) {
  401. err = -EBUSY;
  402. goto exit;
  403. }
  404. if (r->owner != slave) {
  405. err = -EPERM;
  406. goto exit;
  407. }
  408. r->from_state = r->state;
  409. r->state = RES_ANY_BUSY;
  410. if (res)
  411. *((struct res_common **)res) = r;
  412. exit:
  413. spin_unlock_irq(mlx4_tlock(dev));
  414. return err;
  415. }
  416. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  417. enum mlx4_resource type,
  418. u64 res_id, int *slave)
  419. {
  420. struct res_common *r;
  421. int err = -ENOENT;
  422. int id = res_id;
  423. if (type == RES_QP)
  424. id &= 0x7fffff;
  425. spin_lock(mlx4_tlock(dev));
  426. r = find_res(dev, id, type);
  427. if (r) {
  428. *slave = r->owner;
  429. err = 0;
  430. }
  431. spin_unlock(mlx4_tlock(dev));
  432. return err;
  433. }
  434. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  435. enum mlx4_resource type)
  436. {
  437. struct res_common *r;
  438. spin_lock_irq(mlx4_tlock(dev));
  439. r = find_res(dev, res_id, type);
  440. if (r)
  441. r->state = r->from_state;
  442. spin_unlock_irq(mlx4_tlock(dev));
  443. }
  444. static struct res_common *alloc_qp_tr(int id)
  445. {
  446. struct res_qp *ret;
  447. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  448. if (!ret)
  449. return NULL;
  450. ret->com.res_id = id;
  451. ret->com.state = RES_QP_RESERVED;
  452. ret->local_qpn = id;
  453. INIT_LIST_HEAD(&ret->mcg_list);
  454. spin_lock_init(&ret->mcg_spl);
  455. atomic_set(&ret->ref_count, 0);
  456. return &ret->com;
  457. }
  458. static struct res_common *alloc_mtt_tr(int id, int order)
  459. {
  460. struct res_mtt *ret;
  461. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  462. if (!ret)
  463. return NULL;
  464. ret->com.res_id = id;
  465. ret->order = order;
  466. ret->com.state = RES_MTT_ALLOCATED;
  467. atomic_set(&ret->ref_count, 0);
  468. return &ret->com;
  469. }
  470. static struct res_common *alloc_mpt_tr(int id, int key)
  471. {
  472. struct res_mpt *ret;
  473. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  474. if (!ret)
  475. return NULL;
  476. ret->com.res_id = id;
  477. ret->com.state = RES_MPT_RESERVED;
  478. ret->key = key;
  479. return &ret->com;
  480. }
  481. static struct res_common *alloc_eq_tr(int id)
  482. {
  483. struct res_eq *ret;
  484. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  485. if (!ret)
  486. return NULL;
  487. ret->com.res_id = id;
  488. ret->com.state = RES_EQ_RESERVED;
  489. return &ret->com;
  490. }
  491. static struct res_common *alloc_cq_tr(int id)
  492. {
  493. struct res_cq *ret;
  494. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  495. if (!ret)
  496. return NULL;
  497. ret->com.res_id = id;
  498. ret->com.state = RES_CQ_ALLOCATED;
  499. atomic_set(&ret->ref_count, 0);
  500. return &ret->com;
  501. }
  502. static struct res_common *alloc_srq_tr(int id)
  503. {
  504. struct res_srq *ret;
  505. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  506. if (!ret)
  507. return NULL;
  508. ret->com.res_id = id;
  509. ret->com.state = RES_SRQ_ALLOCATED;
  510. atomic_set(&ret->ref_count, 0);
  511. return &ret->com;
  512. }
  513. static struct res_common *alloc_counter_tr(int id)
  514. {
  515. struct res_counter *ret;
  516. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  517. if (!ret)
  518. return NULL;
  519. ret->com.res_id = id;
  520. ret->com.state = RES_COUNTER_ALLOCATED;
  521. return &ret->com;
  522. }
  523. static struct res_common *alloc_xrcdn_tr(int id)
  524. {
  525. struct res_xrcdn *ret;
  526. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  527. if (!ret)
  528. return NULL;
  529. ret->com.res_id = id;
  530. ret->com.state = RES_XRCD_ALLOCATED;
  531. return &ret->com;
  532. }
  533. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  534. {
  535. struct res_fs_rule *ret;
  536. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  537. if (!ret)
  538. return NULL;
  539. ret->com.res_id = id;
  540. ret->com.state = RES_FS_RULE_ALLOCATED;
  541. ret->qpn = qpn;
  542. return &ret->com;
  543. }
  544. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  545. int extra)
  546. {
  547. struct res_common *ret;
  548. switch (type) {
  549. case RES_QP:
  550. ret = alloc_qp_tr(id);
  551. break;
  552. case RES_MPT:
  553. ret = alloc_mpt_tr(id, extra);
  554. break;
  555. case RES_MTT:
  556. ret = alloc_mtt_tr(id, extra);
  557. break;
  558. case RES_EQ:
  559. ret = alloc_eq_tr(id);
  560. break;
  561. case RES_CQ:
  562. ret = alloc_cq_tr(id);
  563. break;
  564. case RES_SRQ:
  565. ret = alloc_srq_tr(id);
  566. break;
  567. case RES_MAC:
  568. printk(KERN_ERR "implementation missing\n");
  569. return NULL;
  570. case RES_COUNTER:
  571. ret = alloc_counter_tr(id);
  572. break;
  573. case RES_XRCD:
  574. ret = alloc_xrcdn_tr(id);
  575. break;
  576. case RES_FS_RULE:
  577. ret = alloc_fs_rule_tr(id, extra);
  578. break;
  579. default:
  580. return NULL;
  581. }
  582. if (ret)
  583. ret->owner = slave;
  584. return ret;
  585. }
  586. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  587. enum mlx4_resource type, int extra)
  588. {
  589. int i;
  590. int err;
  591. struct mlx4_priv *priv = mlx4_priv(dev);
  592. struct res_common **res_arr;
  593. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  594. struct rb_root *root = &tracker->res_tree[type];
  595. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  596. if (!res_arr)
  597. return -ENOMEM;
  598. for (i = 0; i < count; ++i) {
  599. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  600. if (!res_arr[i]) {
  601. for (--i; i >= 0; --i)
  602. kfree(res_arr[i]);
  603. kfree(res_arr);
  604. return -ENOMEM;
  605. }
  606. }
  607. spin_lock_irq(mlx4_tlock(dev));
  608. for (i = 0; i < count; ++i) {
  609. if (find_res(dev, base + i, type)) {
  610. err = -EEXIST;
  611. goto undo;
  612. }
  613. err = res_tracker_insert(root, res_arr[i]);
  614. if (err)
  615. goto undo;
  616. list_add_tail(&res_arr[i]->list,
  617. &tracker->slave_list[slave].res_list[type]);
  618. }
  619. spin_unlock_irq(mlx4_tlock(dev));
  620. kfree(res_arr);
  621. return 0;
  622. undo:
  623. for (--i; i >= base; --i)
  624. rb_erase(&res_arr[i]->node, root);
  625. spin_unlock_irq(mlx4_tlock(dev));
  626. for (i = 0; i < count; ++i)
  627. kfree(res_arr[i]);
  628. kfree(res_arr);
  629. return err;
  630. }
  631. static int remove_qp_ok(struct res_qp *res)
  632. {
  633. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  634. !list_empty(&res->mcg_list)) {
  635. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  636. res->com.state, atomic_read(&res->ref_count));
  637. return -EBUSY;
  638. } else if (res->com.state != RES_QP_RESERVED) {
  639. return -EPERM;
  640. }
  641. return 0;
  642. }
  643. static int remove_mtt_ok(struct res_mtt *res, int order)
  644. {
  645. if (res->com.state == RES_MTT_BUSY ||
  646. atomic_read(&res->ref_count)) {
  647. printk(KERN_DEBUG "%s-%d: state %s, ref_count %d\n",
  648. __func__, __LINE__,
  649. mtt_states_str(res->com.state),
  650. atomic_read(&res->ref_count));
  651. return -EBUSY;
  652. } else if (res->com.state != RES_MTT_ALLOCATED)
  653. return -EPERM;
  654. else if (res->order != order)
  655. return -EINVAL;
  656. return 0;
  657. }
  658. static int remove_mpt_ok(struct res_mpt *res)
  659. {
  660. if (res->com.state == RES_MPT_BUSY)
  661. return -EBUSY;
  662. else if (res->com.state != RES_MPT_RESERVED)
  663. return -EPERM;
  664. return 0;
  665. }
  666. static int remove_eq_ok(struct res_eq *res)
  667. {
  668. if (res->com.state == RES_MPT_BUSY)
  669. return -EBUSY;
  670. else if (res->com.state != RES_MPT_RESERVED)
  671. return -EPERM;
  672. return 0;
  673. }
  674. static int remove_counter_ok(struct res_counter *res)
  675. {
  676. if (res->com.state == RES_COUNTER_BUSY)
  677. return -EBUSY;
  678. else if (res->com.state != RES_COUNTER_ALLOCATED)
  679. return -EPERM;
  680. return 0;
  681. }
  682. static int remove_xrcdn_ok(struct res_xrcdn *res)
  683. {
  684. if (res->com.state == RES_XRCD_BUSY)
  685. return -EBUSY;
  686. else if (res->com.state != RES_XRCD_ALLOCATED)
  687. return -EPERM;
  688. return 0;
  689. }
  690. static int remove_fs_rule_ok(struct res_fs_rule *res)
  691. {
  692. if (res->com.state == RES_FS_RULE_BUSY)
  693. return -EBUSY;
  694. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  695. return -EPERM;
  696. return 0;
  697. }
  698. static int remove_cq_ok(struct res_cq *res)
  699. {
  700. if (res->com.state == RES_CQ_BUSY)
  701. return -EBUSY;
  702. else if (res->com.state != RES_CQ_ALLOCATED)
  703. return -EPERM;
  704. return 0;
  705. }
  706. static int remove_srq_ok(struct res_srq *res)
  707. {
  708. if (res->com.state == RES_SRQ_BUSY)
  709. return -EBUSY;
  710. else if (res->com.state != RES_SRQ_ALLOCATED)
  711. return -EPERM;
  712. return 0;
  713. }
  714. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  715. {
  716. switch (type) {
  717. case RES_QP:
  718. return remove_qp_ok((struct res_qp *)res);
  719. case RES_CQ:
  720. return remove_cq_ok((struct res_cq *)res);
  721. case RES_SRQ:
  722. return remove_srq_ok((struct res_srq *)res);
  723. case RES_MPT:
  724. return remove_mpt_ok((struct res_mpt *)res);
  725. case RES_MTT:
  726. return remove_mtt_ok((struct res_mtt *)res, extra);
  727. case RES_MAC:
  728. return -ENOSYS;
  729. case RES_EQ:
  730. return remove_eq_ok((struct res_eq *)res);
  731. case RES_COUNTER:
  732. return remove_counter_ok((struct res_counter *)res);
  733. case RES_XRCD:
  734. return remove_xrcdn_ok((struct res_xrcdn *)res);
  735. case RES_FS_RULE:
  736. return remove_fs_rule_ok((struct res_fs_rule *)res);
  737. default:
  738. return -EINVAL;
  739. }
  740. }
  741. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  742. enum mlx4_resource type, int extra)
  743. {
  744. u64 i;
  745. int err;
  746. struct mlx4_priv *priv = mlx4_priv(dev);
  747. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  748. struct res_common *r;
  749. spin_lock_irq(mlx4_tlock(dev));
  750. for (i = base; i < base + count; ++i) {
  751. r = res_tracker_lookup(&tracker->res_tree[type], i);
  752. if (!r) {
  753. err = -ENOENT;
  754. goto out;
  755. }
  756. if (r->owner != slave) {
  757. err = -EPERM;
  758. goto out;
  759. }
  760. err = remove_ok(r, type, extra);
  761. if (err)
  762. goto out;
  763. }
  764. for (i = base; i < base + count; ++i) {
  765. r = res_tracker_lookup(&tracker->res_tree[type], i);
  766. rb_erase(&r->node, &tracker->res_tree[type]);
  767. list_del(&r->list);
  768. kfree(r);
  769. }
  770. err = 0;
  771. out:
  772. spin_unlock_irq(mlx4_tlock(dev));
  773. return err;
  774. }
  775. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  776. enum res_qp_states state, struct res_qp **qp,
  777. int alloc)
  778. {
  779. struct mlx4_priv *priv = mlx4_priv(dev);
  780. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  781. struct res_qp *r;
  782. int err = 0;
  783. spin_lock_irq(mlx4_tlock(dev));
  784. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  785. if (!r)
  786. err = -ENOENT;
  787. else if (r->com.owner != slave)
  788. err = -EPERM;
  789. else {
  790. switch (state) {
  791. case RES_QP_BUSY:
  792. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  793. __func__, r->com.res_id);
  794. err = -EBUSY;
  795. break;
  796. case RES_QP_RESERVED:
  797. if (r->com.state == RES_QP_MAPPED && !alloc)
  798. break;
  799. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  800. err = -EINVAL;
  801. break;
  802. case RES_QP_MAPPED:
  803. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  804. r->com.state == RES_QP_HW)
  805. break;
  806. else {
  807. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  808. r->com.res_id);
  809. err = -EINVAL;
  810. }
  811. break;
  812. case RES_QP_HW:
  813. if (r->com.state != RES_QP_MAPPED)
  814. err = -EINVAL;
  815. break;
  816. default:
  817. err = -EINVAL;
  818. }
  819. if (!err) {
  820. r->com.from_state = r->com.state;
  821. r->com.to_state = state;
  822. r->com.state = RES_QP_BUSY;
  823. if (qp)
  824. *qp = r;
  825. }
  826. }
  827. spin_unlock_irq(mlx4_tlock(dev));
  828. return err;
  829. }
  830. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  831. enum res_mpt_states state, struct res_mpt **mpt)
  832. {
  833. struct mlx4_priv *priv = mlx4_priv(dev);
  834. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  835. struct res_mpt *r;
  836. int err = 0;
  837. spin_lock_irq(mlx4_tlock(dev));
  838. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  839. if (!r)
  840. err = -ENOENT;
  841. else if (r->com.owner != slave)
  842. err = -EPERM;
  843. else {
  844. switch (state) {
  845. case RES_MPT_BUSY:
  846. err = -EINVAL;
  847. break;
  848. case RES_MPT_RESERVED:
  849. if (r->com.state != RES_MPT_MAPPED)
  850. err = -EINVAL;
  851. break;
  852. case RES_MPT_MAPPED:
  853. if (r->com.state != RES_MPT_RESERVED &&
  854. r->com.state != RES_MPT_HW)
  855. err = -EINVAL;
  856. break;
  857. case RES_MPT_HW:
  858. if (r->com.state != RES_MPT_MAPPED)
  859. err = -EINVAL;
  860. break;
  861. default:
  862. err = -EINVAL;
  863. }
  864. if (!err) {
  865. r->com.from_state = r->com.state;
  866. r->com.to_state = state;
  867. r->com.state = RES_MPT_BUSY;
  868. if (mpt)
  869. *mpt = r;
  870. }
  871. }
  872. spin_unlock_irq(mlx4_tlock(dev));
  873. return err;
  874. }
  875. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  876. enum res_eq_states state, struct res_eq **eq)
  877. {
  878. struct mlx4_priv *priv = mlx4_priv(dev);
  879. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  880. struct res_eq *r;
  881. int err = 0;
  882. spin_lock_irq(mlx4_tlock(dev));
  883. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  884. if (!r)
  885. err = -ENOENT;
  886. else if (r->com.owner != slave)
  887. err = -EPERM;
  888. else {
  889. switch (state) {
  890. case RES_EQ_BUSY:
  891. err = -EINVAL;
  892. break;
  893. case RES_EQ_RESERVED:
  894. if (r->com.state != RES_EQ_HW)
  895. err = -EINVAL;
  896. break;
  897. case RES_EQ_HW:
  898. if (r->com.state != RES_EQ_RESERVED)
  899. err = -EINVAL;
  900. break;
  901. default:
  902. err = -EINVAL;
  903. }
  904. if (!err) {
  905. r->com.from_state = r->com.state;
  906. r->com.to_state = state;
  907. r->com.state = RES_EQ_BUSY;
  908. if (eq)
  909. *eq = r;
  910. }
  911. }
  912. spin_unlock_irq(mlx4_tlock(dev));
  913. return err;
  914. }
  915. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  916. enum res_cq_states state, struct res_cq **cq)
  917. {
  918. struct mlx4_priv *priv = mlx4_priv(dev);
  919. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  920. struct res_cq *r;
  921. int err;
  922. spin_lock_irq(mlx4_tlock(dev));
  923. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  924. if (!r)
  925. err = -ENOENT;
  926. else if (r->com.owner != slave)
  927. err = -EPERM;
  928. else {
  929. switch (state) {
  930. case RES_CQ_BUSY:
  931. err = -EBUSY;
  932. break;
  933. case RES_CQ_ALLOCATED:
  934. if (r->com.state != RES_CQ_HW)
  935. err = -EINVAL;
  936. else if (atomic_read(&r->ref_count))
  937. err = -EBUSY;
  938. else
  939. err = 0;
  940. break;
  941. case RES_CQ_HW:
  942. if (r->com.state != RES_CQ_ALLOCATED)
  943. err = -EINVAL;
  944. else
  945. err = 0;
  946. break;
  947. default:
  948. err = -EINVAL;
  949. }
  950. if (!err) {
  951. r->com.from_state = r->com.state;
  952. r->com.to_state = state;
  953. r->com.state = RES_CQ_BUSY;
  954. if (cq)
  955. *cq = r;
  956. }
  957. }
  958. spin_unlock_irq(mlx4_tlock(dev));
  959. return err;
  960. }
  961. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  962. enum res_cq_states state, struct res_srq **srq)
  963. {
  964. struct mlx4_priv *priv = mlx4_priv(dev);
  965. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  966. struct res_srq *r;
  967. int err = 0;
  968. spin_lock_irq(mlx4_tlock(dev));
  969. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  970. if (!r)
  971. err = -ENOENT;
  972. else if (r->com.owner != slave)
  973. err = -EPERM;
  974. else {
  975. switch (state) {
  976. case RES_SRQ_BUSY:
  977. err = -EINVAL;
  978. break;
  979. case RES_SRQ_ALLOCATED:
  980. if (r->com.state != RES_SRQ_HW)
  981. err = -EINVAL;
  982. else if (atomic_read(&r->ref_count))
  983. err = -EBUSY;
  984. break;
  985. case RES_SRQ_HW:
  986. if (r->com.state != RES_SRQ_ALLOCATED)
  987. err = -EINVAL;
  988. break;
  989. default:
  990. err = -EINVAL;
  991. }
  992. if (!err) {
  993. r->com.from_state = r->com.state;
  994. r->com.to_state = state;
  995. r->com.state = RES_SRQ_BUSY;
  996. if (srq)
  997. *srq = r;
  998. }
  999. }
  1000. spin_unlock_irq(mlx4_tlock(dev));
  1001. return err;
  1002. }
  1003. static void res_abort_move(struct mlx4_dev *dev, int slave,
  1004. enum mlx4_resource type, int id)
  1005. {
  1006. struct mlx4_priv *priv = mlx4_priv(dev);
  1007. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1008. struct res_common *r;
  1009. spin_lock_irq(mlx4_tlock(dev));
  1010. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1011. if (r && (r->owner == slave))
  1012. r->state = r->from_state;
  1013. spin_unlock_irq(mlx4_tlock(dev));
  1014. }
  1015. static void res_end_move(struct mlx4_dev *dev, int slave,
  1016. enum mlx4_resource type, int id)
  1017. {
  1018. struct mlx4_priv *priv = mlx4_priv(dev);
  1019. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1020. struct res_common *r;
  1021. spin_lock_irq(mlx4_tlock(dev));
  1022. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1023. if (r && (r->owner == slave))
  1024. r->state = r->to_state;
  1025. spin_unlock_irq(mlx4_tlock(dev));
  1026. }
  1027. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1028. {
  1029. return mlx4_is_qp_reserved(dev, qpn) &&
  1030. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1031. }
  1032. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1033. {
  1034. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1035. }
  1036. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1037. u64 in_param, u64 *out_param)
  1038. {
  1039. int err;
  1040. int count;
  1041. int align;
  1042. int base;
  1043. int qpn;
  1044. switch (op) {
  1045. case RES_OP_RESERVE:
  1046. count = get_param_l(&in_param);
  1047. align = get_param_h(&in_param);
  1048. err = __mlx4_qp_reserve_range(dev, count, align, &base);
  1049. if (err)
  1050. return err;
  1051. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1052. if (err) {
  1053. __mlx4_qp_release_range(dev, base, count);
  1054. return err;
  1055. }
  1056. set_param_l(out_param, base);
  1057. break;
  1058. case RES_OP_MAP_ICM:
  1059. qpn = get_param_l(&in_param) & 0x7fffff;
  1060. if (valid_reserved(dev, slave, qpn)) {
  1061. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1062. if (err)
  1063. return err;
  1064. }
  1065. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1066. NULL, 1);
  1067. if (err)
  1068. return err;
  1069. if (!fw_reserved(dev, qpn)) {
  1070. err = __mlx4_qp_alloc_icm(dev, qpn);
  1071. if (err) {
  1072. res_abort_move(dev, slave, RES_QP, qpn);
  1073. return err;
  1074. }
  1075. }
  1076. res_end_move(dev, slave, RES_QP, qpn);
  1077. break;
  1078. default:
  1079. err = -EINVAL;
  1080. break;
  1081. }
  1082. return err;
  1083. }
  1084. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1085. u64 in_param, u64 *out_param)
  1086. {
  1087. int err = -EINVAL;
  1088. int base;
  1089. int order;
  1090. if (op != RES_OP_RESERVE_AND_MAP)
  1091. return err;
  1092. order = get_param_l(&in_param);
  1093. base = __mlx4_alloc_mtt_range(dev, order);
  1094. if (base == -1)
  1095. return -ENOMEM;
  1096. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1097. if (err)
  1098. __mlx4_free_mtt_range(dev, base, order);
  1099. else
  1100. set_param_l(out_param, base);
  1101. return err;
  1102. }
  1103. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1104. u64 in_param, u64 *out_param)
  1105. {
  1106. int err = -EINVAL;
  1107. int index;
  1108. int id;
  1109. struct res_mpt *mpt;
  1110. switch (op) {
  1111. case RES_OP_RESERVE:
  1112. index = __mlx4_mpt_reserve(dev);
  1113. if (index == -1)
  1114. break;
  1115. id = index & mpt_mask(dev);
  1116. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1117. if (err) {
  1118. __mlx4_mpt_release(dev, index);
  1119. break;
  1120. }
  1121. set_param_l(out_param, index);
  1122. break;
  1123. case RES_OP_MAP_ICM:
  1124. index = get_param_l(&in_param);
  1125. id = index & mpt_mask(dev);
  1126. err = mr_res_start_move_to(dev, slave, id,
  1127. RES_MPT_MAPPED, &mpt);
  1128. if (err)
  1129. return err;
  1130. err = __mlx4_mpt_alloc_icm(dev, mpt->key);
  1131. if (err) {
  1132. res_abort_move(dev, slave, RES_MPT, id);
  1133. return err;
  1134. }
  1135. res_end_move(dev, slave, RES_MPT, id);
  1136. break;
  1137. }
  1138. return err;
  1139. }
  1140. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1141. u64 in_param, u64 *out_param)
  1142. {
  1143. int cqn;
  1144. int err;
  1145. switch (op) {
  1146. case RES_OP_RESERVE_AND_MAP:
  1147. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1148. if (err)
  1149. break;
  1150. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1151. if (err) {
  1152. __mlx4_cq_free_icm(dev, cqn);
  1153. break;
  1154. }
  1155. set_param_l(out_param, cqn);
  1156. break;
  1157. default:
  1158. err = -EINVAL;
  1159. }
  1160. return err;
  1161. }
  1162. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1163. u64 in_param, u64 *out_param)
  1164. {
  1165. int srqn;
  1166. int err;
  1167. switch (op) {
  1168. case RES_OP_RESERVE_AND_MAP:
  1169. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1170. if (err)
  1171. break;
  1172. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1173. if (err) {
  1174. __mlx4_srq_free_icm(dev, srqn);
  1175. break;
  1176. }
  1177. set_param_l(out_param, srqn);
  1178. break;
  1179. default:
  1180. err = -EINVAL;
  1181. }
  1182. return err;
  1183. }
  1184. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port)
  1185. {
  1186. struct mlx4_priv *priv = mlx4_priv(dev);
  1187. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1188. struct mac_res *res;
  1189. res = kzalloc(sizeof *res, GFP_KERNEL);
  1190. if (!res)
  1191. return -ENOMEM;
  1192. res->mac = mac;
  1193. res->port = (u8) port;
  1194. list_add_tail(&res->list,
  1195. &tracker->slave_list[slave].res_list[RES_MAC]);
  1196. return 0;
  1197. }
  1198. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1199. int port)
  1200. {
  1201. struct mlx4_priv *priv = mlx4_priv(dev);
  1202. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1203. struct list_head *mac_list =
  1204. &tracker->slave_list[slave].res_list[RES_MAC];
  1205. struct mac_res *res, *tmp;
  1206. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1207. if (res->mac == mac && res->port == (u8) port) {
  1208. list_del(&res->list);
  1209. kfree(res);
  1210. break;
  1211. }
  1212. }
  1213. }
  1214. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1215. {
  1216. struct mlx4_priv *priv = mlx4_priv(dev);
  1217. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1218. struct list_head *mac_list =
  1219. &tracker->slave_list[slave].res_list[RES_MAC];
  1220. struct mac_res *res, *tmp;
  1221. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1222. list_del(&res->list);
  1223. __mlx4_unregister_mac(dev, res->port, res->mac);
  1224. kfree(res);
  1225. }
  1226. }
  1227. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1228. u64 in_param, u64 *out_param, int in_port)
  1229. {
  1230. int err = -EINVAL;
  1231. int port;
  1232. u64 mac;
  1233. if (op != RES_OP_RESERVE_AND_MAP)
  1234. return err;
  1235. port = !in_port ? get_param_l(out_param) : in_port;
  1236. mac = in_param;
  1237. err = __mlx4_register_mac(dev, port, mac);
  1238. if (err >= 0) {
  1239. set_param_l(out_param, err);
  1240. err = 0;
  1241. }
  1242. if (!err) {
  1243. err = mac_add_to_slave(dev, slave, mac, port);
  1244. if (err)
  1245. __mlx4_unregister_mac(dev, port, mac);
  1246. }
  1247. return err;
  1248. }
  1249. static int vlan_add_to_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1250. int port, int vlan_index)
  1251. {
  1252. struct mlx4_priv *priv = mlx4_priv(dev);
  1253. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1254. struct list_head *vlan_list =
  1255. &tracker->slave_list[slave].res_list[RES_VLAN];
  1256. struct vlan_res *res, *tmp;
  1257. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1258. if (res->vlan == vlan && res->port == (u8) port) {
  1259. /* vlan found. update ref count */
  1260. ++res->ref_count;
  1261. return 0;
  1262. }
  1263. }
  1264. res = kzalloc(sizeof(*res), GFP_KERNEL);
  1265. if (!res)
  1266. return -ENOMEM;
  1267. res->vlan = vlan;
  1268. res->port = (u8) port;
  1269. res->vlan_index = vlan_index;
  1270. res->ref_count = 1;
  1271. list_add_tail(&res->list,
  1272. &tracker->slave_list[slave].res_list[RES_VLAN]);
  1273. return 0;
  1274. }
  1275. static void vlan_del_from_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1276. int port)
  1277. {
  1278. struct mlx4_priv *priv = mlx4_priv(dev);
  1279. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1280. struct list_head *vlan_list =
  1281. &tracker->slave_list[slave].res_list[RES_VLAN];
  1282. struct vlan_res *res, *tmp;
  1283. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1284. if (res->vlan == vlan && res->port == (u8) port) {
  1285. if (!--res->ref_count) {
  1286. list_del(&res->list);
  1287. kfree(res);
  1288. }
  1289. break;
  1290. }
  1291. }
  1292. }
  1293. static void rem_slave_vlans(struct mlx4_dev *dev, int slave)
  1294. {
  1295. struct mlx4_priv *priv = mlx4_priv(dev);
  1296. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1297. struct list_head *vlan_list =
  1298. &tracker->slave_list[slave].res_list[RES_VLAN];
  1299. struct vlan_res *res, *tmp;
  1300. int i;
  1301. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1302. list_del(&res->list);
  1303. /* dereference the vlan the num times the slave referenced it */
  1304. for (i = 0; i < res->ref_count; i++)
  1305. __mlx4_unregister_vlan(dev, res->port, res->vlan);
  1306. kfree(res);
  1307. }
  1308. }
  1309. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1310. u64 in_param, u64 *out_param, int in_port)
  1311. {
  1312. struct mlx4_priv *priv = mlx4_priv(dev);
  1313. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1314. int err;
  1315. u16 vlan;
  1316. int vlan_index;
  1317. int port;
  1318. port = !in_port ? get_param_l(out_param) : in_port;
  1319. if (!port || op != RES_OP_RESERVE_AND_MAP)
  1320. return -EINVAL;
  1321. /* upstream kernels had NOP for reg/unreg vlan. Continue this. */
  1322. if (!in_port && port > 0 && port <= dev->caps.num_ports) {
  1323. slave_state[slave].old_vlan_api = true;
  1324. return 0;
  1325. }
  1326. vlan = (u16) in_param;
  1327. err = __mlx4_register_vlan(dev, port, vlan, &vlan_index);
  1328. if (!err) {
  1329. set_param_l(out_param, (u32) vlan_index);
  1330. err = vlan_add_to_slave(dev, slave, vlan, port, vlan_index);
  1331. if (err)
  1332. __mlx4_unregister_vlan(dev, port, vlan);
  1333. }
  1334. return err;
  1335. }
  1336. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1337. u64 in_param, u64 *out_param)
  1338. {
  1339. u32 index;
  1340. int err;
  1341. if (op != RES_OP_RESERVE)
  1342. return -EINVAL;
  1343. err = __mlx4_counter_alloc(dev, &index);
  1344. if (err)
  1345. return err;
  1346. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1347. if (err)
  1348. __mlx4_counter_free(dev, index);
  1349. else
  1350. set_param_l(out_param, index);
  1351. return err;
  1352. }
  1353. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1354. u64 in_param, u64 *out_param)
  1355. {
  1356. u32 xrcdn;
  1357. int err;
  1358. if (op != RES_OP_RESERVE)
  1359. return -EINVAL;
  1360. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1361. if (err)
  1362. return err;
  1363. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1364. if (err)
  1365. __mlx4_xrcd_free(dev, xrcdn);
  1366. else
  1367. set_param_l(out_param, xrcdn);
  1368. return err;
  1369. }
  1370. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1371. struct mlx4_vhcr *vhcr,
  1372. struct mlx4_cmd_mailbox *inbox,
  1373. struct mlx4_cmd_mailbox *outbox,
  1374. struct mlx4_cmd_info *cmd)
  1375. {
  1376. int err;
  1377. int alop = vhcr->op_modifier;
  1378. switch (vhcr->in_modifier & 0xFF) {
  1379. case RES_QP:
  1380. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1381. vhcr->in_param, &vhcr->out_param);
  1382. break;
  1383. case RES_MTT:
  1384. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1385. vhcr->in_param, &vhcr->out_param);
  1386. break;
  1387. case RES_MPT:
  1388. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1389. vhcr->in_param, &vhcr->out_param);
  1390. break;
  1391. case RES_CQ:
  1392. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1393. vhcr->in_param, &vhcr->out_param);
  1394. break;
  1395. case RES_SRQ:
  1396. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1397. vhcr->in_param, &vhcr->out_param);
  1398. break;
  1399. case RES_MAC:
  1400. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1401. vhcr->in_param, &vhcr->out_param,
  1402. (vhcr->in_modifier >> 8) & 0xFF);
  1403. break;
  1404. case RES_VLAN:
  1405. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1406. vhcr->in_param, &vhcr->out_param,
  1407. (vhcr->in_modifier >> 8) & 0xFF);
  1408. break;
  1409. case RES_COUNTER:
  1410. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1411. vhcr->in_param, &vhcr->out_param);
  1412. break;
  1413. case RES_XRCD:
  1414. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1415. vhcr->in_param, &vhcr->out_param);
  1416. break;
  1417. default:
  1418. err = -EINVAL;
  1419. break;
  1420. }
  1421. return err;
  1422. }
  1423. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1424. u64 in_param)
  1425. {
  1426. int err;
  1427. int count;
  1428. int base;
  1429. int qpn;
  1430. switch (op) {
  1431. case RES_OP_RESERVE:
  1432. base = get_param_l(&in_param) & 0x7fffff;
  1433. count = get_param_h(&in_param);
  1434. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1435. if (err)
  1436. break;
  1437. __mlx4_qp_release_range(dev, base, count);
  1438. break;
  1439. case RES_OP_MAP_ICM:
  1440. qpn = get_param_l(&in_param) & 0x7fffff;
  1441. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1442. NULL, 0);
  1443. if (err)
  1444. return err;
  1445. if (!fw_reserved(dev, qpn))
  1446. __mlx4_qp_free_icm(dev, qpn);
  1447. res_end_move(dev, slave, RES_QP, qpn);
  1448. if (valid_reserved(dev, slave, qpn))
  1449. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1450. break;
  1451. default:
  1452. err = -EINVAL;
  1453. break;
  1454. }
  1455. return err;
  1456. }
  1457. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1458. u64 in_param, u64 *out_param)
  1459. {
  1460. int err = -EINVAL;
  1461. int base;
  1462. int order;
  1463. if (op != RES_OP_RESERVE_AND_MAP)
  1464. return err;
  1465. base = get_param_l(&in_param);
  1466. order = get_param_h(&in_param);
  1467. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1468. if (!err)
  1469. __mlx4_free_mtt_range(dev, base, order);
  1470. return err;
  1471. }
  1472. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1473. u64 in_param)
  1474. {
  1475. int err = -EINVAL;
  1476. int index;
  1477. int id;
  1478. struct res_mpt *mpt;
  1479. switch (op) {
  1480. case RES_OP_RESERVE:
  1481. index = get_param_l(&in_param);
  1482. id = index & mpt_mask(dev);
  1483. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1484. if (err)
  1485. break;
  1486. index = mpt->key;
  1487. put_res(dev, slave, id, RES_MPT);
  1488. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1489. if (err)
  1490. break;
  1491. __mlx4_mpt_release(dev, index);
  1492. break;
  1493. case RES_OP_MAP_ICM:
  1494. index = get_param_l(&in_param);
  1495. id = index & mpt_mask(dev);
  1496. err = mr_res_start_move_to(dev, slave, id,
  1497. RES_MPT_RESERVED, &mpt);
  1498. if (err)
  1499. return err;
  1500. __mlx4_mpt_free_icm(dev, mpt->key);
  1501. res_end_move(dev, slave, RES_MPT, id);
  1502. return err;
  1503. break;
  1504. default:
  1505. err = -EINVAL;
  1506. break;
  1507. }
  1508. return err;
  1509. }
  1510. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1511. u64 in_param, u64 *out_param)
  1512. {
  1513. int cqn;
  1514. int err;
  1515. switch (op) {
  1516. case RES_OP_RESERVE_AND_MAP:
  1517. cqn = get_param_l(&in_param);
  1518. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1519. if (err)
  1520. break;
  1521. __mlx4_cq_free_icm(dev, cqn);
  1522. break;
  1523. default:
  1524. err = -EINVAL;
  1525. break;
  1526. }
  1527. return err;
  1528. }
  1529. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1530. u64 in_param, u64 *out_param)
  1531. {
  1532. int srqn;
  1533. int err;
  1534. switch (op) {
  1535. case RES_OP_RESERVE_AND_MAP:
  1536. srqn = get_param_l(&in_param);
  1537. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1538. if (err)
  1539. break;
  1540. __mlx4_srq_free_icm(dev, srqn);
  1541. break;
  1542. default:
  1543. err = -EINVAL;
  1544. break;
  1545. }
  1546. return err;
  1547. }
  1548. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1549. u64 in_param, u64 *out_param, int in_port)
  1550. {
  1551. int port;
  1552. int err = 0;
  1553. switch (op) {
  1554. case RES_OP_RESERVE_AND_MAP:
  1555. port = !in_port ? get_param_l(out_param) : in_port;
  1556. mac_del_from_slave(dev, slave, in_param, port);
  1557. __mlx4_unregister_mac(dev, port, in_param);
  1558. break;
  1559. default:
  1560. err = -EINVAL;
  1561. break;
  1562. }
  1563. return err;
  1564. }
  1565. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1566. u64 in_param, u64 *out_param, int port)
  1567. {
  1568. struct mlx4_priv *priv = mlx4_priv(dev);
  1569. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1570. int err = 0;
  1571. switch (op) {
  1572. case RES_OP_RESERVE_AND_MAP:
  1573. if (slave_state[slave].old_vlan_api)
  1574. return 0;
  1575. if (!port)
  1576. return -EINVAL;
  1577. vlan_del_from_slave(dev, slave, in_param, port);
  1578. __mlx4_unregister_vlan(dev, port, in_param);
  1579. break;
  1580. default:
  1581. err = -EINVAL;
  1582. break;
  1583. }
  1584. return err;
  1585. }
  1586. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1587. u64 in_param, u64 *out_param)
  1588. {
  1589. int index;
  1590. int err;
  1591. if (op != RES_OP_RESERVE)
  1592. return -EINVAL;
  1593. index = get_param_l(&in_param);
  1594. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1595. if (err)
  1596. return err;
  1597. __mlx4_counter_free(dev, index);
  1598. return err;
  1599. }
  1600. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1601. u64 in_param, u64 *out_param)
  1602. {
  1603. int xrcdn;
  1604. int err;
  1605. if (op != RES_OP_RESERVE)
  1606. return -EINVAL;
  1607. xrcdn = get_param_l(&in_param);
  1608. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1609. if (err)
  1610. return err;
  1611. __mlx4_xrcd_free(dev, xrcdn);
  1612. return err;
  1613. }
  1614. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  1615. struct mlx4_vhcr *vhcr,
  1616. struct mlx4_cmd_mailbox *inbox,
  1617. struct mlx4_cmd_mailbox *outbox,
  1618. struct mlx4_cmd_info *cmd)
  1619. {
  1620. int err = -EINVAL;
  1621. int alop = vhcr->op_modifier;
  1622. switch (vhcr->in_modifier & 0xFF) {
  1623. case RES_QP:
  1624. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  1625. vhcr->in_param);
  1626. break;
  1627. case RES_MTT:
  1628. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  1629. vhcr->in_param, &vhcr->out_param);
  1630. break;
  1631. case RES_MPT:
  1632. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  1633. vhcr->in_param);
  1634. break;
  1635. case RES_CQ:
  1636. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  1637. vhcr->in_param, &vhcr->out_param);
  1638. break;
  1639. case RES_SRQ:
  1640. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  1641. vhcr->in_param, &vhcr->out_param);
  1642. break;
  1643. case RES_MAC:
  1644. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  1645. vhcr->in_param, &vhcr->out_param,
  1646. (vhcr->in_modifier >> 8) & 0xFF);
  1647. break;
  1648. case RES_VLAN:
  1649. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  1650. vhcr->in_param, &vhcr->out_param,
  1651. (vhcr->in_modifier >> 8) & 0xFF);
  1652. break;
  1653. case RES_COUNTER:
  1654. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  1655. vhcr->in_param, &vhcr->out_param);
  1656. break;
  1657. case RES_XRCD:
  1658. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  1659. vhcr->in_param, &vhcr->out_param);
  1660. default:
  1661. break;
  1662. }
  1663. return err;
  1664. }
  1665. /* ugly but other choices are uglier */
  1666. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  1667. {
  1668. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  1669. }
  1670. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  1671. {
  1672. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  1673. }
  1674. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  1675. {
  1676. return be32_to_cpu(mpt->mtt_sz);
  1677. }
  1678. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  1679. {
  1680. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  1681. }
  1682. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  1683. {
  1684. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  1685. }
  1686. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  1687. {
  1688. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  1689. }
  1690. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  1691. {
  1692. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  1693. }
  1694. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  1695. {
  1696. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  1697. }
  1698. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  1699. {
  1700. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  1701. }
  1702. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  1703. {
  1704. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  1705. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  1706. int log_sq_sride = qpc->sq_size_stride & 7;
  1707. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  1708. int log_rq_stride = qpc->rq_size_stride & 7;
  1709. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  1710. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  1711. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  1712. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  1713. int sq_size;
  1714. int rq_size;
  1715. int total_pages;
  1716. int total_mem;
  1717. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  1718. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  1719. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  1720. total_mem = sq_size + rq_size;
  1721. total_pages =
  1722. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  1723. page_shift);
  1724. return total_pages;
  1725. }
  1726. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  1727. int size, struct res_mtt *mtt)
  1728. {
  1729. int res_start = mtt->com.res_id;
  1730. int res_size = (1 << mtt->order);
  1731. if (start < res_start || start + size > res_start + res_size)
  1732. return -EPERM;
  1733. return 0;
  1734. }
  1735. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1736. struct mlx4_vhcr *vhcr,
  1737. struct mlx4_cmd_mailbox *inbox,
  1738. struct mlx4_cmd_mailbox *outbox,
  1739. struct mlx4_cmd_info *cmd)
  1740. {
  1741. int err;
  1742. int index = vhcr->in_modifier;
  1743. struct res_mtt *mtt;
  1744. struct res_mpt *mpt;
  1745. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  1746. int phys;
  1747. int id;
  1748. u32 pd;
  1749. int pd_slave;
  1750. id = index & mpt_mask(dev);
  1751. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  1752. if (err)
  1753. return err;
  1754. /* Disable memory windows for VFs. */
  1755. if (!mr_is_region(inbox->buf)) {
  1756. err = -EPERM;
  1757. goto ex_abort;
  1758. }
  1759. /* Make sure that the PD bits related to the slave id are zeros. */
  1760. pd = mr_get_pd(inbox->buf);
  1761. pd_slave = (pd >> 17) & 0x7f;
  1762. if (pd_slave != 0 && pd_slave != slave) {
  1763. err = -EPERM;
  1764. goto ex_abort;
  1765. }
  1766. if (mr_is_fmr(inbox->buf)) {
  1767. /* FMR and Bind Enable are forbidden in slave devices. */
  1768. if (mr_is_bind_enabled(inbox->buf)) {
  1769. err = -EPERM;
  1770. goto ex_abort;
  1771. }
  1772. /* FMR and Memory Windows are also forbidden. */
  1773. if (!mr_is_region(inbox->buf)) {
  1774. err = -EPERM;
  1775. goto ex_abort;
  1776. }
  1777. }
  1778. phys = mr_phys_mpt(inbox->buf);
  1779. if (!phys) {
  1780. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1781. if (err)
  1782. goto ex_abort;
  1783. err = check_mtt_range(dev, slave, mtt_base,
  1784. mr_get_mtt_size(inbox->buf), mtt);
  1785. if (err)
  1786. goto ex_put;
  1787. mpt->mtt = mtt;
  1788. }
  1789. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1790. if (err)
  1791. goto ex_put;
  1792. if (!phys) {
  1793. atomic_inc(&mtt->ref_count);
  1794. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1795. }
  1796. res_end_move(dev, slave, RES_MPT, id);
  1797. return 0;
  1798. ex_put:
  1799. if (!phys)
  1800. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1801. ex_abort:
  1802. res_abort_move(dev, slave, RES_MPT, id);
  1803. return err;
  1804. }
  1805. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1806. struct mlx4_vhcr *vhcr,
  1807. struct mlx4_cmd_mailbox *inbox,
  1808. struct mlx4_cmd_mailbox *outbox,
  1809. struct mlx4_cmd_info *cmd)
  1810. {
  1811. int err;
  1812. int index = vhcr->in_modifier;
  1813. struct res_mpt *mpt;
  1814. int id;
  1815. id = index & mpt_mask(dev);
  1816. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  1817. if (err)
  1818. return err;
  1819. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1820. if (err)
  1821. goto ex_abort;
  1822. if (mpt->mtt)
  1823. atomic_dec(&mpt->mtt->ref_count);
  1824. res_end_move(dev, slave, RES_MPT, id);
  1825. return 0;
  1826. ex_abort:
  1827. res_abort_move(dev, slave, RES_MPT, id);
  1828. return err;
  1829. }
  1830. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1831. struct mlx4_vhcr *vhcr,
  1832. struct mlx4_cmd_mailbox *inbox,
  1833. struct mlx4_cmd_mailbox *outbox,
  1834. struct mlx4_cmd_info *cmd)
  1835. {
  1836. int err;
  1837. int index = vhcr->in_modifier;
  1838. struct res_mpt *mpt;
  1839. int id;
  1840. id = index & mpt_mask(dev);
  1841. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1842. if (err)
  1843. return err;
  1844. if (mpt->com.from_state != RES_MPT_HW) {
  1845. err = -EBUSY;
  1846. goto out;
  1847. }
  1848. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1849. out:
  1850. put_res(dev, slave, id, RES_MPT);
  1851. return err;
  1852. }
  1853. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  1854. {
  1855. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  1856. }
  1857. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  1858. {
  1859. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  1860. }
  1861. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  1862. {
  1863. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  1864. }
  1865. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  1866. struct mlx4_qp_context *context)
  1867. {
  1868. u32 qpn = vhcr->in_modifier & 0xffffff;
  1869. u32 qkey = 0;
  1870. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  1871. return;
  1872. /* adjust qkey in qp context */
  1873. context->qkey = cpu_to_be32(qkey);
  1874. }
  1875. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  1876. struct mlx4_vhcr *vhcr,
  1877. struct mlx4_cmd_mailbox *inbox,
  1878. struct mlx4_cmd_mailbox *outbox,
  1879. struct mlx4_cmd_info *cmd)
  1880. {
  1881. int err;
  1882. int qpn = vhcr->in_modifier & 0x7fffff;
  1883. struct res_mtt *mtt;
  1884. struct res_qp *qp;
  1885. struct mlx4_qp_context *qpc = inbox->buf + 8;
  1886. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  1887. int mtt_size = qp_get_mtt_size(qpc);
  1888. struct res_cq *rcq;
  1889. struct res_cq *scq;
  1890. int rcqn = qp_get_rcqn(qpc);
  1891. int scqn = qp_get_scqn(qpc);
  1892. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  1893. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  1894. struct res_srq *srq;
  1895. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  1896. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  1897. if (err)
  1898. return err;
  1899. qp->local_qpn = local_qpn;
  1900. qp->sched_queue = 0;
  1901. qp->qpc_flags = be32_to_cpu(qpc->flags);
  1902. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1903. if (err)
  1904. goto ex_abort;
  1905. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1906. if (err)
  1907. goto ex_put_mtt;
  1908. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  1909. if (err)
  1910. goto ex_put_mtt;
  1911. if (scqn != rcqn) {
  1912. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  1913. if (err)
  1914. goto ex_put_rcq;
  1915. } else
  1916. scq = rcq;
  1917. if (use_srq) {
  1918. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  1919. if (err)
  1920. goto ex_put_scq;
  1921. }
  1922. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  1923. update_pkey_index(dev, slave, inbox);
  1924. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1925. if (err)
  1926. goto ex_put_srq;
  1927. atomic_inc(&mtt->ref_count);
  1928. qp->mtt = mtt;
  1929. atomic_inc(&rcq->ref_count);
  1930. qp->rcq = rcq;
  1931. atomic_inc(&scq->ref_count);
  1932. qp->scq = scq;
  1933. if (scqn != rcqn)
  1934. put_res(dev, slave, scqn, RES_CQ);
  1935. if (use_srq) {
  1936. atomic_inc(&srq->ref_count);
  1937. put_res(dev, slave, srqn, RES_SRQ);
  1938. qp->srq = srq;
  1939. }
  1940. put_res(dev, slave, rcqn, RES_CQ);
  1941. put_res(dev, slave, mtt_base, RES_MTT);
  1942. res_end_move(dev, slave, RES_QP, qpn);
  1943. return 0;
  1944. ex_put_srq:
  1945. if (use_srq)
  1946. put_res(dev, slave, srqn, RES_SRQ);
  1947. ex_put_scq:
  1948. if (scqn != rcqn)
  1949. put_res(dev, slave, scqn, RES_CQ);
  1950. ex_put_rcq:
  1951. put_res(dev, slave, rcqn, RES_CQ);
  1952. ex_put_mtt:
  1953. put_res(dev, slave, mtt_base, RES_MTT);
  1954. ex_abort:
  1955. res_abort_move(dev, slave, RES_QP, qpn);
  1956. return err;
  1957. }
  1958. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  1959. {
  1960. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  1961. }
  1962. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  1963. {
  1964. int log_eq_size = eqc->log_eq_size & 0x1f;
  1965. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  1966. if (log_eq_size + 5 < page_shift)
  1967. return 1;
  1968. return 1 << (log_eq_size + 5 - page_shift);
  1969. }
  1970. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  1971. {
  1972. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  1973. }
  1974. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  1975. {
  1976. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  1977. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  1978. if (log_cq_size + 5 < page_shift)
  1979. return 1;
  1980. return 1 << (log_cq_size + 5 - page_shift);
  1981. }
  1982. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  1983. struct mlx4_vhcr *vhcr,
  1984. struct mlx4_cmd_mailbox *inbox,
  1985. struct mlx4_cmd_mailbox *outbox,
  1986. struct mlx4_cmd_info *cmd)
  1987. {
  1988. int err;
  1989. int eqn = vhcr->in_modifier;
  1990. int res_id = (slave << 8) | eqn;
  1991. struct mlx4_eq_context *eqc = inbox->buf;
  1992. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  1993. int mtt_size = eq_get_mtt_size(eqc);
  1994. struct res_eq *eq;
  1995. struct res_mtt *mtt;
  1996. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1997. if (err)
  1998. return err;
  1999. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  2000. if (err)
  2001. goto out_add;
  2002. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2003. if (err)
  2004. goto out_move;
  2005. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2006. if (err)
  2007. goto out_put;
  2008. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2009. if (err)
  2010. goto out_put;
  2011. atomic_inc(&mtt->ref_count);
  2012. eq->mtt = mtt;
  2013. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2014. res_end_move(dev, slave, RES_EQ, res_id);
  2015. return 0;
  2016. out_put:
  2017. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2018. out_move:
  2019. res_abort_move(dev, slave, RES_EQ, res_id);
  2020. out_add:
  2021. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2022. return err;
  2023. }
  2024. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  2025. int len, struct res_mtt **res)
  2026. {
  2027. struct mlx4_priv *priv = mlx4_priv(dev);
  2028. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2029. struct res_mtt *mtt;
  2030. int err = -EINVAL;
  2031. spin_lock_irq(mlx4_tlock(dev));
  2032. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  2033. com.list) {
  2034. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  2035. *res = mtt;
  2036. mtt->com.from_state = mtt->com.state;
  2037. mtt->com.state = RES_MTT_BUSY;
  2038. err = 0;
  2039. break;
  2040. }
  2041. }
  2042. spin_unlock_irq(mlx4_tlock(dev));
  2043. return err;
  2044. }
  2045. static int verify_qp_parameters(struct mlx4_dev *dev,
  2046. struct mlx4_cmd_mailbox *inbox,
  2047. enum qp_transition transition, u8 slave)
  2048. {
  2049. u32 qp_type;
  2050. struct mlx4_qp_context *qp_ctx;
  2051. enum mlx4_qp_optpar optpar;
  2052. qp_ctx = inbox->buf + 8;
  2053. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  2054. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  2055. switch (qp_type) {
  2056. case MLX4_QP_ST_RC:
  2057. case MLX4_QP_ST_UC:
  2058. switch (transition) {
  2059. case QP_TRANS_INIT2RTR:
  2060. case QP_TRANS_RTR2RTS:
  2061. case QP_TRANS_RTS2RTS:
  2062. case QP_TRANS_SQD2SQD:
  2063. case QP_TRANS_SQD2RTS:
  2064. if (slave != mlx4_master_func_num(dev))
  2065. /* slaves have only gid index 0 */
  2066. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  2067. if (qp_ctx->pri_path.mgid_index)
  2068. return -EINVAL;
  2069. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  2070. if (qp_ctx->alt_path.mgid_index)
  2071. return -EINVAL;
  2072. break;
  2073. default:
  2074. break;
  2075. }
  2076. break;
  2077. default:
  2078. break;
  2079. }
  2080. return 0;
  2081. }
  2082. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  2083. struct mlx4_vhcr *vhcr,
  2084. struct mlx4_cmd_mailbox *inbox,
  2085. struct mlx4_cmd_mailbox *outbox,
  2086. struct mlx4_cmd_info *cmd)
  2087. {
  2088. struct mlx4_mtt mtt;
  2089. __be64 *page_list = inbox->buf;
  2090. u64 *pg_list = (u64 *)page_list;
  2091. int i;
  2092. struct res_mtt *rmtt = NULL;
  2093. int start = be64_to_cpu(page_list[0]);
  2094. int npages = vhcr->in_modifier;
  2095. int err;
  2096. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  2097. if (err)
  2098. return err;
  2099. /* Call the SW implementation of write_mtt:
  2100. * - Prepare a dummy mtt struct
  2101. * - Translate inbox contents to simple addresses in host endianess */
  2102. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  2103. we don't really use it */
  2104. mtt.order = 0;
  2105. mtt.page_shift = 0;
  2106. for (i = 0; i < npages; ++i)
  2107. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  2108. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  2109. ((u64 *)page_list + 2));
  2110. if (rmtt)
  2111. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  2112. return err;
  2113. }
  2114. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2115. struct mlx4_vhcr *vhcr,
  2116. struct mlx4_cmd_mailbox *inbox,
  2117. struct mlx4_cmd_mailbox *outbox,
  2118. struct mlx4_cmd_info *cmd)
  2119. {
  2120. int eqn = vhcr->in_modifier;
  2121. int res_id = eqn | (slave << 8);
  2122. struct res_eq *eq;
  2123. int err;
  2124. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2125. if (err)
  2126. return err;
  2127. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2128. if (err)
  2129. goto ex_abort;
  2130. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2131. if (err)
  2132. goto ex_put;
  2133. atomic_dec(&eq->mtt->ref_count);
  2134. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2135. res_end_move(dev, slave, RES_EQ, res_id);
  2136. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2137. return 0;
  2138. ex_put:
  2139. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2140. ex_abort:
  2141. res_abort_move(dev, slave, RES_EQ, res_id);
  2142. return err;
  2143. }
  2144. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2145. {
  2146. struct mlx4_priv *priv = mlx4_priv(dev);
  2147. struct mlx4_slave_event_eq_info *event_eq;
  2148. struct mlx4_cmd_mailbox *mailbox;
  2149. u32 in_modifier = 0;
  2150. int err;
  2151. int res_id;
  2152. struct res_eq *req;
  2153. if (!priv->mfunc.master.slave_state)
  2154. return -EINVAL;
  2155. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2156. /* Create the event only if the slave is registered */
  2157. if (event_eq->eqn < 0)
  2158. return 0;
  2159. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2160. res_id = (slave << 8) | event_eq->eqn;
  2161. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2162. if (err)
  2163. goto unlock;
  2164. if (req->com.from_state != RES_EQ_HW) {
  2165. err = -EINVAL;
  2166. goto put;
  2167. }
  2168. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2169. if (IS_ERR(mailbox)) {
  2170. err = PTR_ERR(mailbox);
  2171. goto put;
  2172. }
  2173. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2174. ++event_eq->token;
  2175. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2176. }
  2177. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2178. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0xff) << 16);
  2179. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2180. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2181. MLX4_CMD_NATIVE);
  2182. put_res(dev, slave, res_id, RES_EQ);
  2183. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2184. mlx4_free_cmd_mailbox(dev, mailbox);
  2185. return err;
  2186. put:
  2187. put_res(dev, slave, res_id, RES_EQ);
  2188. unlock:
  2189. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2190. return err;
  2191. }
  2192. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2193. struct mlx4_vhcr *vhcr,
  2194. struct mlx4_cmd_mailbox *inbox,
  2195. struct mlx4_cmd_mailbox *outbox,
  2196. struct mlx4_cmd_info *cmd)
  2197. {
  2198. int eqn = vhcr->in_modifier;
  2199. int res_id = eqn | (slave << 8);
  2200. struct res_eq *eq;
  2201. int err;
  2202. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2203. if (err)
  2204. return err;
  2205. if (eq->com.from_state != RES_EQ_HW) {
  2206. err = -EINVAL;
  2207. goto ex_put;
  2208. }
  2209. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2210. ex_put:
  2211. put_res(dev, slave, res_id, RES_EQ);
  2212. return err;
  2213. }
  2214. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2215. struct mlx4_vhcr *vhcr,
  2216. struct mlx4_cmd_mailbox *inbox,
  2217. struct mlx4_cmd_mailbox *outbox,
  2218. struct mlx4_cmd_info *cmd)
  2219. {
  2220. int err;
  2221. int cqn = vhcr->in_modifier;
  2222. struct mlx4_cq_context *cqc = inbox->buf;
  2223. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2224. struct res_cq *cq;
  2225. struct res_mtt *mtt;
  2226. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2227. if (err)
  2228. return err;
  2229. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2230. if (err)
  2231. goto out_move;
  2232. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2233. if (err)
  2234. goto out_put;
  2235. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2236. if (err)
  2237. goto out_put;
  2238. atomic_inc(&mtt->ref_count);
  2239. cq->mtt = mtt;
  2240. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2241. res_end_move(dev, slave, RES_CQ, cqn);
  2242. return 0;
  2243. out_put:
  2244. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2245. out_move:
  2246. res_abort_move(dev, slave, RES_CQ, cqn);
  2247. return err;
  2248. }
  2249. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2250. struct mlx4_vhcr *vhcr,
  2251. struct mlx4_cmd_mailbox *inbox,
  2252. struct mlx4_cmd_mailbox *outbox,
  2253. struct mlx4_cmd_info *cmd)
  2254. {
  2255. int err;
  2256. int cqn = vhcr->in_modifier;
  2257. struct res_cq *cq;
  2258. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2259. if (err)
  2260. return err;
  2261. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2262. if (err)
  2263. goto out_move;
  2264. atomic_dec(&cq->mtt->ref_count);
  2265. res_end_move(dev, slave, RES_CQ, cqn);
  2266. return 0;
  2267. out_move:
  2268. res_abort_move(dev, slave, RES_CQ, cqn);
  2269. return err;
  2270. }
  2271. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2272. struct mlx4_vhcr *vhcr,
  2273. struct mlx4_cmd_mailbox *inbox,
  2274. struct mlx4_cmd_mailbox *outbox,
  2275. struct mlx4_cmd_info *cmd)
  2276. {
  2277. int cqn = vhcr->in_modifier;
  2278. struct res_cq *cq;
  2279. int err;
  2280. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2281. if (err)
  2282. return err;
  2283. if (cq->com.from_state != RES_CQ_HW)
  2284. goto ex_put;
  2285. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2286. ex_put:
  2287. put_res(dev, slave, cqn, RES_CQ);
  2288. return err;
  2289. }
  2290. static int handle_resize(struct mlx4_dev *dev, int slave,
  2291. struct mlx4_vhcr *vhcr,
  2292. struct mlx4_cmd_mailbox *inbox,
  2293. struct mlx4_cmd_mailbox *outbox,
  2294. struct mlx4_cmd_info *cmd,
  2295. struct res_cq *cq)
  2296. {
  2297. int err;
  2298. struct res_mtt *orig_mtt;
  2299. struct res_mtt *mtt;
  2300. struct mlx4_cq_context *cqc = inbox->buf;
  2301. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2302. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2303. if (err)
  2304. return err;
  2305. if (orig_mtt != cq->mtt) {
  2306. err = -EINVAL;
  2307. goto ex_put;
  2308. }
  2309. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2310. if (err)
  2311. goto ex_put;
  2312. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2313. if (err)
  2314. goto ex_put1;
  2315. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2316. if (err)
  2317. goto ex_put1;
  2318. atomic_dec(&orig_mtt->ref_count);
  2319. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2320. atomic_inc(&mtt->ref_count);
  2321. cq->mtt = mtt;
  2322. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2323. return 0;
  2324. ex_put1:
  2325. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2326. ex_put:
  2327. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2328. return err;
  2329. }
  2330. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2331. struct mlx4_vhcr *vhcr,
  2332. struct mlx4_cmd_mailbox *inbox,
  2333. struct mlx4_cmd_mailbox *outbox,
  2334. struct mlx4_cmd_info *cmd)
  2335. {
  2336. int cqn = vhcr->in_modifier;
  2337. struct res_cq *cq;
  2338. int err;
  2339. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2340. if (err)
  2341. return err;
  2342. if (cq->com.from_state != RES_CQ_HW)
  2343. goto ex_put;
  2344. if (vhcr->op_modifier == 0) {
  2345. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2346. goto ex_put;
  2347. }
  2348. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2349. ex_put:
  2350. put_res(dev, slave, cqn, RES_CQ);
  2351. return err;
  2352. }
  2353. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2354. {
  2355. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2356. int log_rq_stride = srqc->logstride & 7;
  2357. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2358. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2359. return 1;
  2360. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2361. }
  2362. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2363. struct mlx4_vhcr *vhcr,
  2364. struct mlx4_cmd_mailbox *inbox,
  2365. struct mlx4_cmd_mailbox *outbox,
  2366. struct mlx4_cmd_info *cmd)
  2367. {
  2368. int err;
  2369. int srqn = vhcr->in_modifier;
  2370. struct res_mtt *mtt;
  2371. struct res_srq *srq;
  2372. struct mlx4_srq_context *srqc = inbox->buf;
  2373. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2374. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2375. return -EINVAL;
  2376. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2377. if (err)
  2378. return err;
  2379. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2380. if (err)
  2381. goto ex_abort;
  2382. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2383. mtt);
  2384. if (err)
  2385. goto ex_put_mtt;
  2386. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2387. if (err)
  2388. goto ex_put_mtt;
  2389. atomic_inc(&mtt->ref_count);
  2390. srq->mtt = mtt;
  2391. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2392. res_end_move(dev, slave, RES_SRQ, srqn);
  2393. return 0;
  2394. ex_put_mtt:
  2395. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2396. ex_abort:
  2397. res_abort_move(dev, slave, RES_SRQ, srqn);
  2398. return err;
  2399. }
  2400. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2401. struct mlx4_vhcr *vhcr,
  2402. struct mlx4_cmd_mailbox *inbox,
  2403. struct mlx4_cmd_mailbox *outbox,
  2404. struct mlx4_cmd_info *cmd)
  2405. {
  2406. int err;
  2407. int srqn = vhcr->in_modifier;
  2408. struct res_srq *srq;
  2409. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2410. if (err)
  2411. return err;
  2412. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2413. if (err)
  2414. goto ex_abort;
  2415. atomic_dec(&srq->mtt->ref_count);
  2416. if (srq->cq)
  2417. atomic_dec(&srq->cq->ref_count);
  2418. res_end_move(dev, slave, RES_SRQ, srqn);
  2419. return 0;
  2420. ex_abort:
  2421. res_abort_move(dev, slave, RES_SRQ, srqn);
  2422. return err;
  2423. }
  2424. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2425. struct mlx4_vhcr *vhcr,
  2426. struct mlx4_cmd_mailbox *inbox,
  2427. struct mlx4_cmd_mailbox *outbox,
  2428. struct mlx4_cmd_info *cmd)
  2429. {
  2430. int err;
  2431. int srqn = vhcr->in_modifier;
  2432. struct res_srq *srq;
  2433. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2434. if (err)
  2435. return err;
  2436. if (srq->com.from_state != RES_SRQ_HW) {
  2437. err = -EBUSY;
  2438. goto out;
  2439. }
  2440. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2441. out:
  2442. put_res(dev, slave, srqn, RES_SRQ);
  2443. return err;
  2444. }
  2445. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2446. struct mlx4_vhcr *vhcr,
  2447. struct mlx4_cmd_mailbox *inbox,
  2448. struct mlx4_cmd_mailbox *outbox,
  2449. struct mlx4_cmd_info *cmd)
  2450. {
  2451. int err;
  2452. int srqn = vhcr->in_modifier;
  2453. struct res_srq *srq;
  2454. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2455. if (err)
  2456. return err;
  2457. if (srq->com.from_state != RES_SRQ_HW) {
  2458. err = -EBUSY;
  2459. goto out;
  2460. }
  2461. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2462. out:
  2463. put_res(dev, slave, srqn, RES_SRQ);
  2464. return err;
  2465. }
  2466. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2467. struct mlx4_vhcr *vhcr,
  2468. struct mlx4_cmd_mailbox *inbox,
  2469. struct mlx4_cmd_mailbox *outbox,
  2470. struct mlx4_cmd_info *cmd)
  2471. {
  2472. int err;
  2473. int qpn = vhcr->in_modifier & 0x7fffff;
  2474. struct res_qp *qp;
  2475. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2476. if (err)
  2477. return err;
  2478. if (qp->com.from_state != RES_QP_HW) {
  2479. err = -EBUSY;
  2480. goto out;
  2481. }
  2482. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2483. out:
  2484. put_res(dev, slave, qpn, RES_QP);
  2485. return err;
  2486. }
  2487. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2488. struct mlx4_vhcr *vhcr,
  2489. struct mlx4_cmd_mailbox *inbox,
  2490. struct mlx4_cmd_mailbox *outbox,
  2491. struct mlx4_cmd_info *cmd)
  2492. {
  2493. struct mlx4_qp_context *context = inbox->buf + 8;
  2494. adjust_proxy_tun_qkey(dev, vhcr, context);
  2495. update_pkey_index(dev, slave, inbox);
  2496. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2497. }
  2498. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  2499. struct mlx4_vhcr *vhcr,
  2500. struct mlx4_cmd_mailbox *inbox,
  2501. struct mlx4_cmd_mailbox *outbox,
  2502. struct mlx4_cmd_info *cmd)
  2503. {
  2504. int err;
  2505. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2506. int qpn = vhcr->in_modifier & 0x7fffff;
  2507. struct res_qp *qp;
  2508. u8 orig_sched_queue;
  2509. err = verify_qp_parameters(dev, inbox, QP_TRANS_INIT2RTR, slave);
  2510. if (err)
  2511. return err;
  2512. update_pkey_index(dev, slave, inbox);
  2513. update_gid(dev, inbox, (u8)slave);
  2514. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2515. orig_sched_queue = qpc->pri_path.sched_queue;
  2516. err = update_vport_qp_param(dev, inbox, slave, qpn);
  2517. if (err)
  2518. return err;
  2519. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2520. if (err)
  2521. return err;
  2522. if (qp->com.from_state != RES_QP_HW) {
  2523. err = -EBUSY;
  2524. goto out;
  2525. }
  2526. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2527. out:
  2528. /* if no error, save sched queue value passed in by VF. This is
  2529. * essentially the QOS value provided by the VF. This will be useful
  2530. * if we allow dynamic changes from VST back to VGT
  2531. */
  2532. if (!err)
  2533. qp->sched_queue = orig_sched_queue;
  2534. put_res(dev, slave, qpn, RES_QP);
  2535. return err;
  2536. }
  2537. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2538. struct mlx4_vhcr *vhcr,
  2539. struct mlx4_cmd_mailbox *inbox,
  2540. struct mlx4_cmd_mailbox *outbox,
  2541. struct mlx4_cmd_info *cmd)
  2542. {
  2543. int err;
  2544. struct mlx4_qp_context *context = inbox->buf + 8;
  2545. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTR2RTS, slave);
  2546. if (err)
  2547. return err;
  2548. update_pkey_index(dev, slave, inbox);
  2549. update_gid(dev, inbox, (u8)slave);
  2550. adjust_proxy_tun_qkey(dev, vhcr, context);
  2551. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2552. }
  2553. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2554. struct mlx4_vhcr *vhcr,
  2555. struct mlx4_cmd_mailbox *inbox,
  2556. struct mlx4_cmd_mailbox *outbox,
  2557. struct mlx4_cmd_info *cmd)
  2558. {
  2559. int err;
  2560. struct mlx4_qp_context *context = inbox->buf + 8;
  2561. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTS2RTS, slave);
  2562. if (err)
  2563. return err;
  2564. update_pkey_index(dev, slave, inbox);
  2565. update_gid(dev, inbox, (u8)slave);
  2566. adjust_proxy_tun_qkey(dev, vhcr, context);
  2567. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2568. }
  2569. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2570. struct mlx4_vhcr *vhcr,
  2571. struct mlx4_cmd_mailbox *inbox,
  2572. struct mlx4_cmd_mailbox *outbox,
  2573. struct mlx4_cmd_info *cmd)
  2574. {
  2575. struct mlx4_qp_context *context = inbox->buf + 8;
  2576. adjust_proxy_tun_qkey(dev, vhcr, context);
  2577. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2578. }
  2579. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  2580. struct mlx4_vhcr *vhcr,
  2581. struct mlx4_cmd_mailbox *inbox,
  2582. struct mlx4_cmd_mailbox *outbox,
  2583. struct mlx4_cmd_info *cmd)
  2584. {
  2585. int err;
  2586. struct mlx4_qp_context *context = inbox->buf + 8;
  2587. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2SQD, slave);
  2588. if (err)
  2589. return err;
  2590. adjust_proxy_tun_qkey(dev, vhcr, context);
  2591. update_gid(dev, inbox, (u8)slave);
  2592. update_pkey_index(dev, slave, inbox);
  2593. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2594. }
  2595. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2596. struct mlx4_vhcr *vhcr,
  2597. struct mlx4_cmd_mailbox *inbox,
  2598. struct mlx4_cmd_mailbox *outbox,
  2599. struct mlx4_cmd_info *cmd)
  2600. {
  2601. int err;
  2602. struct mlx4_qp_context *context = inbox->buf + 8;
  2603. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2RTS, slave);
  2604. if (err)
  2605. return err;
  2606. adjust_proxy_tun_qkey(dev, vhcr, context);
  2607. update_gid(dev, inbox, (u8)slave);
  2608. update_pkey_index(dev, slave, inbox);
  2609. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2610. }
  2611. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  2612. struct mlx4_vhcr *vhcr,
  2613. struct mlx4_cmd_mailbox *inbox,
  2614. struct mlx4_cmd_mailbox *outbox,
  2615. struct mlx4_cmd_info *cmd)
  2616. {
  2617. int err;
  2618. int qpn = vhcr->in_modifier & 0x7fffff;
  2619. struct res_qp *qp;
  2620. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  2621. if (err)
  2622. return err;
  2623. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2624. if (err)
  2625. goto ex_abort;
  2626. atomic_dec(&qp->mtt->ref_count);
  2627. atomic_dec(&qp->rcq->ref_count);
  2628. atomic_dec(&qp->scq->ref_count);
  2629. if (qp->srq)
  2630. atomic_dec(&qp->srq->ref_count);
  2631. res_end_move(dev, slave, RES_QP, qpn);
  2632. return 0;
  2633. ex_abort:
  2634. res_abort_move(dev, slave, RES_QP, qpn);
  2635. return err;
  2636. }
  2637. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  2638. struct res_qp *rqp, u8 *gid)
  2639. {
  2640. struct res_gid *res;
  2641. list_for_each_entry(res, &rqp->mcg_list, list) {
  2642. if (!memcmp(res->gid, gid, 16))
  2643. return res;
  2644. }
  2645. return NULL;
  2646. }
  2647. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2648. u8 *gid, enum mlx4_protocol prot,
  2649. enum mlx4_steer_type steer, u64 reg_id)
  2650. {
  2651. struct res_gid *res;
  2652. int err;
  2653. res = kzalloc(sizeof *res, GFP_KERNEL);
  2654. if (!res)
  2655. return -ENOMEM;
  2656. spin_lock_irq(&rqp->mcg_spl);
  2657. if (find_gid(dev, slave, rqp, gid)) {
  2658. kfree(res);
  2659. err = -EEXIST;
  2660. } else {
  2661. memcpy(res->gid, gid, 16);
  2662. res->prot = prot;
  2663. res->steer = steer;
  2664. res->reg_id = reg_id;
  2665. list_add_tail(&res->list, &rqp->mcg_list);
  2666. err = 0;
  2667. }
  2668. spin_unlock_irq(&rqp->mcg_spl);
  2669. return err;
  2670. }
  2671. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2672. u8 *gid, enum mlx4_protocol prot,
  2673. enum mlx4_steer_type steer, u64 *reg_id)
  2674. {
  2675. struct res_gid *res;
  2676. int err;
  2677. spin_lock_irq(&rqp->mcg_spl);
  2678. res = find_gid(dev, slave, rqp, gid);
  2679. if (!res || res->prot != prot || res->steer != steer)
  2680. err = -EINVAL;
  2681. else {
  2682. *reg_id = res->reg_id;
  2683. list_del(&res->list);
  2684. kfree(res);
  2685. err = 0;
  2686. }
  2687. spin_unlock_irq(&rqp->mcg_spl);
  2688. return err;
  2689. }
  2690. static int qp_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2691. int block_loopback, enum mlx4_protocol prot,
  2692. enum mlx4_steer_type type, u64 *reg_id)
  2693. {
  2694. switch (dev->caps.steering_mode) {
  2695. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2696. return mlx4_trans_to_dmfs_attach(dev, qp, gid, gid[5],
  2697. block_loopback, prot,
  2698. reg_id);
  2699. case MLX4_STEERING_MODE_B0:
  2700. return mlx4_qp_attach_common(dev, qp, gid,
  2701. block_loopback, prot, type);
  2702. default:
  2703. return -EINVAL;
  2704. }
  2705. }
  2706. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2707. enum mlx4_protocol prot, enum mlx4_steer_type type,
  2708. u64 reg_id)
  2709. {
  2710. switch (dev->caps.steering_mode) {
  2711. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2712. return mlx4_flow_detach(dev, reg_id);
  2713. case MLX4_STEERING_MODE_B0:
  2714. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  2715. default:
  2716. return -EINVAL;
  2717. }
  2718. }
  2719. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2720. struct mlx4_vhcr *vhcr,
  2721. struct mlx4_cmd_mailbox *inbox,
  2722. struct mlx4_cmd_mailbox *outbox,
  2723. struct mlx4_cmd_info *cmd)
  2724. {
  2725. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2726. u8 *gid = inbox->buf;
  2727. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  2728. int err;
  2729. int qpn;
  2730. struct res_qp *rqp;
  2731. u64 reg_id = 0;
  2732. int attach = vhcr->op_modifier;
  2733. int block_loopback = vhcr->in_modifier >> 31;
  2734. u8 steer_type_mask = 2;
  2735. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  2736. qpn = vhcr->in_modifier & 0xffffff;
  2737. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2738. if (err)
  2739. return err;
  2740. qp.qpn = qpn;
  2741. if (attach) {
  2742. err = qp_attach(dev, &qp, gid, block_loopback, prot,
  2743. type, &reg_id);
  2744. if (err) {
  2745. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  2746. goto ex_put;
  2747. }
  2748. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  2749. if (err)
  2750. goto ex_detach;
  2751. } else {
  2752. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  2753. if (err)
  2754. goto ex_put;
  2755. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  2756. if (err)
  2757. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  2758. qpn, reg_id);
  2759. }
  2760. put_res(dev, slave, qpn, RES_QP);
  2761. return err;
  2762. ex_detach:
  2763. qp_detach(dev, &qp, gid, prot, type, reg_id);
  2764. ex_put:
  2765. put_res(dev, slave, qpn, RES_QP);
  2766. return err;
  2767. }
  2768. /*
  2769. * MAC validation for Flow Steering rules.
  2770. * VF can attach rules only with a mac address which is assigned to it.
  2771. */
  2772. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  2773. struct list_head *rlist)
  2774. {
  2775. struct mac_res *res, *tmp;
  2776. __be64 be_mac;
  2777. /* make sure it isn't multicast or broadcast mac*/
  2778. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  2779. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  2780. list_for_each_entry_safe(res, tmp, rlist, list) {
  2781. be_mac = cpu_to_be64(res->mac << 16);
  2782. if (!memcmp(&be_mac, eth_header->eth.dst_mac, ETH_ALEN))
  2783. return 0;
  2784. }
  2785. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  2786. eth_header->eth.dst_mac, slave);
  2787. return -EINVAL;
  2788. }
  2789. return 0;
  2790. }
  2791. /*
  2792. * In case of missing eth header, append eth header with a MAC address
  2793. * assigned to the VF.
  2794. */
  2795. static int add_eth_header(struct mlx4_dev *dev, int slave,
  2796. struct mlx4_cmd_mailbox *inbox,
  2797. struct list_head *rlist, int header_id)
  2798. {
  2799. struct mac_res *res, *tmp;
  2800. u8 port;
  2801. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2802. struct mlx4_net_trans_rule_hw_eth *eth_header;
  2803. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  2804. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  2805. __be64 be_mac = 0;
  2806. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  2807. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2808. port = ctrl->port;
  2809. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  2810. /* Clear a space in the inbox for eth header */
  2811. switch (header_id) {
  2812. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2813. ip_header =
  2814. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  2815. memmove(ip_header, eth_header,
  2816. sizeof(*ip_header) + sizeof(*l4_header));
  2817. break;
  2818. case MLX4_NET_TRANS_RULE_ID_TCP:
  2819. case MLX4_NET_TRANS_RULE_ID_UDP:
  2820. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  2821. (eth_header + 1);
  2822. memmove(l4_header, eth_header, sizeof(*l4_header));
  2823. break;
  2824. default:
  2825. return -EINVAL;
  2826. }
  2827. list_for_each_entry_safe(res, tmp, rlist, list) {
  2828. if (port == res->port) {
  2829. be_mac = cpu_to_be64(res->mac << 16);
  2830. break;
  2831. }
  2832. }
  2833. if (!be_mac) {
  2834. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d .\n",
  2835. port);
  2836. return -EINVAL;
  2837. }
  2838. memset(eth_header, 0, sizeof(*eth_header));
  2839. eth_header->size = sizeof(*eth_header) >> 2;
  2840. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  2841. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  2842. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  2843. return 0;
  2844. }
  2845. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2846. struct mlx4_vhcr *vhcr,
  2847. struct mlx4_cmd_mailbox *inbox,
  2848. struct mlx4_cmd_mailbox *outbox,
  2849. struct mlx4_cmd_info *cmd)
  2850. {
  2851. struct mlx4_priv *priv = mlx4_priv(dev);
  2852. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2853. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  2854. int err;
  2855. int qpn;
  2856. struct res_qp *rqp;
  2857. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2858. struct _rule_hw *rule_header;
  2859. int header_id;
  2860. if (dev->caps.steering_mode !=
  2861. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2862. return -EOPNOTSUPP;
  2863. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2864. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  2865. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2866. if (err) {
  2867. pr_err("Steering rule with qpn 0x%x rejected.\n", qpn);
  2868. return err;
  2869. }
  2870. rule_header = (struct _rule_hw *)(ctrl + 1);
  2871. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  2872. switch (header_id) {
  2873. case MLX4_NET_TRANS_RULE_ID_ETH:
  2874. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  2875. err = -EINVAL;
  2876. goto err_put;
  2877. }
  2878. break;
  2879. case MLX4_NET_TRANS_RULE_ID_IB:
  2880. break;
  2881. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2882. case MLX4_NET_TRANS_RULE_ID_TCP:
  2883. case MLX4_NET_TRANS_RULE_ID_UDP:
  2884. pr_warn("Can't attach FS rule without L2 headers, adding L2 header.\n");
  2885. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  2886. err = -EINVAL;
  2887. goto err_put;
  2888. }
  2889. vhcr->in_modifier +=
  2890. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  2891. break;
  2892. default:
  2893. pr_err("Corrupted mailbox.\n");
  2894. err = -EINVAL;
  2895. goto err_put;
  2896. }
  2897. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  2898. vhcr->in_modifier, 0,
  2899. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  2900. MLX4_CMD_NATIVE);
  2901. if (err)
  2902. goto err_put;
  2903. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  2904. if (err) {
  2905. mlx4_err(dev, "Fail to add flow steering resources.\n ");
  2906. /* detach rule*/
  2907. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  2908. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2909. MLX4_CMD_NATIVE);
  2910. goto err_put;
  2911. }
  2912. atomic_inc(&rqp->ref_count);
  2913. err_put:
  2914. put_res(dev, slave, qpn, RES_QP);
  2915. return err;
  2916. }
  2917. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  2918. struct mlx4_vhcr *vhcr,
  2919. struct mlx4_cmd_mailbox *inbox,
  2920. struct mlx4_cmd_mailbox *outbox,
  2921. struct mlx4_cmd_info *cmd)
  2922. {
  2923. int err;
  2924. struct res_qp *rqp;
  2925. struct res_fs_rule *rrule;
  2926. if (dev->caps.steering_mode !=
  2927. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2928. return -EOPNOTSUPP;
  2929. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  2930. if (err)
  2931. return err;
  2932. /* Release the rule form busy state before removal */
  2933. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  2934. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  2935. if (err)
  2936. return err;
  2937. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  2938. if (err) {
  2939. mlx4_err(dev, "Fail to remove flow steering resources.\n ");
  2940. goto out;
  2941. }
  2942. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  2943. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2944. MLX4_CMD_NATIVE);
  2945. if (!err)
  2946. atomic_dec(&rqp->ref_count);
  2947. out:
  2948. put_res(dev, slave, rrule->qpn, RES_QP);
  2949. return err;
  2950. }
  2951. enum {
  2952. BUSY_MAX_RETRIES = 10
  2953. };
  2954. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  2955. struct mlx4_vhcr *vhcr,
  2956. struct mlx4_cmd_mailbox *inbox,
  2957. struct mlx4_cmd_mailbox *outbox,
  2958. struct mlx4_cmd_info *cmd)
  2959. {
  2960. int err;
  2961. int index = vhcr->in_modifier & 0xffff;
  2962. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  2963. if (err)
  2964. return err;
  2965. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2966. put_res(dev, slave, index, RES_COUNTER);
  2967. return err;
  2968. }
  2969. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  2970. {
  2971. struct res_gid *rgid;
  2972. struct res_gid *tmp;
  2973. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2974. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  2975. switch (dev->caps.steering_mode) {
  2976. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2977. mlx4_flow_detach(dev, rgid->reg_id);
  2978. break;
  2979. case MLX4_STEERING_MODE_B0:
  2980. qp.qpn = rqp->local_qpn;
  2981. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  2982. rgid->prot, rgid->steer);
  2983. break;
  2984. }
  2985. list_del(&rgid->list);
  2986. kfree(rgid);
  2987. }
  2988. }
  2989. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  2990. enum mlx4_resource type, int print)
  2991. {
  2992. struct mlx4_priv *priv = mlx4_priv(dev);
  2993. struct mlx4_resource_tracker *tracker =
  2994. &priv->mfunc.master.res_tracker;
  2995. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  2996. struct res_common *r;
  2997. struct res_common *tmp;
  2998. int busy;
  2999. busy = 0;
  3000. spin_lock_irq(mlx4_tlock(dev));
  3001. list_for_each_entry_safe(r, tmp, rlist, list) {
  3002. if (r->owner == slave) {
  3003. if (!r->removing) {
  3004. if (r->state == RES_ANY_BUSY) {
  3005. if (print)
  3006. mlx4_dbg(dev,
  3007. "%s id 0x%llx is busy\n",
  3008. ResourceType(type),
  3009. r->res_id);
  3010. ++busy;
  3011. } else {
  3012. r->from_state = r->state;
  3013. r->state = RES_ANY_BUSY;
  3014. r->removing = 1;
  3015. }
  3016. }
  3017. }
  3018. }
  3019. spin_unlock_irq(mlx4_tlock(dev));
  3020. return busy;
  3021. }
  3022. static int move_all_busy(struct mlx4_dev *dev, int slave,
  3023. enum mlx4_resource type)
  3024. {
  3025. unsigned long begin;
  3026. int busy;
  3027. begin = jiffies;
  3028. do {
  3029. busy = _move_all_busy(dev, slave, type, 0);
  3030. if (time_after(jiffies, begin + 5 * HZ))
  3031. break;
  3032. if (busy)
  3033. cond_resched();
  3034. } while (busy);
  3035. if (busy)
  3036. busy = _move_all_busy(dev, slave, type, 1);
  3037. return busy;
  3038. }
  3039. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  3040. {
  3041. struct mlx4_priv *priv = mlx4_priv(dev);
  3042. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3043. struct list_head *qp_list =
  3044. &tracker->slave_list[slave].res_list[RES_QP];
  3045. struct res_qp *qp;
  3046. struct res_qp *tmp;
  3047. int state;
  3048. u64 in_param;
  3049. int qpn;
  3050. int err;
  3051. err = move_all_busy(dev, slave, RES_QP);
  3052. if (err)
  3053. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy"
  3054. "for slave %d\n", slave);
  3055. spin_lock_irq(mlx4_tlock(dev));
  3056. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3057. spin_unlock_irq(mlx4_tlock(dev));
  3058. if (qp->com.owner == slave) {
  3059. qpn = qp->com.res_id;
  3060. detach_qp(dev, slave, qp);
  3061. state = qp->com.from_state;
  3062. while (state != 0) {
  3063. switch (state) {
  3064. case RES_QP_RESERVED:
  3065. spin_lock_irq(mlx4_tlock(dev));
  3066. rb_erase(&qp->com.node,
  3067. &tracker->res_tree[RES_QP]);
  3068. list_del(&qp->com.list);
  3069. spin_unlock_irq(mlx4_tlock(dev));
  3070. kfree(qp);
  3071. state = 0;
  3072. break;
  3073. case RES_QP_MAPPED:
  3074. if (!valid_reserved(dev, slave, qpn))
  3075. __mlx4_qp_free_icm(dev, qpn);
  3076. state = RES_QP_RESERVED;
  3077. break;
  3078. case RES_QP_HW:
  3079. in_param = slave;
  3080. err = mlx4_cmd(dev, in_param,
  3081. qp->local_qpn, 2,
  3082. MLX4_CMD_2RST_QP,
  3083. MLX4_CMD_TIME_CLASS_A,
  3084. MLX4_CMD_NATIVE);
  3085. if (err)
  3086. mlx4_dbg(dev, "rem_slave_qps: failed"
  3087. " to move slave %d qpn %d to"
  3088. " reset\n", slave,
  3089. qp->local_qpn);
  3090. atomic_dec(&qp->rcq->ref_count);
  3091. atomic_dec(&qp->scq->ref_count);
  3092. atomic_dec(&qp->mtt->ref_count);
  3093. if (qp->srq)
  3094. atomic_dec(&qp->srq->ref_count);
  3095. state = RES_QP_MAPPED;
  3096. break;
  3097. default:
  3098. state = 0;
  3099. }
  3100. }
  3101. }
  3102. spin_lock_irq(mlx4_tlock(dev));
  3103. }
  3104. spin_unlock_irq(mlx4_tlock(dev));
  3105. }
  3106. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  3107. {
  3108. struct mlx4_priv *priv = mlx4_priv(dev);
  3109. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3110. struct list_head *srq_list =
  3111. &tracker->slave_list[slave].res_list[RES_SRQ];
  3112. struct res_srq *srq;
  3113. struct res_srq *tmp;
  3114. int state;
  3115. u64 in_param;
  3116. LIST_HEAD(tlist);
  3117. int srqn;
  3118. int err;
  3119. err = move_all_busy(dev, slave, RES_SRQ);
  3120. if (err)
  3121. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs to "
  3122. "busy for slave %d\n", slave);
  3123. spin_lock_irq(mlx4_tlock(dev));
  3124. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  3125. spin_unlock_irq(mlx4_tlock(dev));
  3126. if (srq->com.owner == slave) {
  3127. srqn = srq->com.res_id;
  3128. state = srq->com.from_state;
  3129. while (state != 0) {
  3130. switch (state) {
  3131. case RES_SRQ_ALLOCATED:
  3132. __mlx4_srq_free_icm(dev, srqn);
  3133. spin_lock_irq(mlx4_tlock(dev));
  3134. rb_erase(&srq->com.node,
  3135. &tracker->res_tree[RES_SRQ]);
  3136. list_del(&srq->com.list);
  3137. spin_unlock_irq(mlx4_tlock(dev));
  3138. kfree(srq);
  3139. state = 0;
  3140. break;
  3141. case RES_SRQ_HW:
  3142. in_param = slave;
  3143. err = mlx4_cmd(dev, in_param, srqn, 1,
  3144. MLX4_CMD_HW2SW_SRQ,
  3145. MLX4_CMD_TIME_CLASS_A,
  3146. MLX4_CMD_NATIVE);
  3147. if (err)
  3148. mlx4_dbg(dev, "rem_slave_srqs: failed"
  3149. " to move slave %d srq %d to"
  3150. " SW ownership\n",
  3151. slave, srqn);
  3152. atomic_dec(&srq->mtt->ref_count);
  3153. if (srq->cq)
  3154. atomic_dec(&srq->cq->ref_count);
  3155. state = RES_SRQ_ALLOCATED;
  3156. break;
  3157. default:
  3158. state = 0;
  3159. }
  3160. }
  3161. }
  3162. spin_lock_irq(mlx4_tlock(dev));
  3163. }
  3164. spin_unlock_irq(mlx4_tlock(dev));
  3165. }
  3166. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  3167. {
  3168. struct mlx4_priv *priv = mlx4_priv(dev);
  3169. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3170. struct list_head *cq_list =
  3171. &tracker->slave_list[slave].res_list[RES_CQ];
  3172. struct res_cq *cq;
  3173. struct res_cq *tmp;
  3174. int state;
  3175. u64 in_param;
  3176. LIST_HEAD(tlist);
  3177. int cqn;
  3178. int err;
  3179. err = move_all_busy(dev, slave, RES_CQ);
  3180. if (err)
  3181. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs to "
  3182. "busy for slave %d\n", slave);
  3183. spin_lock_irq(mlx4_tlock(dev));
  3184. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  3185. spin_unlock_irq(mlx4_tlock(dev));
  3186. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  3187. cqn = cq->com.res_id;
  3188. state = cq->com.from_state;
  3189. while (state != 0) {
  3190. switch (state) {
  3191. case RES_CQ_ALLOCATED:
  3192. __mlx4_cq_free_icm(dev, cqn);
  3193. spin_lock_irq(mlx4_tlock(dev));
  3194. rb_erase(&cq->com.node,
  3195. &tracker->res_tree[RES_CQ]);
  3196. list_del(&cq->com.list);
  3197. spin_unlock_irq(mlx4_tlock(dev));
  3198. kfree(cq);
  3199. state = 0;
  3200. break;
  3201. case RES_CQ_HW:
  3202. in_param = slave;
  3203. err = mlx4_cmd(dev, in_param, cqn, 1,
  3204. MLX4_CMD_HW2SW_CQ,
  3205. MLX4_CMD_TIME_CLASS_A,
  3206. MLX4_CMD_NATIVE);
  3207. if (err)
  3208. mlx4_dbg(dev, "rem_slave_cqs: failed"
  3209. " to move slave %d cq %d to"
  3210. " SW ownership\n",
  3211. slave, cqn);
  3212. atomic_dec(&cq->mtt->ref_count);
  3213. state = RES_CQ_ALLOCATED;
  3214. break;
  3215. default:
  3216. state = 0;
  3217. }
  3218. }
  3219. }
  3220. spin_lock_irq(mlx4_tlock(dev));
  3221. }
  3222. spin_unlock_irq(mlx4_tlock(dev));
  3223. }
  3224. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  3225. {
  3226. struct mlx4_priv *priv = mlx4_priv(dev);
  3227. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3228. struct list_head *mpt_list =
  3229. &tracker->slave_list[slave].res_list[RES_MPT];
  3230. struct res_mpt *mpt;
  3231. struct res_mpt *tmp;
  3232. int state;
  3233. u64 in_param;
  3234. LIST_HEAD(tlist);
  3235. int mptn;
  3236. int err;
  3237. err = move_all_busy(dev, slave, RES_MPT);
  3238. if (err)
  3239. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts to "
  3240. "busy for slave %d\n", slave);
  3241. spin_lock_irq(mlx4_tlock(dev));
  3242. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  3243. spin_unlock_irq(mlx4_tlock(dev));
  3244. if (mpt->com.owner == slave) {
  3245. mptn = mpt->com.res_id;
  3246. state = mpt->com.from_state;
  3247. while (state != 0) {
  3248. switch (state) {
  3249. case RES_MPT_RESERVED:
  3250. __mlx4_mpt_release(dev, mpt->key);
  3251. spin_lock_irq(mlx4_tlock(dev));
  3252. rb_erase(&mpt->com.node,
  3253. &tracker->res_tree[RES_MPT]);
  3254. list_del(&mpt->com.list);
  3255. spin_unlock_irq(mlx4_tlock(dev));
  3256. kfree(mpt);
  3257. state = 0;
  3258. break;
  3259. case RES_MPT_MAPPED:
  3260. __mlx4_mpt_free_icm(dev, mpt->key);
  3261. state = RES_MPT_RESERVED;
  3262. break;
  3263. case RES_MPT_HW:
  3264. in_param = slave;
  3265. err = mlx4_cmd(dev, in_param, mptn, 0,
  3266. MLX4_CMD_HW2SW_MPT,
  3267. MLX4_CMD_TIME_CLASS_A,
  3268. MLX4_CMD_NATIVE);
  3269. if (err)
  3270. mlx4_dbg(dev, "rem_slave_mrs: failed"
  3271. " to move slave %d mpt %d to"
  3272. " SW ownership\n",
  3273. slave, mptn);
  3274. if (mpt->mtt)
  3275. atomic_dec(&mpt->mtt->ref_count);
  3276. state = RES_MPT_MAPPED;
  3277. break;
  3278. default:
  3279. state = 0;
  3280. }
  3281. }
  3282. }
  3283. spin_lock_irq(mlx4_tlock(dev));
  3284. }
  3285. spin_unlock_irq(mlx4_tlock(dev));
  3286. }
  3287. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3288. {
  3289. struct mlx4_priv *priv = mlx4_priv(dev);
  3290. struct mlx4_resource_tracker *tracker =
  3291. &priv->mfunc.master.res_tracker;
  3292. struct list_head *mtt_list =
  3293. &tracker->slave_list[slave].res_list[RES_MTT];
  3294. struct res_mtt *mtt;
  3295. struct res_mtt *tmp;
  3296. int state;
  3297. LIST_HEAD(tlist);
  3298. int base;
  3299. int err;
  3300. err = move_all_busy(dev, slave, RES_MTT);
  3301. if (err)
  3302. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts to "
  3303. "busy for slave %d\n", slave);
  3304. spin_lock_irq(mlx4_tlock(dev));
  3305. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3306. spin_unlock_irq(mlx4_tlock(dev));
  3307. if (mtt->com.owner == slave) {
  3308. base = mtt->com.res_id;
  3309. state = mtt->com.from_state;
  3310. while (state != 0) {
  3311. switch (state) {
  3312. case RES_MTT_ALLOCATED:
  3313. __mlx4_free_mtt_range(dev, base,
  3314. mtt->order);
  3315. spin_lock_irq(mlx4_tlock(dev));
  3316. rb_erase(&mtt->com.node,
  3317. &tracker->res_tree[RES_MTT]);
  3318. list_del(&mtt->com.list);
  3319. spin_unlock_irq(mlx4_tlock(dev));
  3320. kfree(mtt);
  3321. state = 0;
  3322. break;
  3323. default:
  3324. state = 0;
  3325. }
  3326. }
  3327. }
  3328. spin_lock_irq(mlx4_tlock(dev));
  3329. }
  3330. spin_unlock_irq(mlx4_tlock(dev));
  3331. }
  3332. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3333. {
  3334. struct mlx4_priv *priv = mlx4_priv(dev);
  3335. struct mlx4_resource_tracker *tracker =
  3336. &priv->mfunc.master.res_tracker;
  3337. struct list_head *fs_rule_list =
  3338. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3339. struct res_fs_rule *fs_rule;
  3340. struct res_fs_rule *tmp;
  3341. int state;
  3342. u64 base;
  3343. int err;
  3344. err = move_all_busy(dev, slave, RES_FS_RULE);
  3345. if (err)
  3346. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3347. slave);
  3348. spin_lock_irq(mlx4_tlock(dev));
  3349. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3350. spin_unlock_irq(mlx4_tlock(dev));
  3351. if (fs_rule->com.owner == slave) {
  3352. base = fs_rule->com.res_id;
  3353. state = fs_rule->com.from_state;
  3354. while (state != 0) {
  3355. switch (state) {
  3356. case RES_FS_RULE_ALLOCATED:
  3357. /* detach rule */
  3358. err = mlx4_cmd(dev, base, 0, 0,
  3359. MLX4_QP_FLOW_STEERING_DETACH,
  3360. MLX4_CMD_TIME_CLASS_A,
  3361. MLX4_CMD_NATIVE);
  3362. spin_lock_irq(mlx4_tlock(dev));
  3363. rb_erase(&fs_rule->com.node,
  3364. &tracker->res_tree[RES_FS_RULE]);
  3365. list_del(&fs_rule->com.list);
  3366. spin_unlock_irq(mlx4_tlock(dev));
  3367. kfree(fs_rule);
  3368. state = 0;
  3369. break;
  3370. default:
  3371. state = 0;
  3372. }
  3373. }
  3374. }
  3375. spin_lock_irq(mlx4_tlock(dev));
  3376. }
  3377. spin_unlock_irq(mlx4_tlock(dev));
  3378. }
  3379. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  3380. {
  3381. struct mlx4_priv *priv = mlx4_priv(dev);
  3382. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3383. struct list_head *eq_list =
  3384. &tracker->slave_list[slave].res_list[RES_EQ];
  3385. struct res_eq *eq;
  3386. struct res_eq *tmp;
  3387. int err;
  3388. int state;
  3389. LIST_HEAD(tlist);
  3390. int eqn;
  3391. struct mlx4_cmd_mailbox *mailbox;
  3392. err = move_all_busy(dev, slave, RES_EQ);
  3393. if (err)
  3394. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs to "
  3395. "busy for slave %d\n", slave);
  3396. spin_lock_irq(mlx4_tlock(dev));
  3397. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  3398. spin_unlock_irq(mlx4_tlock(dev));
  3399. if (eq->com.owner == slave) {
  3400. eqn = eq->com.res_id;
  3401. state = eq->com.from_state;
  3402. while (state != 0) {
  3403. switch (state) {
  3404. case RES_EQ_RESERVED:
  3405. spin_lock_irq(mlx4_tlock(dev));
  3406. rb_erase(&eq->com.node,
  3407. &tracker->res_tree[RES_EQ]);
  3408. list_del(&eq->com.list);
  3409. spin_unlock_irq(mlx4_tlock(dev));
  3410. kfree(eq);
  3411. state = 0;
  3412. break;
  3413. case RES_EQ_HW:
  3414. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3415. if (IS_ERR(mailbox)) {
  3416. cond_resched();
  3417. continue;
  3418. }
  3419. err = mlx4_cmd_box(dev, slave, 0,
  3420. eqn & 0xff, 0,
  3421. MLX4_CMD_HW2SW_EQ,
  3422. MLX4_CMD_TIME_CLASS_A,
  3423. MLX4_CMD_NATIVE);
  3424. if (err)
  3425. mlx4_dbg(dev, "rem_slave_eqs: failed"
  3426. " to move slave %d eqs %d to"
  3427. " SW ownership\n", slave, eqn);
  3428. mlx4_free_cmd_mailbox(dev, mailbox);
  3429. atomic_dec(&eq->mtt->ref_count);
  3430. state = RES_EQ_RESERVED;
  3431. break;
  3432. default:
  3433. state = 0;
  3434. }
  3435. }
  3436. }
  3437. spin_lock_irq(mlx4_tlock(dev));
  3438. }
  3439. spin_unlock_irq(mlx4_tlock(dev));
  3440. }
  3441. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  3442. {
  3443. struct mlx4_priv *priv = mlx4_priv(dev);
  3444. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3445. struct list_head *counter_list =
  3446. &tracker->slave_list[slave].res_list[RES_COUNTER];
  3447. struct res_counter *counter;
  3448. struct res_counter *tmp;
  3449. int err;
  3450. int index;
  3451. err = move_all_busy(dev, slave, RES_COUNTER);
  3452. if (err)
  3453. mlx4_warn(dev, "rem_slave_counters: Could not move all counters to "
  3454. "busy for slave %d\n", slave);
  3455. spin_lock_irq(mlx4_tlock(dev));
  3456. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  3457. if (counter->com.owner == slave) {
  3458. index = counter->com.res_id;
  3459. rb_erase(&counter->com.node,
  3460. &tracker->res_tree[RES_COUNTER]);
  3461. list_del(&counter->com.list);
  3462. kfree(counter);
  3463. __mlx4_counter_free(dev, index);
  3464. }
  3465. }
  3466. spin_unlock_irq(mlx4_tlock(dev));
  3467. }
  3468. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  3469. {
  3470. struct mlx4_priv *priv = mlx4_priv(dev);
  3471. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3472. struct list_head *xrcdn_list =
  3473. &tracker->slave_list[slave].res_list[RES_XRCD];
  3474. struct res_xrcdn *xrcd;
  3475. struct res_xrcdn *tmp;
  3476. int err;
  3477. int xrcdn;
  3478. err = move_all_busy(dev, slave, RES_XRCD);
  3479. if (err)
  3480. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns to "
  3481. "busy for slave %d\n", slave);
  3482. spin_lock_irq(mlx4_tlock(dev));
  3483. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  3484. if (xrcd->com.owner == slave) {
  3485. xrcdn = xrcd->com.res_id;
  3486. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  3487. list_del(&xrcd->com.list);
  3488. kfree(xrcd);
  3489. __mlx4_xrcd_free(dev, xrcdn);
  3490. }
  3491. }
  3492. spin_unlock_irq(mlx4_tlock(dev));
  3493. }
  3494. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  3495. {
  3496. struct mlx4_priv *priv = mlx4_priv(dev);
  3497. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3498. rem_slave_vlans(dev, slave);
  3499. rem_slave_macs(dev, slave);
  3500. rem_slave_fs_rule(dev, slave);
  3501. rem_slave_qps(dev, slave);
  3502. rem_slave_srqs(dev, slave);
  3503. rem_slave_cqs(dev, slave);
  3504. rem_slave_mrs(dev, slave);
  3505. rem_slave_eqs(dev, slave);
  3506. rem_slave_mtts(dev, slave);
  3507. rem_slave_counters(dev, slave);
  3508. rem_slave_xrcdns(dev, slave);
  3509. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3510. }
  3511. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  3512. {
  3513. struct mlx4_vf_immed_vlan_work *work =
  3514. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  3515. struct mlx4_cmd_mailbox *mailbox;
  3516. struct mlx4_update_qp_context *upd_context;
  3517. struct mlx4_dev *dev = &work->priv->dev;
  3518. struct mlx4_resource_tracker *tracker =
  3519. &work->priv->mfunc.master.res_tracker;
  3520. struct list_head *qp_list =
  3521. &tracker->slave_list[work->slave].res_list[RES_QP];
  3522. struct res_qp *qp;
  3523. struct res_qp *tmp;
  3524. u64 qp_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  3525. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  3526. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  3527. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  3528. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  3529. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED) |
  3530. (1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  3531. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  3532. int err;
  3533. int port, errors = 0;
  3534. u8 vlan_control;
  3535. if (mlx4_is_slave(dev)) {
  3536. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  3537. work->slave);
  3538. goto out;
  3539. }
  3540. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3541. if (IS_ERR(mailbox))
  3542. goto out;
  3543. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  3544. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3545. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  3546. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  3547. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  3548. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  3549. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  3550. else if (!work->vlan_id)
  3551. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3552. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  3553. else
  3554. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3555. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  3556. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  3557. upd_context = mailbox->buf;
  3558. upd_context->primary_addr_path_mask = cpu_to_be64(qp_mask);
  3559. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  3560. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  3561. spin_lock_irq(mlx4_tlock(dev));
  3562. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3563. spin_unlock_irq(mlx4_tlock(dev));
  3564. if (qp->com.owner == work->slave) {
  3565. if (qp->com.from_state != RES_QP_HW ||
  3566. !qp->sched_queue || /* no INIT2RTR trans yet */
  3567. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  3568. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  3569. spin_lock_irq(mlx4_tlock(dev));
  3570. continue;
  3571. }
  3572. port = (qp->sched_queue >> 6 & 1) + 1;
  3573. if (port != work->port) {
  3574. spin_lock_irq(mlx4_tlock(dev));
  3575. continue;
  3576. }
  3577. upd_context->qp_context.pri_path.sched_queue =
  3578. qp->sched_queue & 0xC7;
  3579. upd_context->qp_context.pri_path.sched_queue |=
  3580. ((work->qos & 0x7) << 3);
  3581. err = mlx4_cmd(dev, mailbox->dma,
  3582. qp->local_qpn & 0xffffff,
  3583. 0, MLX4_CMD_UPDATE_QP,
  3584. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  3585. if (err) {
  3586. mlx4_info(dev, "UPDATE_QP failed for slave %d, "
  3587. "port %d, qpn %d (%d)\n",
  3588. work->slave, port, qp->local_qpn,
  3589. err);
  3590. errors++;
  3591. }
  3592. }
  3593. spin_lock_irq(mlx4_tlock(dev));
  3594. }
  3595. spin_unlock_irq(mlx4_tlock(dev));
  3596. mlx4_free_cmd_mailbox(dev, mailbox);
  3597. if (errors)
  3598. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  3599. errors, work->slave, work->port);
  3600. /* unregister previous vlan_id if needed and we had no errors
  3601. * while updating the QPs
  3602. */
  3603. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  3604. NO_INDX != work->orig_vlan_ix)
  3605. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  3606. work->orig_vlan_id);
  3607. out:
  3608. kfree(work);
  3609. return;
  3610. }