Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  10. select CMA if (CPU_V6 || CPU_V6K || CPU_V7)
  11. select HAVE_MEMBLOCK
  12. select RTC_LIB
  13. select SYS_SUPPORTS_APM_EMULATION
  14. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select GENERIC_IRQ_PROBE
  42. select HARDIRQS_SW_RESEND
  43. select CPU_PM if (SUSPEND || CPU_IDLE)
  44. select GENERIC_PCI_IOMAP
  45. select HAVE_BPF_JIT
  46. select GENERIC_SMP_IDLE_THREAD
  47. select KTIME_SCALAR
  48. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  49. help
  50. The ARM series is a line of low-power-consumption RISC chip designs
  51. licensed by ARM Ltd and targeted at embedded applications and
  52. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  53. manufactured, but legacy ARM-based PC hardware remains popular in
  54. Europe. There is an ARM Linux project with a web page at
  55. <http://www.arm.linux.org.uk/>.
  56. config ARM_HAS_SG_CHAIN
  57. bool
  58. config NEED_SG_DMA_LENGTH
  59. bool
  60. config ARM_DMA_USE_IOMMU
  61. select NEED_SG_DMA_LENGTH
  62. select ARM_HAS_SG_CHAIN
  63. bool
  64. config HAVE_PWM
  65. bool
  66. config MIGHT_HAVE_PCI
  67. bool
  68. config SYS_SUPPORTS_APM_EMULATION
  69. bool
  70. config GENERIC_GPIO
  71. bool
  72. config HAVE_TCM
  73. bool
  74. select GENERIC_ALLOCATOR
  75. config HAVE_PROC_CPU
  76. bool
  77. config NO_IOPORT
  78. bool
  79. config EISA
  80. bool
  81. ---help---
  82. The Extended Industry Standard Architecture (EISA) bus was
  83. developed as an open alternative to the IBM MicroChannel bus.
  84. The EISA bus provided some of the features of the IBM MicroChannel
  85. bus while maintaining backward compatibility with cards made for
  86. the older ISA bus. The EISA bus saw limited use between 1988 and
  87. 1995 when it was made obsolete by the PCI bus.
  88. Say Y here if you are building a kernel for an EISA-based machine.
  89. Otherwise, say N.
  90. config SBUS
  91. bool
  92. config STACKTRACE_SUPPORT
  93. bool
  94. default y
  95. config HAVE_LATENCYTOP_SUPPORT
  96. bool
  97. depends on !SMP
  98. default y
  99. config LOCKDEP_SUPPORT
  100. bool
  101. default y
  102. config TRACE_IRQFLAGS_SUPPORT
  103. bool
  104. default y
  105. config GENERIC_LOCKBREAK
  106. bool
  107. default y
  108. depends on SMP && PREEMPT
  109. config RWSEM_GENERIC_SPINLOCK
  110. bool
  111. default y
  112. config RWSEM_XCHGADD_ALGORITHM
  113. bool
  114. config ARCH_HAS_ILOG2_U32
  115. bool
  116. config ARCH_HAS_ILOG2_U64
  117. bool
  118. config ARCH_HAS_CPUFREQ
  119. bool
  120. help
  121. Internal node to signify that the ARCH has CPUFREQ support
  122. and that the relevant menu configurations are displayed for
  123. it.
  124. config GENERIC_HWEIGHT
  125. bool
  126. default y
  127. config GENERIC_CALIBRATE_DELAY
  128. bool
  129. default y
  130. config ARCH_MAY_HAVE_PC_FDC
  131. bool
  132. config ZONE_DMA
  133. bool
  134. config NEED_DMA_MAP_STATE
  135. def_bool y
  136. config ARCH_HAS_DMA_SET_COHERENT_MASK
  137. bool
  138. config GENERIC_ISA_DMA
  139. bool
  140. config FIQ
  141. bool
  142. config NEED_RET_TO_USER
  143. bool
  144. config ARCH_MTD_XIP
  145. bool
  146. config VECTORS_BASE
  147. hex
  148. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  149. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  150. default 0x00000000
  151. help
  152. The base address of exception vectors.
  153. config ARM_PATCH_PHYS_VIRT
  154. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  155. default y
  156. depends on !XIP_KERNEL && MMU
  157. depends on !ARCH_REALVIEW || !SPARSEMEM
  158. help
  159. Patch phys-to-virt and virt-to-phys translation functions at
  160. boot and module load time according to the position of the
  161. kernel in system memory.
  162. This can only be used with non-XIP MMU kernels where the base
  163. of physical memory is at a 16MB boundary.
  164. Only disable this option if you know that you do not require
  165. this feature (eg, building a kernel for a single machine) and
  166. you need to shrink the kernel to the minimal size.
  167. config NEED_MACH_IO_H
  168. bool
  169. help
  170. Select this when mach/io.h is required to provide special
  171. definitions for this platform. The need for mach/io.h should
  172. be avoided when possible.
  173. config NEED_MACH_MEMORY_H
  174. bool
  175. help
  176. Select this when mach/memory.h is required to provide special
  177. definitions for this platform. The need for mach/memory.h should
  178. be avoided when possible.
  179. config PHYS_OFFSET
  180. hex "Physical address of main memory" if MMU
  181. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  182. default DRAM_BASE if !MMU
  183. help
  184. Please provide the physical address corresponding to the
  185. location of main memory in your system.
  186. config GENERIC_BUG
  187. def_bool y
  188. depends on BUG
  189. source "init/Kconfig"
  190. source "kernel/Kconfig.freezer"
  191. menu "System Type"
  192. config MMU
  193. bool "MMU-based Paged Memory Management Support"
  194. default y
  195. help
  196. Select if you want MMU-based virtualised addressing space
  197. support by paged memory management. If unsure, say 'Y'.
  198. #
  199. # The "ARM system type" choice list is ordered alphabetically by option
  200. # text. Please add new entries in the option alphabetic order.
  201. #
  202. choice
  203. prompt "ARM system type"
  204. default ARCH_VERSATILE
  205. config ARCH_INTEGRATOR
  206. bool "ARM Ltd. Integrator family"
  207. select ARM_AMBA
  208. select ARCH_HAS_CPUFREQ
  209. select CLKDEV_LOOKUP
  210. select HAVE_MACH_CLKDEV
  211. select HAVE_TCM
  212. select ICST
  213. select GENERIC_CLOCKEVENTS
  214. select PLAT_VERSATILE
  215. select PLAT_VERSATILE_FPGA_IRQ
  216. select NEED_MACH_IO_H
  217. select NEED_MACH_MEMORY_H
  218. select SPARSE_IRQ
  219. select MULTI_IRQ_HANDLER
  220. help
  221. Support for ARM's Integrator platform.
  222. config ARCH_REALVIEW
  223. bool "ARM Ltd. RealView family"
  224. select ARM_AMBA
  225. select CLKDEV_LOOKUP
  226. select HAVE_MACH_CLKDEV
  227. select ICST
  228. select GENERIC_CLOCKEVENTS
  229. select ARCH_WANT_OPTIONAL_GPIOLIB
  230. select PLAT_VERSATILE
  231. select PLAT_VERSATILE_CLCD
  232. select ARM_TIMER_SP804
  233. select GPIO_PL061 if GPIOLIB
  234. select NEED_MACH_MEMORY_H
  235. help
  236. This enables support for ARM Ltd RealView boards.
  237. config ARCH_VERSATILE
  238. bool "ARM Ltd. Versatile family"
  239. select ARM_AMBA
  240. select ARM_VIC
  241. select CLKDEV_LOOKUP
  242. select HAVE_MACH_CLKDEV
  243. select ICST
  244. select GENERIC_CLOCKEVENTS
  245. select ARCH_WANT_OPTIONAL_GPIOLIB
  246. select PLAT_VERSATILE
  247. select PLAT_VERSATILE_CLCD
  248. select PLAT_VERSATILE_FPGA_IRQ
  249. select ARM_TIMER_SP804
  250. help
  251. This enables support for ARM Ltd Versatile board.
  252. config ARCH_VEXPRESS
  253. bool "ARM Ltd. Versatile Express family"
  254. select ARCH_WANT_OPTIONAL_GPIOLIB
  255. select ARM_AMBA
  256. select ARM_TIMER_SP804
  257. select CLKDEV_LOOKUP
  258. select HAVE_MACH_CLKDEV
  259. select GENERIC_CLOCKEVENTS
  260. select HAVE_CLK
  261. select HAVE_PATA_PLATFORM
  262. select ICST
  263. select NO_IOPORT
  264. select PLAT_VERSATILE
  265. select PLAT_VERSATILE_CLCD
  266. help
  267. This enables support for the ARM Ltd Versatile Express boards.
  268. config ARCH_AT91
  269. bool "Atmel AT91"
  270. select ARCH_REQUIRE_GPIOLIB
  271. select HAVE_CLK
  272. select CLKDEV_LOOKUP
  273. select IRQ_DOMAIN
  274. select NEED_MACH_IO_H if PCCARD
  275. help
  276. This enables support for systems based on Atmel
  277. AT91RM9200 and AT91SAM9* processors.
  278. config ARCH_BCMRING
  279. bool "Broadcom BCMRING"
  280. depends on MMU
  281. select CPU_V6
  282. select ARM_AMBA
  283. select ARM_TIMER_SP804
  284. select CLKDEV_LOOKUP
  285. select GENERIC_CLOCKEVENTS
  286. select ARCH_WANT_OPTIONAL_GPIOLIB
  287. help
  288. Support for Broadcom's BCMRing platform.
  289. config ARCH_HIGHBANK
  290. bool "Calxeda Highbank-based"
  291. select ARCH_WANT_OPTIONAL_GPIOLIB
  292. select ARM_AMBA
  293. select ARM_GIC
  294. select ARM_TIMER_SP804
  295. select CACHE_L2X0
  296. select CLKDEV_LOOKUP
  297. select CPU_V7
  298. select GENERIC_CLOCKEVENTS
  299. select HAVE_ARM_SCU
  300. select HAVE_SMP
  301. select SPARSE_IRQ
  302. select USE_OF
  303. help
  304. Support for the Calxeda Highbank SoC based boards.
  305. config ARCH_CLPS711X
  306. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  307. select CPU_ARM720T
  308. select ARCH_USES_GETTIMEOFFSET
  309. select NEED_MACH_MEMORY_H
  310. help
  311. Support for Cirrus Logic 711x/721x/731x based boards.
  312. config ARCH_CNS3XXX
  313. bool "Cavium Networks CNS3XXX family"
  314. select CPU_V6K
  315. select GENERIC_CLOCKEVENTS
  316. select ARM_GIC
  317. select MIGHT_HAVE_CACHE_L2X0
  318. select MIGHT_HAVE_PCI
  319. select PCI_DOMAINS if PCI
  320. help
  321. Support for Cavium Networks CNS3XXX platform.
  322. config ARCH_GEMINI
  323. bool "Cortina Systems Gemini"
  324. select CPU_FA526
  325. select ARCH_REQUIRE_GPIOLIB
  326. select ARCH_USES_GETTIMEOFFSET
  327. help
  328. Support for the Cortina Systems Gemini family SoCs
  329. config ARCH_PRIMA2
  330. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  331. select CPU_V7
  332. select NO_IOPORT
  333. select GENERIC_CLOCKEVENTS
  334. select CLKDEV_LOOKUP
  335. select GENERIC_IRQ_CHIP
  336. select MIGHT_HAVE_CACHE_L2X0
  337. select PINCTRL
  338. select PINCTRL_SIRF
  339. select USE_OF
  340. select ZONE_DMA
  341. help
  342. Support for CSR SiRFSoC ARM Cortex A9 Platform
  343. config ARCH_EBSA110
  344. bool "EBSA-110"
  345. select CPU_SA110
  346. select ISA
  347. select NO_IOPORT
  348. select ARCH_USES_GETTIMEOFFSET
  349. select NEED_MACH_IO_H
  350. select NEED_MACH_MEMORY_H
  351. help
  352. This is an evaluation board for the StrongARM processor available
  353. from Digital. It has limited hardware on-board, including an
  354. Ethernet interface, two PCMCIA sockets, two serial ports and a
  355. parallel port.
  356. config ARCH_EP93XX
  357. bool "EP93xx-based"
  358. select CPU_ARM920T
  359. select ARM_AMBA
  360. select ARM_VIC
  361. select CLKDEV_LOOKUP
  362. select ARCH_REQUIRE_GPIOLIB
  363. select ARCH_HAS_HOLES_MEMORYMODEL
  364. select ARCH_USES_GETTIMEOFFSET
  365. select NEED_MACH_MEMORY_H
  366. help
  367. This enables support for the Cirrus EP93xx series of CPUs.
  368. config ARCH_FOOTBRIDGE
  369. bool "FootBridge"
  370. select CPU_SA110
  371. select FOOTBRIDGE
  372. select GENERIC_CLOCKEVENTS
  373. select HAVE_IDE
  374. select NEED_MACH_IO_H
  375. select NEED_MACH_MEMORY_H
  376. help
  377. Support for systems based on the DC21285 companion chip
  378. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  379. config ARCH_MXC
  380. bool "Freescale MXC/iMX-based"
  381. select GENERIC_CLOCKEVENTS
  382. select ARCH_REQUIRE_GPIOLIB
  383. select CLKDEV_LOOKUP
  384. select CLKSRC_MMIO
  385. select GENERIC_IRQ_CHIP
  386. select MULTI_IRQ_HANDLER
  387. help
  388. Support for Freescale MXC/iMX-based family of processors
  389. config ARCH_MXS
  390. bool "Freescale MXS-based"
  391. select GENERIC_CLOCKEVENTS
  392. select ARCH_REQUIRE_GPIOLIB
  393. select CLKDEV_LOOKUP
  394. select CLKSRC_MMIO
  395. select HAVE_CLK_PREPARE
  396. select PINCTRL
  397. help
  398. Support for Freescale MXS-based family of processors
  399. config ARCH_NETX
  400. bool "Hilscher NetX based"
  401. select CLKSRC_MMIO
  402. select CPU_ARM926T
  403. select ARM_VIC
  404. select GENERIC_CLOCKEVENTS
  405. help
  406. This enables support for systems based on the Hilscher NetX Soc
  407. config ARCH_H720X
  408. bool "Hynix HMS720x-based"
  409. select CPU_ARM720T
  410. select ISA_DMA_API
  411. select ARCH_USES_GETTIMEOFFSET
  412. help
  413. This enables support for systems based on the Hynix HMS720x
  414. config ARCH_IOP13XX
  415. bool "IOP13xx-based"
  416. depends on MMU
  417. select CPU_XSC3
  418. select PLAT_IOP
  419. select PCI
  420. select ARCH_SUPPORTS_MSI
  421. select VMSPLIT_1G
  422. select NEED_MACH_IO_H
  423. select NEED_MACH_MEMORY_H
  424. select NEED_RET_TO_USER
  425. help
  426. Support for Intel's IOP13XX (XScale) family of processors.
  427. config ARCH_IOP32X
  428. bool "IOP32x-based"
  429. depends on MMU
  430. select CPU_XSCALE
  431. select NEED_MACH_IO_H
  432. select NEED_RET_TO_USER
  433. select PLAT_IOP
  434. select PCI
  435. select ARCH_REQUIRE_GPIOLIB
  436. help
  437. Support for Intel's 80219 and IOP32X (XScale) family of
  438. processors.
  439. config ARCH_IOP33X
  440. bool "IOP33x-based"
  441. depends on MMU
  442. select CPU_XSCALE
  443. select NEED_MACH_IO_H
  444. select NEED_RET_TO_USER
  445. select PLAT_IOP
  446. select PCI
  447. select ARCH_REQUIRE_GPIOLIB
  448. help
  449. Support for Intel's IOP33X (XScale) family of processors.
  450. config ARCH_IXP4XX
  451. bool "IXP4xx-based"
  452. depends on MMU
  453. select ARCH_HAS_DMA_SET_COHERENT_MASK
  454. select CLKSRC_MMIO
  455. select CPU_XSCALE
  456. select GENERIC_GPIO
  457. select GENERIC_CLOCKEVENTS
  458. select MIGHT_HAVE_PCI
  459. select NEED_MACH_IO_H
  460. select DMABOUNCE if PCI
  461. help
  462. Support for Intel's IXP4XX (XScale) family of processors.
  463. config ARCH_DOVE
  464. bool "Marvell Dove"
  465. select CPU_V7
  466. select PCI
  467. select ARCH_REQUIRE_GPIOLIB
  468. select GENERIC_CLOCKEVENTS
  469. select NEED_MACH_IO_H
  470. select PLAT_ORION
  471. help
  472. Support for the Marvell Dove SoC 88AP510
  473. config ARCH_KIRKWOOD
  474. bool "Marvell Kirkwood"
  475. select CPU_FEROCEON
  476. select PCI
  477. select ARCH_REQUIRE_GPIOLIB
  478. select GENERIC_CLOCKEVENTS
  479. select NEED_MACH_IO_H
  480. select PLAT_ORION
  481. help
  482. Support for the following Marvell Kirkwood series SoCs:
  483. 88F6180, 88F6192 and 88F6281.
  484. config ARCH_LPC32XX
  485. bool "NXP LPC32XX"
  486. select CLKSRC_MMIO
  487. select CPU_ARM926T
  488. select ARCH_REQUIRE_GPIOLIB
  489. select HAVE_IDE
  490. select ARM_AMBA
  491. select USB_ARCH_HAS_OHCI
  492. select CLKDEV_LOOKUP
  493. select GENERIC_CLOCKEVENTS
  494. select USE_OF
  495. help
  496. Support for the NXP LPC32XX family of processors
  497. config ARCH_MV78XX0
  498. bool "Marvell MV78xx0"
  499. select CPU_FEROCEON
  500. select PCI
  501. select ARCH_REQUIRE_GPIOLIB
  502. select GENERIC_CLOCKEVENTS
  503. select NEED_MACH_IO_H
  504. select PLAT_ORION
  505. help
  506. Support for the following Marvell MV78xx0 series SoCs:
  507. MV781x0, MV782x0.
  508. config ARCH_ORION5X
  509. bool "Marvell Orion"
  510. depends on MMU
  511. select CPU_FEROCEON
  512. select PCI
  513. select ARCH_REQUIRE_GPIOLIB
  514. select GENERIC_CLOCKEVENTS
  515. select PLAT_ORION
  516. help
  517. Support for the following Marvell Orion 5x series SoCs:
  518. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  519. Orion-2 (5281), Orion-1-90 (6183).
  520. config ARCH_MMP
  521. bool "Marvell PXA168/910/MMP2"
  522. depends on MMU
  523. select ARCH_REQUIRE_GPIOLIB
  524. select CLKDEV_LOOKUP
  525. select GENERIC_CLOCKEVENTS
  526. select GPIO_PXA
  527. select IRQ_DOMAIN
  528. select PLAT_PXA
  529. select SPARSE_IRQ
  530. select GENERIC_ALLOCATOR
  531. help
  532. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  533. config ARCH_KS8695
  534. bool "Micrel/Kendin KS8695"
  535. select CPU_ARM922T
  536. select ARCH_REQUIRE_GPIOLIB
  537. select ARCH_USES_GETTIMEOFFSET
  538. select NEED_MACH_MEMORY_H
  539. help
  540. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  541. System-on-Chip devices.
  542. config ARCH_W90X900
  543. bool "Nuvoton W90X900 CPU"
  544. select CPU_ARM926T
  545. select ARCH_REQUIRE_GPIOLIB
  546. select CLKDEV_LOOKUP
  547. select CLKSRC_MMIO
  548. select GENERIC_CLOCKEVENTS
  549. help
  550. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  551. At present, the w90x900 has been renamed nuc900, regarding
  552. the ARM series product line, you can login the following
  553. link address to know more.
  554. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  555. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  556. config ARCH_TEGRA
  557. bool "NVIDIA Tegra"
  558. select CLKDEV_LOOKUP
  559. select CLKSRC_MMIO
  560. select GENERIC_CLOCKEVENTS
  561. select GENERIC_GPIO
  562. select HAVE_CLK
  563. select HAVE_SMP
  564. select MIGHT_HAVE_CACHE_L2X0
  565. select NEED_MACH_IO_H if PCI
  566. select ARCH_HAS_CPUFREQ
  567. help
  568. This enables support for NVIDIA Tegra based systems (Tegra APX,
  569. Tegra 6xx and Tegra 2 series).
  570. config ARCH_PICOXCELL
  571. bool "Picochip picoXcell"
  572. select ARCH_REQUIRE_GPIOLIB
  573. select ARM_PATCH_PHYS_VIRT
  574. select ARM_VIC
  575. select CPU_V6K
  576. select DW_APB_TIMER
  577. select GENERIC_CLOCKEVENTS
  578. select GENERIC_GPIO
  579. select HAVE_TCM
  580. select NO_IOPORT
  581. select SPARSE_IRQ
  582. select USE_OF
  583. help
  584. This enables support for systems based on the Picochip picoXcell
  585. family of Femtocell devices. The picoxcell support requires device tree
  586. for all boards.
  587. config ARCH_PNX4008
  588. bool "Philips Nexperia PNX4008 Mobile"
  589. select CPU_ARM926T
  590. select CLKDEV_LOOKUP
  591. select ARCH_USES_GETTIMEOFFSET
  592. help
  593. This enables support for Philips PNX4008 mobile platform.
  594. config ARCH_PXA
  595. bool "PXA2xx/PXA3xx-based"
  596. depends on MMU
  597. select ARCH_MTD_XIP
  598. select ARCH_HAS_CPUFREQ
  599. select CLKDEV_LOOKUP
  600. select CLKSRC_MMIO
  601. select ARCH_REQUIRE_GPIOLIB
  602. select GENERIC_CLOCKEVENTS
  603. select GPIO_PXA
  604. select PLAT_PXA
  605. select SPARSE_IRQ
  606. select AUTO_ZRELADDR
  607. select MULTI_IRQ_HANDLER
  608. select ARM_CPU_SUSPEND if PM
  609. select HAVE_IDE
  610. help
  611. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  612. config ARCH_MSM
  613. bool "Qualcomm MSM"
  614. select HAVE_CLK
  615. select GENERIC_CLOCKEVENTS
  616. select ARCH_REQUIRE_GPIOLIB
  617. select CLKDEV_LOOKUP
  618. help
  619. Support for Qualcomm MSM/QSD based systems. This runs on the
  620. apps processor of the MSM/QSD and depends on a shared memory
  621. interface to the modem processor which runs the baseband
  622. stack and controls some vital subsystems
  623. (clock and power control, etc).
  624. config ARCH_SHMOBILE
  625. bool "Renesas SH-Mobile / R-Mobile"
  626. select HAVE_CLK
  627. select CLKDEV_LOOKUP
  628. select HAVE_MACH_CLKDEV
  629. select HAVE_SMP
  630. select GENERIC_CLOCKEVENTS
  631. select MIGHT_HAVE_CACHE_L2X0
  632. select NO_IOPORT
  633. select SPARSE_IRQ
  634. select MULTI_IRQ_HANDLER
  635. select PM_GENERIC_DOMAINS if PM
  636. select NEED_MACH_MEMORY_H
  637. help
  638. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  639. config ARCH_RPC
  640. bool "RiscPC"
  641. select ARCH_ACORN
  642. select FIQ
  643. select ARCH_MAY_HAVE_PC_FDC
  644. select HAVE_PATA_PLATFORM
  645. select ISA_DMA_API
  646. select NO_IOPORT
  647. select ARCH_SPARSEMEM_ENABLE
  648. select ARCH_USES_GETTIMEOFFSET
  649. select HAVE_IDE
  650. select NEED_MACH_IO_H
  651. select NEED_MACH_MEMORY_H
  652. help
  653. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  654. CD-ROM interface, serial and parallel port, and the floppy drive.
  655. config ARCH_SA1100
  656. bool "SA1100-based"
  657. select CLKSRC_MMIO
  658. select CPU_SA1100
  659. select ISA
  660. select ARCH_SPARSEMEM_ENABLE
  661. select ARCH_MTD_XIP
  662. select ARCH_HAS_CPUFREQ
  663. select CPU_FREQ
  664. select GENERIC_CLOCKEVENTS
  665. select CLKDEV_LOOKUP
  666. select ARCH_REQUIRE_GPIOLIB
  667. select HAVE_IDE
  668. select NEED_MACH_MEMORY_H
  669. select SPARSE_IRQ
  670. help
  671. Support for StrongARM 11x0 based boards.
  672. config ARCH_S3C24XX
  673. bool "Samsung S3C24XX SoCs"
  674. select GENERIC_GPIO
  675. select ARCH_HAS_CPUFREQ
  676. select HAVE_CLK
  677. select CLKDEV_LOOKUP
  678. select ARCH_USES_GETTIMEOFFSET
  679. select HAVE_S3C2410_I2C if I2C
  680. select HAVE_S3C_RTC if RTC_CLASS
  681. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  682. select NEED_MACH_IO_H
  683. help
  684. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  685. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  686. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  687. Samsung SMDK2410 development board (and derivatives).
  688. config ARCH_S3C64XX
  689. bool "Samsung S3C64XX"
  690. select PLAT_SAMSUNG
  691. select CPU_V6
  692. select ARM_VIC
  693. select HAVE_CLK
  694. select HAVE_TCM
  695. select CLKDEV_LOOKUP
  696. select NO_IOPORT
  697. select ARCH_USES_GETTIMEOFFSET
  698. select ARCH_HAS_CPUFREQ
  699. select ARCH_REQUIRE_GPIOLIB
  700. select SAMSUNG_CLKSRC
  701. select SAMSUNG_IRQ_VIC_TIMER
  702. select S3C_GPIO_TRACK
  703. select S3C_DEV_NAND
  704. select USB_ARCH_HAS_OHCI
  705. select SAMSUNG_GPIOLIB_4BIT
  706. select HAVE_S3C2410_I2C if I2C
  707. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  708. help
  709. Samsung S3C64XX series based systems
  710. config ARCH_S5P64X0
  711. bool "Samsung S5P6440 S5P6450"
  712. select CPU_V6
  713. select GENERIC_GPIO
  714. select HAVE_CLK
  715. select CLKDEV_LOOKUP
  716. select CLKSRC_MMIO
  717. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  718. select GENERIC_CLOCKEVENTS
  719. select HAVE_S3C2410_I2C if I2C
  720. select HAVE_S3C_RTC if RTC_CLASS
  721. help
  722. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  723. SMDK6450.
  724. config ARCH_S5PC100
  725. bool "Samsung S5PC100"
  726. select GENERIC_GPIO
  727. select HAVE_CLK
  728. select CLKDEV_LOOKUP
  729. select CPU_V7
  730. select ARCH_USES_GETTIMEOFFSET
  731. select HAVE_S3C2410_I2C if I2C
  732. select HAVE_S3C_RTC if RTC_CLASS
  733. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  734. help
  735. Samsung S5PC100 series based systems
  736. config ARCH_S5PV210
  737. bool "Samsung S5PV210/S5PC110"
  738. select CPU_V7
  739. select ARCH_SPARSEMEM_ENABLE
  740. select ARCH_HAS_HOLES_MEMORYMODEL
  741. select GENERIC_GPIO
  742. select HAVE_CLK
  743. select CLKDEV_LOOKUP
  744. select CLKSRC_MMIO
  745. select ARCH_HAS_CPUFREQ
  746. select GENERIC_CLOCKEVENTS
  747. select HAVE_S3C2410_I2C if I2C
  748. select HAVE_S3C_RTC if RTC_CLASS
  749. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  750. select NEED_MACH_MEMORY_H
  751. help
  752. Samsung S5PV210/S5PC110 series based systems
  753. config ARCH_EXYNOS
  754. bool "SAMSUNG EXYNOS"
  755. select CPU_V7
  756. select ARCH_SPARSEMEM_ENABLE
  757. select ARCH_HAS_HOLES_MEMORYMODEL
  758. select GENERIC_GPIO
  759. select HAVE_CLK
  760. select CLKDEV_LOOKUP
  761. select ARCH_HAS_CPUFREQ
  762. select GENERIC_CLOCKEVENTS
  763. select HAVE_S3C_RTC if RTC_CLASS
  764. select HAVE_S3C2410_I2C if I2C
  765. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  766. select NEED_MACH_MEMORY_H
  767. help
  768. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  769. config ARCH_SHARK
  770. bool "Shark"
  771. select CPU_SA110
  772. select ISA
  773. select ISA_DMA
  774. select ZONE_DMA
  775. select PCI
  776. select ARCH_USES_GETTIMEOFFSET
  777. select NEED_MACH_MEMORY_H
  778. select NEED_MACH_IO_H
  779. help
  780. Support for the StrongARM based Digital DNARD machine, also known
  781. as "Shark" (<http://www.shark-linux.de/shark.html>).
  782. config ARCH_U300
  783. bool "ST-Ericsson U300 Series"
  784. depends on MMU
  785. select CLKSRC_MMIO
  786. select CPU_ARM926T
  787. select HAVE_TCM
  788. select ARM_AMBA
  789. select ARM_PATCH_PHYS_VIRT
  790. select ARM_VIC
  791. select GENERIC_CLOCKEVENTS
  792. select CLKDEV_LOOKUP
  793. select HAVE_MACH_CLKDEV
  794. select GENERIC_GPIO
  795. select ARCH_REQUIRE_GPIOLIB
  796. help
  797. Support for ST-Ericsson U300 series mobile platforms.
  798. config ARCH_U8500
  799. bool "ST-Ericsson U8500 Series"
  800. depends on MMU
  801. select CPU_V7
  802. select ARM_AMBA
  803. select GENERIC_CLOCKEVENTS
  804. select CLKDEV_LOOKUP
  805. select ARCH_REQUIRE_GPIOLIB
  806. select ARCH_HAS_CPUFREQ
  807. select HAVE_SMP
  808. select MIGHT_HAVE_CACHE_L2X0
  809. help
  810. Support for ST-Ericsson's Ux500 architecture
  811. config ARCH_NOMADIK
  812. bool "STMicroelectronics Nomadik"
  813. select ARM_AMBA
  814. select ARM_VIC
  815. select CPU_ARM926T
  816. select CLKDEV_LOOKUP
  817. select GENERIC_CLOCKEVENTS
  818. select PINCTRL
  819. select MIGHT_HAVE_CACHE_L2X0
  820. select ARCH_REQUIRE_GPIOLIB
  821. help
  822. Support for the Nomadik platform by ST-Ericsson
  823. config ARCH_DAVINCI
  824. bool "TI DaVinci"
  825. select GENERIC_CLOCKEVENTS
  826. select ARCH_REQUIRE_GPIOLIB
  827. select ZONE_DMA
  828. select HAVE_IDE
  829. select CLKDEV_LOOKUP
  830. select GENERIC_ALLOCATOR
  831. select GENERIC_IRQ_CHIP
  832. select ARCH_HAS_HOLES_MEMORYMODEL
  833. help
  834. Support for TI's DaVinci platform.
  835. config ARCH_OMAP
  836. bool "TI OMAP"
  837. select HAVE_CLK
  838. select ARCH_REQUIRE_GPIOLIB
  839. select ARCH_HAS_CPUFREQ
  840. select CLKSRC_MMIO
  841. select GENERIC_CLOCKEVENTS
  842. select ARCH_HAS_HOLES_MEMORYMODEL
  843. help
  844. Support for TI's OMAP platform (OMAP1/2/3/4).
  845. config PLAT_SPEAR
  846. bool "ST SPEAr"
  847. select ARM_AMBA
  848. select ARCH_REQUIRE_GPIOLIB
  849. select CLKDEV_LOOKUP
  850. select CLKSRC_MMIO
  851. select GENERIC_CLOCKEVENTS
  852. select HAVE_CLK
  853. help
  854. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  855. config ARCH_VT8500
  856. bool "VIA/WonderMedia 85xx"
  857. select CPU_ARM926T
  858. select GENERIC_GPIO
  859. select ARCH_HAS_CPUFREQ
  860. select GENERIC_CLOCKEVENTS
  861. select ARCH_REQUIRE_GPIOLIB
  862. select HAVE_PWM
  863. help
  864. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  865. config ARCH_ZYNQ
  866. bool "Xilinx Zynq ARM Cortex A9 Platform"
  867. select CPU_V7
  868. select GENERIC_CLOCKEVENTS
  869. select CLKDEV_LOOKUP
  870. select ARM_GIC
  871. select ARM_AMBA
  872. select ICST
  873. select MIGHT_HAVE_CACHE_L2X0
  874. select USE_OF
  875. help
  876. Support for Xilinx Zynq ARM Cortex A9 Platform
  877. endchoice
  878. #
  879. # This is sorted alphabetically by mach-* pathname. However, plat-*
  880. # Kconfigs may be included either alphabetically (according to the
  881. # plat- suffix) or along side the corresponding mach-* source.
  882. #
  883. source "arch/arm/mach-at91/Kconfig"
  884. source "arch/arm/mach-bcmring/Kconfig"
  885. source "arch/arm/mach-clps711x/Kconfig"
  886. source "arch/arm/mach-cns3xxx/Kconfig"
  887. source "arch/arm/mach-davinci/Kconfig"
  888. source "arch/arm/mach-dove/Kconfig"
  889. source "arch/arm/mach-ep93xx/Kconfig"
  890. source "arch/arm/mach-footbridge/Kconfig"
  891. source "arch/arm/mach-gemini/Kconfig"
  892. source "arch/arm/mach-h720x/Kconfig"
  893. source "arch/arm/mach-integrator/Kconfig"
  894. source "arch/arm/mach-iop32x/Kconfig"
  895. source "arch/arm/mach-iop33x/Kconfig"
  896. source "arch/arm/mach-iop13xx/Kconfig"
  897. source "arch/arm/mach-ixp4xx/Kconfig"
  898. source "arch/arm/mach-kirkwood/Kconfig"
  899. source "arch/arm/mach-ks8695/Kconfig"
  900. source "arch/arm/mach-lpc32xx/Kconfig"
  901. source "arch/arm/mach-msm/Kconfig"
  902. source "arch/arm/mach-mv78xx0/Kconfig"
  903. source "arch/arm/plat-mxc/Kconfig"
  904. source "arch/arm/mach-mxs/Kconfig"
  905. source "arch/arm/mach-netx/Kconfig"
  906. source "arch/arm/mach-nomadik/Kconfig"
  907. source "arch/arm/plat-nomadik/Kconfig"
  908. source "arch/arm/plat-omap/Kconfig"
  909. source "arch/arm/mach-omap1/Kconfig"
  910. source "arch/arm/mach-omap2/Kconfig"
  911. source "arch/arm/mach-orion5x/Kconfig"
  912. source "arch/arm/mach-pxa/Kconfig"
  913. source "arch/arm/plat-pxa/Kconfig"
  914. source "arch/arm/mach-mmp/Kconfig"
  915. source "arch/arm/mach-realview/Kconfig"
  916. source "arch/arm/mach-sa1100/Kconfig"
  917. source "arch/arm/plat-samsung/Kconfig"
  918. source "arch/arm/plat-s3c24xx/Kconfig"
  919. source "arch/arm/plat-spear/Kconfig"
  920. source "arch/arm/mach-s3c24xx/Kconfig"
  921. if ARCH_S3C24XX
  922. source "arch/arm/mach-s3c2412/Kconfig"
  923. source "arch/arm/mach-s3c2440/Kconfig"
  924. endif
  925. if ARCH_S3C64XX
  926. source "arch/arm/mach-s3c64xx/Kconfig"
  927. endif
  928. source "arch/arm/mach-s5p64x0/Kconfig"
  929. source "arch/arm/mach-s5pc100/Kconfig"
  930. source "arch/arm/mach-s5pv210/Kconfig"
  931. source "arch/arm/mach-exynos/Kconfig"
  932. source "arch/arm/mach-shmobile/Kconfig"
  933. source "arch/arm/mach-tegra/Kconfig"
  934. source "arch/arm/mach-u300/Kconfig"
  935. source "arch/arm/mach-ux500/Kconfig"
  936. source "arch/arm/mach-versatile/Kconfig"
  937. source "arch/arm/mach-vexpress/Kconfig"
  938. source "arch/arm/plat-versatile/Kconfig"
  939. source "arch/arm/mach-vt8500/Kconfig"
  940. source "arch/arm/mach-w90x900/Kconfig"
  941. # Definitions to make life easier
  942. config ARCH_ACORN
  943. bool
  944. config PLAT_IOP
  945. bool
  946. select GENERIC_CLOCKEVENTS
  947. config PLAT_ORION
  948. bool
  949. select CLKSRC_MMIO
  950. select GENERIC_IRQ_CHIP
  951. config PLAT_PXA
  952. bool
  953. config PLAT_VERSATILE
  954. bool
  955. config ARM_TIMER_SP804
  956. bool
  957. select CLKSRC_MMIO
  958. select HAVE_SCHED_CLOCK
  959. source arch/arm/mm/Kconfig
  960. config ARM_NR_BANKS
  961. int
  962. default 16 if ARCH_EP93XX
  963. default 8
  964. config IWMMXT
  965. bool "Enable iWMMXt support"
  966. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  967. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  968. help
  969. Enable support for iWMMXt context switching at run time if
  970. running on a CPU that supports it.
  971. config XSCALE_PMU
  972. bool
  973. depends on CPU_XSCALE
  974. default y
  975. config CPU_HAS_PMU
  976. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  977. (!ARCH_OMAP3 || OMAP3_EMU)
  978. default y
  979. bool
  980. config MULTI_IRQ_HANDLER
  981. bool
  982. help
  983. Allow each machine to specify it's own IRQ handler at run time.
  984. if !MMU
  985. source "arch/arm/Kconfig-nommu"
  986. endif
  987. config ARM_ERRATA_326103
  988. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  989. depends on CPU_V6
  990. help
  991. Executing a SWP instruction to read-only memory does not set bit 11
  992. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  993. treat the access as a read, preventing a COW from occurring and
  994. causing the faulting task to livelock.
  995. config ARM_ERRATA_411920
  996. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  997. depends on CPU_V6 || CPU_V6K
  998. help
  999. Invalidation of the Instruction Cache operation can
  1000. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1001. It does not affect the MPCore. This option enables the ARM Ltd.
  1002. recommended workaround.
  1003. config ARM_ERRATA_430973
  1004. bool "ARM errata: Stale prediction on replaced interworking branch"
  1005. depends on CPU_V7
  1006. help
  1007. This option enables the workaround for the 430973 Cortex-A8
  1008. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1009. interworking branch is replaced with another code sequence at the
  1010. same virtual address, whether due to self-modifying code or virtual
  1011. to physical address re-mapping, Cortex-A8 does not recover from the
  1012. stale interworking branch prediction. This results in Cortex-A8
  1013. executing the new code sequence in the incorrect ARM or Thumb state.
  1014. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1015. and also flushes the branch target cache at every context switch.
  1016. Note that setting specific bits in the ACTLR register may not be
  1017. available in non-secure mode.
  1018. config ARM_ERRATA_458693
  1019. bool "ARM errata: Processor deadlock when a false hazard is created"
  1020. depends on CPU_V7
  1021. help
  1022. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1023. erratum. For very specific sequences of memory operations, it is
  1024. possible for a hazard condition intended for a cache line to instead
  1025. be incorrectly associated with a different cache line. This false
  1026. hazard might then cause a processor deadlock. The workaround enables
  1027. the L1 caching of the NEON accesses and disables the PLD instruction
  1028. in the ACTLR register. Note that setting specific bits in the ACTLR
  1029. register may not be available in non-secure mode.
  1030. config ARM_ERRATA_460075
  1031. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1032. depends on CPU_V7
  1033. help
  1034. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1035. erratum. Any asynchronous access to the L2 cache may encounter a
  1036. situation in which recent store transactions to the L2 cache are lost
  1037. and overwritten with stale memory contents from external memory. The
  1038. workaround disables the write-allocate mode for the L2 cache via the
  1039. ACTLR register. Note that setting specific bits in the ACTLR register
  1040. may not be available in non-secure mode.
  1041. config ARM_ERRATA_742230
  1042. bool "ARM errata: DMB operation may be faulty"
  1043. depends on CPU_V7 && SMP
  1044. help
  1045. This option enables the workaround for the 742230 Cortex-A9
  1046. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1047. between two write operations may not ensure the correct visibility
  1048. ordering of the two writes. This workaround sets a specific bit in
  1049. the diagnostic register of the Cortex-A9 which causes the DMB
  1050. instruction to behave as a DSB, ensuring the correct behaviour of
  1051. the two writes.
  1052. config ARM_ERRATA_742231
  1053. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1054. depends on CPU_V7 && SMP
  1055. help
  1056. This option enables the workaround for the 742231 Cortex-A9
  1057. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1058. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1059. accessing some data located in the same cache line, may get corrupted
  1060. data due to bad handling of the address hazard when the line gets
  1061. replaced from one of the CPUs at the same time as another CPU is
  1062. accessing it. This workaround sets specific bits in the diagnostic
  1063. register of the Cortex-A9 which reduces the linefill issuing
  1064. capabilities of the processor.
  1065. config PL310_ERRATA_588369
  1066. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1067. depends on CACHE_L2X0
  1068. help
  1069. The PL310 L2 cache controller implements three types of Clean &
  1070. Invalidate maintenance operations: by Physical Address
  1071. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1072. They are architecturally defined to behave as the execution of a
  1073. clean operation followed immediately by an invalidate operation,
  1074. both performing to the same memory location. This functionality
  1075. is not correctly implemented in PL310 as clean lines are not
  1076. invalidated as a result of these operations.
  1077. config ARM_ERRATA_720789
  1078. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1079. depends on CPU_V7
  1080. help
  1081. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1082. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1083. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1084. As a consequence of this erratum, some TLB entries which should be
  1085. invalidated are not, resulting in an incoherency in the system page
  1086. tables. The workaround changes the TLB flushing routines to invalidate
  1087. entries regardless of the ASID.
  1088. config PL310_ERRATA_727915
  1089. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1090. depends on CACHE_L2X0
  1091. help
  1092. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1093. operation (offset 0x7FC). This operation runs in background so that
  1094. PL310 can handle normal accesses while it is in progress. Under very
  1095. rare circumstances, due to this erratum, write data can be lost when
  1096. PL310 treats a cacheable write transaction during a Clean &
  1097. Invalidate by Way operation.
  1098. config ARM_ERRATA_743622
  1099. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1100. depends on CPU_V7
  1101. help
  1102. This option enables the workaround for the 743622 Cortex-A9
  1103. (r2p*) erratum. Under very rare conditions, a faulty
  1104. optimisation in the Cortex-A9 Store Buffer may lead to data
  1105. corruption. This workaround sets a specific bit in the diagnostic
  1106. register of the Cortex-A9 which disables the Store Buffer
  1107. optimisation, preventing the defect from occurring. This has no
  1108. visible impact on the overall performance or power consumption of the
  1109. processor.
  1110. config ARM_ERRATA_751472
  1111. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1112. depends on CPU_V7
  1113. help
  1114. This option enables the workaround for the 751472 Cortex-A9 (prior
  1115. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1116. completion of a following broadcasted operation if the second
  1117. operation is received by a CPU before the ICIALLUIS has completed,
  1118. potentially leading to corrupted entries in the cache or TLB.
  1119. config PL310_ERRATA_753970
  1120. bool "PL310 errata: cache sync operation may be faulty"
  1121. depends on CACHE_PL310
  1122. help
  1123. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1124. Under some condition the effect of cache sync operation on
  1125. the store buffer still remains when the operation completes.
  1126. This means that the store buffer is always asked to drain and
  1127. this prevents it from merging any further writes. The workaround
  1128. is to replace the normal offset of cache sync operation (0x730)
  1129. by another offset targeting an unmapped PL310 register 0x740.
  1130. This has the same effect as the cache sync operation: store buffer
  1131. drain and waiting for all buffers empty.
  1132. config ARM_ERRATA_754322
  1133. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1134. depends on CPU_V7
  1135. help
  1136. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1137. r3p*) erratum. A speculative memory access may cause a page table walk
  1138. which starts prior to an ASID switch but completes afterwards. This
  1139. can populate the micro-TLB with a stale entry which may be hit with
  1140. the new ASID. This workaround places two dsb instructions in the mm
  1141. switching code so that no page table walks can cross the ASID switch.
  1142. config ARM_ERRATA_754327
  1143. bool "ARM errata: no automatic Store Buffer drain"
  1144. depends on CPU_V7 && SMP
  1145. help
  1146. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1147. r2p0) erratum. The Store Buffer does not have any automatic draining
  1148. mechanism and therefore a livelock may occur if an external agent
  1149. continuously polls a memory location waiting to observe an update.
  1150. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1151. written polling loops from denying visibility of updates to memory.
  1152. config ARM_ERRATA_364296
  1153. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1154. depends on CPU_V6 && !SMP
  1155. help
  1156. This options enables the workaround for the 364296 ARM1136
  1157. r0p2 erratum (possible cache data corruption with
  1158. hit-under-miss enabled). It sets the undocumented bit 31 in
  1159. the auxiliary control register and the FI bit in the control
  1160. register, thus disabling hit-under-miss without putting the
  1161. processor into full low interrupt latency mode. ARM11MPCore
  1162. is not affected.
  1163. config ARM_ERRATA_764369
  1164. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1165. depends on CPU_V7 && SMP
  1166. help
  1167. This option enables the workaround for erratum 764369
  1168. affecting Cortex-A9 MPCore with two or more processors (all
  1169. current revisions). Under certain timing circumstances, a data
  1170. cache line maintenance operation by MVA targeting an Inner
  1171. Shareable memory region may fail to proceed up to either the
  1172. Point of Coherency or to the Point of Unification of the
  1173. system. This workaround adds a DSB instruction before the
  1174. relevant cache maintenance functions and sets a specific bit
  1175. in the diagnostic control register of the SCU.
  1176. config PL310_ERRATA_769419
  1177. bool "PL310 errata: no automatic Store Buffer drain"
  1178. depends on CACHE_L2X0
  1179. help
  1180. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1181. not automatically drain. This can cause normal, non-cacheable
  1182. writes to be retained when the memory system is idle, leading
  1183. to suboptimal I/O performance for drivers using coherent DMA.
  1184. This option adds a write barrier to the cpu_idle loop so that,
  1185. on systems with an outer cache, the store buffer is drained
  1186. explicitly.
  1187. endmenu
  1188. source "arch/arm/common/Kconfig"
  1189. menu "Bus support"
  1190. config ARM_AMBA
  1191. bool
  1192. config ISA
  1193. bool
  1194. help
  1195. Find out whether you have ISA slots on your motherboard. ISA is the
  1196. name of a bus system, i.e. the way the CPU talks to the other stuff
  1197. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1198. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1199. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1200. # Select ISA DMA controller support
  1201. config ISA_DMA
  1202. bool
  1203. select ISA_DMA_API
  1204. # Select ISA DMA interface
  1205. config ISA_DMA_API
  1206. bool
  1207. config PCI
  1208. bool "PCI support" if MIGHT_HAVE_PCI
  1209. help
  1210. Find out whether you have a PCI motherboard. PCI is the name of a
  1211. bus system, i.e. the way the CPU talks to the other stuff inside
  1212. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1213. VESA. If you have PCI, say Y, otherwise N.
  1214. config PCI_DOMAINS
  1215. bool
  1216. depends on PCI
  1217. config PCI_NANOENGINE
  1218. bool "BSE nanoEngine PCI support"
  1219. depends on SA1100_NANOENGINE
  1220. help
  1221. Enable PCI on the BSE nanoEngine board.
  1222. config PCI_SYSCALL
  1223. def_bool PCI
  1224. # Select the host bridge type
  1225. config PCI_HOST_VIA82C505
  1226. bool
  1227. depends on PCI && ARCH_SHARK
  1228. default y
  1229. config PCI_HOST_ITE8152
  1230. bool
  1231. depends on PCI && MACH_ARMCORE
  1232. default y
  1233. select DMABOUNCE
  1234. source "drivers/pci/Kconfig"
  1235. source "drivers/pcmcia/Kconfig"
  1236. endmenu
  1237. menu "Kernel Features"
  1238. config HAVE_SMP
  1239. bool
  1240. help
  1241. This option should be selected by machines which have an SMP-
  1242. capable CPU.
  1243. The only effect of this option is to make the SMP-related
  1244. options available to the user for configuration.
  1245. config SMP
  1246. bool "Symmetric Multi-Processing"
  1247. depends on CPU_V6K || CPU_V7
  1248. depends on GENERIC_CLOCKEVENTS
  1249. depends on HAVE_SMP
  1250. depends on MMU
  1251. select USE_GENERIC_SMP_HELPERS
  1252. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1253. help
  1254. This enables support for systems with more than one CPU. If you have
  1255. a system with only one CPU, like most personal computers, say N. If
  1256. you have a system with more than one CPU, say Y.
  1257. If you say N here, the kernel will run on single and multiprocessor
  1258. machines, but will use only one CPU of a multiprocessor machine. If
  1259. you say Y here, the kernel will run on many, but not all, single
  1260. processor machines. On a single processor machine, the kernel will
  1261. run faster if you say N here.
  1262. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1263. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1264. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1265. If you don't know what to do here, say N.
  1266. config SMP_ON_UP
  1267. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1268. depends on EXPERIMENTAL
  1269. depends on SMP && !XIP_KERNEL
  1270. default y
  1271. help
  1272. SMP kernels contain instructions which fail on non-SMP processors.
  1273. Enabling this option allows the kernel to modify itself to make
  1274. these instructions safe. Disabling it allows about 1K of space
  1275. savings.
  1276. If you don't know what to do here, say Y.
  1277. config ARM_CPU_TOPOLOGY
  1278. bool "Support cpu topology definition"
  1279. depends on SMP && CPU_V7
  1280. default y
  1281. help
  1282. Support ARM cpu topology definition. The MPIDR register defines
  1283. affinity between processors which is then used to describe the cpu
  1284. topology of an ARM System.
  1285. config SCHED_MC
  1286. bool "Multi-core scheduler support"
  1287. depends on ARM_CPU_TOPOLOGY
  1288. help
  1289. Multi-core scheduler support improves the CPU scheduler's decision
  1290. making when dealing with multi-core CPU chips at a cost of slightly
  1291. increased overhead in some places. If unsure say N here.
  1292. config SCHED_SMT
  1293. bool "SMT scheduler support"
  1294. depends on ARM_CPU_TOPOLOGY
  1295. help
  1296. Improves the CPU scheduler's decision making when dealing with
  1297. MultiThreading at a cost of slightly increased overhead in some
  1298. places. If unsure say N here.
  1299. config HAVE_ARM_SCU
  1300. bool
  1301. help
  1302. This option enables support for the ARM system coherency unit
  1303. config ARM_ARCH_TIMER
  1304. bool "Architected timer support"
  1305. depends on CPU_V7
  1306. help
  1307. This option enables support for the ARM architected timer
  1308. config HAVE_ARM_TWD
  1309. bool
  1310. depends on SMP
  1311. help
  1312. This options enables support for the ARM timer and watchdog unit
  1313. choice
  1314. prompt "Memory split"
  1315. default VMSPLIT_3G
  1316. help
  1317. Select the desired split between kernel and user memory.
  1318. If you are not absolutely sure what you are doing, leave this
  1319. option alone!
  1320. config VMSPLIT_3G
  1321. bool "3G/1G user/kernel split"
  1322. config VMSPLIT_2G
  1323. bool "2G/2G user/kernel split"
  1324. config VMSPLIT_1G
  1325. bool "1G/3G user/kernel split"
  1326. endchoice
  1327. config PAGE_OFFSET
  1328. hex
  1329. default 0x40000000 if VMSPLIT_1G
  1330. default 0x80000000 if VMSPLIT_2G
  1331. default 0xC0000000
  1332. config NR_CPUS
  1333. int "Maximum number of CPUs (2-32)"
  1334. range 2 32
  1335. depends on SMP
  1336. default "4"
  1337. config HOTPLUG_CPU
  1338. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1339. depends on SMP && HOTPLUG && EXPERIMENTAL
  1340. help
  1341. Say Y here to experiment with turning CPUs off and on. CPUs
  1342. can be controlled through /sys/devices/system/cpu.
  1343. config LOCAL_TIMERS
  1344. bool "Use local timer interrupts"
  1345. depends on SMP
  1346. default y
  1347. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1348. help
  1349. Enable support for local timers on SMP platforms, rather then the
  1350. legacy IPI broadcast method. Local timers allows the system
  1351. accounting to be spread across the timer interval, preventing a
  1352. "thundering herd" at every timer tick.
  1353. config ARCH_NR_GPIO
  1354. int
  1355. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1356. default 355 if ARCH_U8500
  1357. default 264 if MACH_H4700
  1358. default 0
  1359. help
  1360. Maximum number of GPIOs in the system.
  1361. If unsure, leave the default value.
  1362. source kernel/Kconfig.preempt
  1363. config HZ
  1364. int
  1365. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1366. ARCH_S5PV210 || ARCH_EXYNOS4
  1367. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1368. default AT91_TIMER_HZ if ARCH_AT91
  1369. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1370. default 100
  1371. config THUMB2_KERNEL
  1372. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1373. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1374. select AEABI
  1375. select ARM_ASM_UNIFIED
  1376. select ARM_UNWIND
  1377. help
  1378. By enabling this option, the kernel will be compiled in
  1379. Thumb-2 mode. A compiler/assembler that understand the unified
  1380. ARM-Thumb syntax is needed.
  1381. If unsure, say N.
  1382. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1383. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1384. depends on THUMB2_KERNEL && MODULES
  1385. default y
  1386. help
  1387. Various binutils versions can resolve Thumb-2 branches to
  1388. locally-defined, preemptible global symbols as short-range "b.n"
  1389. branch instructions.
  1390. This is a problem, because there's no guarantee the final
  1391. destination of the symbol, or any candidate locations for a
  1392. trampoline, are within range of the branch. For this reason, the
  1393. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1394. relocation in modules at all, and it makes little sense to add
  1395. support.
  1396. The symptom is that the kernel fails with an "unsupported
  1397. relocation" error when loading some modules.
  1398. Until fixed tools are available, passing
  1399. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1400. code which hits this problem, at the cost of a bit of extra runtime
  1401. stack usage in some cases.
  1402. The problem is described in more detail at:
  1403. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1404. Only Thumb-2 kernels are affected.
  1405. Unless you are sure your tools don't have this problem, say Y.
  1406. config ARM_ASM_UNIFIED
  1407. bool
  1408. config AEABI
  1409. bool "Use the ARM EABI to compile the kernel"
  1410. help
  1411. This option allows for the kernel to be compiled using the latest
  1412. ARM ABI (aka EABI). This is only useful if you are using a user
  1413. space environment that is also compiled with EABI.
  1414. Since there are major incompatibilities between the legacy ABI and
  1415. EABI, especially with regard to structure member alignment, this
  1416. option also changes the kernel syscall calling convention to
  1417. disambiguate both ABIs and allow for backward compatibility support
  1418. (selected with CONFIG_OABI_COMPAT).
  1419. To use this you need GCC version 4.0.0 or later.
  1420. config OABI_COMPAT
  1421. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1422. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1423. default y
  1424. help
  1425. This option preserves the old syscall interface along with the
  1426. new (ARM EABI) one. It also provides a compatibility layer to
  1427. intercept syscalls that have structure arguments which layout
  1428. in memory differs between the legacy ABI and the new ARM EABI
  1429. (only for non "thumb" binaries). This option adds a tiny
  1430. overhead to all syscalls and produces a slightly larger kernel.
  1431. If you know you'll be using only pure EABI user space then you
  1432. can say N here. If this option is not selected and you attempt
  1433. to execute a legacy ABI binary then the result will be
  1434. UNPREDICTABLE (in fact it can be predicted that it won't work
  1435. at all). If in doubt say Y.
  1436. config ARCH_HAS_HOLES_MEMORYMODEL
  1437. bool
  1438. config ARCH_SPARSEMEM_ENABLE
  1439. bool
  1440. config ARCH_SPARSEMEM_DEFAULT
  1441. def_bool ARCH_SPARSEMEM_ENABLE
  1442. config ARCH_SELECT_MEMORY_MODEL
  1443. def_bool ARCH_SPARSEMEM_ENABLE
  1444. config HAVE_ARCH_PFN_VALID
  1445. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1446. config HIGHMEM
  1447. bool "High Memory Support"
  1448. depends on MMU
  1449. help
  1450. The address space of ARM processors is only 4 Gigabytes large
  1451. and it has to accommodate user address space, kernel address
  1452. space as well as some memory mapped IO. That means that, if you
  1453. have a large amount of physical memory and/or IO, not all of the
  1454. memory can be "permanently mapped" by the kernel. The physical
  1455. memory that is not permanently mapped is called "high memory".
  1456. Depending on the selected kernel/user memory split, minimum
  1457. vmalloc space and actual amount of RAM, you may not need this
  1458. option which should result in a slightly faster kernel.
  1459. If unsure, say n.
  1460. config HIGHPTE
  1461. bool "Allocate 2nd-level pagetables from highmem"
  1462. depends on HIGHMEM
  1463. config HW_PERF_EVENTS
  1464. bool "Enable hardware performance counter support for perf events"
  1465. depends on PERF_EVENTS && CPU_HAS_PMU
  1466. default y
  1467. help
  1468. Enable hardware performance counter support for perf events. If
  1469. disabled, perf events will use software events only.
  1470. source "mm/Kconfig"
  1471. config FORCE_MAX_ZONEORDER
  1472. int "Maximum zone order" if ARCH_SHMOBILE
  1473. range 11 64 if ARCH_SHMOBILE
  1474. default "9" if SA1111
  1475. default "11"
  1476. help
  1477. The kernel memory allocator divides physically contiguous memory
  1478. blocks into "zones", where each zone is a power of two number of
  1479. pages. This option selects the largest power of two that the kernel
  1480. keeps in the memory allocator. If you need to allocate very large
  1481. blocks of physically contiguous memory, then you may need to
  1482. increase this value.
  1483. This config option is actually maximum order plus one. For example,
  1484. a value of 11 means that the largest free memory block is 2^10 pages.
  1485. config LEDS
  1486. bool "Timer and CPU usage LEDs"
  1487. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1488. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1489. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1490. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1491. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1492. ARCH_AT91 || ARCH_DAVINCI || \
  1493. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1494. help
  1495. If you say Y here, the LEDs on your machine will be used
  1496. to provide useful information about your current system status.
  1497. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1498. be able to select which LEDs are active using the options below. If
  1499. you are compiling a kernel for the EBSA-110 or the LART however, the
  1500. red LED will simply flash regularly to indicate that the system is
  1501. still functional. It is safe to say Y here if you have a CATS
  1502. system, but the driver will do nothing.
  1503. config LEDS_TIMER
  1504. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1505. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1506. || MACH_OMAP_PERSEUS2
  1507. depends on LEDS
  1508. depends on !GENERIC_CLOCKEVENTS
  1509. default y if ARCH_EBSA110
  1510. help
  1511. If you say Y here, one of the system LEDs (the green one on the
  1512. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1513. will flash regularly to indicate that the system is still
  1514. operational. This is mainly useful to kernel hackers who are
  1515. debugging unstable kernels.
  1516. The LART uses the same LED for both Timer LED and CPU usage LED
  1517. functions. You may choose to use both, but the Timer LED function
  1518. will overrule the CPU usage LED.
  1519. config LEDS_CPU
  1520. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1521. !ARCH_OMAP) \
  1522. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1523. || MACH_OMAP_PERSEUS2
  1524. depends on LEDS
  1525. help
  1526. If you say Y here, the red LED will be used to give a good real
  1527. time indication of CPU usage, by lighting whenever the idle task
  1528. is not currently executing.
  1529. The LART uses the same LED for both Timer LED and CPU usage LED
  1530. functions. You may choose to use both, but the Timer LED function
  1531. will overrule the CPU usage LED.
  1532. config ALIGNMENT_TRAP
  1533. bool
  1534. depends on CPU_CP15_MMU
  1535. default y if !ARCH_EBSA110
  1536. select HAVE_PROC_CPU if PROC_FS
  1537. help
  1538. ARM processors cannot fetch/store information which is not
  1539. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1540. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1541. fetch/store instructions will be emulated in software if you say
  1542. here, which has a severe performance impact. This is necessary for
  1543. correct operation of some network protocols. With an IP-only
  1544. configuration it is safe to say N, otherwise say Y.
  1545. config UACCESS_WITH_MEMCPY
  1546. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1547. depends on MMU && EXPERIMENTAL
  1548. default y if CPU_FEROCEON
  1549. help
  1550. Implement faster copy_to_user and clear_user methods for CPU
  1551. cores where a 8-word STM instruction give significantly higher
  1552. memory write throughput than a sequence of individual 32bit stores.
  1553. A possible side effect is a slight increase in scheduling latency
  1554. between threads sharing the same address space if they invoke
  1555. such copy operations with large buffers.
  1556. However, if the CPU data cache is using a write-allocate mode,
  1557. this option is unlikely to provide any performance gain.
  1558. config SECCOMP
  1559. bool
  1560. prompt "Enable seccomp to safely compute untrusted bytecode"
  1561. ---help---
  1562. This kernel feature is useful for number crunching applications
  1563. that may need to compute untrusted bytecode during their
  1564. execution. By using pipes or other transports made available to
  1565. the process as file descriptors supporting the read/write
  1566. syscalls, it's possible to isolate those applications in
  1567. their own address space using seccomp. Once seccomp is
  1568. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1569. and the task is only allowed to execute a few safe syscalls
  1570. defined by each seccomp mode.
  1571. config CC_STACKPROTECTOR
  1572. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1573. depends on EXPERIMENTAL
  1574. help
  1575. This option turns on the -fstack-protector GCC feature. This
  1576. feature puts, at the beginning of functions, a canary value on
  1577. the stack just before the return address, and validates
  1578. the value just before actually returning. Stack based buffer
  1579. overflows (that need to overwrite this return address) now also
  1580. overwrite the canary, which gets detected and the attack is then
  1581. neutralized via a kernel panic.
  1582. This feature requires gcc version 4.2 or above.
  1583. config DEPRECATED_PARAM_STRUCT
  1584. bool "Provide old way to pass kernel parameters"
  1585. help
  1586. This was deprecated in 2001 and announced to live on for 5 years.
  1587. Some old boot loaders still use this way.
  1588. endmenu
  1589. menu "Boot options"
  1590. config USE_OF
  1591. bool "Flattened Device Tree support"
  1592. select OF
  1593. select OF_EARLY_FLATTREE
  1594. select IRQ_DOMAIN
  1595. help
  1596. Include support for flattened device tree machine descriptions.
  1597. # Compressed boot loader in ROM. Yes, we really want to ask about
  1598. # TEXT and BSS so we preserve their values in the config files.
  1599. config ZBOOT_ROM_TEXT
  1600. hex "Compressed ROM boot loader base address"
  1601. default "0"
  1602. help
  1603. The physical address at which the ROM-able zImage is to be
  1604. placed in the target. Platforms which normally make use of
  1605. ROM-able zImage formats normally set this to a suitable
  1606. value in their defconfig file.
  1607. If ZBOOT_ROM is not enabled, this has no effect.
  1608. config ZBOOT_ROM_BSS
  1609. hex "Compressed ROM boot loader BSS address"
  1610. default "0"
  1611. help
  1612. The base address of an area of read/write memory in the target
  1613. for the ROM-able zImage which must be available while the
  1614. decompressor is running. It must be large enough to hold the
  1615. entire decompressed kernel plus an additional 128 KiB.
  1616. Platforms which normally make use of ROM-able zImage formats
  1617. normally set this to a suitable value in their defconfig file.
  1618. If ZBOOT_ROM is not enabled, this has no effect.
  1619. config ZBOOT_ROM
  1620. bool "Compressed boot loader in ROM/flash"
  1621. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1622. help
  1623. Say Y here if you intend to execute your compressed kernel image
  1624. (zImage) directly from ROM or flash. If unsure, say N.
  1625. choice
  1626. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1627. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1628. default ZBOOT_ROM_NONE
  1629. help
  1630. Include experimental SD/MMC loading code in the ROM-able zImage.
  1631. With this enabled it is possible to write the ROM-able zImage
  1632. kernel image to an MMC or SD card and boot the kernel straight
  1633. from the reset vector. At reset the processor Mask ROM will load
  1634. the first part of the ROM-able zImage which in turn loads the
  1635. rest the kernel image to RAM.
  1636. config ZBOOT_ROM_NONE
  1637. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1638. help
  1639. Do not load image from SD or MMC
  1640. config ZBOOT_ROM_MMCIF
  1641. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1642. help
  1643. Load image from MMCIF hardware block.
  1644. config ZBOOT_ROM_SH_MOBILE_SDHI
  1645. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1646. help
  1647. Load image from SDHI hardware block
  1648. endchoice
  1649. config ARM_APPENDED_DTB
  1650. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1651. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1652. help
  1653. With this option, the boot code will look for a device tree binary
  1654. (DTB) appended to zImage
  1655. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1656. This is meant as a backward compatibility convenience for those
  1657. systems with a bootloader that can't be upgraded to accommodate
  1658. the documented boot protocol using a device tree.
  1659. Beware that there is very little in terms of protection against
  1660. this option being confused by leftover garbage in memory that might
  1661. look like a DTB header after a reboot if no actual DTB is appended
  1662. to zImage. Do not leave this option active in a production kernel
  1663. if you don't intend to always append a DTB. Proper passing of the
  1664. location into r2 of a bootloader provided DTB is always preferable
  1665. to this option.
  1666. config ARM_ATAG_DTB_COMPAT
  1667. bool "Supplement the appended DTB with traditional ATAG information"
  1668. depends on ARM_APPENDED_DTB
  1669. help
  1670. Some old bootloaders can't be updated to a DTB capable one, yet
  1671. they provide ATAGs with memory configuration, the ramdisk address,
  1672. the kernel cmdline string, etc. Such information is dynamically
  1673. provided by the bootloader and can't always be stored in a static
  1674. DTB. To allow a device tree enabled kernel to be used with such
  1675. bootloaders, this option allows zImage to extract the information
  1676. from the ATAG list and store it at run time into the appended DTB.
  1677. config CMDLINE
  1678. string "Default kernel command string"
  1679. default ""
  1680. help
  1681. On some architectures (EBSA110 and CATS), there is currently no way
  1682. for the boot loader to pass arguments to the kernel. For these
  1683. architectures, you should supply some command-line options at build
  1684. time by entering them here. As a minimum, you should specify the
  1685. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1686. choice
  1687. prompt "Kernel command line type" if CMDLINE != ""
  1688. default CMDLINE_FROM_BOOTLOADER
  1689. config CMDLINE_FROM_BOOTLOADER
  1690. bool "Use bootloader kernel arguments if available"
  1691. help
  1692. Uses the command-line options passed by the boot loader. If
  1693. the boot loader doesn't provide any, the default kernel command
  1694. string provided in CMDLINE will be used.
  1695. config CMDLINE_EXTEND
  1696. bool "Extend bootloader kernel arguments"
  1697. help
  1698. The command-line arguments provided by the boot loader will be
  1699. appended to the default kernel command string.
  1700. config CMDLINE_FORCE
  1701. bool "Always use the default kernel command string"
  1702. help
  1703. Always use the default kernel command string, even if the boot
  1704. loader passes other arguments to the kernel.
  1705. This is useful if you cannot or don't want to change the
  1706. command-line options your boot loader passes to the kernel.
  1707. endchoice
  1708. config XIP_KERNEL
  1709. bool "Kernel Execute-In-Place from ROM"
  1710. depends on !ZBOOT_ROM && !ARM_LPAE
  1711. help
  1712. Execute-In-Place allows the kernel to run from non-volatile storage
  1713. directly addressable by the CPU, such as NOR flash. This saves RAM
  1714. space since the text section of the kernel is not loaded from flash
  1715. to RAM. Read-write sections, such as the data section and stack,
  1716. are still copied to RAM. The XIP kernel is not compressed since
  1717. it has to run directly from flash, so it will take more space to
  1718. store it. The flash address used to link the kernel object files,
  1719. and for storing it, is configuration dependent. Therefore, if you
  1720. say Y here, you must know the proper physical address where to
  1721. store the kernel image depending on your own flash memory usage.
  1722. Also note that the make target becomes "make xipImage" rather than
  1723. "make zImage" or "make Image". The final kernel binary to put in
  1724. ROM memory will be arch/arm/boot/xipImage.
  1725. If unsure, say N.
  1726. config XIP_PHYS_ADDR
  1727. hex "XIP Kernel Physical Location"
  1728. depends on XIP_KERNEL
  1729. default "0x00080000"
  1730. help
  1731. This is the physical address in your flash memory the kernel will
  1732. be linked for and stored to. This address is dependent on your
  1733. own flash usage.
  1734. config KEXEC
  1735. bool "Kexec system call (EXPERIMENTAL)"
  1736. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1737. help
  1738. kexec is a system call that implements the ability to shutdown your
  1739. current kernel, and to start another kernel. It is like a reboot
  1740. but it is independent of the system firmware. And like a reboot
  1741. you can start any kernel with it, not just Linux.
  1742. It is an ongoing process to be certain the hardware in a machine
  1743. is properly shutdown, so do not be surprised if this code does not
  1744. initially work for you. It may help to enable device hotplugging
  1745. support.
  1746. config ATAGS_PROC
  1747. bool "Export atags in procfs"
  1748. depends on KEXEC
  1749. default y
  1750. help
  1751. Should the atags used to boot the kernel be exported in an "atags"
  1752. file in procfs. Useful with kexec.
  1753. config CRASH_DUMP
  1754. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1755. depends on EXPERIMENTAL
  1756. help
  1757. Generate crash dump after being started by kexec. This should
  1758. be normally only set in special crash dump kernels which are
  1759. loaded in the main kernel with kexec-tools into a specially
  1760. reserved region and then later executed after a crash by
  1761. kdump/kexec. The crash dump kernel must be compiled to a
  1762. memory address not used by the main kernel
  1763. For more details see Documentation/kdump/kdump.txt
  1764. config AUTO_ZRELADDR
  1765. bool "Auto calculation of the decompressed kernel image address"
  1766. depends on !ZBOOT_ROM && !ARCH_U300
  1767. help
  1768. ZRELADDR is the physical address where the decompressed kernel
  1769. image will be placed. If AUTO_ZRELADDR is selected, the address
  1770. will be determined at run-time by masking the current IP with
  1771. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1772. from start of memory.
  1773. endmenu
  1774. menu "CPU Power Management"
  1775. if ARCH_HAS_CPUFREQ
  1776. source "drivers/cpufreq/Kconfig"
  1777. config CPU_FREQ_IMX
  1778. tristate "CPUfreq driver for i.MX CPUs"
  1779. depends on ARCH_MXC && CPU_FREQ
  1780. help
  1781. This enables the CPUfreq driver for i.MX CPUs.
  1782. config CPU_FREQ_SA1100
  1783. bool
  1784. config CPU_FREQ_SA1110
  1785. bool
  1786. config CPU_FREQ_INTEGRATOR
  1787. tristate "CPUfreq driver for ARM Integrator CPUs"
  1788. depends on ARCH_INTEGRATOR && CPU_FREQ
  1789. default y
  1790. help
  1791. This enables the CPUfreq driver for ARM Integrator CPUs.
  1792. For details, take a look at <file:Documentation/cpu-freq>.
  1793. If in doubt, say Y.
  1794. config CPU_FREQ_PXA
  1795. bool
  1796. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1797. default y
  1798. select CPU_FREQ_TABLE
  1799. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1800. config CPU_FREQ_S3C
  1801. bool
  1802. help
  1803. Internal configuration node for common cpufreq on Samsung SoC
  1804. config CPU_FREQ_S3C24XX
  1805. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1806. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1807. select CPU_FREQ_S3C
  1808. help
  1809. This enables the CPUfreq driver for the Samsung S3C24XX family
  1810. of CPUs.
  1811. For details, take a look at <file:Documentation/cpu-freq>.
  1812. If in doubt, say N.
  1813. config CPU_FREQ_S3C24XX_PLL
  1814. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1815. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1816. help
  1817. Compile in support for changing the PLL frequency from the
  1818. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1819. after a frequency change, so by default it is not enabled.
  1820. This also means that the PLL tables for the selected CPU(s) will
  1821. be built which may increase the size of the kernel image.
  1822. config CPU_FREQ_S3C24XX_DEBUG
  1823. bool "Debug CPUfreq Samsung driver core"
  1824. depends on CPU_FREQ_S3C24XX
  1825. help
  1826. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1827. config CPU_FREQ_S3C24XX_IODEBUG
  1828. bool "Debug CPUfreq Samsung driver IO timing"
  1829. depends on CPU_FREQ_S3C24XX
  1830. help
  1831. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1832. config CPU_FREQ_S3C24XX_DEBUGFS
  1833. bool "Export debugfs for CPUFreq"
  1834. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1835. help
  1836. Export status information via debugfs.
  1837. endif
  1838. source "drivers/cpuidle/Kconfig"
  1839. endmenu
  1840. menu "Floating point emulation"
  1841. comment "At least one emulation must be selected"
  1842. config FPE_NWFPE
  1843. bool "NWFPE math emulation"
  1844. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1845. ---help---
  1846. Say Y to include the NWFPE floating point emulator in the kernel.
  1847. This is necessary to run most binaries. Linux does not currently
  1848. support floating point hardware so you need to say Y here even if
  1849. your machine has an FPA or floating point co-processor podule.
  1850. You may say N here if you are going to load the Acorn FPEmulator
  1851. early in the bootup.
  1852. config FPE_NWFPE_XP
  1853. bool "Support extended precision"
  1854. depends on FPE_NWFPE
  1855. help
  1856. Say Y to include 80-bit support in the kernel floating-point
  1857. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1858. Note that gcc does not generate 80-bit operations by default,
  1859. so in most cases this option only enlarges the size of the
  1860. floating point emulator without any good reason.
  1861. You almost surely want to say N here.
  1862. config FPE_FASTFPE
  1863. bool "FastFPE math emulation (EXPERIMENTAL)"
  1864. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1865. ---help---
  1866. Say Y here to include the FAST floating point emulator in the kernel.
  1867. This is an experimental much faster emulator which now also has full
  1868. precision for the mantissa. It does not support any exceptions.
  1869. It is very simple, and approximately 3-6 times faster than NWFPE.
  1870. It should be sufficient for most programs. It may be not suitable
  1871. for scientific calculations, but you have to check this for yourself.
  1872. If you do not feel you need a faster FP emulation you should better
  1873. choose NWFPE.
  1874. config VFP
  1875. bool "VFP-format floating point maths"
  1876. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1877. help
  1878. Say Y to include VFP support code in the kernel. This is needed
  1879. if your hardware includes a VFP unit.
  1880. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1881. release notes and additional status information.
  1882. Say N if your target does not have VFP hardware.
  1883. config VFPv3
  1884. bool
  1885. depends on VFP
  1886. default y if CPU_V7
  1887. config NEON
  1888. bool "Advanced SIMD (NEON) Extension support"
  1889. depends on VFPv3 && CPU_V7
  1890. help
  1891. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1892. Extension.
  1893. endmenu
  1894. menu "Userspace binary formats"
  1895. source "fs/Kconfig.binfmt"
  1896. config ARTHUR
  1897. tristate "RISC OS personality"
  1898. depends on !AEABI
  1899. help
  1900. Say Y here to include the kernel code necessary if you want to run
  1901. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1902. experimental; if this sounds frightening, say N and sleep in peace.
  1903. You can also say M here to compile this support as a module (which
  1904. will be called arthur).
  1905. endmenu
  1906. menu "Power management options"
  1907. source "kernel/power/Kconfig"
  1908. config ARCH_SUSPEND_POSSIBLE
  1909. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1910. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1911. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1912. def_bool y
  1913. config ARM_CPU_SUSPEND
  1914. def_bool PM_SLEEP
  1915. endmenu
  1916. source "net/Kconfig"
  1917. source "drivers/Kconfig"
  1918. source "fs/Kconfig"
  1919. source "arch/arm/Kconfig.debug"
  1920. source "security/Kconfig"
  1921. source "crypto/Kconfig"
  1922. source "lib/Kconfig"