setup-sh7722.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * SH7722 Setup
  3. *
  4. * Copyright (C) 2006 - 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/mm.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/usb/m66592.h>
  17. #include <linux/sh_timer.h>
  18. #include <asm/clock.h>
  19. #include <asm/mmzone.h>
  20. static struct resource rtc_resources[] = {
  21. [0] = {
  22. .start = 0xa465fec0,
  23. .end = 0xa465fec0 + 0x58 - 1,
  24. .flags = IORESOURCE_IO,
  25. },
  26. [1] = {
  27. /* Period IRQ */
  28. .start = 45,
  29. .flags = IORESOURCE_IRQ,
  30. },
  31. [2] = {
  32. /* Carry IRQ */
  33. .start = 46,
  34. .flags = IORESOURCE_IRQ,
  35. },
  36. [3] = {
  37. /* Alarm IRQ */
  38. .start = 44,
  39. .flags = IORESOURCE_IRQ,
  40. },
  41. };
  42. static struct platform_device rtc_device = {
  43. .name = "sh-rtc",
  44. .id = -1,
  45. .num_resources = ARRAY_SIZE(rtc_resources),
  46. .resource = rtc_resources,
  47. };
  48. static struct m66592_platdata usbf_platdata = {
  49. .on_chip = 1,
  50. };
  51. static struct resource usbf_resources[] = {
  52. [0] = {
  53. .name = "USBF",
  54. .start = 0x04480000,
  55. .end = 0x044800FF,
  56. .flags = IORESOURCE_MEM,
  57. },
  58. [1] = {
  59. .start = 65,
  60. .end = 65,
  61. .flags = IORESOURCE_IRQ,
  62. },
  63. };
  64. static struct platform_device usbf_device = {
  65. .name = "m66592_udc",
  66. .id = 0, /* "usbf0" clock */
  67. .dev = {
  68. .dma_mask = NULL,
  69. .coherent_dma_mask = 0xffffffff,
  70. .platform_data = &usbf_platdata,
  71. },
  72. .num_resources = ARRAY_SIZE(usbf_resources),
  73. .resource = usbf_resources,
  74. };
  75. static struct resource iic_resources[] = {
  76. [0] = {
  77. .name = "IIC",
  78. .start = 0x04470000,
  79. .end = 0x04470017,
  80. .flags = IORESOURCE_MEM,
  81. },
  82. [1] = {
  83. .start = 96,
  84. .end = 99,
  85. .flags = IORESOURCE_IRQ,
  86. },
  87. };
  88. static struct platform_device iic_device = {
  89. .name = "i2c-sh_mobile",
  90. .id = 0, /* "i2c0" clock */
  91. .num_resources = ARRAY_SIZE(iic_resources),
  92. .resource = iic_resources,
  93. };
  94. static struct uio_info vpu_platform_data = {
  95. .name = "VPU4",
  96. .version = "0",
  97. .irq = 60,
  98. };
  99. static struct resource vpu_resources[] = {
  100. [0] = {
  101. .name = "VPU",
  102. .start = 0xfe900000,
  103. .end = 0xfe9022eb,
  104. .flags = IORESOURCE_MEM,
  105. },
  106. [1] = {
  107. /* place holder for contiguous memory */
  108. },
  109. };
  110. static struct platform_device vpu_device = {
  111. .name = "uio_pdrv_genirq",
  112. .id = 0,
  113. .dev = {
  114. .platform_data = &vpu_platform_data,
  115. },
  116. .resource = vpu_resources,
  117. .num_resources = ARRAY_SIZE(vpu_resources),
  118. };
  119. static struct uio_info veu_platform_data = {
  120. .name = "VEU",
  121. .version = "0",
  122. .irq = 54,
  123. };
  124. static struct resource veu_resources[] = {
  125. [0] = {
  126. .name = "VEU",
  127. .start = 0xfe920000,
  128. .end = 0xfe9200b7,
  129. .flags = IORESOURCE_MEM,
  130. },
  131. [1] = {
  132. /* place holder for contiguous memory */
  133. },
  134. };
  135. static struct platform_device veu_device = {
  136. .name = "uio_pdrv_genirq",
  137. .id = 1,
  138. .dev = {
  139. .platform_data = &veu_platform_data,
  140. },
  141. .resource = veu_resources,
  142. .num_resources = ARRAY_SIZE(veu_resources),
  143. };
  144. static struct uio_info jpu_platform_data = {
  145. .name = "JPU",
  146. .version = "0",
  147. .irq = 27,
  148. };
  149. static struct resource jpu_resources[] = {
  150. [0] = {
  151. .name = "JPU",
  152. .start = 0xfea00000,
  153. .end = 0xfea102d3,
  154. .flags = IORESOURCE_MEM,
  155. },
  156. [1] = {
  157. /* place holder for contiguous memory */
  158. },
  159. };
  160. static struct platform_device jpu_device = {
  161. .name = "uio_pdrv_genirq",
  162. .id = 2,
  163. .dev = {
  164. .platform_data = &jpu_platform_data,
  165. },
  166. .resource = jpu_resources,
  167. .num_resources = ARRAY_SIZE(jpu_resources),
  168. };
  169. static struct sh_timer_config cmt_platform_data = {
  170. .name = "CMT",
  171. .channel_offset = 0x60,
  172. .timer_bit = 5,
  173. .clk = "cmt0",
  174. .clockevent_rating = 125,
  175. .clocksource_rating = 125,
  176. };
  177. static struct resource cmt_resources[] = {
  178. [0] = {
  179. .name = "CMT",
  180. .start = 0x044a0060,
  181. .end = 0x044a006b,
  182. .flags = IORESOURCE_MEM,
  183. },
  184. [1] = {
  185. .start = 104,
  186. .flags = IORESOURCE_IRQ,
  187. },
  188. };
  189. static struct platform_device cmt_device = {
  190. .name = "sh_cmt",
  191. .id = 0,
  192. .dev = {
  193. .platform_data = &cmt_platform_data,
  194. },
  195. .resource = cmt_resources,
  196. .num_resources = ARRAY_SIZE(cmt_resources),
  197. };
  198. static struct sh_timer_config tmu0_platform_data = {
  199. .name = "TMU0",
  200. .channel_offset = 0x04,
  201. .timer_bit = 0,
  202. .clk = "tmu0",
  203. .clockevent_rating = 200,
  204. };
  205. static struct resource tmu0_resources[] = {
  206. [0] = {
  207. .name = "TMU0",
  208. .start = 0xffd80008,
  209. .end = 0xffd80013,
  210. .flags = IORESOURCE_MEM,
  211. },
  212. [1] = {
  213. .start = 16,
  214. .flags = IORESOURCE_IRQ,
  215. },
  216. };
  217. static struct platform_device tmu0_device = {
  218. .name = "sh_tmu",
  219. .id = 0,
  220. .dev = {
  221. .platform_data = &tmu0_platform_data,
  222. },
  223. .resource = tmu0_resources,
  224. .num_resources = ARRAY_SIZE(tmu0_resources),
  225. };
  226. static struct sh_timer_config tmu1_platform_data = {
  227. .name = "TMU1",
  228. .channel_offset = 0x10,
  229. .timer_bit = 1,
  230. .clk = "tmu0",
  231. .clocksource_rating = 200,
  232. };
  233. static struct resource tmu1_resources[] = {
  234. [0] = {
  235. .name = "TMU1",
  236. .start = 0xffd80014,
  237. .end = 0xffd8001f,
  238. .flags = IORESOURCE_MEM,
  239. },
  240. [1] = {
  241. .start = 17,
  242. .flags = IORESOURCE_IRQ,
  243. },
  244. };
  245. static struct platform_device tmu1_device = {
  246. .name = "sh_tmu",
  247. .id = 1,
  248. .dev = {
  249. .platform_data = &tmu1_platform_data,
  250. },
  251. .resource = tmu1_resources,
  252. .num_resources = ARRAY_SIZE(tmu1_resources),
  253. };
  254. static struct sh_timer_config tmu2_platform_data = {
  255. .name = "TMU2",
  256. .channel_offset = 0x1c,
  257. .timer_bit = 2,
  258. .clk = "tmu0",
  259. };
  260. static struct resource tmu2_resources[] = {
  261. [0] = {
  262. .name = "TMU2",
  263. .start = 0xffd80020,
  264. .end = 0xffd8002b,
  265. .flags = IORESOURCE_MEM,
  266. },
  267. [1] = {
  268. .start = 18,
  269. .flags = IORESOURCE_IRQ,
  270. },
  271. };
  272. static struct platform_device tmu2_device = {
  273. .name = "sh_tmu",
  274. .id = 2,
  275. .dev = {
  276. .platform_data = &tmu2_platform_data,
  277. },
  278. .resource = tmu2_resources,
  279. .num_resources = ARRAY_SIZE(tmu2_resources),
  280. };
  281. static struct plat_sci_port sci_platform_data[] = {
  282. {
  283. .mapbase = 0xffe00000,
  284. .flags = UPF_BOOT_AUTOCONF,
  285. .type = PORT_SCIF,
  286. .irqs = { 80, 80, 80, 80 },
  287. .clk = "scif0",
  288. },
  289. {
  290. .mapbase = 0xffe10000,
  291. .flags = UPF_BOOT_AUTOCONF,
  292. .type = PORT_SCIF,
  293. .irqs = { 81, 81, 81, 81 },
  294. .clk = "scif1",
  295. },
  296. {
  297. .mapbase = 0xffe20000,
  298. .flags = UPF_BOOT_AUTOCONF,
  299. .type = PORT_SCIF,
  300. .irqs = { 82, 82, 82, 82 },
  301. .clk = "scif2",
  302. },
  303. {
  304. .flags = 0,
  305. }
  306. };
  307. static struct platform_device sci_device = {
  308. .name = "sh-sci",
  309. .id = -1,
  310. .dev = {
  311. .platform_data = sci_platform_data,
  312. },
  313. };
  314. static struct platform_device *sh7722_devices[] __initdata = {
  315. &cmt_device,
  316. &tmu0_device,
  317. &tmu1_device,
  318. &tmu2_device,
  319. &rtc_device,
  320. &usbf_device,
  321. &iic_device,
  322. &sci_device,
  323. &vpu_device,
  324. &veu_device,
  325. &jpu_device,
  326. };
  327. static int __init sh7722_devices_setup(void)
  328. {
  329. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  330. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  331. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  332. return platform_add_devices(sh7722_devices,
  333. ARRAY_SIZE(sh7722_devices));
  334. }
  335. __initcall(sh7722_devices_setup);
  336. static struct platform_device *sh7722_early_devices[] __initdata = {
  337. &cmt_device,
  338. &tmu0_device,
  339. &tmu1_device,
  340. &tmu2_device,
  341. };
  342. void __init plat_early_device_setup(void)
  343. {
  344. early_platform_add_devices(sh7722_early_devices,
  345. ARRAY_SIZE(sh7722_early_devices));
  346. }
  347. enum {
  348. UNUSED=0,
  349. /* interrupt sources */
  350. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  351. HUDI,
  352. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  353. RTC_ATI, RTC_PRI, RTC_CUI,
  354. DMAC0, DMAC1, DMAC2, DMAC3,
  355. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  356. VPU, TPU,
  357. USB_USBI0, USB_USBI1,
  358. DMAC4, DMAC5, DMAC_DADERR,
  359. KEYSC,
  360. SCIF0, SCIF1, SCIF2, SIOF0, SIOF1, SIO,
  361. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  362. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  363. SDHI0, SDHI1, SDHI2, SDHI3,
  364. CMT, TSIF, SIU, TWODG,
  365. TMU0, TMU1, TMU2,
  366. IRDA, JPU, LCDC,
  367. /* interrupt groups */
  368. SIM, RTC, DMAC0123, VIOVOU, USB, DMAC45, FLCTL, I2C, SDHI,
  369. };
  370. static struct intc_vect vectors[] __initdata = {
  371. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  372. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  373. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  374. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  375. INTC_VECT(SIM_ERI, 0x700), INTC_VECT(SIM_RXI, 0x720),
  376. INTC_VECT(SIM_TXI, 0x740), INTC_VECT(SIM_TEI, 0x760),
  377. INTC_VECT(RTC_ATI, 0x780), INTC_VECT(RTC_PRI, 0x7a0),
  378. INTC_VECT(RTC_CUI, 0x7c0),
  379. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  380. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  381. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  382. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  383. INTC_VECT(VPU, 0x980), INTC_VECT(TPU, 0x9a0),
  384. INTC_VECT(USB_USBI0, 0xa20), INTC_VECT(USB_USBI1, 0xa40),
  385. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  386. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  387. INTC_VECT(SCIF0, 0xc00), INTC_VECT(SCIF1, 0xc20),
  388. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SIOF0, 0xc80),
  389. INTC_VECT(SIOF1, 0xca0), INTC_VECT(SIO, 0xd00),
  390. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  391. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  392. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  393. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  394. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  395. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  396. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  397. INTC_VECT(SIU, 0xf80), INTC_VECT(TWODG, 0xfa0),
  398. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  399. INTC_VECT(TMU2, 0x440), INTC_VECT(IRDA, 0x480),
  400. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  401. };
  402. static struct intc_group groups[] __initdata = {
  403. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  404. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  405. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  406. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  407. INTC_GROUP(USB, USB_USBI0, USB_USBI1),
  408. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  409. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  410. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  411. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  412. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  413. };
  414. static struct intc_mask_reg mask_registers[] __initdata = {
  415. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  416. { } },
  417. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  418. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  419. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  420. { 0, 0, 0, VPU, } },
  421. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  422. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  423. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  424. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  425. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  426. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, 0, SCIF2, SCIF1, SCIF0 } },
  427. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  428. { 0, 0, 0, SIO, 0, 0, SIOF1, SIOF0 } },
  429. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  430. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  431. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  432. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  433. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, TWODG, SIU } },
  434. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  435. { 0, 0, 0, CMT, 0, USB_USBI1, USB_USBI0, } },
  436. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  437. { } },
  438. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  439. { 0, RTC_CUI, RTC_PRI, RTC_ATI, 0, TPU, 0, TSIF } },
  440. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  441. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  442. };
  443. static struct intc_prio_reg prio_registers[] __initdata = {
  444. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, IRDA } },
  445. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  446. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  447. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  448. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, 0, VPU } },
  449. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  450. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF0, SCIF1, SCIF2 } },
  451. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C } },
  452. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, RTC } },
  453. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  454. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, 0, 0, SDHI } },
  455. { 0xa408002c, 0, 16, 4, /* IPRL */ { TWODG, 0, TPU } },
  456. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  457. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  458. };
  459. static struct intc_sense_reg sense_registers[] __initdata = {
  460. { 0xa414001c, 16, 2, /* ICR1 */
  461. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  462. };
  463. static struct intc_mask_reg ack_registers[] __initdata = {
  464. { 0xa4140024, 0, 8, /* INTREQ00 */
  465. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  466. };
  467. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7722", vectors, groups,
  468. mask_registers, prio_registers, sense_registers,
  469. ack_registers);
  470. void __init plat_irq_setup(void)
  471. {
  472. register_intc_controller(&intc_desc);
  473. }
  474. void __init plat_mem_setup(void)
  475. {
  476. /* Register the URAM space as Node 1 */
  477. setup_bootmem_node(1, 0x055f0000, 0x05610000);
  478. }