via_clock.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * Copyright 2011 Florian Tobias Schandinat <FlorianSchandinat@gmx.de>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public
  8. * License as published by the Free Software Foundation;
  9. * either version 2, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  13. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  14. * A PARTICULAR PURPOSE.See the GNU General Public License
  15. * for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc.,
  20. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. /*
  23. * clock and PLL management functions
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/via-core.h>
  27. #include "via_clock.h"
  28. #include "global.h"
  29. #include "debug.h"
  30. static inline u32 cle266_encode_pll(struct via_pll_config pll)
  31. {
  32. return (pll.multiplier << 8)
  33. | (pll.rshift << 6)
  34. | pll.divisor;
  35. }
  36. static inline u32 k800_encode_pll(struct via_pll_config pll)
  37. {
  38. return ((pll.divisor - 2) << 16)
  39. | (pll.rshift << 10)
  40. | (pll.multiplier - 2);
  41. }
  42. static inline u32 vx855_encode_pll(struct via_pll_config pll)
  43. {
  44. return (pll.divisor << 16)
  45. | (pll.rshift << 10)
  46. | pll.multiplier;
  47. }
  48. static inline void cle266_set_primary_pll_encoded(u32 data)
  49. {
  50. via_write_reg_mask(VIASR, 0x40, 0x02, 0x02); /* enable reset */
  51. via_write_reg(VIASR, 0x46, data & 0xFF);
  52. via_write_reg(VIASR, 0x47, (data >> 8) & 0xFF);
  53. via_write_reg_mask(VIASR, 0x40, 0x00, 0x02); /* disable reset */
  54. }
  55. static inline void k800_set_primary_pll_encoded(u32 data)
  56. {
  57. via_write_reg_mask(VIASR, 0x40, 0x02, 0x02); /* enable reset */
  58. via_write_reg(VIASR, 0x44, data & 0xFF);
  59. via_write_reg(VIASR, 0x45, (data >> 8) & 0xFF);
  60. via_write_reg(VIASR, 0x46, (data >> 16) & 0xFF);
  61. via_write_reg_mask(VIASR, 0x40, 0x00, 0x02); /* disable reset */
  62. }
  63. static inline void cle266_set_secondary_pll_encoded(u32 data)
  64. {
  65. via_write_reg_mask(VIASR, 0x40, 0x04, 0x04); /* enable reset */
  66. via_write_reg(VIASR, 0x44, data & 0xFF);
  67. via_write_reg(VIASR, 0x45, (data >> 8) & 0xFF);
  68. via_write_reg_mask(VIASR, 0x40, 0x00, 0x04); /* disable reset */
  69. }
  70. static inline void k800_set_secondary_pll_encoded(u32 data)
  71. {
  72. via_write_reg_mask(VIASR, 0x40, 0x04, 0x04); /* enable reset */
  73. via_write_reg(VIASR, 0x4A, data & 0xFF);
  74. via_write_reg(VIASR, 0x4B, (data >> 8) & 0xFF);
  75. via_write_reg(VIASR, 0x4C, (data >> 16) & 0xFF);
  76. via_write_reg_mask(VIASR, 0x40, 0x00, 0x04); /* disable reset */
  77. }
  78. static void cle266_set_primary_pll(struct via_pll_config config)
  79. {
  80. cle266_set_primary_pll_encoded(cle266_encode_pll(config));
  81. }
  82. static void k800_set_primary_pll(struct via_pll_config config)
  83. {
  84. k800_set_primary_pll_encoded(k800_encode_pll(config));
  85. }
  86. static void vx855_set_primary_pll(struct via_pll_config config)
  87. {
  88. k800_set_primary_pll_encoded(vx855_encode_pll(config));
  89. }
  90. static void cle266_set_secondary_pll(struct via_pll_config config)
  91. {
  92. cle266_set_secondary_pll_encoded(cle266_encode_pll(config));
  93. }
  94. static void k800_set_secondary_pll(struct via_pll_config config)
  95. {
  96. k800_set_secondary_pll_encoded(k800_encode_pll(config));
  97. }
  98. static void vx855_set_secondary_pll(struct via_pll_config config)
  99. {
  100. k800_set_secondary_pll_encoded(vx855_encode_pll(config));
  101. }
  102. static void set_primary_pll_state(u8 state)
  103. {
  104. u8 value;
  105. switch (state) {
  106. case VIA_STATE_ON:
  107. value = 0x20;
  108. break;
  109. case VIA_STATE_OFF:
  110. value = 0x00;
  111. break;
  112. default:
  113. return;
  114. }
  115. via_write_reg_mask(VIASR, 0x2D, value, 0x30);
  116. }
  117. static void set_secondary_pll_state(u8 state)
  118. {
  119. u8 value;
  120. switch (state) {
  121. case VIA_STATE_ON:
  122. value = 0x08;
  123. break;
  124. case VIA_STATE_OFF:
  125. value = 0x00;
  126. break;
  127. default:
  128. return;
  129. }
  130. via_write_reg_mask(VIASR, 0x2D, value, 0x0C);
  131. }
  132. static void set_primary_clock_state(u8 state)
  133. {
  134. u8 value;
  135. switch (state) {
  136. case VIA_STATE_ON:
  137. value = 0x20;
  138. break;
  139. case VIA_STATE_OFF:
  140. value = 0x00;
  141. break;
  142. default:
  143. return;
  144. }
  145. via_write_reg_mask(VIASR, 0x1B, value, 0x30);
  146. }
  147. static void set_secondary_clock_state(u8 state)
  148. {
  149. u8 value;
  150. switch (state) {
  151. case VIA_STATE_ON:
  152. value = 0x80;
  153. break;
  154. case VIA_STATE_OFF:
  155. value = 0x00;
  156. break;
  157. default:
  158. return;
  159. }
  160. via_write_reg_mask(VIASR, 0x1B, value, 0xC0);
  161. }
  162. static inline u8 set_clock_source_common(enum via_clksrc source, bool use_pll)
  163. {
  164. u8 data = 0;
  165. switch (source) {
  166. case VIA_CLKSRC_X1:
  167. data = 0x00;
  168. break;
  169. case VIA_CLKSRC_TVX1:
  170. data = 0x02;
  171. break;
  172. case VIA_CLKSRC_TVPLL:
  173. data = 0x04; /* 0x06 should be the same */
  174. break;
  175. case VIA_CLKSRC_DVP1TVCLKR:
  176. data = 0x0A;
  177. break;
  178. case VIA_CLKSRC_CAP0:
  179. data = 0xC;
  180. break;
  181. case VIA_CLKSRC_CAP1:
  182. data = 0x0E;
  183. break;
  184. }
  185. if (!use_pll)
  186. data |= 1;
  187. return data;
  188. }
  189. static void set_primary_clock_source(enum via_clksrc source, bool use_pll)
  190. {
  191. u8 data = set_clock_source_common(source, use_pll) << 4;
  192. via_write_reg_mask(VIACR, 0x6C, data, 0xF0);
  193. }
  194. static void set_secondary_clock_source(enum via_clksrc source, bool use_pll)
  195. {
  196. u8 data = set_clock_source_common(source, use_pll);
  197. via_write_reg_mask(VIACR, 0x6C, data, 0x0F);
  198. }
  199. void via_clock_init(struct via_clock *clock, int gfx_chip)
  200. {
  201. switch (gfx_chip) {
  202. case UNICHROME_CLE266:
  203. case UNICHROME_K400:
  204. clock->set_primary_clock_state = NULL;
  205. clock->set_primary_clock_source = NULL;
  206. clock->set_primary_pll_state = NULL;
  207. clock->set_primary_pll = cle266_set_primary_pll;
  208. clock->set_secondary_clock_state = NULL;
  209. clock->set_secondary_clock_source = NULL;
  210. clock->set_secondary_pll_state = NULL;
  211. clock->set_secondary_pll = cle266_set_secondary_pll;
  212. break;
  213. case UNICHROME_K800:
  214. case UNICHROME_PM800:
  215. case UNICHROME_CN700:
  216. case UNICHROME_CX700:
  217. case UNICHROME_CN750:
  218. case UNICHROME_K8M890:
  219. case UNICHROME_P4M890:
  220. case UNICHROME_P4M900:
  221. case UNICHROME_VX800:
  222. clock->set_primary_clock_state = set_primary_clock_state;
  223. clock->set_primary_clock_source = set_primary_clock_source;
  224. clock->set_primary_pll_state = set_primary_pll_state;
  225. clock->set_primary_pll = k800_set_primary_pll;
  226. clock->set_secondary_clock_state = set_secondary_clock_state;
  227. clock->set_secondary_clock_source = set_secondary_clock_source;
  228. clock->set_secondary_pll_state = set_secondary_pll_state;
  229. clock->set_secondary_pll = k800_set_secondary_pll;
  230. break;
  231. case UNICHROME_VX855:
  232. case UNICHROME_VX900:
  233. clock->set_primary_clock_state = set_primary_clock_state;
  234. clock->set_primary_clock_source = set_primary_clock_source;
  235. clock->set_primary_pll_state = set_primary_pll_state;
  236. clock->set_primary_pll = vx855_set_primary_pll;
  237. clock->set_secondary_clock_state = set_secondary_clock_state;
  238. clock->set_secondary_clock_source = set_secondary_clock_source;
  239. clock->set_secondary_pll_state = set_secondary_pll_state;
  240. clock->set_secondary_pll = vx855_set_secondary_pll;
  241. break;
  242. }
  243. }