qlcnic_83xx_hw.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  64. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  65. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  66. };
  67. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  68. 0x38CC, /* Global Reset */
  69. 0x38F0, /* Wildcard */
  70. 0x38FC, /* Informant */
  71. 0x3038, /* Host MBX ctrl */
  72. 0x303C, /* FW MBX ctrl */
  73. 0x355C, /* BOOT LOADER ADDRESS REG */
  74. 0x3560, /* BOOT LOADER SIZE REG */
  75. 0x3564, /* FW IMAGE ADDR REG */
  76. 0x1000, /* MBX intr enable */
  77. 0x1200, /* Default Intr mask */
  78. 0x1204, /* Default Interrupt ID */
  79. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  80. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  81. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  82. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  83. 0x3790, /* QLC_83XX_IDC_CTRL */
  84. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  85. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  86. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  87. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  88. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  89. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  90. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  91. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  92. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  93. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  94. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  95. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  96. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  97. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  98. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  99. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  100. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  101. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  102. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  103. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  104. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  105. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  106. 0x37F4, /* QLC_83XX_VNIC_STATE */
  107. 0x3868, /* QLC_83XX_DRV_LOCK */
  108. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  109. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  110. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  111. };
  112. const u32 qlcnic_83xx_reg_tbl[] = {
  113. 0x34A8, /* PEG_HALT_STAT1 */
  114. 0x34AC, /* PEG_HALT_STAT2 */
  115. 0x34B0, /* FW_HEARTBEAT */
  116. 0x3500, /* FLASH LOCK_ID */
  117. 0x3528, /* FW_CAPABILITIES */
  118. 0x3538, /* Driver active, DRV_REG0 */
  119. 0x3540, /* Device state, DRV_REG1 */
  120. 0x3544, /* Driver state, DRV_REG2 */
  121. 0x3548, /* Driver scratch, DRV_REG3 */
  122. 0x354C, /* Device partiton info, DRV_REG4 */
  123. 0x3524, /* Driver IDC ver, DRV_REG5 */
  124. 0x3550, /* FW_VER_MAJOR */
  125. 0x3554, /* FW_VER_MINOR */
  126. 0x3558, /* FW_VER_SUB */
  127. 0x359C, /* NPAR STATE */
  128. 0x35FC, /* FW_IMG_VALID */
  129. 0x3650, /* CMD_PEG_STATE */
  130. 0x373C, /* RCV_PEG_STATE */
  131. 0x37B4, /* ASIC TEMP */
  132. 0x356C, /* FW API */
  133. 0x3570, /* DRV OP MODE */
  134. 0x3850, /* FLASH LOCK */
  135. 0x3854, /* FLASH UNLOCK */
  136. };
  137. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  138. .read_crb = qlcnic_83xx_read_crb,
  139. .write_crb = qlcnic_83xx_write_crb,
  140. .read_reg = qlcnic_83xx_rd_reg_indirect,
  141. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  142. .get_mac_address = qlcnic_83xx_get_mac_address,
  143. .setup_intr = qlcnic_83xx_setup_intr,
  144. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  145. .mbx_cmd = qlcnic_83xx_mbx_op,
  146. .get_func_no = qlcnic_83xx_get_func_no,
  147. .api_lock = qlcnic_83xx_cam_lock,
  148. .api_unlock = qlcnic_83xx_cam_unlock,
  149. .add_sysfs = qlcnic_83xx_add_sysfs,
  150. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  151. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  152. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  153. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  154. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  155. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  156. .setup_link_event = qlcnic_83xx_setup_link_event,
  157. .get_nic_info = qlcnic_83xx_get_nic_info,
  158. .get_pci_info = qlcnic_83xx_get_pci_info,
  159. .set_nic_info = qlcnic_83xx_set_nic_info,
  160. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  161. .napi_enable = qlcnic_83xx_napi_enable,
  162. .napi_disable = qlcnic_83xx_napi_disable,
  163. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  164. .config_rss = qlcnic_83xx_config_rss,
  165. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  166. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  167. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  168. .get_board_info = qlcnic_83xx_get_port_info,
  169. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  170. .free_mac_list = qlcnic_82xx_free_mac_list,
  171. };
  172. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  173. .config_bridged_mode = qlcnic_config_bridged_mode,
  174. .config_led = qlcnic_config_led,
  175. .request_reset = qlcnic_83xx_idc_request_reset,
  176. .cancel_idc_work = qlcnic_83xx_idc_exit,
  177. .napi_add = qlcnic_83xx_napi_add,
  178. .napi_del = qlcnic_83xx_napi_del,
  179. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  180. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  181. };
  182. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  183. {
  184. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  185. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  186. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  187. }
  188. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  189. {
  190. u32 fw_major, fw_minor, fw_build;
  191. struct pci_dev *pdev = adapter->pdev;
  192. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  193. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  194. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  195. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  196. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  197. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  198. return adapter->fw_version;
  199. }
  200. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  201. {
  202. void __iomem *base;
  203. u32 val;
  204. base = adapter->ahw->pci_base0 +
  205. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  206. writel(addr, base);
  207. val = readl(base);
  208. if (val != addr)
  209. return -EIO;
  210. return 0;
  211. }
  212. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  213. {
  214. int ret;
  215. struct qlcnic_hardware_context *ahw = adapter->ahw;
  216. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  217. if (!ret) {
  218. return QLCRDX(ahw, QLCNIC_WILDCARD);
  219. } else {
  220. dev_err(&adapter->pdev->dev,
  221. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  222. return -EIO;
  223. }
  224. }
  225. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  226. u32 data)
  227. {
  228. int err;
  229. struct qlcnic_hardware_context *ahw = adapter->ahw;
  230. err = __qlcnic_set_win_base(adapter, (u32) addr);
  231. if (!err) {
  232. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  233. return 0;
  234. } else {
  235. dev_err(&adapter->pdev->dev,
  236. "%s failed, addr = 0x%x data = 0x%x\n",
  237. __func__, (int)addr, data);
  238. return err;
  239. }
  240. }
  241. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  242. {
  243. int err, i, num_msix;
  244. struct qlcnic_hardware_context *ahw = adapter->ahw;
  245. if (!num_intr)
  246. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  247. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  248. num_intr));
  249. /* account for AEN interrupt MSI-X based interrupts */
  250. num_msix += 1;
  251. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  252. num_msix += adapter->max_drv_tx_rings;
  253. err = qlcnic_enable_msix(adapter, num_msix);
  254. if (err == -ENOMEM)
  255. return err;
  256. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  257. num_msix = adapter->ahw->num_msix;
  258. else {
  259. if (qlcnic_sriov_vf_check(adapter))
  260. return -EINVAL;
  261. num_msix = 1;
  262. }
  263. /* setup interrupt mapping table for fw */
  264. ahw->intr_tbl = vzalloc(num_msix *
  265. sizeof(struct qlcnic_intrpt_config));
  266. if (!ahw->intr_tbl)
  267. return -ENOMEM;
  268. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  269. /* MSI-X enablement failed, use legacy interrupt */
  270. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  271. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  272. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  273. adapter->msix_entries[0].vector = adapter->pdev->irq;
  274. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  275. }
  276. for (i = 0; i < num_msix; i++) {
  277. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  278. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  279. else
  280. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  281. ahw->intr_tbl[i].id = i;
  282. ahw->intr_tbl[i].src = 0;
  283. }
  284. return 0;
  285. }
  286. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  287. {
  288. writel(0, adapter->tgt_mask_reg);
  289. }
  290. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  291. {
  292. writel(1, adapter->tgt_mask_reg);
  293. }
  294. /* Enable MSI-x and INT-x interrupts */
  295. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  296. struct qlcnic_host_sds_ring *sds_ring)
  297. {
  298. writel(0, sds_ring->crb_intr_mask);
  299. }
  300. /* Disable MSI-x and INT-x interrupts */
  301. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  302. struct qlcnic_host_sds_ring *sds_ring)
  303. {
  304. writel(1, sds_ring->crb_intr_mask);
  305. }
  306. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  307. *adapter)
  308. {
  309. u32 mask;
  310. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  311. * source register. We could be here before contexts are created
  312. * and sds_ring->crb_intr_mask has not been initialized, calculate
  313. * BAR offset for Interrupt Source Register
  314. */
  315. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  316. writel(0, adapter->ahw->pci_base0 + mask);
  317. }
  318. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  319. {
  320. u32 mask;
  321. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  322. writel(1, adapter->ahw->pci_base0 + mask);
  323. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  324. }
  325. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  326. struct qlcnic_cmd_args *cmd)
  327. {
  328. int i;
  329. for (i = 0; i < cmd->rsp.num; i++)
  330. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  331. }
  332. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  333. {
  334. u32 intr_val;
  335. struct qlcnic_hardware_context *ahw = adapter->ahw;
  336. int retries = 0;
  337. intr_val = readl(adapter->tgt_status_reg);
  338. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  339. return IRQ_NONE;
  340. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  341. adapter->stats.spurious_intr++;
  342. return IRQ_NONE;
  343. }
  344. /* The barrier is required to ensure writes to the registers */
  345. wmb();
  346. /* clear the interrupt trigger control register */
  347. writel(0, adapter->isr_int_vec);
  348. intr_val = readl(adapter->isr_int_vec);
  349. do {
  350. intr_val = readl(adapter->tgt_status_reg);
  351. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  352. break;
  353. retries++;
  354. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  355. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  356. return IRQ_HANDLED;
  357. }
  358. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  359. {
  360. u32 resp, event;
  361. unsigned long flags;
  362. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  363. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  364. if (!(resp & QLCNIC_SET_OWNER))
  365. goto out;
  366. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  367. if (event & QLCNIC_MBX_ASYNC_EVENT)
  368. __qlcnic_83xx_process_aen(adapter);
  369. out:
  370. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  371. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  372. }
  373. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  374. {
  375. struct qlcnic_adapter *adapter = data;
  376. struct qlcnic_host_sds_ring *sds_ring;
  377. struct qlcnic_hardware_context *ahw = adapter->ahw;
  378. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  379. return IRQ_NONE;
  380. qlcnic_83xx_poll_process_aen(adapter);
  381. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  382. ahw->diag_cnt++;
  383. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  384. return IRQ_HANDLED;
  385. }
  386. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  387. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  388. } else {
  389. sds_ring = &adapter->recv_ctx->sds_rings[0];
  390. napi_schedule(&sds_ring->napi);
  391. }
  392. return IRQ_HANDLED;
  393. }
  394. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  395. {
  396. struct qlcnic_host_sds_ring *sds_ring = data;
  397. struct qlcnic_adapter *adapter = sds_ring->adapter;
  398. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  399. goto done;
  400. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  401. return IRQ_NONE;
  402. done:
  403. adapter->ahw->diag_cnt++;
  404. qlcnic_83xx_enable_intr(adapter, sds_ring);
  405. return IRQ_HANDLED;
  406. }
  407. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  408. {
  409. u32 num_msix;
  410. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  411. qlcnic_83xx_set_legacy_intr_mask(adapter);
  412. qlcnic_83xx_disable_mbx_intr(adapter);
  413. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  414. num_msix = adapter->ahw->num_msix - 1;
  415. else
  416. num_msix = 0;
  417. msleep(20);
  418. synchronize_irq(adapter->msix_entries[num_msix].vector);
  419. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  420. }
  421. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  422. {
  423. irq_handler_t handler;
  424. u32 val;
  425. int err = 0;
  426. unsigned long flags = 0;
  427. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  428. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  429. flags |= IRQF_SHARED;
  430. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  431. handler = qlcnic_83xx_handle_aen;
  432. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  433. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  434. if (err) {
  435. dev_err(&adapter->pdev->dev,
  436. "failed to register MBX interrupt\n");
  437. return err;
  438. }
  439. } else {
  440. handler = qlcnic_83xx_intr;
  441. val = adapter->msix_entries[0].vector;
  442. err = request_irq(val, handler, flags, "qlcnic", adapter);
  443. if (err) {
  444. dev_err(&adapter->pdev->dev,
  445. "failed to register INTx interrupt\n");
  446. return err;
  447. }
  448. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  449. }
  450. /* Enable mailbox interrupt */
  451. qlcnic_83xx_enable_mbx_intrpt(adapter);
  452. return err;
  453. }
  454. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  455. {
  456. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  457. adapter->ahw->pci_func = (val >> 24) & 0xff;
  458. }
  459. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  460. {
  461. void __iomem *addr;
  462. u32 val, limit = 0;
  463. struct qlcnic_hardware_context *ahw = adapter->ahw;
  464. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  465. do {
  466. val = readl(addr);
  467. if (val) {
  468. /* write the function number to register */
  469. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  470. ahw->pci_func);
  471. return 0;
  472. }
  473. usleep_range(1000, 2000);
  474. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  475. return -EIO;
  476. }
  477. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  478. {
  479. void __iomem *addr;
  480. u32 val;
  481. struct qlcnic_hardware_context *ahw = adapter->ahw;
  482. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  483. val = readl(addr);
  484. }
  485. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  486. loff_t offset, size_t size)
  487. {
  488. int ret;
  489. u32 data;
  490. if (qlcnic_api_lock(adapter)) {
  491. dev_err(&adapter->pdev->dev,
  492. "%s: failed to acquire lock. addr offset 0x%x\n",
  493. __func__, (u32)offset);
  494. return;
  495. }
  496. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  497. qlcnic_api_unlock(adapter);
  498. if (ret == -EIO) {
  499. dev_err(&adapter->pdev->dev,
  500. "%s: failed. addr offset 0x%x\n",
  501. __func__, (u32)offset);
  502. return;
  503. }
  504. data = ret;
  505. memcpy(buf, &data, size);
  506. }
  507. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  508. loff_t offset, size_t size)
  509. {
  510. u32 data;
  511. memcpy(&data, buf, size);
  512. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  513. }
  514. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  515. {
  516. int status;
  517. status = qlcnic_83xx_get_port_config(adapter);
  518. if (status) {
  519. dev_err(&adapter->pdev->dev,
  520. "Get Port Info failed\n");
  521. } else {
  522. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  523. adapter->ahw->port_type = QLCNIC_XGBE;
  524. else
  525. adapter->ahw->port_type = QLCNIC_GBE;
  526. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  527. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  528. }
  529. return status;
  530. }
  531. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  532. {
  533. struct qlcnic_hardware_context *ahw = adapter->ahw;
  534. u16 act_pci_fn = ahw->act_pci_func;
  535. u16 count;
  536. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  537. if (act_pci_fn <= 2)
  538. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  539. act_pci_fn;
  540. else
  541. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  542. act_pci_fn;
  543. ahw->max_uc_count = count;
  544. }
  545. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  546. {
  547. u32 val;
  548. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  549. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  550. else
  551. val = BIT_2;
  552. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  553. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  554. }
  555. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  556. const struct pci_device_id *ent)
  557. {
  558. u32 op_mode, priv_level;
  559. struct qlcnic_hardware_context *ahw = adapter->ahw;
  560. ahw->fw_hal_version = 2;
  561. qlcnic_get_func_no(adapter);
  562. if (qlcnic_sriov_vf_check(adapter)) {
  563. qlcnic_sriov_vf_set_ops(adapter);
  564. return;
  565. }
  566. /* Determine function privilege level */
  567. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  568. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  569. priv_level = QLCNIC_MGMT_FUNC;
  570. else
  571. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  572. ahw->pci_func);
  573. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  574. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  575. dev_info(&adapter->pdev->dev,
  576. "HAL Version: %d Non Privileged function\n",
  577. ahw->fw_hal_version);
  578. adapter->nic_ops = &qlcnic_vf_ops;
  579. } else {
  580. if (pci_find_ext_capability(adapter->pdev,
  581. PCI_EXT_CAP_ID_SRIOV))
  582. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  583. adapter->nic_ops = &qlcnic_83xx_ops;
  584. }
  585. }
  586. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  587. u32 data[]);
  588. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  589. u32 data[]);
  590. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  591. struct qlcnic_cmd_args *cmd)
  592. {
  593. int i;
  594. dev_info(&adapter->pdev->dev,
  595. "Host MBX regs(%d)\n", cmd->req.num);
  596. for (i = 0; i < cmd->req.num; i++) {
  597. if (i && !(i % 8))
  598. pr_info("\n");
  599. pr_info("%08x ", cmd->req.arg[i]);
  600. }
  601. pr_info("\n");
  602. dev_info(&adapter->pdev->dev,
  603. "FW MBX regs(%d)\n", cmd->rsp.num);
  604. for (i = 0; i < cmd->rsp.num; i++) {
  605. if (i && !(i % 8))
  606. pr_info("\n");
  607. pr_info("%08x ", cmd->rsp.arg[i]);
  608. }
  609. pr_info("\n");
  610. }
  611. /* Mailbox response for mac rcode */
  612. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  613. {
  614. u32 fw_data;
  615. u8 mac_cmd_rcode;
  616. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  617. mac_cmd_rcode = (u8)fw_data;
  618. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  619. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  620. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  621. return QLCNIC_RCODE_SUCCESS;
  622. return 1;
  623. }
  624. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter, u32 *wait_time)
  625. {
  626. u32 data;
  627. struct qlcnic_hardware_context *ahw = adapter->ahw;
  628. /* wait for mailbox completion */
  629. do {
  630. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  631. if (++(*wait_time) > QLCNIC_MBX_TIMEOUT) {
  632. data = QLCNIC_RCODE_TIMEOUT;
  633. break;
  634. }
  635. mdelay(1);
  636. } while (!data);
  637. return data;
  638. }
  639. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  640. struct qlcnic_cmd_args *cmd)
  641. {
  642. int i;
  643. u16 opcode;
  644. u8 mbx_err_code;
  645. unsigned long flags;
  646. struct qlcnic_hardware_context *ahw = adapter->ahw;
  647. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, wait_time = 0;
  648. opcode = LSW(cmd->req.arg[0]);
  649. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  650. dev_info(&adapter->pdev->dev,
  651. "Mailbox cmd attempted, 0x%x\n", opcode);
  652. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  653. return 0;
  654. }
  655. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  656. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  657. if (mbx_val) {
  658. QLCDB(adapter, DRV,
  659. "Mailbox cmd attempted, 0x%x\n", opcode);
  660. QLCDB(adapter, DRV,
  661. "Mailbox not available, 0x%x, collect FW dump\n",
  662. mbx_val);
  663. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  664. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  665. return cmd->rsp.arg[0];
  666. }
  667. /* Fill in mailbox registers */
  668. mbx_cmd = cmd->req.arg[0];
  669. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  670. for (i = 1; i < cmd->req.num; i++)
  671. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  672. /* Signal FW about the impending command */
  673. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  674. poll:
  675. rsp = qlcnic_83xx_mbx_poll(adapter, &wait_time);
  676. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  677. /* Get the FW response data */
  678. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  679. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  680. __qlcnic_83xx_process_aen(adapter);
  681. goto poll;
  682. }
  683. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  684. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  685. opcode = QLCNIC_MBX_RSP(fw_data);
  686. qlcnic_83xx_get_mbx_data(adapter, cmd);
  687. switch (mbx_err_code) {
  688. case QLCNIC_MBX_RSP_OK:
  689. case QLCNIC_MBX_PORT_RSP_OK:
  690. rsp = QLCNIC_RCODE_SUCCESS;
  691. break;
  692. default:
  693. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  694. rsp = qlcnic_83xx_mac_rcode(adapter);
  695. if (!rsp)
  696. goto out;
  697. }
  698. dev_err(&adapter->pdev->dev,
  699. "MBX command 0x%x failed with err:0x%x\n",
  700. opcode, mbx_err_code);
  701. rsp = mbx_err_code;
  702. qlcnic_dump_mbx(adapter, cmd);
  703. break;
  704. }
  705. goto out;
  706. }
  707. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  708. QLCNIC_MBX_RSP(mbx_cmd));
  709. rsp = QLCNIC_RCODE_TIMEOUT;
  710. out:
  711. /* clear fw mbx control register */
  712. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  713. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  714. return rsp;
  715. }
  716. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  717. struct qlcnic_adapter *adapter, u32 type)
  718. {
  719. int i, size;
  720. u32 temp;
  721. const struct qlcnic_mailbox_metadata *mbx_tbl;
  722. mbx_tbl = qlcnic_83xx_mbx_tbl;
  723. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  724. for (i = 0; i < size; i++) {
  725. if (type == mbx_tbl[i].cmd) {
  726. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  727. mbx->req.num = mbx_tbl[i].in_args;
  728. mbx->rsp.num = mbx_tbl[i].out_args;
  729. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  730. GFP_ATOMIC);
  731. if (!mbx->req.arg)
  732. return -ENOMEM;
  733. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  734. GFP_ATOMIC);
  735. if (!mbx->rsp.arg) {
  736. kfree(mbx->req.arg);
  737. mbx->req.arg = NULL;
  738. return -ENOMEM;
  739. }
  740. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  741. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  742. temp = adapter->ahw->fw_hal_version << 29;
  743. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  744. return 0;
  745. }
  746. }
  747. return -EINVAL;
  748. }
  749. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  750. {
  751. struct qlcnic_adapter *adapter;
  752. struct qlcnic_cmd_args cmd;
  753. int i, err = 0;
  754. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  755. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  756. if (err)
  757. return;
  758. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  759. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  760. err = qlcnic_issue_cmd(adapter, &cmd);
  761. if (err)
  762. dev_info(&adapter->pdev->dev,
  763. "%s: Mailbox IDC ACK failed.\n", __func__);
  764. qlcnic_free_mbx_args(&cmd);
  765. }
  766. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  767. u32 data[])
  768. {
  769. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  770. QLCNIC_MBX_RSP(data[0]));
  771. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  772. return;
  773. }
  774. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  775. {
  776. u32 event[QLC_83XX_MBX_AEN_CNT];
  777. int i;
  778. struct qlcnic_hardware_context *ahw = adapter->ahw;
  779. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  780. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  781. switch (QLCNIC_MBX_RSP(event[0])) {
  782. case QLCNIC_MBX_LINK_EVENT:
  783. qlcnic_83xx_handle_link_aen(adapter, event);
  784. break;
  785. case QLCNIC_MBX_COMP_EVENT:
  786. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  787. break;
  788. case QLCNIC_MBX_REQUEST_EVENT:
  789. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  790. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  791. queue_delayed_work(adapter->qlcnic_wq,
  792. &adapter->idc_aen_work, 0);
  793. break;
  794. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  795. break;
  796. case QLCNIC_MBX_BC_EVENT:
  797. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  798. break;
  799. case QLCNIC_MBX_SFP_INSERT_EVENT:
  800. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  801. QLCNIC_MBX_RSP(event[0]));
  802. break;
  803. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  804. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  805. QLCNIC_MBX_RSP(event[0]));
  806. break;
  807. default:
  808. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  809. QLCNIC_MBX_RSP(event[0]));
  810. break;
  811. }
  812. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  813. }
  814. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  815. {
  816. struct qlcnic_hardware_context *ahw = adapter->ahw;
  817. u32 resp, event;
  818. unsigned long flags;
  819. spin_lock_irqsave(&ahw->mbx_lock, flags);
  820. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  821. if (resp & QLCNIC_SET_OWNER) {
  822. event = readl(QLCNIC_MBX_FW(ahw, 0));
  823. if (event & QLCNIC_MBX_ASYNC_EVENT)
  824. __qlcnic_83xx_process_aen(adapter);
  825. }
  826. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  827. }
  828. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  829. {
  830. struct qlcnic_adapter *adapter;
  831. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  832. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  833. return;
  834. qlcnic_83xx_process_aen(adapter);
  835. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  836. (HZ / 10));
  837. }
  838. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  839. {
  840. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  841. return;
  842. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  843. }
  844. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  845. {
  846. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  847. return;
  848. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  849. }
  850. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  851. {
  852. int index, i, err, sds_mbx_size;
  853. u32 *buf, intrpt_id, intr_mask;
  854. u16 context_id;
  855. u8 num_sds;
  856. struct qlcnic_cmd_args cmd;
  857. struct qlcnic_host_sds_ring *sds;
  858. struct qlcnic_sds_mbx sds_mbx;
  859. struct qlcnic_add_rings_mbx_out *mbx_out;
  860. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  861. struct qlcnic_hardware_context *ahw = adapter->ahw;
  862. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  863. context_id = recv_ctx->context_id;
  864. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  865. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  866. QLCNIC_CMD_ADD_RCV_RINGS);
  867. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  868. /* set up status rings, mbx 2-81 */
  869. index = 2;
  870. for (i = 8; i < adapter->max_sds_rings; i++) {
  871. memset(&sds_mbx, 0, sds_mbx_size);
  872. sds = &recv_ctx->sds_rings[i];
  873. sds->consumer = 0;
  874. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  875. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  876. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  877. sds_mbx.sds_ring_size = sds->num_desc;
  878. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  879. intrpt_id = ahw->intr_tbl[i].id;
  880. else
  881. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  882. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  883. sds_mbx.intrpt_id = intrpt_id;
  884. else
  885. sds_mbx.intrpt_id = 0xffff;
  886. sds_mbx.intrpt_val = 0;
  887. buf = &cmd.req.arg[index];
  888. memcpy(buf, &sds_mbx, sds_mbx_size);
  889. index += sds_mbx_size / sizeof(u32);
  890. }
  891. /* send the mailbox command */
  892. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  893. if (err) {
  894. dev_err(&adapter->pdev->dev,
  895. "Failed to add rings %d\n", err);
  896. goto out;
  897. }
  898. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  899. index = 0;
  900. /* status descriptor ring */
  901. for (i = 8; i < adapter->max_sds_rings; i++) {
  902. sds = &recv_ctx->sds_rings[i];
  903. sds->crb_sts_consumer = ahw->pci_base0 +
  904. mbx_out->host_csmr[index];
  905. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  906. intr_mask = ahw->intr_tbl[i].src;
  907. else
  908. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  909. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  910. index++;
  911. }
  912. out:
  913. qlcnic_free_mbx_args(&cmd);
  914. return err;
  915. }
  916. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  917. {
  918. int err;
  919. u32 temp = 0;
  920. struct qlcnic_cmd_args cmd;
  921. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  922. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  923. return;
  924. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  925. cmd.req.arg[0] |= (0x3 << 29);
  926. if (qlcnic_sriov_pf_check(adapter))
  927. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  928. cmd.req.arg[1] = recv_ctx->context_id | temp;
  929. err = qlcnic_issue_cmd(adapter, &cmd);
  930. if (err)
  931. dev_err(&adapter->pdev->dev,
  932. "Failed to destroy rx ctx in firmware\n");
  933. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  934. qlcnic_free_mbx_args(&cmd);
  935. }
  936. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  937. {
  938. int i, err, index, sds_mbx_size, rds_mbx_size;
  939. u8 num_sds, num_rds;
  940. u32 *buf, intrpt_id, intr_mask, cap = 0;
  941. struct qlcnic_host_sds_ring *sds;
  942. struct qlcnic_host_rds_ring *rds;
  943. struct qlcnic_sds_mbx sds_mbx;
  944. struct qlcnic_rds_mbx rds_mbx;
  945. struct qlcnic_cmd_args cmd;
  946. struct qlcnic_rcv_mbx_out *mbx_out;
  947. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  948. struct qlcnic_hardware_context *ahw = adapter->ahw;
  949. num_rds = adapter->max_rds_rings;
  950. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  951. num_sds = adapter->max_sds_rings;
  952. else
  953. num_sds = QLCNIC_MAX_RING_SETS;
  954. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  955. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  956. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  957. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  958. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  959. /* set mailbox hdr and capabilities */
  960. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  961. QLCNIC_CMD_CREATE_RX_CTX);
  962. if (err)
  963. return err;
  964. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  965. cmd.req.arg[0] |= (0x3 << 29);
  966. cmd.req.arg[1] = cap;
  967. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  968. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  969. if (qlcnic_sriov_pf_check(adapter))
  970. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  971. &cmd.req.arg[6]);
  972. /* set up status rings, mbx 8-57/87 */
  973. index = QLC_83XX_HOST_SDS_MBX_IDX;
  974. for (i = 0; i < num_sds; i++) {
  975. memset(&sds_mbx, 0, sds_mbx_size);
  976. sds = &recv_ctx->sds_rings[i];
  977. sds->consumer = 0;
  978. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  979. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  980. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  981. sds_mbx.sds_ring_size = sds->num_desc;
  982. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  983. intrpt_id = ahw->intr_tbl[i].id;
  984. else
  985. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  986. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  987. sds_mbx.intrpt_id = intrpt_id;
  988. else
  989. sds_mbx.intrpt_id = 0xffff;
  990. sds_mbx.intrpt_val = 0;
  991. buf = &cmd.req.arg[index];
  992. memcpy(buf, &sds_mbx, sds_mbx_size);
  993. index += sds_mbx_size / sizeof(u32);
  994. }
  995. /* set up receive rings, mbx 88-111/135 */
  996. index = QLCNIC_HOST_RDS_MBX_IDX;
  997. rds = &recv_ctx->rds_rings[0];
  998. rds->producer = 0;
  999. memset(&rds_mbx, 0, rds_mbx_size);
  1000. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1001. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1002. rds_mbx.reg_ring_sz = rds->dma_size;
  1003. rds_mbx.reg_ring_len = rds->num_desc;
  1004. /* Jumbo ring */
  1005. rds = &recv_ctx->rds_rings[1];
  1006. rds->producer = 0;
  1007. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1008. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1009. rds_mbx.jmb_ring_sz = rds->dma_size;
  1010. rds_mbx.jmb_ring_len = rds->num_desc;
  1011. buf = &cmd.req.arg[index];
  1012. memcpy(buf, &rds_mbx, rds_mbx_size);
  1013. /* send the mailbox command */
  1014. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1015. if (err) {
  1016. dev_err(&adapter->pdev->dev,
  1017. "Failed to create Rx ctx in firmware%d\n", err);
  1018. goto out;
  1019. }
  1020. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1021. recv_ctx->context_id = mbx_out->ctx_id;
  1022. recv_ctx->state = mbx_out->state;
  1023. recv_ctx->virt_port = mbx_out->vport_id;
  1024. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1025. recv_ctx->context_id, recv_ctx->state);
  1026. /* Receive descriptor ring */
  1027. /* Standard ring */
  1028. rds = &recv_ctx->rds_rings[0];
  1029. rds->crb_rcv_producer = ahw->pci_base0 +
  1030. mbx_out->host_prod[0].reg_buf;
  1031. /* Jumbo ring */
  1032. rds = &recv_ctx->rds_rings[1];
  1033. rds->crb_rcv_producer = ahw->pci_base0 +
  1034. mbx_out->host_prod[0].jmb_buf;
  1035. /* status descriptor ring */
  1036. for (i = 0; i < num_sds; i++) {
  1037. sds = &recv_ctx->sds_rings[i];
  1038. sds->crb_sts_consumer = ahw->pci_base0 +
  1039. mbx_out->host_csmr[i];
  1040. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1041. intr_mask = ahw->intr_tbl[i].src;
  1042. else
  1043. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1044. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1045. }
  1046. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1047. err = qlcnic_83xx_add_rings(adapter);
  1048. out:
  1049. qlcnic_free_mbx_args(&cmd);
  1050. return err;
  1051. }
  1052. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1053. struct qlcnic_host_tx_ring *tx_ring)
  1054. {
  1055. struct qlcnic_cmd_args cmd;
  1056. u32 temp = 0;
  1057. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1058. return;
  1059. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1060. cmd.req.arg[0] |= (0x3 << 29);
  1061. if (qlcnic_sriov_pf_check(adapter))
  1062. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1063. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1064. if (qlcnic_issue_cmd(adapter, &cmd))
  1065. dev_err(&adapter->pdev->dev,
  1066. "Failed to destroy tx ctx in firmware\n");
  1067. qlcnic_free_mbx_args(&cmd);
  1068. }
  1069. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1070. struct qlcnic_host_tx_ring *tx, int ring)
  1071. {
  1072. int err;
  1073. u16 msix_id;
  1074. u32 *buf, intr_mask, temp = 0;
  1075. struct qlcnic_cmd_args cmd;
  1076. struct qlcnic_tx_mbx mbx;
  1077. struct qlcnic_tx_mbx_out *mbx_out;
  1078. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1079. u32 msix_vector;
  1080. /* Reset host resources */
  1081. tx->producer = 0;
  1082. tx->sw_consumer = 0;
  1083. *(tx->hw_consumer) = 0;
  1084. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1085. /* setup mailbox inbox registerss */
  1086. mbx.phys_addr_low = LSD(tx->phys_addr);
  1087. mbx.phys_addr_high = MSD(tx->phys_addr);
  1088. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1089. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1090. mbx.size = tx->num_desc;
  1091. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1092. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1093. msix_vector = adapter->max_sds_rings + ring;
  1094. else
  1095. msix_vector = adapter->max_sds_rings - 1;
  1096. msix_id = ahw->intr_tbl[msix_vector].id;
  1097. } else {
  1098. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1099. }
  1100. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1101. mbx.intr_id = msix_id;
  1102. else
  1103. mbx.intr_id = 0xffff;
  1104. mbx.src = 0;
  1105. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1106. if (err)
  1107. return err;
  1108. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1109. cmd.req.arg[0] |= (0x3 << 29);
  1110. if (qlcnic_sriov_pf_check(adapter))
  1111. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1112. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1113. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1114. buf = &cmd.req.arg[6];
  1115. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1116. /* send the mailbox command*/
  1117. err = qlcnic_issue_cmd(adapter, &cmd);
  1118. if (err) {
  1119. dev_err(&adapter->pdev->dev,
  1120. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1121. goto out;
  1122. }
  1123. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1124. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1125. tx->ctx_id = mbx_out->ctx_id;
  1126. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1127. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1128. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1129. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1130. }
  1131. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1132. tx->ctx_id, mbx_out->state);
  1133. out:
  1134. qlcnic_free_mbx_args(&cmd);
  1135. return err;
  1136. }
  1137. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1138. int num_sds_ring)
  1139. {
  1140. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1141. struct qlcnic_host_sds_ring *sds_ring;
  1142. struct qlcnic_host_rds_ring *rds_ring;
  1143. u16 adapter_state = adapter->is_up;
  1144. u8 ring;
  1145. int ret;
  1146. netif_device_detach(netdev);
  1147. if (netif_running(netdev))
  1148. __qlcnic_down(adapter, netdev);
  1149. qlcnic_detach(adapter);
  1150. adapter->max_sds_rings = 1;
  1151. adapter->ahw->diag_test = test;
  1152. adapter->ahw->linkup = 0;
  1153. ret = qlcnic_attach(adapter);
  1154. if (ret) {
  1155. netif_device_attach(netdev);
  1156. return ret;
  1157. }
  1158. ret = qlcnic_fw_create_ctx(adapter);
  1159. if (ret) {
  1160. qlcnic_detach(adapter);
  1161. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1162. adapter->max_sds_rings = num_sds_ring;
  1163. qlcnic_attach(adapter);
  1164. }
  1165. netif_device_attach(netdev);
  1166. return ret;
  1167. }
  1168. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1169. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1170. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1171. }
  1172. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1173. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1174. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1175. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1176. }
  1177. }
  1178. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1179. /* disable and free mailbox interrupt */
  1180. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1181. qlcnic_83xx_free_mbx_intr(adapter);
  1182. adapter->ahw->loopback_state = 0;
  1183. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1184. }
  1185. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1186. return 0;
  1187. }
  1188. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1189. int max_sds_rings)
  1190. {
  1191. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1192. struct qlcnic_host_sds_ring *sds_ring;
  1193. int ring, err;
  1194. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1195. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1196. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1197. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1198. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1199. }
  1200. }
  1201. qlcnic_fw_destroy_ctx(adapter);
  1202. qlcnic_detach(adapter);
  1203. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1204. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1205. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1206. if (err) {
  1207. dev_err(&adapter->pdev->dev,
  1208. "%s: failed to setup mbx interrupt\n",
  1209. __func__);
  1210. goto out;
  1211. }
  1212. }
  1213. }
  1214. adapter->ahw->diag_test = 0;
  1215. adapter->max_sds_rings = max_sds_rings;
  1216. if (qlcnic_attach(adapter))
  1217. goto out;
  1218. if (netif_running(netdev))
  1219. __qlcnic_up(adapter, netdev);
  1220. out:
  1221. netif_device_attach(netdev);
  1222. }
  1223. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1224. u32 beacon)
  1225. {
  1226. struct qlcnic_cmd_args cmd;
  1227. u32 mbx_in;
  1228. int i, status = 0;
  1229. if (state) {
  1230. /* Get LED configuration */
  1231. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1232. QLCNIC_CMD_GET_LED_CONFIG);
  1233. if (status)
  1234. return status;
  1235. status = qlcnic_issue_cmd(adapter, &cmd);
  1236. if (status) {
  1237. dev_err(&adapter->pdev->dev,
  1238. "Get led config failed.\n");
  1239. goto mbx_err;
  1240. } else {
  1241. for (i = 0; i < 4; i++)
  1242. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1243. }
  1244. qlcnic_free_mbx_args(&cmd);
  1245. /* Set LED Configuration */
  1246. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1247. LSW(QLC_83XX_LED_CONFIG);
  1248. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1249. QLCNIC_CMD_SET_LED_CONFIG);
  1250. if (status)
  1251. return status;
  1252. cmd.req.arg[1] = mbx_in;
  1253. cmd.req.arg[2] = mbx_in;
  1254. cmd.req.arg[3] = mbx_in;
  1255. if (beacon)
  1256. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1257. status = qlcnic_issue_cmd(adapter, &cmd);
  1258. if (status) {
  1259. dev_err(&adapter->pdev->dev,
  1260. "Set led config failed.\n");
  1261. }
  1262. mbx_err:
  1263. qlcnic_free_mbx_args(&cmd);
  1264. return status;
  1265. } else {
  1266. /* Restoring default LED configuration */
  1267. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1268. QLCNIC_CMD_SET_LED_CONFIG);
  1269. if (status)
  1270. return status;
  1271. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1272. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1273. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1274. if (beacon)
  1275. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1276. status = qlcnic_issue_cmd(adapter, &cmd);
  1277. if (status)
  1278. dev_err(&adapter->pdev->dev,
  1279. "Restoring led config failed.\n");
  1280. qlcnic_free_mbx_args(&cmd);
  1281. return status;
  1282. }
  1283. }
  1284. int qlcnic_83xx_set_led(struct net_device *netdev,
  1285. enum ethtool_phys_id_state state)
  1286. {
  1287. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1288. int err = -EIO, active = 1;
  1289. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1290. netdev_warn(netdev,
  1291. "LED test is not supported in non-privileged mode\n");
  1292. return -EOPNOTSUPP;
  1293. }
  1294. switch (state) {
  1295. case ETHTOOL_ID_ACTIVE:
  1296. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1297. return -EBUSY;
  1298. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1299. break;
  1300. err = qlcnic_83xx_config_led(adapter, active, 0);
  1301. if (err)
  1302. netdev_err(netdev, "Failed to set LED blink state\n");
  1303. break;
  1304. case ETHTOOL_ID_INACTIVE:
  1305. active = 0;
  1306. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1307. break;
  1308. err = qlcnic_83xx_config_led(adapter, active, 0);
  1309. if (err)
  1310. netdev_err(netdev, "Failed to reset LED blink state\n");
  1311. break;
  1312. default:
  1313. return -EINVAL;
  1314. }
  1315. if (!active || err)
  1316. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1317. return err;
  1318. }
  1319. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1320. int enable)
  1321. {
  1322. struct qlcnic_cmd_args cmd;
  1323. int status;
  1324. if (qlcnic_sriov_vf_check(adapter))
  1325. return;
  1326. if (enable) {
  1327. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1328. QLCNIC_CMD_INIT_NIC_FUNC);
  1329. if (status)
  1330. return;
  1331. cmd.req.arg[1] = BIT_0 | BIT_31;
  1332. } else {
  1333. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1334. QLCNIC_CMD_STOP_NIC_FUNC);
  1335. if (status)
  1336. return;
  1337. cmd.req.arg[1] = BIT_0 | BIT_31;
  1338. }
  1339. status = qlcnic_issue_cmd(adapter, &cmd);
  1340. if (status)
  1341. dev_err(&adapter->pdev->dev,
  1342. "Failed to %s in NIC IDC function event.\n",
  1343. (enable ? "register" : "unregister"));
  1344. qlcnic_free_mbx_args(&cmd);
  1345. }
  1346. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1347. {
  1348. struct qlcnic_cmd_args cmd;
  1349. int err;
  1350. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1351. if (err)
  1352. return err;
  1353. cmd.req.arg[1] = adapter->ahw->port_config;
  1354. err = qlcnic_issue_cmd(adapter, &cmd);
  1355. if (err)
  1356. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1357. qlcnic_free_mbx_args(&cmd);
  1358. return err;
  1359. }
  1360. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1361. {
  1362. struct qlcnic_cmd_args cmd;
  1363. int err;
  1364. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1365. if (err)
  1366. return err;
  1367. err = qlcnic_issue_cmd(adapter, &cmd);
  1368. if (err)
  1369. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1370. else
  1371. adapter->ahw->port_config = cmd.rsp.arg[1];
  1372. qlcnic_free_mbx_args(&cmd);
  1373. return err;
  1374. }
  1375. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1376. {
  1377. int err;
  1378. u32 temp;
  1379. struct qlcnic_cmd_args cmd;
  1380. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1381. if (err)
  1382. return err;
  1383. temp = adapter->recv_ctx->context_id << 16;
  1384. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1385. err = qlcnic_issue_cmd(adapter, &cmd);
  1386. if (err)
  1387. dev_info(&adapter->pdev->dev,
  1388. "Setup linkevent mailbox failed\n");
  1389. qlcnic_free_mbx_args(&cmd);
  1390. return err;
  1391. }
  1392. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1393. u32 *interface_id)
  1394. {
  1395. if (qlcnic_sriov_pf_check(adapter)) {
  1396. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1397. } else {
  1398. if (!qlcnic_sriov_vf_check(adapter))
  1399. *interface_id = adapter->recv_ctx->context_id << 16;
  1400. }
  1401. }
  1402. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1403. {
  1404. int err;
  1405. u32 temp = 0;
  1406. struct qlcnic_cmd_args cmd;
  1407. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1408. return -EIO;
  1409. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1410. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1411. if (err)
  1412. return err;
  1413. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1414. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1415. err = qlcnic_issue_cmd(adapter, &cmd);
  1416. if (err)
  1417. dev_info(&adapter->pdev->dev,
  1418. "Promiscous mode config failed\n");
  1419. qlcnic_free_mbx_args(&cmd);
  1420. return err;
  1421. }
  1422. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1423. {
  1424. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1425. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1426. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1427. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1428. netdev_warn(netdev,
  1429. "Loopback test not supported in non privileged mode\n");
  1430. return ret;
  1431. }
  1432. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1433. netdev_info(netdev, "Device is resetting\n");
  1434. return -EBUSY;
  1435. }
  1436. if (qlcnic_get_diag_lock(adapter)) {
  1437. netdev_info(netdev, "Device is in diagnostics mode\n");
  1438. return -EBUSY;
  1439. }
  1440. netdev_info(netdev, "%s loopback test in progress\n",
  1441. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1442. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1443. max_sds_rings);
  1444. if (ret)
  1445. goto fail_diag_alloc;
  1446. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1447. if (ret)
  1448. goto free_diag_res;
  1449. /* Poll for link up event before running traffic */
  1450. do {
  1451. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1452. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1453. qlcnic_83xx_process_aen(adapter);
  1454. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1455. netdev_info(netdev,
  1456. "Device is resetting, free LB test resources\n");
  1457. ret = -EIO;
  1458. goto free_diag_res;
  1459. }
  1460. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1461. netdev_info(netdev,
  1462. "Firmware didn't sent link up event to loopback request\n");
  1463. ret = -QLCNIC_FW_NOT_RESPOND;
  1464. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1465. goto free_diag_res;
  1466. }
  1467. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1468. /* Make sure carrier is off and queue is stopped during loopback */
  1469. if (netif_running(netdev)) {
  1470. netif_carrier_off(netdev);
  1471. netif_stop_queue(netdev);
  1472. }
  1473. ret = qlcnic_do_lb_test(adapter, mode);
  1474. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1475. free_diag_res:
  1476. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1477. fail_diag_alloc:
  1478. adapter->max_sds_rings = max_sds_rings;
  1479. qlcnic_release_diag_lock(adapter);
  1480. return ret;
  1481. }
  1482. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1483. {
  1484. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1485. struct net_device *netdev = adapter->netdev;
  1486. int status = 0, loop = 0;
  1487. u32 config;
  1488. status = qlcnic_83xx_get_port_config(adapter);
  1489. if (status)
  1490. return status;
  1491. config = ahw->port_config;
  1492. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1493. if (mode == QLCNIC_ILB_MODE)
  1494. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1495. if (mode == QLCNIC_ELB_MODE)
  1496. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1497. status = qlcnic_83xx_set_port_config(adapter);
  1498. if (status) {
  1499. netdev_err(netdev,
  1500. "Failed to Set Loopback Mode = 0x%x.\n",
  1501. ahw->port_config);
  1502. ahw->port_config = config;
  1503. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1504. return status;
  1505. }
  1506. /* Wait for Link and IDC Completion AEN */
  1507. do {
  1508. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1509. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1510. qlcnic_83xx_process_aen(adapter);
  1511. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1512. netdev_info(netdev,
  1513. "Device is resetting, free LB test resources\n");
  1514. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1515. return -EIO;
  1516. }
  1517. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1518. netdev_err(netdev,
  1519. "Did not receive IDC completion AEN\n");
  1520. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1521. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1522. return -EIO;
  1523. }
  1524. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1525. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1526. QLCNIC_MAC_ADD);
  1527. return status;
  1528. }
  1529. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1530. {
  1531. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1532. struct net_device *netdev = adapter->netdev;
  1533. int status = 0, loop = 0;
  1534. u32 config = ahw->port_config;
  1535. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1536. if (mode == QLCNIC_ILB_MODE)
  1537. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1538. if (mode == QLCNIC_ELB_MODE)
  1539. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1540. status = qlcnic_83xx_set_port_config(adapter);
  1541. if (status) {
  1542. netdev_err(netdev,
  1543. "Failed to Clear Loopback Mode = 0x%x.\n",
  1544. ahw->port_config);
  1545. ahw->port_config = config;
  1546. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1547. return status;
  1548. }
  1549. /* Wait for Link and IDC Completion AEN */
  1550. do {
  1551. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1552. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1553. qlcnic_83xx_process_aen(adapter);
  1554. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1555. netdev_info(netdev,
  1556. "Device is resetting, free LB test resources\n");
  1557. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1558. return -EIO;
  1559. }
  1560. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1561. netdev_err(netdev,
  1562. "Did not receive IDC completion AEN\n");
  1563. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1564. return -EIO;
  1565. }
  1566. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1567. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1568. QLCNIC_MAC_DEL);
  1569. return status;
  1570. }
  1571. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1572. u32 *interface_id)
  1573. {
  1574. if (qlcnic_sriov_pf_check(adapter)) {
  1575. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1576. } else {
  1577. if (!qlcnic_sriov_vf_check(adapter))
  1578. *interface_id = adapter->recv_ctx->context_id << 16;
  1579. }
  1580. }
  1581. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1582. int mode)
  1583. {
  1584. int err;
  1585. u32 temp = 0, temp_ip;
  1586. struct qlcnic_cmd_args cmd;
  1587. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1588. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1589. if (err)
  1590. return;
  1591. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1592. if (mode == QLCNIC_IP_UP)
  1593. cmd.req.arg[1] = 1 | temp;
  1594. else
  1595. cmd.req.arg[1] = 2 | temp;
  1596. /*
  1597. * Adapter needs IP address in network byte order.
  1598. * But hardware mailbox registers go through writel(), hence IP address
  1599. * gets swapped on big endian architecture.
  1600. * To negate swapping of writel() on big endian architecture
  1601. * use swab32(value).
  1602. */
  1603. temp_ip = swab32(ntohl(ip));
  1604. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1605. err = qlcnic_issue_cmd(adapter, &cmd);
  1606. if (err != QLCNIC_RCODE_SUCCESS)
  1607. dev_err(&adapter->netdev->dev,
  1608. "could not notify %s IP 0x%x request\n",
  1609. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1610. qlcnic_free_mbx_args(&cmd);
  1611. }
  1612. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1613. {
  1614. int err;
  1615. u32 temp, arg1;
  1616. struct qlcnic_cmd_args cmd;
  1617. int lro_bit_mask;
  1618. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1619. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1620. return 0;
  1621. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1622. if (err)
  1623. return err;
  1624. temp = adapter->recv_ctx->context_id << 16;
  1625. arg1 = lro_bit_mask | temp;
  1626. cmd.req.arg[1] = arg1;
  1627. err = qlcnic_issue_cmd(adapter, &cmd);
  1628. if (err)
  1629. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1630. qlcnic_free_mbx_args(&cmd);
  1631. return err;
  1632. }
  1633. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1634. {
  1635. int err;
  1636. u32 word;
  1637. struct qlcnic_cmd_args cmd;
  1638. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1639. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1640. 0x255b0ec26d5a56daULL };
  1641. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1642. if (err)
  1643. return err;
  1644. /*
  1645. * RSS request:
  1646. * bits 3-0: Rsvd
  1647. * 5-4: hash_type_ipv4
  1648. * 7-6: hash_type_ipv6
  1649. * 8: enable
  1650. * 9: use indirection table
  1651. * 16-31: indirection table mask
  1652. */
  1653. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1654. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1655. ((u32)(enable & 0x1) << 8) |
  1656. ((0x7ULL) << 16);
  1657. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1658. cmd.req.arg[2] = word;
  1659. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1660. err = qlcnic_issue_cmd(adapter, &cmd);
  1661. if (err)
  1662. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1663. qlcnic_free_mbx_args(&cmd);
  1664. return err;
  1665. }
  1666. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1667. u32 *interface_id)
  1668. {
  1669. if (qlcnic_sriov_pf_check(adapter)) {
  1670. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1671. } else {
  1672. if (!qlcnic_sriov_vf_check(adapter))
  1673. *interface_id = adapter->recv_ctx->context_id << 16;
  1674. }
  1675. }
  1676. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1677. u16 vlan_id, u8 op)
  1678. {
  1679. int err;
  1680. u32 *buf, temp = 0;
  1681. struct qlcnic_cmd_args cmd;
  1682. struct qlcnic_macvlan_mbx mv;
  1683. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1684. return -EIO;
  1685. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1686. if (err)
  1687. return err;
  1688. if (vlan_id)
  1689. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1690. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1691. cmd.req.arg[1] = op | (1 << 8);
  1692. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1693. cmd.req.arg[1] |= temp;
  1694. mv.vlan = vlan_id;
  1695. mv.mac_addr0 = addr[0];
  1696. mv.mac_addr1 = addr[1];
  1697. mv.mac_addr2 = addr[2];
  1698. mv.mac_addr3 = addr[3];
  1699. mv.mac_addr4 = addr[4];
  1700. mv.mac_addr5 = addr[5];
  1701. buf = &cmd.req.arg[2];
  1702. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1703. err = qlcnic_issue_cmd(adapter, &cmd);
  1704. if (err)
  1705. dev_err(&adapter->pdev->dev,
  1706. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1707. ((op == 1) ? "add " : "delete "), err);
  1708. qlcnic_free_mbx_args(&cmd);
  1709. return err;
  1710. }
  1711. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1712. u16 vlan_id)
  1713. {
  1714. u8 mac[ETH_ALEN];
  1715. memcpy(&mac, addr, ETH_ALEN);
  1716. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1717. }
  1718. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1719. u8 type, struct qlcnic_cmd_args *cmd)
  1720. {
  1721. switch (type) {
  1722. case QLCNIC_SET_STATION_MAC:
  1723. case QLCNIC_SET_FAC_DEF_MAC:
  1724. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1725. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1726. break;
  1727. }
  1728. cmd->req.arg[1] = type;
  1729. }
  1730. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1731. {
  1732. int err, i;
  1733. struct qlcnic_cmd_args cmd;
  1734. u32 mac_low, mac_high;
  1735. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1736. if (err)
  1737. return err;
  1738. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1739. err = qlcnic_issue_cmd(adapter, &cmd);
  1740. if (err == QLCNIC_RCODE_SUCCESS) {
  1741. mac_low = cmd.rsp.arg[1];
  1742. mac_high = cmd.rsp.arg[2];
  1743. for (i = 0; i < 2; i++)
  1744. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1745. for (i = 2; i < 6; i++)
  1746. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1747. } else {
  1748. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1749. err);
  1750. err = -EIO;
  1751. }
  1752. qlcnic_free_mbx_args(&cmd);
  1753. return err;
  1754. }
  1755. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1756. {
  1757. int err;
  1758. u16 temp;
  1759. struct qlcnic_cmd_args cmd;
  1760. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1761. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1762. return;
  1763. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1764. if (err)
  1765. return;
  1766. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1767. temp = adapter->recv_ctx->context_id;
  1768. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1769. temp = coal->rx_time_us;
  1770. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1771. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1772. temp = adapter->tx_ring->ctx_id;
  1773. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1774. temp = coal->tx_time_us;
  1775. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1776. }
  1777. cmd.req.arg[3] = coal->flag;
  1778. err = qlcnic_issue_cmd(adapter, &cmd);
  1779. if (err != QLCNIC_RCODE_SUCCESS)
  1780. dev_info(&adapter->pdev->dev,
  1781. "Failed to send interrupt coalescence parameters\n");
  1782. qlcnic_free_mbx_args(&cmd);
  1783. }
  1784. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1785. u32 data[])
  1786. {
  1787. u8 link_status, duplex;
  1788. /* link speed */
  1789. link_status = LSB(data[3]) & 1;
  1790. adapter->ahw->link_speed = MSW(data[2]);
  1791. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1792. adapter->ahw->module_type = MSB(LSW(data[3]));
  1793. duplex = LSB(MSW(data[3]));
  1794. if (duplex)
  1795. adapter->ahw->link_duplex = DUPLEX_FULL;
  1796. else
  1797. adapter->ahw->link_duplex = DUPLEX_HALF;
  1798. adapter->ahw->has_link_events = 1;
  1799. qlcnic_advert_link_change(adapter, link_status);
  1800. }
  1801. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1802. {
  1803. struct qlcnic_adapter *adapter = data;
  1804. unsigned long flags;
  1805. u32 mask, resp, event;
  1806. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1807. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1808. if (!(resp & QLCNIC_SET_OWNER))
  1809. goto out;
  1810. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1811. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1812. __qlcnic_83xx_process_aen(adapter);
  1813. out:
  1814. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1815. writel(0, adapter->ahw->pci_base0 + mask);
  1816. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1817. return IRQ_HANDLED;
  1818. }
  1819. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1820. {
  1821. int err = -EIO;
  1822. struct qlcnic_cmd_args cmd;
  1823. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1824. dev_err(&adapter->pdev->dev,
  1825. "%s: Error, invoked by non management func\n",
  1826. __func__);
  1827. return err;
  1828. }
  1829. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1830. if (err)
  1831. return err;
  1832. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1833. err = qlcnic_issue_cmd(adapter, &cmd);
  1834. if (err != QLCNIC_RCODE_SUCCESS) {
  1835. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1836. err);
  1837. err = -EIO;
  1838. }
  1839. qlcnic_free_mbx_args(&cmd);
  1840. return err;
  1841. }
  1842. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1843. struct qlcnic_info *nic)
  1844. {
  1845. int i, err = -EIO;
  1846. struct qlcnic_cmd_args cmd;
  1847. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1848. dev_err(&adapter->pdev->dev,
  1849. "%s: Error, invoked by non management func\n",
  1850. __func__);
  1851. return err;
  1852. }
  1853. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1854. if (err)
  1855. return err;
  1856. cmd.req.arg[1] = (nic->pci_func << 16);
  1857. cmd.req.arg[2] = 0x1 << 16;
  1858. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1859. cmd.req.arg[4] = nic->capabilities;
  1860. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1861. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1862. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1863. for (i = 8; i < 32; i++)
  1864. cmd.req.arg[i] = 0;
  1865. err = qlcnic_issue_cmd(adapter, &cmd);
  1866. if (err != QLCNIC_RCODE_SUCCESS) {
  1867. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1868. err);
  1869. err = -EIO;
  1870. }
  1871. qlcnic_free_mbx_args(&cmd);
  1872. return err;
  1873. }
  1874. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1875. struct qlcnic_info *npar_info, u8 func_id)
  1876. {
  1877. int err;
  1878. u32 temp;
  1879. u8 op = 0;
  1880. struct qlcnic_cmd_args cmd;
  1881. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1882. if (err)
  1883. return err;
  1884. if (func_id != adapter->ahw->pci_func) {
  1885. temp = func_id << 16;
  1886. cmd.req.arg[1] = op | BIT_31 | temp;
  1887. } else {
  1888. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1889. }
  1890. err = qlcnic_issue_cmd(adapter, &cmd);
  1891. if (err) {
  1892. dev_info(&adapter->pdev->dev,
  1893. "Failed to get nic info %d\n", err);
  1894. goto out;
  1895. }
  1896. npar_info->op_type = cmd.rsp.arg[1];
  1897. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1898. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1899. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1900. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1901. npar_info->capabilities = cmd.rsp.arg[4];
  1902. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1903. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1904. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1905. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1906. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1907. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1908. if (cmd.rsp.arg[8] & 0x1)
  1909. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1910. if (cmd.rsp.arg[8] & 0x10000) {
  1911. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1912. npar_info->max_linkspeed_reg_offset = temp;
  1913. }
  1914. out:
  1915. qlcnic_free_mbx_args(&cmd);
  1916. return err;
  1917. }
  1918. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1919. struct qlcnic_pci_info *pci_info)
  1920. {
  1921. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1922. struct device *dev = &adapter->pdev->dev;
  1923. struct qlcnic_cmd_args cmd;
  1924. int i, err = 0, j = 0;
  1925. u32 temp;
  1926. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1927. if (err)
  1928. return err;
  1929. err = qlcnic_issue_cmd(adapter, &cmd);
  1930. ahw->act_pci_func = 0;
  1931. if (err == QLCNIC_RCODE_SUCCESS) {
  1932. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1933. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1934. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1935. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1936. i++;
  1937. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1938. if (pci_info->type == QLCNIC_TYPE_NIC)
  1939. ahw->act_pci_func++;
  1940. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1941. pci_info->default_port = temp;
  1942. i++;
  1943. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1944. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1945. pci_info->tx_max_bw = temp;
  1946. i = i + 2;
  1947. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1948. i++;
  1949. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1950. i = i + 3;
  1951. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1952. dev_info(dev, "id = %d active = %d type = %d\n"
  1953. "\tport = %d min bw = %d max bw = %d\n"
  1954. "\tmac_addr = %pM\n", pci_info->id,
  1955. pci_info->active, pci_info->type,
  1956. pci_info->default_port,
  1957. pci_info->tx_min_bw,
  1958. pci_info->tx_max_bw, pci_info->mac);
  1959. }
  1960. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1961. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  1962. ahw->max_pci_func, ahw->act_pci_func);
  1963. } else {
  1964. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  1965. err = -EIO;
  1966. }
  1967. qlcnic_free_mbx_args(&cmd);
  1968. return err;
  1969. }
  1970. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1971. {
  1972. int i, index, err;
  1973. u8 max_ints;
  1974. u32 val, temp, type;
  1975. struct qlcnic_cmd_args cmd;
  1976. max_ints = adapter->ahw->num_msix - 1;
  1977. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1978. if (err)
  1979. return err;
  1980. cmd.req.arg[1] = max_ints;
  1981. if (qlcnic_sriov_vf_check(adapter))
  1982. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  1983. for (i = 0, index = 2; i < max_ints; i++) {
  1984. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1985. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1986. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1987. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1988. cmd.req.arg[index++] = val;
  1989. }
  1990. err = qlcnic_issue_cmd(adapter, &cmd);
  1991. if (err) {
  1992. dev_err(&adapter->pdev->dev,
  1993. "Failed to configure interrupts 0x%x\n", err);
  1994. goto out;
  1995. }
  1996. max_ints = cmd.rsp.arg[1];
  1997. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1998. val = cmd.rsp.arg[index];
  1999. if (LSB(val)) {
  2000. dev_info(&adapter->pdev->dev,
  2001. "Can't configure interrupt %d\n",
  2002. adapter->ahw->intr_tbl[i].id);
  2003. continue;
  2004. }
  2005. if (op_type) {
  2006. adapter->ahw->intr_tbl[i].id = MSW(val);
  2007. adapter->ahw->intr_tbl[i].enabled = 1;
  2008. temp = cmd.rsp.arg[index + 1];
  2009. adapter->ahw->intr_tbl[i].src = temp;
  2010. } else {
  2011. adapter->ahw->intr_tbl[i].id = i;
  2012. adapter->ahw->intr_tbl[i].enabled = 0;
  2013. adapter->ahw->intr_tbl[i].src = 0;
  2014. }
  2015. }
  2016. out:
  2017. qlcnic_free_mbx_args(&cmd);
  2018. return err;
  2019. }
  2020. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2021. {
  2022. int id, timeout = 0;
  2023. u32 status = 0;
  2024. while (status == 0) {
  2025. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2026. if (status)
  2027. break;
  2028. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2029. id = QLC_SHARED_REG_RD32(adapter,
  2030. QLCNIC_FLASH_LOCK_OWNER);
  2031. dev_err(&adapter->pdev->dev,
  2032. "%s: failed, lock held by %d\n", __func__, id);
  2033. return -EIO;
  2034. }
  2035. usleep_range(1000, 2000);
  2036. }
  2037. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2038. return 0;
  2039. }
  2040. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2041. {
  2042. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2043. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2044. }
  2045. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2046. u32 flash_addr, u8 *p_data,
  2047. int count)
  2048. {
  2049. int i, ret;
  2050. u32 word, range, flash_offset, addr = flash_addr;
  2051. ulong indirect_add, direct_window;
  2052. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2053. if (addr & 0x3) {
  2054. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2055. return -EIO;
  2056. }
  2057. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2058. (addr));
  2059. range = flash_offset + (count * sizeof(u32));
  2060. /* Check if data is spread across multiple sectors */
  2061. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2062. /* Multi sector read */
  2063. for (i = 0; i < count; i++) {
  2064. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2065. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2066. indirect_add);
  2067. if (ret == -EIO)
  2068. return -EIO;
  2069. word = ret;
  2070. *(u32 *)p_data = word;
  2071. p_data = p_data + 4;
  2072. addr = addr + 4;
  2073. flash_offset = flash_offset + 4;
  2074. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2075. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2076. /* This write is needed once for each sector */
  2077. qlcnic_83xx_wrt_reg_indirect(adapter,
  2078. direct_window,
  2079. (addr));
  2080. flash_offset = 0;
  2081. }
  2082. }
  2083. } else {
  2084. /* Single sector read */
  2085. for (i = 0; i < count; i++) {
  2086. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2087. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2088. indirect_add);
  2089. if (ret == -EIO)
  2090. return -EIO;
  2091. word = ret;
  2092. *(u32 *)p_data = word;
  2093. p_data = p_data + 4;
  2094. addr = addr + 4;
  2095. }
  2096. }
  2097. return 0;
  2098. }
  2099. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2100. {
  2101. u32 status;
  2102. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2103. do {
  2104. status = qlcnic_83xx_rd_reg_indirect(adapter,
  2105. QLC_83XX_FLASH_STATUS);
  2106. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2107. QLC_83XX_FLASH_STATUS_READY)
  2108. break;
  2109. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2110. } while (--retries);
  2111. if (!retries)
  2112. return -EIO;
  2113. return 0;
  2114. }
  2115. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2116. {
  2117. int ret;
  2118. u32 cmd;
  2119. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2120. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2121. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2122. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2123. adapter->ahw->fdt.write_enable_bits);
  2124. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2125. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2126. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2127. if (ret)
  2128. return -EIO;
  2129. return 0;
  2130. }
  2131. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2132. {
  2133. int ret;
  2134. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2135. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2136. adapter->ahw->fdt.write_statusreg_cmd));
  2137. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2138. adapter->ahw->fdt.write_disable_bits);
  2139. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2140. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2141. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2142. if (ret)
  2143. return -EIO;
  2144. return 0;
  2145. }
  2146. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2147. {
  2148. int ret, mfg_id;
  2149. if (qlcnic_83xx_lock_flash(adapter))
  2150. return -EIO;
  2151. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2152. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2153. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2154. QLC_83XX_FLASH_READ_CTRL);
  2155. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2156. if (ret) {
  2157. qlcnic_83xx_unlock_flash(adapter);
  2158. return -EIO;
  2159. }
  2160. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2161. if (mfg_id == -EIO)
  2162. return -EIO;
  2163. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2164. qlcnic_83xx_unlock_flash(adapter);
  2165. return 0;
  2166. }
  2167. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2168. {
  2169. int count, fdt_size, ret = 0;
  2170. fdt_size = sizeof(struct qlcnic_fdt);
  2171. count = fdt_size / sizeof(u32);
  2172. if (qlcnic_83xx_lock_flash(adapter))
  2173. return -EIO;
  2174. memset(&adapter->ahw->fdt, 0, fdt_size);
  2175. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2176. (u8 *)&adapter->ahw->fdt,
  2177. count);
  2178. qlcnic_83xx_unlock_flash(adapter);
  2179. return ret;
  2180. }
  2181. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2182. u32 sector_start_addr)
  2183. {
  2184. u32 reversed_addr, addr1, addr2, cmd;
  2185. int ret = -EIO;
  2186. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2187. return -EIO;
  2188. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2189. ret = qlcnic_83xx_enable_flash_write(adapter);
  2190. if (ret) {
  2191. qlcnic_83xx_unlock_flash(adapter);
  2192. dev_err(&adapter->pdev->dev,
  2193. "%s failed at %d\n",
  2194. __func__, __LINE__);
  2195. return ret;
  2196. }
  2197. }
  2198. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2199. if (ret) {
  2200. qlcnic_83xx_unlock_flash(adapter);
  2201. dev_err(&adapter->pdev->dev,
  2202. "%s: failed at %d\n", __func__, __LINE__);
  2203. return -EIO;
  2204. }
  2205. addr1 = (sector_start_addr & 0xFF) << 16;
  2206. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2207. reversed_addr = addr1 | addr2;
  2208. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2209. reversed_addr);
  2210. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2211. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2212. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2213. else
  2214. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2215. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2216. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2217. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2218. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2219. if (ret) {
  2220. qlcnic_83xx_unlock_flash(adapter);
  2221. dev_err(&adapter->pdev->dev,
  2222. "%s: failed at %d\n", __func__, __LINE__);
  2223. return -EIO;
  2224. }
  2225. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2226. ret = qlcnic_83xx_disable_flash_write(adapter);
  2227. if (ret) {
  2228. qlcnic_83xx_unlock_flash(adapter);
  2229. dev_err(&adapter->pdev->dev,
  2230. "%s: failed at %d\n", __func__, __LINE__);
  2231. return ret;
  2232. }
  2233. }
  2234. qlcnic_83xx_unlock_flash(adapter);
  2235. return 0;
  2236. }
  2237. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2238. u32 *p_data)
  2239. {
  2240. int ret = -EIO;
  2241. u32 addr1 = 0x00800000 | (addr >> 2);
  2242. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2243. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2244. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2245. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2246. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2247. if (ret) {
  2248. dev_err(&adapter->pdev->dev,
  2249. "%s: failed at %d\n", __func__, __LINE__);
  2250. return -EIO;
  2251. }
  2252. return 0;
  2253. }
  2254. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2255. u32 *p_data, int count)
  2256. {
  2257. u32 temp;
  2258. int ret = -EIO;
  2259. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2260. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2261. dev_err(&adapter->pdev->dev,
  2262. "%s: Invalid word count\n", __func__);
  2263. return -EIO;
  2264. }
  2265. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2266. QLC_83XX_FLASH_SPI_CONTROL);
  2267. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2268. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2269. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2270. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2271. /* First DWORD write */
  2272. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2273. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2274. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2275. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2276. if (ret) {
  2277. dev_err(&adapter->pdev->dev,
  2278. "%s: failed at %d\n", __func__, __LINE__);
  2279. return -EIO;
  2280. }
  2281. count--;
  2282. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2283. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2284. /* Second to N-1 DWORD writes */
  2285. while (count != 1) {
  2286. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2287. *p_data++);
  2288. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2289. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2290. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2291. if (ret) {
  2292. dev_err(&adapter->pdev->dev,
  2293. "%s: failed at %d\n", __func__, __LINE__);
  2294. return -EIO;
  2295. }
  2296. count--;
  2297. }
  2298. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2299. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2300. (addr >> 2));
  2301. /* Last DWORD write */
  2302. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2303. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2304. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2305. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2306. if (ret) {
  2307. dev_err(&adapter->pdev->dev,
  2308. "%s: failed at %d\n", __func__, __LINE__);
  2309. return -EIO;
  2310. }
  2311. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2312. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2313. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2314. __func__, __LINE__);
  2315. /* Operation failed, clear error bit */
  2316. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2317. QLC_83XX_FLASH_SPI_CONTROL);
  2318. qlcnic_83xx_wrt_reg_indirect(adapter,
  2319. QLC_83XX_FLASH_SPI_CONTROL,
  2320. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2321. }
  2322. return 0;
  2323. }
  2324. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2325. {
  2326. u32 val, id;
  2327. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2328. /* Check if recovery need to be performed by the calling function */
  2329. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2330. val = val & ~0x3F;
  2331. val = val | ((adapter->portnum << 2) |
  2332. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2333. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2334. dev_info(&adapter->pdev->dev,
  2335. "%s: lock recovery initiated\n", __func__);
  2336. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2337. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2338. id = ((val >> 2) & 0xF);
  2339. if (id == adapter->portnum) {
  2340. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2341. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2342. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2343. /* Force release the lock */
  2344. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2345. /* Clear recovery bits */
  2346. val = val & ~0x3F;
  2347. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2348. dev_info(&adapter->pdev->dev,
  2349. "%s: lock recovery completed\n", __func__);
  2350. } else {
  2351. dev_info(&adapter->pdev->dev,
  2352. "%s: func %d to resume lock recovery process\n",
  2353. __func__, id);
  2354. }
  2355. } else {
  2356. dev_info(&adapter->pdev->dev,
  2357. "%s: lock recovery initiated by other functions\n",
  2358. __func__);
  2359. }
  2360. }
  2361. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2362. {
  2363. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2364. int max_attempt = 0;
  2365. while (status == 0) {
  2366. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2367. if (status)
  2368. break;
  2369. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2370. i++;
  2371. if (i == 1)
  2372. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2373. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2374. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2375. if (val == temp) {
  2376. id = val & 0xFF;
  2377. dev_info(&adapter->pdev->dev,
  2378. "%s: lock to be recovered from %d\n",
  2379. __func__, id);
  2380. qlcnic_83xx_recover_driver_lock(adapter);
  2381. i = 0;
  2382. max_attempt++;
  2383. } else {
  2384. dev_err(&adapter->pdev->dev,
  2385. "%s: failed to get lock\n", __func__);
  2386. return -EIO;
  2387. }
  2388. }
  2389. /* Force exit from while loop after few attempts */
  2390. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2391. dev_err(&adapter->pdev->dev,
  2392. "%s: failed to get lock\n", __func__);
  2393. return -EIO;
  2394. }
  2395. }
  2396. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2397. lock_alive_counter = val >> 8;
  2398. lock_alive_counter++;
  2399. val = lock_alive_counter << 8 | adapter->portnum;
  2400. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2401. return 0;
  2402. }
  2403. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2404. {
  2405. u32 val, lock_alive_counter, id;
  2406. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2407. id = val & 0xFF;
  2408. lock_alive_counter = val >> 8;
  2409. if (id != adapter->portnum)
  2410. dev_err(&adapter->pdev->dev,
  2411. "%s:Warning func %d is unlocking lock owned by %d\n",
  2412. __func__, adapter->portnum, id);
  2413. val = (lock_alive_counter << 8) | 0xFF;
  2414. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2415. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2416. }
  2417. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2418. u32 *data, u32 count)
  2419. {
  2420. int i, j, ret = 0;
  2421. u32 temp;
  2422. /* Check alignment */
  2423. if (addr & 0xF)
  2424. return -EIO;
  2425. mutex_lock(&adapter->ahw->mem_lock);
  2426. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2427. for (i = 0; i < count; i++, addr += 16) {
  2428. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2429. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2430. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2431. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2432. mutex_unlock(&adapter->ahw->mem_lock);
  2433. return -EIO;
  2434. }
  2435. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2436. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2437. *data++);
  2438. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2439. *data++);
  2440. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2441. *data++);
  2442. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2443. *data++);
  2444. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2445. QLCNIC_TA_WRITE_ENABLE);
  2446. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2447. QLCNIC_TA_WRITE_START);
  2448. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2449. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2450. QLCNIC_MS_CTRL);
  2451. if ((temp & TA_CTL_BUSY) == 0)
  2452. break;
  2453. }
  2454. /* Status check failure */
  2455. if (j >= MAX_CTL_CHECK) {
  2456. printk_ratelimited(KERN_WARNING
  2457. "MS memory write failed\n");
  2458. mutex_unlock(&adapter->ahw->mem_lock);
  2459. return -EIO;
  2460. }
  2461. }
  2462. mutex_unlock(&adapter->ahw->mem_lock);
  2463. return ret;
  2464. }
  2465. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2466. u8 *p_data, int count)
  2467. {
  2468. int i, ret;
  2469. u32 word, addr = flash_addr;
  2470. ulong indirect_addr;
  2471. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2472. return -EIO;
  2473. if (addr & 0x3) {
  2474. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2475. qlcnic_83xx_unlock_flash(adapter);
  2476. return -EIO;
  2477. }
  2478. for (i = 0; i < count; i++) {
  2479. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2480. QLC_83XX_FLASH_DIRECT_WINDOW,
  2481. (addr))) {
  2482. qlcnic_83xx_unlock_flash(adapter);
  2483. return -EIO;
  2484. }
  2485. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2486. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2487. indirect_addr);
  2488. if (ret == -EIO)
  2489. return -EIO;
  2490. word = ret;
  2491. *(u32 *)p_data = word;
  2492. p_data = p_data + 4;
  2493. addr = addr + 4;
  2494. }
  2495. qlcnic_83xx_unlock_flash(adapter);
  2496. return 0;
  2497. }
  2498. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2499. {
  2500. u8 pci_func;
  2501. int err;
  2502. u32 config = 0, state;
  2503. struct qlcnic_cmd_args cmd;
  2504. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2505. if (qlcnic_sriov_vf_check(adapter))
  2506. pci_func = adapter->portnum;
  2507. else
  2508. pci_func = ahw->pci_func;
  2509. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2510. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2511. dev_info(&adapter->pdev->dev, "link state down\n");
  2512. return config;
  2513. }
  2514. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2515. if (err)
  2516. return err;
  2517. err = qlcnic_issue_cmd(adapter, &cmd);
  2518. if (err) {
  2519. dev_info(&adapter->pdev->dev,
  2520. "Get Link Status Command failed: 0x%x\n", err);
  2521. goto out;
  2522. } else {
  2523. config = cmd.rsp.arg[1];
  2524. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2525. case QLC_83XX_10M_LINK:
  2526. ahw->link_speed = SPEED_10;
  2527. break;
  2528. case QLC_83XX_100M_LINK:
  2529. ahw->link_speed = SPEED_100;
  2530. break;
  2531. case QLC_83XX_1G_LINK:
  2532. ahw->link_speed = SPEED_1000;
  2533. break;
  2534. case QLC_83XX_10G_LINK:
  2535. ahw->link_speed = SPEED_10000;
  2536. break;
  2537. default:
  2538. ahw->link_speed = 0;
  2539. break;
  2540. }
  2541. config = cmd.rsp.arg[3];
  2542. if (QLC_83XX_SFP_PRESENT(config)) {
  2543. switch (ahw->module_type) {
  2544. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2545. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2546. case LINKEVENT_MODULE_OPTICAL_LRM:
  2547. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2548. ahw->supported_type = PORT_FIBRE;
  2549. break;
  2550. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2551. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2552. case LINKEVENT_MODULE_TWINAX:
  2553. ahw->supported_type = PORT_TP;
  2554. break;
  2555. default:
  2556. ahw->supported_type = PORT_OTHER;
  2557. }
  2558. }
  2559. if (config & 1)
  2560. err = 1;
  2561. }
  2562. out:
  2563. qlcnic_free_mbx_args(&cmd);
  2564. return config;
  2565. }
  2566. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2567. struct ethtool_cmd *ecmd)
  2568. {
  2569. u32 config = 0;
  2570. int status = 0;
  2571. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2572. /* Get port configuration info */
  2573. status = qlcnic_83xx_get_port_info(adapter);
  2574. /* Get Link Status related info */
  2575. config = qlcnic_83xx_test_link(adapter);
  2576. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2577. /* hard code until there is a way to get it from flash */
  2578. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2579. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2580. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2581. ecmd->duplex = ahw->link_duplex;
  2582. ecmd->autoneg = ahw->link_autoneg;
  2583. } else {
  2584. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2585. ecmd->duplex = DUPLEX_UNKNOWN;
  2586. ecmd->autoneg = AUTONEG_DISABLE;
  2587. }
  2588. if (ahw->port_type == QLCNIC_XGBE) {
  2589. ecmd->supported = SUPPORTED_1000baseT_Full;
  2590. ecmd->advertising = ADVERTISED_1000baseT_Full;
  2591. } else {
  2592. ecmd->supported = (SUPPORTED_10baseT_Half |
  2593. SUPPORTED_10baseT_Full |
  2594. SUPPORTED_100baseT_Half |
  2595. SUPPORTED_100baseT_Full |
  2596. SUPPORTED_1000baseT_Half |
  2597. SUPPORTED_1000baseT_Full);
  2598. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2599. ADVERTISED_100baseT_Full |
  2600. ADVERTISED_1000baseT_Half |
  2601. ADVERTISED_1000baseT_Full);
  2602. }
  2603. switch (ahw->supported_type) {
  2604. case PORT_FIBRE:
  2605. ecmd->supported |= SUPPORTED_FIBRE;
  2606. ecmd->advertising |= ADVERTISED_FIBRE;
  2607. ecmd->port = PORT_FIBRE;
  2608. ecmd->transceiver = XCVR_EXTERNAL;
  2609. break;
  2610. case PORT_TP:
  2611. ecmd->supported |= SUPPORTED_TP;
  2612. ecmd->advertising |= ADVERTISED_TP;
  2613. ecmd->port = PORT_TP;
  2614. ecmd->transceiver = XCVR_INTERNAL;
  2615. break;
  2616. default:
  2617. ecmd->supported |= SUPPORTED_FIBRE;
  2618. ecmd->advertising |= ADVERTISED_FIBRE;
  2619. ecmd->port = PORT_OTHER;
  2620. ecmd->transceiver = XCVR_EXTERNAL;
  2621. break;
  2622. }
  2623. ecmd->phy_address = ahw->physical_port;
  2624. return status;
  2625. }
  2626. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2627. struct ethtool_cmd *ecmd)
  2628. {
  2629. int status = 0;
  2630. u32 config = adapter->ahw->port_config;
  2631. if (ecmd->autoneg)
  2632. adapter->ahw->port_config |= BIT_15;
  2633. switch (ethtool_cmd_speed(ecmd)) {
  2634. case SPEED_10:
  2635. adapter->ahw->port_config |= BIT_8;
  2636. break;
  2637. case SPEED_100:
  2638. adapter->ahw->port_config |= BIT_9;
  2639. break;
  2640. case SPEED_1000:
  2641. adapter->ahw->port_config |= BIT_10;
  2642. break;
  2643. case SPEED_10000:
  2644. adapter->ahw->port_config |= BIT_11;
  2645. break;
  2646. default:
  2647. return -EINVAL;
  2648. }
  2649. status = qlcnic_83xx_set_port_config(adapter);
  2650. if (status) {
  2651. dev_info(&adapter->pdev->dev,
  2652. "Faild to Set Link Speed and autoneg.\n");
  2653. adapter->ahw->port_config = config;
  2654. }
  2655. return status;
  2656. }
  2657. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2658. u64 *data, int index)
  2659. {
  2660. u32 low, hi;
  2661. u64 val;
  2662. low = cmd->rsp.arg[index];
  2663. hi = cmd->rsp.arg[index + 1];
  2664. val = (((u64) low) | (((u64) hi) << 32));
  2665. *data++ = val;
  2666. return data;
  2667. }
  2668. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2669. struct qlcnic_cmd_args *cmd, u64 *data,
  2670. int type, int *ret)
  2671. {
  2672. int err, k, total_regs;
  2673. *ret = 0;
  2674. err = qlcnic_issue_cmd(adapter, cmd);
  2675. if (err != QLCNIC_RCODE_SUCCESS) {
  2676. dev_info(&adapter->pdev->dev,
  2677. "Error in get statistics mailbox command\n");
  2678. *ret = -EIO;
  2679. return data;
  2680. }
  2681. total_regs = cmd->rsp.num;
  2682. switch (type) {
  2683. case QLC_83XX_STAT_MAC:
  2684. /* fill in MAC tx counters */
  2685. for (k = 2; k < 28; k += 2)
  2686. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2687. /* skip 24 bytes of reserved area */
  2688. /* fill in MAC rx counters */
  2689. for (k += 6; k < 60; k += 2)
  2690. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2691. /* skip 24 bytes of reserved area */
  2692. /* fill in MAC rx frame stats */
  2693. for (k += 6; k < 80; k += 2)
  2694. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2695. /* fill in eSwitch stats */
  2696. for (; k < total_regs; k += 2)
  2697. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2698. break;
  2699. case QLC_83XX_STAT_RX:
  2700. for (k = 2; k < 8; k += 2)
  2701. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2702. /* skip 8 bytes of reserved data */
  2703. for (k += 2; k < 24; k += 2)
  2704. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2705. /* skip 8 bytes containing RE1FBQ error data */
  2706. for (k += 2; k < total_regs; k += 2)
  2707. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2708. break;
  2709. case QLC_83XX_STAT_TX:
  2710. for (k = 2; k < 10; k += 2)
  2711. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2712. /* skip 8 bytes of reserved data */
  2713. for (k += 2; k < total_regs; k += 2)
  2714. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2715. break;
  2716. default:
  2717. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2718. *ret = -EIO;
  2719. }
  2720. return data;
  2721. }
  2722. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2723. {
  2724. struct qlcnic_cmd_args cmd;
  2725. struct net_device *netdev = adapter->netdev;
  2726. int ret = 0;
  2727. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2728. if (ret)
  2729. return;
  2730. /* Get Tx stats */
  2731. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2732. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2733. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2734. QLC_83XX_STAT_TX, &ret);
  2735. if (ret) {
  2736. netdev_err(netdev, "Error getting Tx stats\n");
  2737. goto out;
  2738. }
  2739. /* Get MAC stats */
  2740. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2741. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2742. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2743. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2744. QLC_83XX_STAT_MAC, &ret);
  2745. if (ret) {
  2746. netdev_err(netdev, "Error getting MAC stats\n");
  2747. goto out;
  2748. }
  2749. /* Get Rx stats */
  2750. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2751. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2752. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2753. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2754. QLC_83XX_STAT_RX, &ret);
  2755. if (ret)
  2756. netdev_err(netdev, "Error getting Rx stats\n");
  2757. out:
  2758. qlcnic_free_mbx_args(&cmd);
  2759. }
  2760. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2761. {
  2762. u32 major, minor, sub;
  2763. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2764. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2765. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2766. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2767. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2768. __func__);
  2769. return 1;
  2770. }
  2771. return 0;
  2772. }
  2773. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2774. {
  2775. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2776. sizeof(adapter->ahw->ext_reg_tbl)) +
  2777. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2778. sizeof(adapter->ahw->reg_tbl));
  2779. }
  2780. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2781. {
  2782. int i, j = 0;
  2783. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2784. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2785. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2786. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2787. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2788. return i;
  2789. }
  2790. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2791. {
  2792. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2793. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2794. struct qlcnic_cmd_args cmd;
  2795. u32 data;
  2796. u16 intrpt_id, id;
  2797. u8 val;
  2798. int ret, max_sds_rings = adapter->max_sds_rings;
  2799. if (qlcnic_get_diag_lock(adapter)) {
  2800. netdev_info(netdev, "Device in diagnostics mode\n");
  2801. return -EBUSY;
  2802. }
  2803. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2804. max_sds_rings);
  2805. if (ret)
  2806. goto fail_diag_irq;
  2807. ahw->diag_cnt = 0;
  2808. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2809. if (ret)
  2810. goto fail_diag_irq;
  2811. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2812. intrpt_id = ahw->intr_tbl[0].id;
  2813. else
  2814. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2815. cmd.req.arg[1] = 1;
  2816. cmd.req.arg[2] = intrpt_id;
  2817. cmd.req.arg[3] = BIT_0;
  2818. ret = qlcnic_issue_cmd(adapter, &cmd);
  2819. data = cmd.rsp.arg[2];
  2820. id = LSW(data);
  2821. val = LSB(MSW(data));
  2822. if (id != intrpt_id)
  2823. dev_info(&adapter->pdev->dev,
  2824. "Interrupt generated: 0x%x, requested:0x%x\n",
  2825. id, intrpt_id);
  2826. if (val)
  2827. dev_err(&adapter->pdev->dev,
  2828. "Interrupt test error: 0x%x\n", val);
  2829. if (ret)
  2830. goto done;
  2831. msleep(20);
  2832. ret = !ahw->diag_cnt;
  2833. done:
  2834. qlcnic_free_mbx_args(&cmd);
  2835. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2836. fail_diag_irq:
  2837. adapter->max_sds_rings = max_sds_rings;
  2838. qlcnic_release_diag_lock(adapter);
  2839. return ret;
  2840. }
  2841. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2842. struct ethtool_pauseparam *pause)
  2843. {
  2844. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2845. int status = 0;
  2846. u32 config;
  2847. status = qlcnic_83xx_get_port_config(adapter);
  2848. if (status) {
  2849. dev_err(&adapter->pdev->dev,
  2850. "%s: Get Pause Config failed\n", __func__);
  2851. return;
  2852. }
  2853. config = ahw->port_config;
  2854. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2855. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2856. pause->tx_pause = 1;
  2857. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2858. pause->rx_pause = 1;
  2859. }
  2860. if (QLC_83XX_AUTONEG(config))
  2861. pause->autoneg = 1;
  2862. }
  2863. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2864. struct ethtool_pauseparam *pause)
  2865. {
  2866. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2867. int status = 0;
  2868. u32 config;
  2869. status = qlcnic_83xx_get_port_config(adapter);
  2870. if (status) {
  2871. dev_err(&adapter->pdev->dev,
  2872. "%s: Get Pause Config failed.\n", __func__);
  2873. return status;
  2874. }
  2875. config = ahw->port_config;
  2876. if (ahw->port_type == QLCNIC_GBE) {
  2877. if (pause->autoneg)
  2878. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2879. if (!pause->autoneg)
  2880. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2881. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2882. return -EOPNOTSUPP;
  2883. }
  2884. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2885. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2886. if (pause->rx_pause && pause->tx_pause) {
  2887. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2888. } else if (pause->rx_pause && !pause->tx_pause) {
  2889. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2890. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2891. } else if (pause->tx_pause && !pause->rx_pause) {
  2892. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2893. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2894. } else if (!pause->rx_pause && !pause->tx_pause) {
  2895. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2896. }
  2897. status = qlcnic_83xx_set_port_config(adapter);
  2898. if (status) {
  2899. dev_err(&adapter->pdev->dev,
  2900. "%s: Set Pause Config failed.\n", __func__);
  2901. ahw->port_config = config;
  2902. }
  2903. return status;
  2904. }
  2905. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2906. {
  2907. int ret;
  2908. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2909. QLC_83XX_FLASH_OEM_READ_SIG);
  2910. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2911. QLC_83XX_FLASH_READ_CTRL);
  2912. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2913. if (ret)
  2914. return -EIO;
  2915. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2916. return ret & 0xFF;
  2917. }
  2918. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2919. {
  2920. int status;
  2921. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2922. if (status == -EIO) {
  2923. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2924. __func__);
  2925. return 1;
  2926. }
  2927. return 0;
  2928. }