rv6xx_dpm.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "rv6xxd.h"
  27. #include "r600_dpm.h"
  28. #include "rv6xx_dpm.h"
  29. #include "atom.h"
  30. static u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev,
  31. u32 unscaled_count, u32 unit);
  32. static struct rv6xx_ps *rv6xx_get_ps(struct radeon_ps *rps)
  33. {
  34. struct rv6xx_ps *ps = rps->ps_priv;
  35. return ps;
  36. }
  37. static struct rv6xx_power_info *rv6xx_get_pi(struct radeon_device *rdev)
  38. {
  39. struct rv6xx_power_info *pi = rdev->pm.dpm.priv;
  40. return pi;
  41. }
  42. static void rv6xx_force_pcie_gen1(struct radeon_device *rdev)
  43. {
  44. u32 tmp;
  45. int i;
  46. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  47. tmp &= LC_GEN2_EN;
  48. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  49. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  50. tmp |= LC_INITIATE_LINK_SPEED_CHANGE;
  51. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  52. for (i = 0; i < rdev->usec_timeout; i++) {
  53. if (!(RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE))
  54. break;
  55. udelay(1);
  56. }
  57. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  58. tmp &= ~LC_INITIATE_LINK_SPEED_CHANGE;
  59. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  60. }
  61. static void rv6xx_enable_pcie_gen2_support(struct radeon_device *rdev)
  62. {
  63. u32 tmp;
  64. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  65. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  66. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  67. tmp |= LC_GEN2_EN;
  68. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  69. }
  70. }
  71. static void rv6xx_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  72. bool enable)
  73. {
  74. u32 tmp;
  75. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  76. if (enable)
  77. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  78. else
  79. tmp |= LC_HW_VOLTAGE_IF_CONTROL(0);
  80. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  81. }
  82. static void rv6xx_enable_l0s(struct radeon_device *rdev)
  83. {
  84. u32 tmp;
  85. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L0S_INACTIVITY_MASK;
  86. tmp |= LC_L0S_INACTIVITY(3);
  87. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  88. }
  89. static void rv6xx_enable_l1(struct radeon_device *rdev)
  90. {
  91. u32 tmp;
  92. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  93. tmp &= ~LC_L1_INACTIVITY_MASK;
  94. tmp |= LC_L1_INACTIVITY(4);
  95. tmp &= ~LC_PMI_TO_L1_DIS;
  96. tmp &= ~LC_ASPM_TO_L1_DIS;
  97. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  98. }
  99. static void rv6xx_enable_pll_sleep_in_l1(struct radeon_device *rdev)
  100. {
  101. u32 tmp;
  102. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L1_INACTIVITY_MASK;
  103. tmp |= LC_L1_INACTIVITY(8);
  104. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  105. /* NOTE, this is a PCIE indirect reg, not PCIE PORT */
  106. tmp = RREG32_PCIE(PCIE_P_CNTL);
  107. tmp |= P_PLL_PWRDN_IN_L1L23;
  108. tmp &= ~P_PLL_BUF_PDNB;
  109. tmp &= ~P_PLL_PDNB;
  110. tmp |= P_ALLOW_PRX_FRONTEND_SHUTOFF;
  111. WREG32_PCIE(PCIE_P_CNTL, tmp);
  112. }
  113. static int rv6xx_convert_clock_to_stepping(struct radeon_device *rdev,
  114. u32 clock, struct rv6xx_sclk_stepping *step)
  115. {
  116. int ret;
  117. struct atom_clock_dividers dividers;
  118. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  119. clock, false, &dividers);
  120. if (ret)
  121. return ret;
  122. if (dividers.enable_post_div)
  123. step->post_divider = 2 + (dividers.post_div & 0xF) + (dividers.post_div >> 4);
  124. else
  125. step->post_divider = 1;
  126. step->vco_frequency = clock * step->post_divider;
  127. return 0;
  128. }
  129. static void rv6xx_output_stepping(struct radeon_device *rdev,
  130. u32 step_index, struct rv6xx_sclk_stepping *step)
  131. {
  132. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  133. u32 ref_clk = rdev->clock.spll.reference_freq;
  134. u32 fb_divider;
  135. u32 spll_step_count = rv6xx_scale_count_given_unit(rdev,
  136. R600_SPLLSTEPTIME_DFLT *
  137. pi->spll_ref_div,
  138. R600_SPLLSTEPUNIT_DFLT);
  139. r600_engine_clock_entry_enable(rdev, step_index, true);
  140. r600_engine_clock_entry_enable_pulse_skipping(rdev, step_index, false);
  141. if (step->post_divider == 1)
  142. r600_engine_clock_entry_enable_post_divider(rdev, step_index, false);
  143. else {
  144. u32 lo_len = (step->post_divider - 2) / 2;
  145. u32 hi_len = step->post_divider - 2 - lo_len;
  146. r600_engine_clock_entry_enable_post_divider(rdev, step_index, true);
  147. r600_engine_clock_entry_set_post_divider(rdev, step_index, (hi_len << 4) | lo_len);
  148. }
  149. fb_divider = ((step->vco_frequency * pi->spll_ref_div) / ref_clk) >>
  150. pi->fb_div_scale;
  151. r600_engine_clock_entry_set_reference_divider(rdev, step_index,
  152. pi->spll_ref_div - 1);
  153. r600_engine_clock_entry_set_feedback_divider(rdev, step_index, fb_divider);
  154. r600_engine_clock_entry_set_step_time(rdev, step_index, spll_step_count);
  155. }
  156. static struct rv6xx_sclk_stepping rv6xx_next_vco_step(struct radeon_device *rdev,
  157. struct rv6xx_sclk_stepping *cur,
  158. bool increasing_vco, u32 step_size)
  159. {
  160. struct rv6xx_sclk_stepping next;
  161. next.post_divider = cur->post_divider;
  162. if (increasing_vco)
  163. next.vco_frequency = (cur->vco_frequency * (100 + step_size)) / 100;
  164. else
  165. next.vco_frequency = (cur->vco_frequency * 100 + 99 + step_size) / (100 + step_size);
  166. return next;
  167. }
  168. static bool rv6xx_can_step_post_div(struct radeon_device *rdev,
  169. struct rv6xx_sclk_stepping *cur,
  170. struct rv6xx_sclk_stepping *target)
  171. {
  172. return (cur->post_divider > target->post_divider) &&
  173. ((cur->vco_frequency * target->post_divider) <=
  174. (target->vco_frequency * (cur->post_divider - 1)));
  175. }
  176. static struct rv6xx_sclk_stepping rv6xx_next_post_div_step(struct radeon_device *rdev,
  177. struct rv6xx_sclk_stepping *cur,
  178. struct rv6xx_sclk_stepping *target)
  179. {
  180. struct rv6xx_sclk_stepping next = *cur;
  181. while (rv6xx_can_step_post_div(rdev, &next, target))
  182. next.post_divider--;
  183. return next;
  184. }
  185. static bool rv6xx_reached_stepping_target(struct radeon_device *rdev,
  186. struct rv6xx_sclk_stepping *cur,
  187. struct rv6xx_sclk_stepping *target,
  188. bool increasing_vco)
  189. {
  190. return (increasing_vco && (cur->vco_frequency >= target->vco_frequency)) ||
  191. (!increasing_vco && (cur->vco_frequency <= target->vco_frequency));
  192. }
  193. static void rv6xx_generate_steps(struct radeon_device *rdev,
  194. u32 low, u32 high,
  195. u32 start_index, u8 *end_index)
  196. {
  197. struct rv6xx_sclk_stepping cur;
  198. struct rv6xx_sclk_stepping target;
  199. bool increasing_vco;
  200. u32 step_index = start_index;
  201. rv6xx_convert_clock_to_stepping(rdev, low, &cur);
  202. rv6xx_convert_clock_to_stepping(rdev, high, &target);
  203. rv6xx_output_stepping(rdev, step_index++, &cur);
  204. increasing_vco = (target.vco_frequency >= cur.vco_frequency);
  205. if (target.post_divider > cur.post_divider)
  206. cur.post_divider = target.post_divider;
  207. while (1) {
  208. struct rv6xx_sclk_stepping next;
  209. if (rv6xx_can_step_post_div(rdev, &cur, &target))
  210. next = rv6xx_next_post_div_step(rdev, &cur, &target);
  211. else
  212. next = rv6xx_next_vco_step(rdev, &cur, increasing_vco, R600_VCOSTEPPCT_DFLT);
  213. if (rv6xx_reached_stepping_target(rdev, &next, &target, increasing_vco)) {
  214. struct rv6xx_sclk_stepping tiny =
  215. rv6xx_next_vco_step(rdev, &target, !increasing_vco, R600_ENDINGVCOSTEPPCT_DFLT);
  216. tiny.post_divider = next.post_divider;
  217. if (!rv6xx_reached_stepping_target(rdev, &tiny, &cur, !increasing_vco))
  218. rv6xx_output_stepping(rdev, step_index++, &tiny);
  219. if ((next.post_divider != target.post_divider) &&
  220. (next.vco_frequency != target.vco_frequency)) {
  221. struct rv6xx_sclk_stepping final_vco;
  222. final_vco.vco_frequency = target.vco_frequency;
  223. final_vco.post_divider = next.post_divider;
  224. rv6xx_output_stepping(rdev, step_index++, &final_vco);
  225. }
  226. rv6xx_output_stepping(rdev, step_index++, &target);
  227. break;
  228. } else
  229. rv6xx_output_stepping(rdev, step_index++, &next);
  230. cur = next;
  231. }
  232. *end_index = (u8)step_index - 1;
  233. }
  234. static void rv6xx_generate_single_step(struct radeon_device *rdev,
  235. u32 clock, u32 index)
  236. {
  237. struct rv6xx_sclk_stepping step;
  238. rv6xx_convert_clock_to_stepping(rdev, clock, &step);
  239. rv6xx_output_stepping(rdev, index, &step);
  240. }
  241. static void rv6xx_invalidate_intermediate_steps_range(struct radeon_device *rdev,
  242. u32 start_index, u32 end_index)
  243. {
  244. u32 step_index;
  245. for (step_index = start_index + 1; step_index < end_index; step_index++)
  246. r600_engine_clock_entry_enable(rdev, step_index, false);
  247. }
  248. static void rv6xx_set_engine_spread_spectrum_clk_s(struct radeon_device *rdev,
  249. u32 index, u32 clk_s)
  250. {
  251. WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
  252. CLKS(clk_s), ~CLKS_MASK);
  253. }
  254. static void rv6xx_set_engine_spread_spectrum_clk_v(struct radeon_device *rdev,
  255. u32 index, u32 clk_v)
  256. {
  257. WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
  258. CLKV(clk_v), ~CLKV_MASK);
  259. }
  260. static void rv6xx_enable_engine_spread_spectrum(struct radeon_device *rdev,
  261. u32 index, bool enable)
  262. {
  263. if (enable)
  264. WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
  265. SSEN, ~SSEN);
  266. else
  267. WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
  268. 0, ~SSEN);
  269. }
  270. static void rv6xx_set_memory_spread_spectrum_clk_s(struct radeon_device *rdev,
  271. u32 clk_s)
  272. {
  273. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKS(clk_s), ~CLKS_MASK);
  274. }
  275. static void rv6xx_set_memory_spread_spectrum_clk_v(struct radeon_device *rdev,
  276. u32 clk_v)
  277. {
  278. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKV(clk_v), ~CLKV_MASK);
  279. }
  280. static void rv6xx_enable_memory_spread_spectrum(struct radeon_device *rdev,
  281. bool enable)
  282. {
  283. if (enable)
  284. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, SSEN, ~SSEN);
  285. else
  286. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  287. }
  288. static void rv6xx_enable_dynamic_spread_spectrum(struct radeon_device *rdev,
  289. bool enable)
  290. {
  291. if (enable)
  292. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  293. else
  294. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  295. }
  296. static void rv6xx_memory_clock_entry_enable_post_divider(struct radeon_device *rdev,
  297. u32 index, bool enable)
  298. {
  299. if (enable)
  300. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
  301. LEVEL0_MPLL_DIV_EN, ~LEVEL0_MPLL_DIV_EN);
  302. else
  303. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), 0, ~LEVEL0_MPLL_DIV_EN);
  304. }
  305. static void rv6xx_memory_clock_entry_set_post_divider(struct radeon_device *rdev,
  306. u32 index, u32 divider)
  307. {
  308. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
  309. LEVEL0_MPLL_POST_DIV(divider), ~LEVEL0_MPLL_POST_DIV_MASK);
  310. }
  311. static void rv6xx_memory_clock_entry_set_feedback_divider(struct radeon_device *rdev,
  312. u32 index, u32 divider)
  313. {
  314. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), LEVEL0_MPLL_FB_DIV(divider),
  315. ~LEVEL0_MPLL_FB_DIV_MASK);
  316. }
  317. static void rv6xx_memory_clock_entry_set_reference_divider(struct radeon_device *rdev,
  318. u32 index, u32 divider)
  319. {
  320. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
  321. LEVEL0_MPLL_REF_DIV(divider), ~LEVEL0_MPLL_REF_DIV_MASK);
  322. }
  323. static void rv6xx_vid_response_set_brt(struct radeon_device *rdev, u32 rt)
  324. {
  325. WREG32_P(VID_RT, BRT(rt), ~BRT_MASK);
  326. }
  327. static void rv6xx_enable_engine_feedback_and_reference_sync(struct radeon_device *rdev)
  328. {
  329. WREG32_P(SPLL_CNTL_MODE, SPLL_DIV_SYNC, ~SPLL_DIV_SYNC);
  330. }
  331. static u64 rv6xx_clocks_per_unit(u32 unit)
  332. {
  333. u64 tmp = 1 << (2 * unit);
  334. return tmp;
  335. }
  336. static u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev,
  337. u32 unscaled_count, u32 unit)
  338. {
  339. u32 count_per_unit = (u32)rv6xx_clocks_per_unit(unit);
  340. return (unscaled_count + count_per_unit - 1) / count_per_unit;
  341. }
  342. static u32 rv6xx_compute_count_for_delay(struct radeon_device *rdev,
  343. u32 delay_us, u32 unit)
  344. {
  345. u32 ref_clk = rdev->clock.spll.reference_freq;
  346. return rv6xx_scale_count_given_unit(rdev, delay_us * (ref_clk / 100), unit);
  347. }
  348. static void rv6xx_calculate_engine_speed_stepping_parameters(struct radeon_device *rdev,
  349. struct rv6xx_ps *state)
  350. {
  351. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  352. pi->hw.sclks[R600_POWER_LEVEL_LOW] =
  353. state->low.sclk;
  354. pi->hw.sclks[R600_POWER_LEVEL_MEDIUM] =
  355. state->medium.sclk;
  356. pi->hw.sclks[R600_POWER_LEVEL_HIGH] =
  357. state->high.sclk;
  358. pi->hw.low_sclk_index = R600_POWER_LEVEL_LOW;
  359. pi->hw.medium_sclk_index = R600_POWER_LEVEL_MEDIUM;
  360. pi->hw.high_sclk_index = R600_POWER_LEVEL_HIGH;
  361. }
  362. static void rv6xx_calculate_memory_clock_stepping_parameters(struct radeon_device *rdev,
  363. struct rv6xx_ps *state)
  364. {
  365. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  366. pi->hw.mclks[R600_POWER_LEVEL_CTXSW] =
  367. state->high.mclk;
  368. pi->hw.mclks[R600_POWER_LEVEL_HIGH] =
  369. state->high.mclk;
  370. pi->hw.mclks[R600_POWER_LEVEL_MEDIUM] =
  371. state->medium.mclk;
  372. pi->hw.mclks[R600_POWER_LEVEL_LOW] =
  373. state->low.mclk;
  374. pi->hw.high_mclk_index = R600_POWER_LEVEL_HIGH;
  375. if (state->high.mclk == state->medium.mclk)
  376. pi->hw.medium_mclk_index =
  377. pi->hw.high_mclk_index;
  378. else
  379. pi->hw.medium_mclk_index = R600_POWER_LEVEL_MEDIUM;
  380. if (state->medium.mclk == state->low.mclk)
  381. pi->hw.low_mclk_index =
  382. pi->hw.medium_mclk_index;
  383. else
  384. pi->hw.low_mclk_index = R600_POWER_LEVEL_LOW;
  385. }
  386. static void rv6xx_calculate_voltage_stepping_parameters(struct radeon_device *rdev,
  387. struct rv6xx_ps *state)
  388. {
  389. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  390. pi->hw.vddc[R600_POWER_LEVEL_CTXSW] = state->high.vddc;
  391. pi->hw.vddc[R600_POWER_LEVEL_HIGH] = state->high.vddc;
  392. pi->hw.vddc[R600_POWER_LEVEL_MEDIUM] = state->medium.vddc;
  393. pi->hw.vddc[R600_POWER_LEVEL_LOW] = state->low.vddc;
  394. pi->hw.backbias[R600_POWER_LEVEL_CTXSW] =
  395. (state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
  396. pi->hw.backbias[R600_POWER_LEVEL_HIGH] =
  397. (state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
  398. pi->hw.backbias[R600_POWER_LEVEL_MEDIUM] =
  399. (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
  400. pi->hw.backbias[R600_POWER_LEVEL_LOW] =
  401. (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
  402. pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH] =
  403. (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
  404. pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM] =
  405. (state->medium.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
  406. pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW] =
  407. (state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
  408. pi->hw.high_vddc_index = R600_POWER_LEVEL_HIGH;
  409. if ((state->high.vddc == state->medium.vddc) &&
  410. ((state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ==
  411. (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)))
  412. pi->hw.medium_vddc_index =
  413. pi->hw.high_vddc_index;
  414. else
  415. pi->hw.medium_vddc_index = R600_POWER_LEVEL_MEDIUM;
  416. if ((state->medium.vddc == state->low.vddc) &&
  417. ((state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ==
  418. (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)))
  419. pi->hw.low_vddc_index =
  420. pi->hw.medium_vddc_index;
  421. else
  422. pi->hw.medium_vddc_index = R600_POWER_LEVEL_LOW;
  423. }
  424. static inline u32 rv6xx_calculate_vco_frequency(u32 ref_clock,
  425. struct atom_clock_dividers *dividers,
  426. u32 fb_divider_scale)
  427. {
  428. return ref_clock * ((dividers->fb_div & ~1) << fb_divider_scale) /
  429. (dividers->ref_div + 1);
  430. }
  431. static inline u32 rv6xx_calculate_spread_spectrum_clk_v(u32 vco_freq, u32 ref_freq,
  432. u32 ss_rate, u32 ss_percent,
  433. u32 fb_divider_scale)
  434. {
  435. u32 fb_divider = vco_freq / ref_freq;
  436. return (ss_percent * ss_rate * 4 * (fb_divider * fb_divider) /
  437. (5375 * ((vco_freq * 10) / (4096 >> fb_divider_scale))));
  438. }
  439. static inline u32 rv6xx_calculate_spread_spectrum_clk_s(u32 ss_rate, u32 ref_freq)
  440. {
  441. return (((ref_freq * 10) / (ss_rate * 2)) - 1) / 4;
  442. }
  443. static void rv6xx_program_engine_spread_spectrum(struct radeon_device *rdev,
  444. u32 clock, enum r600_power_level level)
  445. {
  446. u32 ref_clk = rdev->clock.spll.reference_freq;
  447. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  448. struct atom_clock_dividers dividers;
  449. struct radeon_atom_ss ss;
  450. u32 vco_freq, clk_v, clk_s;
  451. rv6xx_enable_engine_spread_spectrum(rdev, level, false);
  452. if (clock && pi->sclk_ss) {
  453. if (radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, clock, false, &dividers) == 0) {
  454. vco_freq = rv6xx_calculate_vco_frequency(ref_clk, &dividers,
  455. pi->fb_div_scale);
  456. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  457. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  458. clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq,
  459. (ref_clk / (dividers.ref_div + 1)),
  460. ss.rate,
  461. ss.percentage,
  462. pi->fb_div_scale);
  463. clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate,
  464. (ref_clk / (dividers.ref_div + 1)));
  465. rv6xx_set_engine_spread_spectrum_clk_v(rdev, level, clk_v);
  466. rv6xx_set_engine_spread_spectrum_clk_s(rdev, level, clk_s);
  467. rv6xx_enable_engine_spread_spectrum(rdev, level, true);
  468. }
  469. }
  470. }
  471. }
  472. static void rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(struct radeon_device *rdev)
  473. {
  474. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  475. rv6xx_program_engine_spread_spectrum(rdev,
  476. pi->hw.sclks[R600_POWER_LEVEL_HIGH],
  477. R600_POWER_LEVEL_HIGH);
  478. rv6xx_program_engine_spread_spectrum(rdev,
  479. pi->hw.sclks[R600_POWER_LEVEL_MEDIUM],
  480. R600_POWER_LEVEL_MEDIUM);
  481. }
  482. static int rv6xx_program_mclk_stepping_entry(struct radeon_device *rdev,
  483. u32 entry, u32 clock)
  484. {
  485. struct atom_clock_dividers dividers;
  486. if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM, clock, false, &dividers))
  487. return -EINVAL;
  488. rv6xx_memory_clock_entry_set_reference_divider(rdev, entry, dividers.ref_div);
  489. rv6xx_memory_clock_entry_set_feedback_divider(rdev, entry, dividers.fb_div);
  490. rv6xx_memory_clock_entry_set_post_divider(rdev, entry, dividers.post_div);
  491. if (dividers.enable_post_div)
  492. rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, true);
  493. else
  494. rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, false);
  495. return 0;
  496. }
  497. static void rv6xx_program_mclk_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
  498. {
  499. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  500. int i;
  501. for (i = 1; i < R600_PM_NUMBER_OF_MCLKS; i++) {
  502. if (pi->hw.mclks[i])
  503. rv6xx_program_mclk_stepping_entry(rdev, i,
  504. pi->hw.mclks[i]);
  505. }
  506. }
  507. static void rv6xx_find_memory_clock_with_highest_vco(struct radeon_device *rdev,
  508. u32 requested_memory_clock,
  509. u32 ref_clk,
  510. struct atom_clock_dividers *dividers,
  511. u32 *vco_freq)
  512. {
  513. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  514. struct atom_clock_dividers req_dividers;
  515. u32 vco_freq_temp;
  516. if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  517. requested_memory_clock, false, &req_dividers) == 0) {
  518. vco_freq_temp = rv6xx_calculate_vco_frequency(ref_clk, &req_dividers,
  519. pi->fb_div_scale);
  520. if (vco_freq_temp > *vco_freq) {
  521. *dividers = req_dividers;
  522. *vco_freq = vco_freq_temp;
  523. }
  524. }
  525. }
  526. static void rv6xx_program_mclk_spread_spectrum_parameters(struct radeon_device *rdev)
  527. {
  528. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  529. u32 ref_clk = rdev->clock.mpll.reference_freq;
  530. struct atom_clock_dividers dividers;
  531. struct radeon_atom_ss ss;
  532. u32 vco_freq = 0, clk_v, clk_s;
  533. rv6xx_enable_memory_spread_spectrum(rdev, false);
  534. if (pi->mclk_ss) {
  535. rv6xx_find_memory_clock_with_highest_vco(rdev,
  536. pi->hw.mclks[pi->hw.high_mclk_index],
  537. ref_clk,
  538. &dividers,
  539. &vco_freq);
  540. rv6xx_find_memory_clock_with_highest_vco(rdev,
  541. pi->hw.mclks[pi->hw.medium_mclk_index],
  542. ref_clk,
  543. &dividers,
  544. &vco_freq);
  545. rv6xx_find_memory_clock_with_highest_vco(rdev,
  546. pi->hw.mclks[pi->hw.low_mclk_index],
  547. ref_clk,
  548. &dividers,
  549. &vco_freq);
  550. if (vco_freq) {
  551. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  552. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  553. clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq,
  554. (ref_clk / (dividers.ref_div + 1)),
  555. ss.rate,
  556. ss.percentage,
  557. pi->fb_div_scale);
  558. clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate,
  559. (ref_clk / (dividers.ref_div + 1)));
  560. rv6xx_set_memory_spread_spectrum_clk_v(rdev, clk_v);
  561. rv6xx_set_memory_spread_spectrum_clk_s(rdev, clk_s);
  562. rv6xx_enable_memory_spread_spectrum(rdev, true);
  563. }
  564. }
  565. }
  566. }
  567. static int rv6xx_program_voltage_stepping_entry(struct radeon_device *rdev,
  568. u32 entry, u16 voltage)
  569. {
  570. u32 mask, set_pins;
  571. int ret;
  572. ret = radeon_atom_get_voltage_gpio_settings(rdev, voltage,
  573. SET_VOLTAGE_TYPE_ASIC_VDDC,
  574. &set_pins, &mask);
  575. if (ret)
  576. return ret;
  577. r600_voltage_control_program_voltages(rdev, entry, set_pins);
  578. return 0;
  579. }
  580. static void rv6xx_program_voltage_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
  581. {
  582. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  583. int i;
  584. for (i = 1; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++)
  585. rv6xx_program_voltage_stepping_entry(rdev, i,
  586. pi->hw.vddc[i]);
  587. }
  588. static void rv6xx_program_backbias_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
  589. {
  590. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  591. if (pi->hw.backbias[1])
  592. WREG32_P(VID_UPPER_GPIO_CNTL, MEDIUM_BACKBIAS_VALUE, ~MEDIUM_BACKBIAS_VALUE);
  593. else
  594. WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~MEDIUM_BACKBIAS_VALUE);
  595. if (pi->hw.backbias[2])
  596. WREG32_P(VID_UPPER_GPIO_CNTL, HIGH_BACKBIAS_VALUE, ~HIGH_BACKBIAS_VALUE);
  597. else
  598. WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~HIGH_BACKBIAS_VALUE);
  599. }
  600. static void rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(struct radeon_device *rdev)
  601. {
  602. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  603. rv6xx_program_engine_spread_spectrum(rdev,
  604. pi->hw.sclks[R600_POWER_LEVEL_LOW],
  605. R600_POWER_LEVEL_LOW);
  606. }
  607. static void rv6xx_program_mclk_stepping_parameters_lowest_entry(struct radeon_device *rdev)
  608. {
  609. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  610. if (pi->hw.mclks[0])
  611. rv6xx_program_mclk_stepping_entry(rdev, 0,
  612. pi->hw.mclks[0]);
  613. }
  614. static void rv6xx_program_voltage_stepping_parameters_lowest_entry(struct radeon_device *rdev)
  615. {
  616. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  617. rv6xx_program_voltage_stepping_entry(rdev, 0,
  618. pi->hw.vddc[0]);
  619. }
  620. static void rv6xx_program_backbias_stepping_parameters_lowest_entry(struct radeon_device *rdev)
  621. {
  622. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  623. if (pi->hw.backbias[0])
  624. WREG32_P(VID_UPPER_GPIO_CNTL, LOW_BACKBIAS_VALUE, ~LOW_BACKBIAS_VALUE);
  625. else
  626. WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~LOW_BACKBIAS_VALUE);
  627. }
  628. static u32 calculate_memory_refresh_rate(struct radeon_device *rdev,
  629. u32 engine_clock)
  630. {
  631. u32 dram_rows, dram_refresh_rate;
  632. u32 tmp;
  633. tmp = (RREG32(RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  634. dram_rows = 1 << (tmp + 10);
  635. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_RESERVE_M) & 0x3) + 3);
  636. return ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  637. }
  638. static void rv6xx_program_memory_timing_parameters(struct radeon_device *rdev)
  639. {
  640. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  641. u32 sqm_ratio;
  642. u32 arb_refresh_rate;
  643. u32 high_clock;
  644. if (pi->hw.sclks[R600_POWER_LEVEL_HIGH] <
  645. (pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40))
  646. high_clock = pi->hw.sclks[R600_POWER_LEVEL_HIGH];
  647. else
  648. high_clock =
  649. pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40;
  650. radeon_atom_set_engine_dram_timings(rdev, high_clock, 0);
  651. sqm_ratio = (STATE0(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_LOW]) |
  652. STATE1(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_MEDIUM]) |
  653. STATE2(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]) |
  654. STATE3(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]));
  655. WREG32(SQM_RATIO, sqm_ratio);
  656. arb_refresh_rate =
  657. (POWERMODE0(calculate_memory_refresh_rate(rdev,
  658. pi->hw.sclks[R600_POWER_LEVEL_LOW])) |
  659. POWERMODE1(calculate_memory_refresh_rate(rdev,
  660. pi->hw.sclks[R600_POWER_LEVEL_MEDIUM])) |
  661. POWERMODE2(calculate_memory_refresh_rate(rdev,
  662. pi->hw.sclks[R600_POWER_LEVEL_MEDIUM])) |
  663. POWERMODE3(calculate_memory_refresh_rate(rdev,
  664. pi->hw.sclks[R600_POWER_LEVEL_HIGH])));
  665. WREG32(ARB_RFSH_RATE, arb_refresh_rate);
  666. }
  667. static void rv6xx_program_mpll_timing_parameters(struct radeon_device *rdev)
  668. {
  669. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  670. r600_set_mpll_lock_time(rdev, R600_MPLLLOCKTIME_DFLT *
  671. pi->mpll_ref_div);
  672. r600_set_mpll_reset_time(rdev, R600_MPLLRESETTIME_DFLT);
  673. }
  674. static void rv6xx_program_bsp(struct radeon_device *rdev)
  675. {
  676. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  677. u32 ref_clk = rdev->clock.spll.reference_freq;
  678. r600_calculate_u_and_p(R600_ASI_DFLT,
  679. ref_clk, 16,
  680. &pi->bsp,
  681. &pi->bsu);
  682. r600_set_bsp(rdev, pi->bsu, pi->bsp);
  683. }
  684. static void rv6xx_program_at(struct radeon_device *rdev)
  685. {
  686. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  687. r600_set_at(rdev,
  688. (pi->hw.rp[0] * pi->bsp) / 200,
  689. (pi->hw.rp[1] * pi->bsp) / 200,
  690. (pi->hw.lp[2] * pi->bsp) / 200,
  691. (pi->hw.lp[1] * pi->bsp) / 200);
  692. }
  693. static void rv6xx_program_git(struct radeon_device *rdev)
  694. {
  695. r600_set_git(rdev, R600_GICST_DFLT);
  696. }
  697. static void rv6xx_program_tp(struct radeon_device *rdev)
  698. {
  699. int i;
  700. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  701. r600_set_tc(rdev, i, r600_utc[i], r600_dtc[i]);
  702. r600_select_td(rdev, R600_TD_DFLT);
  703. }
  704. static void rv6xx_program_vc(struct radeon_device *rdev)
  705. {
  706. r600_set_vrc(rdev, R600_VRC_DFLT);
  707. }
  708. static void rv6xx_clear_vc(struct radeon_device *rdev)
  709. {
  710. r600_set_vrc(rdev, 0);
  711. }
  712. static void rv6xx_program_tpp(struct radeon_device *rdev)
  713. {
  714. r600_set_tpu(rdev, R600_TPU_DFLT);
  715. r600_set_tpc(rdev, R600_TPC_DFLT);
  716. }
  717. static void rv6xx_program_sstp(struct radeon_device *rdev)
  718. {
  719. r600_set_sstu(rdev, R600_SSTU_DFLT);
  720. r600_set_sst(rdev, R600_SST_DFLT);
  721. }
  722. static void rv6xx_program_fcp(struct radeon_device *rdev)
  723. {
  724. r600_set_fctu(rdev, R600_FCTU_DFLT);
  725. r600_set_fct(rdev, R600_FCT_DFLT);
  726. }
  727. static void rv6xx_program_vddc3d_parameters(struct radeon_device *rdev)
  728. {
  729. r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
  730. r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
  731. r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
  732. r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
  733. r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
  734. }
  735. static void rv6xx_program_voltage_timing_parameters(struct radeon_device *rdev)
  736. {
  737. u32 rt;
  738. r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
  739. r600_vid_rt_set_vrt(rdev,
  740. rv6xx_compute_count_for_delay(rdev,
  741. rdev->pm.dpm.voltage_response_time,
  742. R600_VRU_DFLT));
  743. rt = rv6xx_compute_count_for_delay(rdev,
  744. rdev->pm.dpm.backbias_response_time,
  745. R600_VRU_DFLT);
  746. rv6xx_vid_response_set_brt(rdev, (rt + 0x1F) >> 5);
  747. }
  748. static void rv6xx_program_engine_speed_parameters(struct radeon_device *rdev)
  749. {
  750. r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
  751. rv6xx_enable_engine_feedback_and_reference_sync(rdev);
  752. }
  753. static u64 rv6xx_get_master_voltage_mask(struct radeon_device *rdev)
  754. {
  755. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  756. u64 master_mask = 0;
  757. int i;
  758. for (i = 0; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++) {
  759. u32 tmp_mask, tmp_set_pins;
  760. int ret;
  761. ret = radeon_atom_get_voltage_gpio_settings(rdev,
  762. pi->hw.vddc[i],
  763. SET_VOLTAGE_TYPE_ASIC_VDDC,
  764. &tmp_set_pins, &tmp_mask);
  765. if (ret == 0)
  766. master_mask |= tmp_mask;
  767. }
  768. return master_mask;
  769. }
  770. static void rv6xx_program_voltage_gpio_pins(struct radeon_device *rdev)
  771. {
  772. r600_voltage_control_enable_pins(rdev,
  773. rv6xx_get_master_voltage_mask(rdev));
  774. }
  775. static void rv6xx_enable_static_voltage_control(struct radeon_device *rdev,
  776. struct radeon_ps *new_ps,
  777. bool enable)
  778. {
  779. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  780. if (enable)
  781. radeon_atom_set_voltage(rdev,
  782. new_state->low.vddc,
  783. SET_VOLTAGE_TYPE_ASIC_VDDC);
  784. else
  785. r600_voltage_control_deactivate_static_control(rdev,
  786. rv6xx_get_master_voltage_mask(rdev));
  787. }
  788. static void rv6xx_enable_display_gap(struct radeon_device *rdev, bool enable)
  789. {
  790. if (enable) {
  791. u32 tmp = (DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) |
  792. DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) |
  793. DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
  794. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
  795. VBI_TIMER_COUNT(0x3FFF) |
  796. VBI_TIMER_UNIT(7));
  797. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  798. WREG32_P(MCLK_PWRMGT_CNTL, USE_DISPLAY_GAP, ~USE_DISPLAY_GAP);
  799. } else
  800. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~USE_DISPLAY_GAP);
  801. }
  802. static void rv6xx_program_power_level_enter_state(struct radeon_device *rdev)
  803. {
  804. r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_MEDIUM);
  805. }
  806. static void rv6xx_calculate_t(u32 l_f, u32 h_f, int h,
  807. int d_l, int d_r, u8 *l, u8 *r)
  808. {
  809. int a_n, a_d, h_r, l_r;
  810. h_r = d_l;
  811. l_r = 100 - d_r;
  812. a_n = (int)h_f * d_l + (int)l_f * (h - d_r);
  813. a_d = (int)l_f * l_r + (int)h_f * h_r;
  814. if (a_d != 0) {
  815. *l = d_l - h_r * a_n / a_d;
  816. *r = d_r + l_r * a_n / a_d;
  817. }
  818. }
  819. static void rv6xx_calculate_ap(struct radeon_device *rdev,
  820. struct rv6xx_ps *state)
  821. {
  822. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  823. pi->hw.lp[0] = 0;
  824. pi->hw.rp[R600_PM_NUMBER_OF_ACTIVITY_LEVELS - 1]
  825. = 100;
  826. rv6xx_calculate_t(state->low.sclk,
  827. state->medium.sclk,
  828. R600_AH_DFLT,
  829. R600_LMP_DFLT,
  830. R600_RLP_DFLT,
  831. &pi->hw.lp[1],
  832. &pi->hw.rp[0]);
  833. rv6xx_calculate_t(state->medium.sclk,
  834. state->high.sclk,
  835. R600_AH_DFLT,
  836. R600_LHP_DFLT,
  837. R600_RMP_DFLT,
  838. &pi->hw.lp[2],
  839. &pi->hw.rp[1]);
  840. }
  841. static void rv6xx_calculate_stepping_parameters(struct radeon_device *rdev,
  842. struct radeon_ps *new_ps)
  843. {
  844. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  845. rv6xx_calculate_engine_speed_stepping_parameters(rdev, new_state);
  846. rv6xx_calculate_memory_clock_stepping_parameters(rdev, new_state);
  847. rv6xx_calculate_voltage_stepping_parameters(rdev, new_state);
  848. rv6xx_calculate_ap(rdev, new_state);
  849. }
  850. static void rv6xx_program_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
  851. {
  852. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  853. rv6xx_program_mclk_stepping_parameters_except_lowest_entry(rdev);
  854. if (pi->voltage_control)
  855. rv6xx_program_voltage_stepping_parameters_except_lowest_entry(rdev);
  856. rv6xx_program_backbias_stepping_parameters_except_lowest_entry(rdev);
  857. rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(rdev);
  858. rv6xx_program_mclk_spread_spectrum_parameters(rdev);
  859. rv6xx_program_memory_timing_parameters(rdev);
  860. }
  861. static void rv6xx_program_stepping_parameters_lowest_entry(struct radeon_device *rdev)
  862. {
  863. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  864. rv6xx_program_mclk_stepping_parameters_lowest_entry(rdev);
  865. if (pi->voltage_control)
  866. rv6xx_program_voltage_stepping_parameters_lowest_entry(rdev);
  867. rv6xx_program_backbias_stepping_parameters_lowest_entry(rdev);
  868. rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(rdev);
  869. }
  870. static void rv6xx_program_power_level_low(struct radeon_device *rdev)
  871. {
  872. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  873. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW,
  874. pi->hw.low_vddc_index);
  875. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW,
  876. pi->hw.low_mclk_index);
  877. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW,
  878. pi->hw.low_sclk_index);
  879. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW,
  880. R600_DISPLAY_WATERMARK_LOW);
  881. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW,
  882. pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
  883. }
  884. static void rv6xx_program_power_level_low_to_lowest_state(struct radeon_device *rdev)
  885. {
  886. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  887. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
  888. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  889. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  890. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW,
  891. R600_DISPLAY_WATERMARK_LOW);
  892. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW,
  893. pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
  894. }
  895. static void rv6xx_program_power_level_medium(struct radeon_device *rdev)
  896. {
  897. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  898. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM,
  899. pi->hw.medium_vddc_index);
  900. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
  901. pi->hw.medium_mclk_index);
  902. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
  903. pi->hw.medium_sclk_index);
  904. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM,
  905. R600_DISPLAY_WATERMARK_LOW);
  906. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM,
  907. pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM]);
  908. }
  909. static void rv6xx_program_power_level_medium_for_transition(struct radeon_device *rdev)
  910. {
  911. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  912. rv6xx_program_mclk_stepping_entry(rdev,
  913. R600_POWER_LEVEL_CTXSW,
  914. pi->hw.mclks[pi->hw.low_mclk_index]);
  915. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 1);
  916. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
  917. R600_POWER_LEVEL_CTXSW);
  918. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
  919. pi->hw.medium_sclk_index);
  920. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM,
  921. R600_DISPLAY_WATERMARK_LOW);
  922. rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false);
  923. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM,
  924. pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
  925. }
  926. static void rv6xx_program_power_level_high(struct radeon_device *rdev)
  927. {
  928. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  929. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH,
  930. pi->hw.high_vddc_index);
  931. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH,
  932. pi->hw.high_mclk_index);
  933. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH,
  934. pi->hw.high_sclk_index);
  935. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH,
  936. R600_DISPLAY_WATERMARK_HIGH);
  937. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_HIGH,
  938. pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH]);
  939. }
  940. static void rv6xx_enable_backbias(struct radeon_device *rdev, bool enable)
  941. {
  942. if (enable)
  943. WREG32_P(GENERAL_PWRMGT, BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL,
  944. ~(BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL));
  945. else
  946. WREG32_P(GENERAL_PWRMGT, 0,
  947. ~(BACKBIAS_VALUE | BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL));
  948. }
  949. static void rv6xx_program_display_gap(struct radeon_device *rdev)
  950. {
  951. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  952. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  953. if (RREG32(AVIVO_D1CRTC_CONTROL) & AVIVO_CRTC_EN) {
  954. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
  955. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  956. } else if (RREG32(AVIVO_D2CRTC_CONTROL) & AVIVO_CRTC_EN) {
  957. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  958. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
  959. } else {
  960. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  961. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  962. }
  963. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  964. }
  965. static void rv6xx_set_sw_voltage_to_safe(struct radeon_device *rdev,
  966. struct radeon_ps *new_ps,
  967. struct radeon_ps *old_ps)
  968. {
  969. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  970. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  971. u16 safe_voltage;
  972. safe_voltage = (new_state->low.vddc >= old_state->low.vddc) ?
  973. new_state->low.vddc : old_state->low.vddc;
  974. rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
  975. safe_voltage);
  976. WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW),
  977. ~SW_GPIO_INDEX_MASK);
  978. }
  979. static void rv6xx_set_sw_voltage_to_low(struct radeon_device *rdev,
  980. struct radeon_ps *old_ps)
  981. {
  982. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  983. rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
  984. old_state->low.vddc);
  985. WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW),
  986. ~SW_GPIO_INDEX_MASK);
  987. }
  988. static void rv6xx_set_safe_backbias(struct radeon_device *rdev,
  989. struct radeon_ps *new_ps,
  990. struct radeon_ps *old_ps)
  991. {
  992. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  993. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  994. if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) &&
  995. (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE))
  996. WREG32_P(GENERAL_PWRMGT, BACKBIAS_VALUE, ~BACKBIAS_VALUE);
  997. else
  998. WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_VALUE);
  999. }
  1000. static void rv6xx_set_safe_pcie_gen2(struct radeon_device *rdev,
  1001. struct radeon_ps *new_ps,
  1002. struct radeon_ps *old_ps)
  1003. {
  1004. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1005. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  1006. if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) !=
  1007. (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2))
  1008. rv6xx_force_pcie_gen1(rdev);
  1009. }
  1010. static void rv6xx_enable_dynamic_voltage_control(struct radeon_device *rdev,
  1011. bool enable)
  1012. {
  1013. if (enable)
  1014. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  1015. else
  1016. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  1017. }
  1018. static void rv6xx_enable_dynamic_backbias_control(struct radeon_device *rdev,
  1019. bool enable)
  1020. {
  1021. if (enable)
  1022. WREG32_P(GENERAL_PWRMGT, BACKBIAS_DPM_CNTL, ~BACKBIAS_DPM_CNTL);
  1023. else
  1024. WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_DPM_CNTL);
  1025. }
  1026. static int rv6xx_step_sw_voltage(struct radeon_device *rdev,
  1027. u16 initial_voltage,
  1028. u16 target_voltage)
  1029. {
  1030. u16 current_voltage;
  1031. u16 true_target_voltage;
  1032. u16 voltage_step;
  1033. int signed_voltage_step;
  1034. if ((radeon_atom_get_voltage_step(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  1035. &voltage_step)) ||
  1036. (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  1037. initial_voltage, &current_voltage)) ||
  1038. (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  1039. target_voltage, &true_target_voltage)))
  1040. return -EINVAL;
  1041. if (true_target_voltage < current_voltage)
  1042. signed_voltage_step = -(int)voltage_step;
  1043. else
  1044. signed_voltage_step = voltage_step;
  1045. while (current_voltage != true_target_voltage) {
  1046. current_voltage += signed_voltage_step;
  1047. rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
  1048. current_voltage);
  1049. msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000);
  1050. }
  1051. return 0;
  1052. }
  1053. static int rv6xx_step_voltage_if_increasing(struct radeon_device *rdev,
  1054. struct radeon_ps *new_ps,
  1055. struct radeon_ps *old_ps)
  1056. {
  1057. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1058. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  1059. if (new_state->low.vddc > old_state->low.vddc)
  1060. return rv6xx_step_sw_voltage(rdev,
  1061. old_state->low.vddc,
  1062. new_state->low.vddc);
  1063. return 0;
  1064. }
  1065. static int rv6xx_step_voltage_if_decreasing(struct radeon_device *rdev,
  1066. struct radeon_ps *new_ps,
  1067. struct radeon_ps *old_ps)
  1068. {
  1069. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1070. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  1071. if (new_state->low.vddc < old_state->low.vddc)
  1072. return rv6xx_step_sw_voltage(rdev,
  1073. old_state->low.vddc,
  1074. new_state->low.vddc);
  1075. else
  1076. return 0;
  1077. }
  1078. static void rv6xx_enable_high(struct radeon_device *rdev)
  1079. {
  1080. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1081. if ((pi->restricted_levels < 1) ||
  1082. (pi->restricted_levels == 3))
  1083. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true);
  1084. }
  1085. static void rv6xx_enable_medium(struct radeon_device *rdev)
  1086. {
  1087. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1088. if (pi->restricted_levels < 2)
  1089. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
  1090. }
  1091. static void rv6xx_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  1092. {
  1093. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1094. bool want_thermal_protection;
  1095. enum radeon_dpm_event_src dpm_event_src;
  1096. switch (sources) {
  1097. case 0:
  1098. default:
  1099. want_thermal_protection = false;
  1100. break;
  1101. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1102. want_thermal_protection = true;
  1103. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  1104. break;
  1105. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1106. want_thermal_protection = true;
  1107. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  1108. break;
  1109. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1110. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1111. want_thermal_protection = true;
  1112. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1113. break;
  1114. }
  1115. if (want_thermal_protection) {
  1116. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  1117. if (pi->thermal_protection)
  1118. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  1119. } else {
  1120. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  1121. }
  1122. }
  1123. static void rv6xx_enable_auto_throttle_source(struct radeon_device *rdev,
  1124. enum radeon_dpm_auto_throttle_src source,
  1125. bool enable)
  1126. {
  1127. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1128. if (enable) {
  1129. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1130. pi->active_auto_throttle_sources |= 1 << source;
  1131. rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1132. }
  1133. } else {
  1134. if (pi->active_auto_throttle_sources & (1 << source)) {
  1135. pi->active_auto_throttle_sources &= ~(1 << source);
  1136. rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1137. }
  1138. }
  1139. }
  1140. static void rv6xx_enable_thermal_protection(struct radeon_device *rdev,
  1141. bool enable)
  1142. {
  1143. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1144. if (pi->active_auto_throttle_sources)
  1145. r600_enable_thermal_protection(rdev, enable);
  1146. }
  1147. static void rv6xx_generate_transition_stepping(struct radeon_device *rdev,
  1148. struct radeon_ps *new_ps,
  1149. struct radeon_ps *old_ps)
  1150. {
  1151. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1152. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  1153. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1154. rv6xx_generate_steps(rdev,
  1155. old_state->low.sclk,
  1156. new_state->low.sclk,
  1157. 0, &pi->hw.medium_sclk_index);
  1158. }
  1159. static void rv6xx_generate_low_step(struct radeon_device *rdev,
  1160. struct radeon_ps *new_ps)
  1161. {
  1162. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1163. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1164. pi->hw.low_sclk_index = 0;
  1165. rv6xx_generate_single_step(rdev,
  1166. new_state->low.sclk,
  1167. 0);
  1168. }
  1169. static void rv6xx_invalidate_intermediate_steps(struct radeon_device *rdev)
  1170. {
  1171. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1172. rv6xx_invalidate_intermediate_steps_range(rdev, 0,
  1173. pi->hw.medium_sclk_index);
  1174. }
  1175. static void rv6xx_generate_stepping_table(struct radeon_device *rdev,
  1176. struct radeon_ps *new_ps)
  1177. {
  1178. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1179. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1180. pi->hw.low_sclk_index = 0;
  1181. rv6xx_generate_steps(rdev,
  1182. new_state->low.sclk,
  1183. new_state->medium.sclk,
  1184. 0,
  1185. &pi->hw.medium_sclk_index);
  1186. rv6xx_generate_steps(rdev,
  1187. new_state->medium.sclk,
  1188. new_state->high.sclk,
  1189. pi->hw.medium_sclk_index,
  1190. &pi->hw.high_sclk_index);
  1191. }
  1192. static void rv6xx_enable_spread_spectrum(struct radeon_device *rdev,
  1193. bool enable)
  1194. {
  1195. if (enable)
  1196. rv6xx_enable_dynamic_spread_spectrum(rdev, true);
  1197. else {
  1198. rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_LOW, false);
  1199. rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1200. rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_HIGH, false);
  1201. rv6xx_enable_dynamic_spread_spectrum(rdev, false);
  1202. rv6xx_enable_memory_spread_spectrum(rdev, false);
  1203. }
  1204. }
  1205. static void rv6xx_reset_lvtm_data_sync(struct radeon_device *rdev)
  1206. {
  1207. if (ASIC_IS_DCE3(rdev))
  1208. WREG32_P(DCE3_LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG);
  1209. else
  1210. WREG32_P(LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG);
  1211. }
  1212. static void rv6xx_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  1213. struct radeon_ps *new_ps,
  1214. bool enable)
  1215. {
  1216. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1217. if (enable) {
  1218. rv6xx_enable_bif_dynamic_pcie_gen2(rdev, true);
  1219. rv6xx_enable_pcie_gen2_support(rdev);
  1220. r600_enable_dynamic_pcie_gen2(rdev, true);
  1221. } else {
  1222. if (!(new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2))
  1223. rv6xx_force_pcie_gen1(rdev);
  1224. rv6xx_enable_bif_dynamic_pcie_gen2(rdev, false);
  1225. r600_enable_dynamic_pcie_gen2(rdev, false);
  1226. }
  1227. }
  1228. int rv6xx_dpm_enable(struct radeon_device *rdev)
  1229. {
  1230. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1231. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1232. int ret;
  1233. if (r600_dynamicpm_enabled(rdev))
  1234. return -EINVAL;
  1235. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1236. rv6xx_enable_backbias(rdev, true);
  1237. if (pi->dynamic_ss)
  1238. rv6xx_enable_spread_spectrum(rdev, true);
  1239. rv6xx_program_mpll_timing_parameters(rdev);
  1240. rv6xx_program_bsp(rdev);
  1241. rv6xx_program_git(rdev);
  1242. rv6xx_program_tp(rdev);
  1243. rv6xx_program_tpp(rdev);
  1244. rv6xx_program_sstp(rdev);
  1245. rv6xx_program_fcp(rdev);
  1246. rv6xx_program_vddc3d_parameters(rdev);
  1247. rv6xx_program_voltage_timing_parameters(rdev);
  1248. rv6xx_program_engine_speed_parameters(rdev);
  1249. rv6xx_enable_display_gap(rdev, true);
  1250. if (pi->display_gap == false)
  1251. rv6xx_enable_display_gap(rdev, false);
  1252. rv6xx_program_power_level_enter_state(rdev);
  1253. rv6xx_calculate_stepping_parameters(rdev, boot_ps);
  1254. if (pi->voltage_control)
  1255. rv6xx_program_voltage_gpio_pins(rdev);
  1256. rv6xx_generate_stepping_table(rdev, boot_ps);
  1257. rv6xx_program_stepping_parameters_except_lowest_entry(rdev);
  1258. rv6xx_program_stepping_parameters_lowest_entry(rdev);
  1259. rv6xx_program_power_level_low(rdev);
  1260. rv6xx_program_power_level_medium(rdev);
  1261. rv6xx_program_power_level_high(rdev);
  1262. rv6xx_program_vc(rdev);
  1263. rv6xx_program_at(rdev);
  1264. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1265. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
  1266. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true);
  1267. if (rdev->irq.installed &&
  1268. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1269. ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1270. if (ret)
  1271. return ret;
  1272. rdev->irq.dpm_thermal = true;
  1273. radeon_irq_set(rdev);
  1274. }
  1275. rv6xx_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  1276. r600_start_dpm(rdev);
  1277. if (pi->voltage_control)
  1278. rv6xx_enable_static_voltage_control(rdev, boot_ps, false);
  1279. if (pi->dynamic_pcie_gen2)
  1280. rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, true);
  1281. if (pi->gfx_clock_gating)
  1282. r600_gfx_clockgating_enable(rdev, true);
  1283. return 0;
  1284. }
  1285. void rv6xx_dpm_disable(struct radeon_device *rdev)
  1286. {
  1287. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1288. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1289. if (!r600_dynamicpm_enabled(rdev))
  1290. return;
  1291. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1292. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
  1293. rv6xx_enable_display_gap(rdev, false);
  1294. rv6xx_clear_vc(rdev);
  1295. r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
  1296. if (pi->thermal_protection)
  1297. r600_enable_thermal_protection(rdev, false);
  1298. r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
  1299. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  1300. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1301. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1302. rv6xx_enable_backbias(rdev, false);
  1303. rv6xx_enable_spread_spectrum(rdev, false);
  1304. if (pi->voltage_control)
  1305. rv6xx_enable_static_voltage_control(rdev, boot_ps, true);
  1306. if (pi->dynamic_pcie_gen2)
  1307. rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, false);
  1308. if (rdev->irq.installed &&
  1309. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1310. rdev->irq.dpm_thermal = false;
  1311. radeon_irq_set(rdev);
  1312. }
  1313. if (pi->gfx_clock_gating)
  1314. r600_gfx_clockgating_enable(rdev, false);
  1315. r600_stop_dpm(rdev);
  1316. }
  1317. int rv6xx_dpm_set_power_state(struct radeon_device *rdev)
  1318. {
  1319. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1320. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  1321. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  1322. int ret;
  1323. rv6xx_clear_vc(rdev);
  1324. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1325. r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
  1326. if (pi->thermal_protection)
  1327. r600_enable_thermal_protection(rdev, false);
  1328. r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
  1329. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  1330. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1331. rv6xx_generate_transition_stepping(rdev, new_ps, old_ps);
  1332. rv6xx_program_power_level_medium_for_transition(rdev);
  1333. if (pi->voltage_control) {
  1334. rv6xx_set_sw_voltage_to_safe(rdev, new_ps, old_ps);
  1335. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1336. rv6xx_set_sw_voltage_to_low(rdev, old_ps);
  1337. }
  1338. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1339. rv6xx_set_safe_backbias(rdev, new_ps, old_ps);
  1340. if (pi->dynamic_pcie_gen2)
  1341. rv6xx_set_safe_pcie_gen2(rdev, new_ps, old_ps);
  1342. if (pi->voltage_control)
  1343. rv6xx_enable_dynamic_voltage_control(rdev, false);
  1344. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1345. rv6xx_enable_dynamic_backbias_control(rdev, false);
  1346. if (pi->voltage_control) {
  1347. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1348. rv6xx_step_voltage_if_increasing(rdev, new_ps, old_ps);
  1349. msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000);
  1350. }
  1351. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
  1352. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false);
  1353. r600_wait_for_power_level_unequal(rdev, R600_POWER_LEVEL_LOW);
  1354. rv6xx_generate_low_step(rdev, new_ps);
  1355. rv6xx_invalidate_intermediate_steps(rdev);
  1356. rv6xx_calculate_stepping_parameters(rdev, new_ps);
  1357. rv6xx_program_stepping_parameters_lowest_entry(rdev);
  1358. rv6xx_program_power_level_low_to_lowest_state(rdev);
  1359. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1360. r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
  1361. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1362. if (pi->voltage_control) {
  1363. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC) {
  1364. ret = rv6xx_step_voltage_if_decreasing(rdev, new_ps, old_ps);
  1365. if (ret)
  1366. return ret;
  1367. }
  1368. rv6xx_enable_dynamic_voltage_control(rdev, true);
  1369. }
  1370. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1371. rv6xx_enable_dynamic_backbias_control(rdev, true);
  1372. if (pi->dynamic_pcie_gen2)
  1373. rv6xx_enable_dynamic_pcie_gen2(rdev, new_ps, true);
  1374. rv6xx_reset_lvtm_data_sync(rdev);
  1375. rv6xx_generate_stepping_table(rdev, new_ps);
  1376. rv6xx_program_stepping_parameters_except_lowest_entry(rdev);
  1377. rv6xx_program_power_level_low(rdev);
  1378. rv6xx_program_power_level_medium(rdev);
  1379. rv6xx_program_power_level_high(rdev);
  1380. rv6xx_enable_medium(rdev);
  1381. rv6xx_enable_high(rdev);
  1382. if (pi->thermal_protection)
  1383. rv6xx_enable_thermal_protection(rdev, true);
  1384. rv6xx_program_vc(rdev);
  1385. rv6xx_program_at(rdev);
  1386. return 0;
  1387. }
  1388. void rv6xx_setup_asic(struct radeon_device *rdev)
  1389. {
  1390. r600_enable_acpi_pm(rdev);
  1391. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L0s)
  1392. rv6xx_enable_l0s(rdev);
  1393. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L1)
  1394. rv6xx_enable_l1(rdev);
  1395. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1)
  1396. rv6xx_enable_pll_sleep_in_l1(rdev);
  1397. }
  1398. void rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev)
  1399. {
  1400. rv6xx_program_display_gap(rdev);
  1401. }
  1402. union power_info {
  1403. struct _ATOM_POWERPLAY_INFO info;
  1404. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1405. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1406. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1407. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1408. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1409. };
  1410. union pplib_clock_info {
  1411. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1412. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1413. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1414. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1415. };
  1416. union pplib_power_state {
  1417. struct _ATOM_PPLIB_STATE v1;
  1418. struct _ATOM_PPLIB_STATE_V2 v2;
  1419. };
  1420. static void rv6xx_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1421. struct radeon_ps *rps,
  1422. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
  1423. {
  1424. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1425. rps->class = le16_to_cpu(non_clock_info->usClassification);
  1426. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  1427. if (r600_is_uvd_state(rps->class, rps->class2)) {
  1428. rps->vclk = RV6XX_DEFAULT_VCLK_FREQ;
  1429. rps->dclk = RV6XX_DEFAULT_DCLK_FREQ;
  1430. } else {
  1431. rps->vclk = 0;
  1432. rps->dclk = 0;
  1433. }
  1434. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  1435. rdev->pm.dpm.boot_ps = rps;
  1436. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  1437. rdev->pm.dpm.uvd_ps = rps;
  1438. }
  1439. static void rv6xx_parse_pplib_clock_info(struct radeon_device *rdev,
  1440. struct radeon_ps *rps, int index,
  1441. union pplib_clock_info *clock_info)
  1442. {
  1443. struct rv6xx_ps *ps = rv6xx_get_ps(rps);
  1444. u32 sclk, mclk;
  1445. u16 vddc;
  1446. struct rv6xx_pl *pl;
  1447. switch (index) {
  1448. case 0:
  1449. pl = &ps->low;
  1450. break;
  1451. case 1:
  1452. pl = &ps->medium;
  1453. break;
  1454. case 2:
  1455. default:
  1456. pl = &ps->high;
  1457. break;
  1458. }
  1459. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  1460. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  1461. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  1462. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  1463. pl->mclk = mclk;
  1464. pl->sclk = sclk;
  1465. pl->vddc = le16_to_cpu(clock_info->r600.usVDDC);
  1466. pl->flags = le32_to_cpu(clock_info->r600.ulFlags);
  1467. /* patch up vddc if necessary */
  1468. if (pl->vddc == 0xff01) {
  1469. if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
  1470. pl->vddc = vddc;
  1471. }
  1472. /* fix up pcie gen2 */
  1473. if (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) {
  1474. if ((rdev->family == CHIP_RV610) || (rdev->family == CHIP_RV630)) {
  1475. if (pl->vddc < 1100)
  1476. pl->flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  1477. }
  1478. }
  1479. /* patch up boot state */
  1480. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1481. u16 vddc, vddci, mvdd;
  1482. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  1483. pl->mclk = rdev->clock.default_mclk;
  1484. pl->sclk = rdev->clock.default_sclk;
  1485. pl->vddc = vddc;
  1486. }
  1487. }
  1488. static int rv6xx_parse_power_table(struct radeon_device *rdev)
  1489. {
  1490. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1491. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1492. union pplib_power_state *power_state;
  1493. int i, j;
  1494. union pplib_clock_info *clock_info;
  1495. union power_info *power_info;
  1496. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1497. u16 data_offset;
  1498. u8 frev, crev;
  1499. struct rv6xx_ps *ps;
  1500. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1501. &frev, &crev, &data_offset))
  1502. return -EINVAL;
  1503. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1504. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  1505. power_info->pplib.ucNumStates, GFP_KERNEL);
  1506. if (!rdev->pm.dpm.ps)
  1507. return -ENOMEM;
  1508. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  1509. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  1510. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  1511. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  1512. power_state = (union pplib_power_state *)
  1513. (mode_info->atom_context->bios + data_offset +
  1514. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  1515. i * power_info->pplib.ucStateEntrySize);
  1516. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1517. (mode_info->atom_context->bios + data_offset +
  1518. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  1519. (power_state->v1.ucNonClockStateIndex *
  1520. power_info->pplib.ucNonClockSize));
  1521. if (power_info->pplib.ucStateEntrySize - 1) {
  1522. ps = kzalloc(sizeof(struct rv6xx_ps), GFP_KERNEL);
  1523. if (ps == NULL) {
  1524. kfree(rdev->pm.dpm.ps);
  1525. return -ENOMEM;
  1526. }
  1527. rdev->pm.dpm.ps[i].ps_priv = ps;
  1528. rv6xx_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  1529. non_clock_info);
  1530. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  1531. clock_info = (union pplib_clock_info *)
  1532. (mode_info->atom_context->bios + data_offset +
  1533. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  1534. (power_state->v1.ucClockStateIndices[j] *
  1535. power_info->pplib.ucClockInfoSize));
  1536. rv6xx_parse_pplib_clock_info(rdev,
  1537. &rdev->pm.dpm.ps[i], j,
  1538. clock_info);
  1539. }
  1540. }
  1541. }
  1542. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  1543. return 0;
  1544. }
  1545. int rv6xx_dpm_init(struct radeon_device *rdev)
  1546. {
  1547. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  1548. uint16_t data_offset, size;
  1549. uint8_t frev, crev;
  1550. struct atom_clock_dividers dividers;
  1551. struct rv6xx_power_info *pi;
  1552. int ret;
  1553. pi = kzalloc(sizeof(struct rv6xx_power_info), GFP_KERNEL);
  1554. if (pi == NULL)
  1555. return -ENOMEM;
  1556. rdev->pm.dpm.priv = pi;
  1557. ret = rv6xx_parse_power_table(rdev);
  1558. if (ret)
  1559. return ret;
  1560. if (rdev->pm.dpm.voltage_response_time == 0)
  1561. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  1562. if (rdev->pm.dpm.backbias_response_time == 0)
  1563. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  1564. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1565. 0, false, &dividers);
  1566. if (ret)
  1567. pi->spll_ref_div = dividers.ref_div + 1;
  1568. else
  1569. pi->spll_ref_div = R600_REFERENCEDIVIDER_DFLT;
  1570. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  1571. 0, false, &dividers);
  1572. if (ret)
  1573. pi->mpll_ref_div = dividers.ref_div + 1;
  1574. else
  1575. pi->mpll_ref_div = R600_REFERENCEDIVIDER_DFLT;
  1576. if (rdev->family >= CHIP_RV670)
  1577. pi->fb_div_scale = 1;
  1578. else
  1579. pi->fb_div_scale = 0;
  1580. pi->voltage_control =
  1581. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  1582. pi->gfx_clock_gating = true;
  1583. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  1584. &frev, &crev, &data_offset)) {
  1585. pi->sclk_ss = true;
  1586. pi->mclk_ss = true;
  1587. pi->dynamic_ss = true;
  1588. } else {
  1589. pi->sclk_ss = false;
  1590. pi->mclk_ss = false;
  1591. pi->dynamic_ss = false;
  1592. }
  1593. pi->dynamic_pcie_gen2 = true;
  1594. if (pi->gfx_clock_gating &&
  1595. (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
  1596. pi->thermal_protection = true;
  1597. else
  1598. pi->thermal_protection = false;
  1599. pi->display_gap = true;
  1600. return 0;
  1601. }
  1602. void rv6xx_dpm_print_power_state(struct radeon_device *rdev,
  1603. struct radeon_ps *rps)
  1604. {
  1605. struct rv6xx_ps *ps = rv6xx_get_ps(rps);
  1606. struct rv6xx_pl *pl;
  1607. r600_dpm_print_class_info(rps->class, rps->class2);
  1608. r600_dpm_print_cap_info(rps->caps);
  1609. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1610. pl = &ps->low;
  1611. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u\n",
  1612. pl->sclk, pl->mclk, pl->vddc);
  1613. pl = &ps->medium;
  1614. printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u\n",
  1615. pl->sclk, pl->mclk, pl->vddc);
  1616. pl = &ps->high;
  1617. printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u\n",
  1618. pl->sclk, pl->mclk, pl->vddc);
  1619. r600_dpm_print_ps_status(rdev, rps);
  1620. }
  1621. void rv6xx_dpm_fini(struct radeon_device *rdev)
  1622. {
  1623. int i;
  1624. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1625. kfree(rdev->pm.dpm.ps[i].ps_priv);
  1626. }
  1627. kfree(rdev->pm.dpm.ps);
  1628. kfree(rdev->pm.dpm.priv);
  1629. }
  1630. u32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low)
  1631. {
  1632. struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps);
  1633. if (low)
  1634. return requested_state->low.sclk;
  1635. else
  1636. return requested_state->high.sclk;
  1637. }
  1638. u32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low)
  1639. {
  1640. struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps);
  1641. if (low)
  1642. return requested_state->low.mclk;
  1643. else
  1644. return requested_state->high.mclk;
  1645. }