hda_intel.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <linux/reboot.h>
  48. #include <sound/core.h>
  49. #include <sound/initval.h>
  50. #include "hda_codec.h"
  51. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  52. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  53. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  54. static char *model[SNDRV_CARDS];
  55. static int position_fix[SNDRV_CARDS];
  56. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  58. static int probe_only[SNDRV_CARDS];
  59. static int single_cmd;
  60. static int enable_msi;
  61. module_param_array(index, int, NULL, 0444);
  62. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  63. module_param_array(id, charp, NULL, 0444);
  64. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  65. module_param_array(enable, bool, NULL, 0444);
  66. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  67. module_param_array(model, charp, NULL, 0444);
  68. MODULE_PARM_DESC(model, "Use the given board model.");
  69. module_param_array(position_fix, int, NULL, 0444);
  70. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  71. "(0 = auto, 1 = none, 2 = POSBUF).");
  72. module_param_array(bdl_pos_adj, int, NULL, 0644);
  73. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  74. module_param_array(probe_mask, int, NULL, 0444);
  75. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  76. module_param_array(probe_only, bool, NULL, 0444);
  77. MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
  78. module_param(single_cmd, bool, 0444);
  79. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  80. "(for debugging only).");
  81. module_param(enable_msi, int, 0444);
  82. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  83. #ifdef CONFIG_SND_HDA_POWER_SAVE
  84. static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
  85. module_param(power_save, int, 0644);
  86. MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
  87. "(in second, 0 = disable).");
  88. /* reset the HD-audio controller in power save mode.
  89. * this may give more power-saving, but will take longer time to
  90. * wake up.
  91. */
  92. static int power_save_controller = 1;
  93. module_param(power_save_controller, bool, 0644);
  94. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  95. #endif
  96. MODULE_LICENSE("GPL");
  97. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  98. "{Intel, ICH6M},"
  99. "{Intel, ICH7},"
  100. "{Intel, ESB2},"
  101. "{Intel, ICH8},"
  102. "{Intel, ICH9},"
  103. "{Intel, ICH10},"
  104. "{Intel, PCH},"
  105. "{Intel, SCH},"
  106. "{ATI, SB450},"
  107. "{ATI, SB600},"
  108. "{ATI, RS600},"
  109. "{ATI, RS690},"
  110. "{ATI, RS780},"
  111. "{ATI, R600},"
  112. "{ATI, RV630},"
  113. "{ATI, RV610},"
  114. "{ATI, RV670},"
  115. "{ATI, RV635},"
  116. "{ATI, RV620},"
  117. "{ATI, RV770},"
  118. "{VIA, VT8251},"
  119. "{VIA, VT8237A},"
  120. "{SiS, SIS966},"
  121. "{ULI, M5461}}");
  122. MODULE_DESCRIPTION("Intel HDA driver");
  123. #define SFX "hda-intel: "
  124. /*
  125. * registers
  126. */
  127. #define ICH6_REG_GCAP 0x00
  128. #define ICH6_REG_VMIN 0x02
  129. #define ICH6_REG_VMAJ 0x03
  130. #define ICH6_REG_OUTPAY 0x04
  131. #define ICH6_REG_INPAY 0x06
  132. #define ICH6_REG_GCTL 0x08
  133. #define ICH6_REG_WAKEEN 0x0c
  134. #define ICH6_REG_STATESTS 0x0e
  135. #define ICH6_REG_GSTS 0x10
  136. #define ICH6_REG_INTCTL 0x20
  137. #define ICH6_REG_INTSTS 0x24
  138. #define ICH6_REG_WALCLK 0x30
  139. #define ICH6_REG_SYNC 0x34
  140. #define ICH6_REG_CORBLBASE 0x40
  141. #define ICH6_REG_CORBUBASE 0x44
  142. #define ICH6_REG_CORBWP 0x48
  143. #define ICH6_REG_CORBRP 0x4A
  144. #define ICH6_REG_CORBCTL 0x4c
  145. #define ICH6_REG_CORBSTS 0x4d
  146. #define ICH6_REG_CORBSIZE 0x4e
  147. #define ICH6_REG_RIRBLBASE 0x50
  148. #define ICH6_REG_RIRBUBASE 0x54
  149. #define ICH6_REG_RIRBWP 0x58
  150. #define ICH6_REG_RINTCNT 0x5a
  151. #define ICH6_REG_RIRBCTL 0x5c
  152. #define ICH6_REG_RIRBSTS 0x5d
  153. #define ICH6_REG_RIRBSIZE 0x5e
  154. #define ICH6_REG_IC 0x60
  155. #define ICH6_REG_IR 0x64
  156. #define ICH6_REG_IRS 0x68
  157. #define ICH6_IRS_VALID (1<<1)
  158. #define ICH6_IRS_BUSY (1<<0)
  159. #define ICH6_REG_DPLBASE 0x70
  160. #define ICH6_REG_DPUBASE 0x74
  161. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  162. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  163. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  164. /* stream register offsets from stream base */
  165. #define ICH6_REG_SD_CTL 0x00
  166. #define ICH6_REG_SD_STS 0x03
  167. #define ICH6_REG_SD_LPIB 0x04
  168. #define ICH6_REG_SD_CBL 0x08
  169. #define ICH6_REG_SD_LVI 0x0c
  170. #define ICH6_REG_SD_FIFOW 0x0e
  171. #define ICH6_REG_SD_FIFOSIZE 0x10
  172. #define ICH6_REG_SD_FORMAT 0x12
  173. #define ICH6_REG_SD_BDLPL 0x18
  174. #define ICH6_REG_SD_BDLPU 0x1c
  175. /* PCI space */
  176. #define ICH6_PCIREG_TCSEL 0x44
  177. /*
  178. * other constants
  179. */
  180. /* max number of SDs */
  181. /* ICH, ATI and VIA have 4 playback and 4 capture */
  182. #define ICH6_NUM_CAPTURE 4
  183. #define ICH6_NUM_PLAYBACK 4
  184. /* ULI has 6 playback and 5 capture */
  185. #define ULI_NUM_CAPTURE 5
  186. #define ULI_NUM_PLAYBACK 6
  187. /* ATI HDMI has 1 playback and 0 capture */
  188. #define ATIHDMI_NUM_CAPTURE 0
  189. #define ATIHDMI_NUM_PLAYBACK 1
  190. /* TERA has 4 playback and 3 capture */
  191. #define TERA_NUM_CAPTURE 3
  192. #define TERA_NUM_PLAYBACK 4
  193. /* this number is statically defined for simplicity */
  194. #define MAX_AZX_DEV 16
  195. /* max number of fragments - we may use more if allocating more pages for BDL */
  196. #define BDL_SIZE 4096
  197. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  198. #define AZX_MAX_FRAG 32
  199. /* max buffer size - no h/w limit, you can increase as you like */
  200. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  201. /* max number of PCM devics per card */
  202. #define AZX_MAX_PCMS 8
  203. /* RIRB int mask: overrun[2], response[0] */
  204. #define RIRB_INT_RESPONSE 0x01
  205. #define RIRB_INT_OVERRUN 0x04
  206. #define RIRB_INT_MASK 0x05
  207. /* STATESTS int mask: S3,SD2,SD1,SD0 */
  208. #define AZX_MAX_CODECS 4
  209. #define STATESTS_INT_MASK 0x0f
  210. /* SD_CTL bits */
  211. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  212. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  213. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  214. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  215. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  216. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  217. #define SD_CTL_STREAM_TAG_SHIFT 20
  218. /* SD_CTL and SD_STS */
  219. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  220. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  221. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  222. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  223. SD_INT_COMPLETE)
  224. /* SD_STS */
  225. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  226. /* INTCTL and INTSTS */
  227. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  228. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  229. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  230. /* GCTL unsolicited response enable bit */
  231. #define ICH6_GCTL_UREN (1<<8)
  232. /* GCTL reset bit */
  233. #define ICH6_GCTL_RESET (1<<0)
  234. /* CORB/RIRB control, read/write pointer */
  235. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  236. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  237. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  238. /* below are so far hardcoded - should read registers in future */
  239. #define ICH6_MAX_CORB_ENTRIES 256
  240. #define ICH6_MAX_RIRB_ENTRIES 256
  241. /* position fix mode */
  242. enum {
  243. POS_FIX_AUTO,
  244. POS_FIX_LPIB,
  245. POS_FIX_POSBUF,
  246. };
  247. /* Defines for ATI HD Audio support in SB450 south bridge */
  248. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  249. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  250. /* Defines for Nvidia HDA support */
  251. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  252. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  253. #define NVIDIA_HDA_ISTRM_COH 0x4d
  254. #define NVIDIA_HDA_OSTRM_COH 0x4c
  255. #define NVIDIA_HDA_ENABLE_COHBIT 0x01
  256. /* Defines for Intel SCH HDA snoop control */
  257. #define INTEL_SCH_HDA_DEVC 0x78
  258. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  259. /* Define IN stream 0 FIFO size offset in VIA controller */
  260. #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
  261. /* Define VIA HD Audio Device ID*/
  262. #define VIA_HDAC_DEVICE_ID 0x3288
  263. /* HD Audio class code */
  264. #define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
  265. /*
  266. */
  267. struct azx_dev {
  268. struct snd_dma_buffer bdl; /* BDL buffer */
  269. u32 *posbuf; /* position buffer pointer */
  270. unsigned int bufsize; /* size of the play buffer in bytes */
  271. unsigned int period_bytes; /* size of the period in bytes */
  272. unsigned int frags; /* number for period in the play buffer */
  273. unsigned int fifo_size; /* FIFO size */
  274. void __iomem *sd_addr; /* stream descriptor pointer */
  275. u32 sd_int_sta_mask; /* stream int status mask */
  276. /* pcm support */
  277. struct snd_pcm_substream *substream; /* assigned substream,
  278. * set in PCM open
  279. */
  280. unsigned int format_val; /* format value to be set in the
  281. * controller and the codec
  282. */
  283. unsigned char stream_tag; /* assigned stream */
  284. unsigned char index; /* stream index */
  285. unsigned int opened :1;
  286. unsigned int running :1;
  287. unsigned int irq_pending :1;
  288. unsigned int irq_ignore :1;
  289. /*
  290. * For VIA:
  291. * A flag to ensure DMA position is 0
  292. * when link position is not greater than FIFO size
  293. */
  294. unsigned int insufficient :1;
  295. };
  296. /* CORB/RIRB */
  297. struct azx_rb {
  298. u32 *buf; /* CORB/RIRB buffer
  299. * Each CORB entry is 4byte, RIRB is 8byte
  300. */
  301. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  302. /* for RIRB */
  303. unsigned short rp, wp; /* read/write pointers */
  304. int cmds; /* number of pending requests */
  305. u32 res; /* last read value */
  306. };
  307. struct azx {
  308. struct snd_card *card;
  309. struct pci_dev *pci;
  310. int dev_index;
  311. /* chip type specific */
  312. int driver_type;
  313. int playback_streams;
  314. int playback_index_offset;
  315. int capture_streams;
  316. int capture_index_offset;
  317. int num_streams;
  318. /* pci resources */
  319. unsigned long addr;
  320. void __iomem *remap_addr;
  321. int irq;
  322. /* locks */
  323. spinlock_t reg_lock;
  324. struct mutex open_mutex;
  325. /* streams (x num_streams) */
  326. struct azx_dev *azx_dev;
  327. /* PCM */
  328. struct snd_pcm *pcm[AZX_MAX_PCMS];
  329. /* HD codec */
  330. unsigned short codec_mask;
  331. int codec_probe_mask; /* copied from probe_mask option */
  332. struct hda_bus *bus;
  333. /* CORB/RIRB */
  334. struct azx_rb corb;
  335. struct azx_rb rirb;
  336. /* CORB/RIRB and position buffers */
  337. struct snd_dma_buffer rb;
  338. struct snd_dma_buffer posbuf;
  339. /* flags */
  340. int position_fix;
  341. unsigned int running :1;
  342. unsigned int initialized :1;
  343. unsigned int single_cmd :1;
  344. unsigned int polling_mode :1;
  345. unsigned int msi :1;
  346. unsigned int irq_pending_warned :1;
  347. unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
  348. unsigned int probing :1; /* codec probing phase */
  349. /* for debugging */
  350. unsigned int last_cmd; /* last issued command (to sync) */
  351. /* for pending irqs */
  352. struct work_struct irq_pending_work;
  353. /* reboot notifier (for mysterious hangup problem at power-down) */
  354. struct notifier_block reboot_notifier;
  355. };
  356. /* driver types */
  357. enum {
  358. AZX_DRIVER_ICH,
  359. AZX_DRIVER_SCH,
  360. AZX_DRIVER_ATI,
  361. AZX_DRIVER_ATIHDMI,
  362. AZX_DRIVER_VIA,
  363. AZX_DRIVER_SIS,
  364. AZX_DRIVER_ULI,
  365. AZX_DRIVER_NVIDIA,
  366. AZX_DRIVER_TERA,
  367. AZX_DRIVER_GENERIC,
  368. AZX_NUM_DRIVERS, /* keep this as last entry */
  369. };
  370. static char *driver_short_names[] __devinitdata = {
  371. [AZX_DRIVER_ICH] = "HDA Intel",
  372. [AZX_DRIVER_SCH] = "HDA Intel MID",
  373. [AZX_DRIVER_ATI] = "HDA ATI SB",
  374. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  375. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  376. [AZX_DRIVER_SIS] = "HDA SIS966",
  377. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  378. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  379. [AZX_DRIVER_TERA] = "HDA Teradici",
  380. [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
  381. };
  382. /*
  383. * macros for easy use
  384. */
  385. #define azx_writel(chip,reg,value) \
  386. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  387. #define azx_readl(chip,reg) \
  388. readl((chip)->remap_addr + ICH6_REG_##reg)
  389. #define azx_writew(chip,reg,value) \
  390. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  391. #define azx_readw(chip,reg) \
  392. readw((chip)->remap_addr + ICH6_REG_##reg)
  393. #define azx_writeb(chip,reg,value) \
  394. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  395. #define azx_readb(chip,reg) \
  396. readb((chip)->remap_addr + ICH6_REG_##reg)
  397. #define azx_sd_writel(dev,reg,value) \
  398. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  399. #define azx_sd_readl(dev,reg) \
  400. readl((dev)->sd_addr + ICH6_REG_##reg)
  401. #define azx_sd_writew(dev,reg,value) \
  402. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  403. #define azx_sd_readw(dev,reg) \
  404. readw((dev)->sd_addr + ICH6_REG_##reg)
  405. #define azx_sd_writeb(dev,reg,value) \
  406. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  407. #define azx_sd_readb(dev,reg) \
  408. readb((dev)->sd_addr + ICH6_REG_##reg)
  409. /* for pcm support */
  410. #define get_azx_dev(substream) (substream->runtime->private_data)
  411. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  412. /*
  413. * Interface for HD codec
  414. */
  415. /*
  416. * CORB / RIRB interface
  417. */
  418. static int azx_alloc_cmd_io(struct azx *chip)
  419. {
  420. int err;
  421. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  422. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  423. snd_dma_pci_data(chip->pci),
  424. PAGE_SIZE, &chip->rb);
  425. if (err < 0) {
  426. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  427. return err;
  428. }
  429. return 0;
  430. }
  431. static void azx_init_cmd_io(struct azx *chip)
  432. {
  433. /* CORB set up */
  434. chip->corb.addr = chip->rb.addr;
  435. chip->corb.buf = (u32 *)chip->rb.area;
  436. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  437. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  438. /* set the corb size to 256 entries (ULI requires explicitly) */
  439. azx_writeb(chip, CORBSIZE, 0x02);
  440. /* set the corb write pointer to 0 */
  441. azx_writew(chip, CORBWP, 0);
  442. /* reset the corb hw read pointer */
  443. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  444. /* enable corb dma */
  445. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  446. /* RIRB set up */
  447. chip->rirb.addr = chip->rb.addr + 2048;
  448. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  449. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  450. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  451. /* set the rirb size to 256 entries (ULI requires explicitly) */
  452. azx_writeb(chip, RIRBSIZE, 0x02);
  453. /* reset the rirb hw write pointer */
  454. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  455. /* set N=1, get RIRB response interrupt for new entry */
  456. azx_writew(chip, RINTCNT, 1);
  457. /* enable rirb dma and response irq */
  458. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  459. chip->rirb.rp = chip->rirb.cmds = 0;
  460. }
  461. static void azx_free_cmd_io(struct azx *chip)
  462. {
  463. /* disable ringbuffer DMAs */
  464. azx_writeb(chip, RIRBCTL, 0);
  465. azx_writeb(chip, CORBCTL, 0);
  466. }
  467. /* send a command */
  468. static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
  469. {
  470. struct azx *chip = bus->private_data;
  471. unsigned int wp;
  472. /* add command to corb */
  473. wp = azx_readb(chip, CORBWP);
  474. wp++;
  475. wp %= ICH6_MAX_CORB_ENTRIES;
  476. spin_lock_irq(&chip->reg_lock);
  477. chip->rirb.cmds++;
  478. chip->corb.buf[wp] = cpu_to_le32(val);
  479. azx_writel(chip, CORBWP, wp);
  480. spin_unlock_irq(&chip->reg_lock);
  481. return 0;
  482. }
  483. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  484. /* retrieve RIRB entry - called from interrupt handler */
  485. static void azx_update_rirb(struct azx *chip)
  486. {
  487. unsigned int rp, wp;
  488. u32 res, res_ex;
  489. wp = azx_readb(chip, RIRBWP);
  490. if (wp == chip->rirb.wp)
  491. return;
  492. chip->rirb.wp = wp;
  493. while (chip->rirb.rp != wp) {
  494. chip->rirb.rp++;
  495. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  496. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  497. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  498. res = le32_to_cpu(chip->rirb.buf[rp]);
  499. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  500. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  501. else if (chip->rirb.cmds) {
  502. chip->rirb.res = res;
  503. smp_wmb();
  504. chip->rirb.cmds--;
  505. }
  506. }
  507. }
  508. /* receive a response */
  509. static unsigned int azx_rirb_get_response(struct hda_bus *bus)
  510. {
  511. struct azx *chip = bus->private_data;
  512. unsigned long timeout;
  513. again:
  514. timeout = jiffies + msecs_to_jiffies(1000);
  515. for (;;) {
  516. if (chip->polling_mode) {
  517. spin_lock_irq(&chip->reg_lock);
  518. azx_update_rirb(chip);
  519. spin_unlock_irq(&chip->reg_lock);
  520. }
  521. if (!chip->rirb.cmds) {
  522. smp_rmb();
  523. return chip->rirb.res; /* the last value */
  524. }
  525. if (time_after(jiffies, timeout))
  526. break;
  527. if (bus->needs_damn_long_delay)
  528. msleep(2); /* temporary workaround */
  529. else {
  530. udelay(10);
  531. cond_resched();
  532. }
  533. }
  534. if (chip->msi) {
  535. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  536. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  537. free_irq(chip->irq, chip);
  538. chip->irq = -1;
  539. pci_disable_msi(chip->pci);
  540. chip->msi = 0;
  541. if (azx_acquire_irq(chip, 1) < 0)
  542. return -1;
  543. goto again;
  544. }
  545. if (!chip->polling_mode) {
  546. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  547. "switching to polling mode: last cmd=0x%08x\n",
  548. chip->last_cmd);
  549. chip->polling_mode = 1;
  550. goto again;
  551. }
  552. if (chip->probing) {
  553. /* If this critical timeout happens during the codec probing
  554. * phase, this is likely an access to a non-existing codec
  555. * slot. Better to return an error and reset the system.
  556. */
  557. return -1;
  558. }
  559. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  560. "switching to single_cmd mode: last cmd=0x%08x\n",
  561. chip->last_cmd);
  562. chip->rirb.rp = azx_readb(chip, RIRBWP);
  563. chip->rirb.cmds = 0;
  564. /* switch to single_cmd mode */
  565. chip->single_cmd = 1;
  566. azx_free_cmd_io(chip);
  567. return -1;
  568. }
  569. /*
  570. * Use the single immediate command instead of CORB/RIRB for simplicity
  571. *
  572. * Note: according to Intel, this is not preferred use. The command was
  573. * intended for the BIOS only, and may get confused with unsolicited
  574. * responses. So, we shouldn't use it for normal operation from the
  575. * driver.
  576. * I left the codes, however, for debugging/testing purposes.
  577. */
  578. /* send a command */
  579. static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
  580. {
  581. struct azx *chip = bus->private_data;
  582. int timeout = 50;
  583. while (timeout--) {
  584. /* check ICB busy bit */
  585. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  586. /* Clear IRV valid bit */
  587. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  588. ICH6_IRS_VALID);
  589. azx_writel(chip, IC, val);
  590. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  591. ICH6_IRS_BUSY);
  592. return 0;
  593. }
  594. udelay(1);
  595. }
  596. if (printk_ratelimit())
  597. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  598. azx_readw(chip, IRS), val);
  599. return -EIO;
  600. }
  601. /* receive a response */
  602. static unsigned int azx_single_get_response(struct hda_bus *bus)
  603. {
  604. struct azx *chip = bus->private_data;
  605. int timeout = 50;
  606. while (timeout--) {
  607. /* check IRV busy bit */
  608. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  609. return azx_readl(chip, IR);
  610. udelay(1);
  611. }
  612. if (printk_ratelimit())
  613. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  614. azx_readw(chip, IRS));
  615. return (unsigned int)-1;
  616. }
  617. /*
  618. * The below are the main callbacks from hda_codec.
  619. *
  620. * They are just the skeleton to call sub-callbacks according to the
  621. * current setting of chip->single_cmd.
  622. */
  623. /* send a command */
  624. static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
  625. {
  626. struct azx *chip = bus->private_data;
  627. chip->last_cmd = val;
  628. if (chip->single_cmd)
  629. return azx_single_send_cmd(bus, val);
  630. else
  631. return azx_corb_send_cmd(bus, val);
  632. }
  633. /* get a response */
  634. static unsigned int azx_get_response(struct hda_bus *bus)
  635. {
  636. struct azx *chip = bus->private_data;
  637. if (chip->single_cmd)
  638. return azx_single_get_response(bus);
  639. else
  640. return azx_rirb_get_response(bus);
  641. }
  642. #ifdef CONFIG_SND_HDA_POWER_SAVE
  643. static void azx_power_notify(struct hda_bus *bus);
  644. #endif
  645. /* reset codec link */
  646. static int azx_reset(struct azx *chip)
  647. {
  648. int count;
  649. /* clear STATESTS */
  650. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  651. /* reset controller */
  652. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  653. count = 50;
  654. while (azx_readb(chip, GCTL) && --count)
  655. msleep(1);
  656. /* delay for >= 100us for codec PLL to settle per spec
  657. * Rev 0.9 section 5.5.1
  658. */
  659. msleep(1);
  660. /* Bring controller out of reset */
  661. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  662. count = 50;
  663. while (!azx_readb(chip, GCTL) && --count)
  664. msleep(1);
  665. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  666. msleep(1);
  667. /* check to see if controller is ready */
  668. if (!azx_readb(chip, GCTL)) {
  669. snd_printd("azx_reset: controller not ready!\n");
  670. return -EBUSY;
  671. }
  672. /* Accept unsolicited responses */
  673. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  674. /* detect codecs */
  675. if (!chip->codec_mask) {
  676. chip->codec_mask = azx_readw(chip, STATESTS);
  677. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  678. }
  679. return 0;
  680. }
  681. /*
  682. * Lowlevel interface
  683. */
  684. /* enable interrupts */
  685. static void azx_int_enable(struct azx *chip)
  686. {
  687. /* enable controller CIE and GIE */
  688. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  689. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  690. }
  691. /* disable interrupts */
  692. static void azx_int_disable(struct azx *chip)
  693. {
  694. int i;
  695. /* disable interrupts in stream descriptor */
  696. for (i = 0; i < chip->num_streams; i++) {
  697. struct azx_dev *azx_dev = &chip->azx_dev[i];
  698. azx_sd_writeb(azx_dev, SD_CTL,
  699. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  700. }
  701. /* disable SIE for all streams */
  702. azx_writeb(chip, INTCTL, 0);
  703. /* disable controller CIE and GIE */
  704. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  705. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  706. }
  707. /* clear interrupts */
  708. static void azx_int_clear(struct azx *chip)
  709. {
  710. int i;
  711. /* clear stream status */
  712. for (i = 0; i < chip->num_streams; i++) {
  713. struct azx_dev *azx_dev = &chip->azx_dev[i];
  714. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  715. }
  716. /* clear STATESTS */
  717. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  718. /* clear rirb status */
  719. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  720. /* clear int status */
  721. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  722. }
  723. /* start a stream */
  724. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  725. {
  726. /*
  727. * Before stream start, initialize parameter
  728. */
  729. azx_dev->insufficient = 1;
  730. /* enable SIE */
  731. azx_writeb(chip, INTCTL,
  732. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  733. /* set DMA start and interrupt mask */
  734. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  735. SD_CTL_DMA_START | SD_INT_MASK);
  736. }
  737. /* stop DMA */
  738. static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
  739. {
  740. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  741. ~(SD_CTL_DMA_START | SD_INT_MASK));
  742. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  743. }
  744. /* stop a stream */
  745. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  746. {
  747. azx_stream_clear(chip, azx_dev);
  748. /* disable SIE */
  749. azx_writeb(chip, INTCTL,
  750. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  751. }
  752. /*
  753. * reset and start the controller registers
  754. */
  755. static void azx_init_chip(struct azx *chip)
  756. {
  757. if (chip->initialized)
  758. return;
  759. /* reset controller */
  760. azx_reset(chip);
  761. /* initialize interrupts */
  762. azx_int_clear(chip);
  763. azx_int_enable(chip);
  764. /* initialize the codec command I/O */
  765. if (!chip->single_cmd)
  766. azx_init_cmd_io(chip);
  767. /* program the position buffer */
  768. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  769. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  770. chip->initialized = 1;
  771. }
  772. /*
  773. * initialize the PCI registers
  774. */
  775. /* update bits in a PCI register byte */
  776. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  777. unsigned char mask, unsigned char val)
  778. {
  779. unsigned char data;
  780. pci_read_config_byte(pci, reg, &data);
  781. data &= ~mask;
  782. data |= (val & mask);
  783. pci_write_config_byte(pci, reg, data);
  784. }
  785. static void azx_init_pci(struct azx *chip)
  786. {
  787. unsigned short snoop;
  788. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  789. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  790. * Ensuring these bits are 0 clears playback static on some HD Audio
  791. * codecs
  792. */
  793. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  794. switch (chip->driver_type) {
  795. case AZX_DRIVER_ATI:
  796. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  797. update_pci_byte(chip->pci,
  798. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  799. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  800. break;
  801. case AZX_DRIVER_NVIDIA:
  802. /* For NVIDIA HDA, enable snoop */
  803. update_pci_byte(chip->pci,
  804. NVIDIA_HDA_TRANSREG_ADDR,
  805. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  806. update_pci_byte(chip->pci,
  807. NVIDIA_HDA_ISTRM_COH,
  808. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  809. update_pci_byte(chip->pci,
  810. NVIDIA_HDA_OSTRM_COH,
  811. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  812. break;
  813. case AZX_DRIVER_SCH:
  814. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  815. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  816. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  817. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  818. pci_read_config_word(chip->pci,
  819. INTEL_SCH_HDA_DEVC, &snoop);
  820. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  821. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  822. ? "Failed" : "OK");
  823. }
  824. break;
  825. }
  826. }
  827. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  828. /*
  829. * interrupt handler
  830. */
  831. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  832. {
  833. struct azx *chip = dev_id;
  834. struct azx_dev *azx_dev;
  835. u32 status;
  836. int i;
  837. spin_lock(&chip->reg_lock);
  838. status = azx_readl(chip, INTSTS);
  839. if (status == 0) {
  840. spin_unlock(&chip->reg_lock);
  841. return IRQ_NONE;
  842. }
  843. for (i = 0; i < chip->num_streams; i++) {
  844. azx_dev = &chip->azx_dev[i];
  845. if (status & azx_dev->sd_int_sta_mask) {
  846. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  847. if (!azx_dev->substream || !azx_dev->running)
  848. continue;
  849. /* ignore the first dummy IRQ (due to pos_adj) */
  850. if (azx_dev->irq_ignore) {
  851. azx_dev->irq_ignore = 0;
  852. continue;
  853. }
  854. /* check whether this IRQ is really acceptable */
  855. if (azx_position_ok(chip, azx_dev)) {
  856. azx_dev->irq_pending = 0;
  857. spin_unlock(&chip->reg_lock);
  858. snd_pcm_period_elapsed(azx_dev->substream);
  859. spin_lock(&chip->reg_lock);
  860. } else if (chip->bus && chip->bus->workq) {
  861. /* bogus IRQ, process it later */
  862. azx_dev->irq_pending = 1;
  863. queue_work(chip->bus->workq,
  864. &chip->irq_pending_work);
  865. }
  866. }
  867. }
  868. /* clear rirb int */
  869. status = azx_readb(chip, RIRBSTS);
  870. if (status & RIRB_INT_MASK) {
  871. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  872. azx_update_rirb(chip);
  873. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  874. }
  875. #if 0
  876. /* clear state status int */
  877. if (azx_readb(chip, STATESTS) & 0x04)
  878. azx_writeb(chip, STATESTS, 0x04);
  879. #endif
  880. spin_unlock(&chip->reg_lock);
  881. return IRQ_HANDLED;
  882. }
  883. /*
  884. * set up a BDL entry
  885. */
  886. static int setup_bdle(struct snd_pcm_substream *substream,
  887. struct azx_dev *azx_dev, u32 **bdlp,
  888. int ofs, int size, int with_ioc)
  889. {
  890. u32 *bdl = *bdlp;
  891. while (size > 0) {
  892. dma_addr_t addr;
  893. int chunk;
  894. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  895. return -EINVAL;
  896. addr = snd_pcm_sgbuf_get_addr(substream, ofs);
  897. /* program the address field of the BDL entry */
  898. bdl[0] = cpu_to_le32((u32)addr);
  899. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  900. /* program the size field of the BDL entry */
  901. chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
  902. bdl[2] = cpu_to_le32(chunk);
  903. /* program the IOC to enable interrupt
  904. * only when the whole fragment is processed
  905. */
  906. size -= chunk;
  907. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  908. bdl += 4;
  909. azx_dev->frags++;
  910. ofs += chunk;
  911. }
  912. *bdlp = bdl;
  913. return ofs;
  914. }
  915. /*
  916. * set up BDL entries
  917. */
  918. static int azx_setup_periods(struct azx *chip,
  919. struct snd_pcm_substream *substream,
  920. struct azx_dev *azx_dev)
  921. {
  922. u32 *bdl;
  923. int i, ofs, periods, period_bytes;
  924. int pos_adj;
  925. /* reset BDL address */
  926. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  927. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  928. period_bytes = azx_dev->period_bytes;
  929. periods = azx_dev->bufsize / period_bytes;
  930. /* program the initial BDL entries */
  931. bdl = (u32 *)azx_dev->bdl.area;
  932. ofs = 0;
  933. azx_dev->frags = 0;
  934. azx_dev->irq_ignore = 0;
  935. pos_adj = bdl_pos_adj[chip->dev_index];
  936. if (pos_adj > 0) {
  937. struct snd_pcm_runtime *runtime = substream->runtime;
  938. int pos_align = pos_adj;
  939. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  940. if (!pos_adj)
  941. pos_adj = pos_align;
  942. else
  943. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  944. pos_align;
  945. pos_adj = frames_to_bytes(runtime, pos_adj);
  946. if (pos_adj >= period_bytes) {
  947. snd_printk(KERN_WARNING "Too big adjustment %d\n",
  948. bdl_pos_adj[chip->dev_index]);
  949. pos_adj = 0;
  950. } else {
  951. ofs = setup_bdle(substream, azx_dev,
  952. &bdl, ofs, pos_adj, 1);
  953. if (ofs < 0)
  954. goto error;
  955. azx_dev->irq_ignore = 1;
  956. }
  957. } else
  958. pos_adj = 0;
  959. for (i = 0; i < periods; i++) {
  960. if (i == periods - 1 && pos_adj)
  961. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  962. period_bytes - pos_adj, 0);
  963. else
  964. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  965. period_bytes, 1);
  966. if (ofs < 0)
  967. goto error;
  968. }
  969. return 0;
  970. error:
  971. snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
  972. azx_dev->bufsize, period_bytes);
  973. return -EINVAL;
  974. }
  975. /* reset stream */
  976. static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
  977. {
  978. unsigned char val;
  979. int timeout;
  980. azx_stream_clear(chip, azx_dev);
  981. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  982. SD_CTL_STREAM_RESET);
  983. udelay(3);
  984. timeout = 300;
  985. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  986. --timeout)
  987. ;
  988. val &= ~SD_CTL_STREAM_RESET;
  989. azx_sd_writeb(azx_dev, SD_CTL, val);
  990. udelay(3);
  991. timeout = 300;
  992. /* waiting for hardware to report that the stream is out of reset */
  993. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  994. --timeout)
  995. ;
  996. }
  997. /*
  998. * set up the SD for streaming
  999. */
  1000. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  1001. {
  1002. /* make sure the run bit is zero for SD */
  1003. azx_stream_clear(chip, azx_dev);
  1004. /* program the stream_tag */
  1005. azx_sd_writel(azx_dev, SD_CTL,
  1006. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  1007. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  1008. /* program the length of samples in cyclic buffer */
  1009. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  1010. /* program the stream format */
  1011. /* this value needs to be the same as the one programmed */
  1012. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  1013. /* program the stream LVI (last valid index) of the BDL */
  1014. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  1015. /* program the BDL address */
  1016. /* lower BDL address */
  1017. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  1018. /* upper BDL address */
  1019. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  1020. /* enable the position buffer */
  1021. if (chip->position_fix == POS_FIX_POSBUF ||
  1022. chip->position_fix == POS_FIX_AUTO ||
  1023. chip->via_dmapos_patch) {
  1024. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  1025. azx_writel(chip, DPLBASE,
  1026. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  1027. }
  1028. /* set the interrupt enable bits in the descriptor control register */
  1029. azx_sd_writel(azx_dev, SD_CTL,
  1030. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  1031. return 0;
  1032. }
  1033. /*
  1034. * Probe the given codec address
  1035. */
  1036. static int probe_codec(struct azx *chip, int addr)
  1037. {
  1038. unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
  1039. (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
  1040. unsigned int res;
  1041. chip->probing = 1;
  1042. azx_send_cmd(chip->bus, cmd);
  1043. res = azx_get_response(chip->bus);
  1044. chip->probing = 0;
  1045. if (res == -1)
  1046. return -EIO;
  1047. snd_printdd("hda_intel: codec #%d probed OK\n", addr);
  1048. return 0;
  1049. }
  1050. static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
  1051. struct hda_pcm *cpcm);
  1052. static void azx_stop_chip(struct azx *chip);
  1053. /*
  1054. * Codec initialization
  1055. */
  1056. /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
  1057. static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
  1058. [AZX_DRIVER_TERA] = 1,
  1059. };
  1060. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  1061. int no_init)
  1062. {
  1063. struct hda_bus_template bus_temp;
  1064. int c, codecs, err;
  1065. int max_slots;
  1066. memset(&bus_temp, 0, sizeof(bus_temp));
  1067. bus_temp.private_data = chip;
  1068. bus_temp.modelname = model;
  1069. bus_temp.pci = chip->pci;
  1070. bus_temp.ops.command = azx_send_cmd;
  1071. bus_temp.ops.get_response = azx_get_response;
  1072. bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
  1073. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1074. bus_temp.power_save = &power_save;
  1075. bus_temp.ops.pm_notify = azx_power_notify;
  1076. #endif
  1077. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1078. if (err < 0)
  1079. return err;
  1080. if (chip->driver_type == AZX_DRIVER_NVIDIA)
  1081. chip->bus->needs_damn_long_delay = 1;
  1082. codecs = 0;
  1083. max_slots = azx_max_codecs[chip->driver_type];
  1084. if (!max_slots)
  1085. max_slots = AZX_MAX_CODECS;
  1086. /* First try to probe all given codec slots */
  1087. for (c = 0; c < max_slots; c++) {
  1088. if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
  1089. if (probe_codec(chip, c) < 0) {
  1090. /* Some BIOSen give you wrong codec addresses
  1091. * that don't exist
  1092. */
  1093. snd_printk(KERN_WARNING
  1094. "hda_intel: Codec #%d probe error; "
  1095. "disabling it...\n", c);
  1096. chip->codec_mask &= ~(1 << c);
  1097. /* More badly, accessing to a non-existing
  1098. * codec often screws up the controller chip,
  1099. * and distrubs the further communications.
  1100. * Thus if an error occurs during probing,
  1101. * better to reset the controller chip to
  1102. * get back to the sanity state.
  1103. */
  1104. azx_stop_chip(chip);
  1105. azx_init_chip(chip);
  1106. }
  1107. }
  1108. }
  1109. /* Then create codec instances */
  1110. for (c = 0; c < max_slots; c++) {
  1111. if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
  1112. struct hda_codec *codec;
  1113. err = snd_hda_codec_new(chip->bus, c, !no_init, &codec);
  1114. if (err < 0)
  1115. continue;
  1116. codecs++;
  1117. }
  1118. }
  1119. if (!codecs) {
  1120. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1121. return -ENXIO;
  1122. }
  1123. return 0;
  1124. }
  1125. /*
  1126. * PCM support
  1127. */
  1128. /* assign a stream for the PCM */
  1129. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  1130. {
  1131. int dev, i, nums;
  1132. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1133. dev = chip->playback_index_offset;
  1134. nums = chip->playback_streams;
  1135. } else {
  1136. dev = chip->capture_index_offset;
  1137. nums = chip->capture_streams;
  1138. }
  1139. for (i = 0; i < nums; i++, dev++)
  1140. if (!chip->azx_dev[dev].opened) {
  1141. chip->azx_dev[dev].opened = 1;
  1142. return &chip->azx_dev[dev];
  1143. }
  1144. return NULL;
  1145. }
  1146. /* release the assigned stream */
  1147. static inline void azx_release_device(struct azx_dev *azx_dev)
  1148. {
  1149. azx_dev->opened = 0;
  1150. }
  1151. static struct snd_pcm_hardware azx_pcm_hw = {
  1152. .info = (SNDRV_PCM_INFO_MMAP |
  1153. SNDRV_PCM_INFO_INTERLEAVED |
  1154. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1155. SNDRV_PCM_INFO_MMAP_VALID |
  1156. /* No full-resume yet implemented */
  1157. /* SNDRV_PCM_INFO_RESUME |*/
  1158. SNDRV_PCM_INFO_PAUSE |
  1159. SNDRV_PCM_INFO_SYNC_START),
  1160. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1161. .rates = SNDRV_PCM_RATE_48000,
  1162. .rate_min = 48000,
  1163. .rate_max = 48000,
  1164. .channels_min = 2,
  1165. .channels_max = 2,
  1166. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1167. .period_bytes_min = 128,
  1168. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1169. .periods_min = 2,
  1170. .periods_max = AZX_MAX_FRAG,
  1171. .fifo_size = 0,
  1172. };
  1173. struct azx_pcm {
  1174. struct azx *chip;
  1175. struct hda_codec *codec;
  1176. struct hda_pcm_stream *hinfo[2];
  1177. };
  1178. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1179. {
  1180. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1181. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1182. struct azx *chip = apcm->chip;
  1183. struct azx_dev *azx_dev;
  1184. struct snd_pcm_runtime *runtime = substream->runtime;
  1185. unsigned long flags;
  1186. int err;
  1187. mutex_lock(&chip->open_mutex);
  1188. azx_dev = azx_assign_device(chip, substream->stream);
  1189. if (azx_dev == NULL) {
  1190. mutex_unlock(&chip->open_mutex);
  1191. return -EBUSY;
  1192. }
  1193. runtime->hw = azx_pcm_hw;
  1194. runtime->hw.channels_min = hinfo->channels_min;
  1195. runtime->hw.channels_max = hinfo->channels_max;
  1196. runtime->hw.formats = hinfo->formats;
  1197. runtime->hw.rates = hinfo->rates;
  1198. snd_pcm_limit_hw_rates(runtime);
  1199. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1200. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1201. 128);
  1202. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1203. 128);
  1204. snd_hda_power_up(apcm->codec);
  1205. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1206. if (err < 0) {
  1207. azx_release_device(azx_dev);
  1208. snd_hda_power_down(apcm->codec);
  1209. mutex_unlock(&chip->open_mutex);
  1210. return err;
  1211. }
  1212. spin_lock_irqsave(&chip->reg_lock, flags);
  1213. azx_dev->substream = substream;
  1214. azx_dev->running = 0;
  1215. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1216. runtime->private_data = azx_dev;
  1217. snd_pcm_set_sync(substream);
  1218. mutex_unlock(&chip->open_mutex);
  1219. azx_stream_reset(chip, azx_dev);
  1220. return 0;
  1221. }
  1222. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1223. {
  1224. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1225. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1226. struct azx *chip = apcm->chip;
  1227. struct azx_dev *azx_dev = get_azx_dev(substream);
  1228. unsigned long flags;
  1229. mutex_lock(&chip->open_mutex);
  1230. spin_lock_irqsave(&chip->reg_lock, flags);
  1231. azx_dev->substream = NULL;
  1232. azx_dev->running = 0;
  1233. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1234. azx_release_device(azx_dev);
  1235. hinfo->ops.close(hinfo, apcm->codec, substream);
  1236. snd_hda_power_down(apcm->codec);
  1237. mutex_unlock(&chip->open_mutex);
  1238. return 0;
  1239. }
  1240. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1241. struct snd_pcm_hw_params *hw_params)
  1242. {
  1243. struct azx_dev *azx_dev = get_azx_dev(substream);
  1244. azx_dev->bufsize = 0;
  1245. azx_dev->period_bytes = 0;
  1246. azx_dev->format_val = 0;
  1247. return snd_pcm_lib_malloc_pages(substream,
  1248. params_buffer_bytes(hw_params));
  1249. }
  1250. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1251. {
  1252. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1253. struct azx_dev *azx_dev = get_azx_dev(substream);
  1254. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1255. /* reset BDL address */
  1256. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1257. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1258. azx_sd_writel(azx_dev, SD_CTL, 0);
  1259. azx_dev->bufsize = 0;
  1260. azx_dev->period_bytes = 0;
  1261. azx_dev->format_val = 0;
  1262. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1263. return snd_pcm_lib_free_pages(substream);
  1264. }
  1265. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1266. {
  1267. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1268. struct azx *chip = apcm->chip;
  1269. struct azx_dev *azx_dev = get_azx_dev(substream);
  1270. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1271. struct snd_pcm_runtime *runtime = substream->runtime;
  1272. unsigned int bufsize, period_bytes, format_val;
  1273. int err;
  1274. format_val = snd_hda_calc_stream_format(runtime->rate,
  1275. runtime->channels,
  1276. runtime->format,
  1277. hinfo->maxbps);
  1278. if (!format_val) {
  1279. snd_printk(KERN_ERR SFX
  1280. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1281. runtime->rate, runtime->channels, runtime->format);
  1282. return -EINVAL;
  1283. }
  1284. bufsize = snd_pcm_lib_buffer_bytes(substream);
  1285. period_bytes = snd_pcm_lib_period_bytes(substream);
  1286. snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1287. bufsize, format_val);
  1288. if (bufsize != azx_dev->bufsize ||
  1289. period_bytes != azx_dev->period_bytes ||
  1290. format_val != azx_dev->format_val) {
  1291. azx_dev->bufsize = bufsize;
  1292. azx_dev->period_bytes = period_bytes;
  1293. azx_dev->format_val = format_val;
  1294. err = azx_setup_periods(chip, substream, azx_dev);
  1295. if (err < 0)
  1296. return err;
  1297. }
  1298. azx_setup_controller(chip, azx_dev);
  1299. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1300. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1301. else
  1302. azx_dev->fifo_size = 0;
  1303. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1304. azx_dev->format_val, substream);
  1305. }
  1306. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1307. {
  1308. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1309. struct azx *chip = apcm->chip;
  1310. struct azx_dev *azx_dev;
  1311. struct snd_pcm_substream *s;
  1312. int start, nsync = 0, sbits = 0;
  1313. int nwait, timeout;
  1314. switch (cmd) {
  1315. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1316. case SNDRV_PCM_TRIGGER_RESUME:
  1317. case SNDRV_PCM_TRIGGER_START:
  1318. start = 1;
  1319. break;
  1320. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1321. case SNDRV_PCM_TRIGGER_SUSPEND:
  1322. case SNDRV_PCM_TRIGGER_STOP:
  1323. start = 0;
  1324. break;
  1325. default:
  1326. return -EINVAL;
  1327. }
  1328. snd_pcm_group_for_each_entry(s, substream) {
  1329. if (s->pcm->card != substream->pcm->card)
  1330. continue;
  1331. azx_dev = get_azx_dev(s);
  1332. sbits |= 1 << azx_dev->index;
  1333. nsync++;
  1334. snd_pcm_trigger_done(s, substream);
  1335. }
  1336. spin_lock(&chip->reg_lock);
  1337. if (nsync > 1) {
  1338. /* first, set SYNC bits of corresponding streams */
  1339. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1340. }
  1341. snd_pcm_group_for_each_entry(s, substream) {
  1342. if (s->pcm->card != substream->pcm->card)
  1343. continue;
  1344. azx_dev = get_azx_dev(s);
  1345. if (start)
  1346. azx_stream_start(chip, azx_dev);
  1347. else
  1348. azx_stream_stop(chip, azx_dev);
  1349. azx_dev->running = start;
  1350. }
  1351. spin_unlock(&chip->reg_lock);
  1352. if (start) {
  1353. if (nsync == 1)
  1354. return 0;
  1355. /* wait until all FIFOs get ready */
  1356. for (timeout = 5000; timeout; timeout--) {
  1357. nwait = 0;
  1358. snd_pcm_group_for_each_entry(s, substream) {
  1359. if (s->pcm->card != substream->pcm->card)
  1360. continue;
  1361. azx_dev = get_azx_dev(s);
  1362. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1363. SD_STS_FIFO_READY))
  1364. nwait++;
  1365. }
  1366. if (!nwait)
  1367. break;
  1368. cpu_relax();
  1369. }
  1370. } else {
  1371. /* wait until all RUN bits are cleared */
  1372. for (timeout = 5000; timeout; timeout--) {
  1373. nwait = 0;
  1374. snd_pcm_group_for_each_entry(s, substream) {
  1375. if (s->pcm->card != substream->pcm->card)
  1376. continue;
  1377. azx_dev = get_azx_dev(s);
  1378. if (azx_sd_readb(azx_dev, SD_CTL) &
  1379. SD_CTL_DMA_START)
  1380. nwait++;
  1381. }
  1382. if (!nwait)
  1383. break;
  1384. cpu_relax();
  1385. }
  1386. }
  1387. if (nsync > 1) {
  1388. spin_lock(&chip->reg_lock);
  1389. /* reset SYNC bits */
  1390. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1391. spin_unlock(&chip->reg_lock);
  1392. }
  1393. return 0;
  1394. }
  1395. /* get the current DMA position with correction on VIA chips */
  1396. static unsigned int azx_via_get_position(struct azx *chip,
  1397. struct azx_dev *azx_dev)
  1398. {
  1399. unsigned int link_pos, mini_pos, bound_pos;
  1400. unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
  1401. unsigned int fifo_size;
  1402. link_pos = azx_sd_readl(azx_dev, SD_LPIB);
  1403. if (azx_dev->index >= 4) {
  1404. /* Playback, no problem using link position */
  1405. return link_pos;
  1406. }
  1407. /* Capture */
  1408. /* For new chipset,
  1409. * use mod to get the DMA position just like old chipset
  1410. */
  1411. mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
  1412. mod_dma_pos %= azx_dev->period_bytes;
  1413. /* azx_dev->fifo_size can't get FIFO size of in stream.
  1414. * Get from base address + offset.
  1415. */
  1416. fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
  1417. if (azx_dev->insufficient) {
  1418. /* Link position never gather than FIFO size */
  1419. if (link_pos <= fifo_size)
  1420. return 0;
  1421. azx_dev->insufficient = 0;
  1422. }
  1423. if (link_pos <= fifo_size)
  1424. mini_pos = azx_dev->bufsize + link_pos - fifo_size;
  1425. else
  1426. mini_pos = link_pos - fifo_size;
  1427. /* Find nearest previous boudary */
  1428. mod_mini_pos = mini_pos % azx_dev->period_bytes;
  1429. mod_link_pos = link_pos % azx_dev->period_bytes;
  1430. if (mod_link_pos >= fifo_size)
  1431. bound_pos = link_pos - mod_link_pos;
  1432. else if (mod_dma_pos >= mod_mini_pos)
  1433. bound_pos = mini_pos - mod_mini_pos;
  1434. else {
  1435. bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
  1436. if (bound_pos >= azx_dev->bufsize)
  1437. bound_pos = 0;
  1438. }
  1439. /* Calculate real DMA position we want */
  1440. return bound_pos + mod_dma_pos;
  1441. }
  1442. static unsigned int azx_get_position(struct azx *chip,
  1443. struct azx_dev *azx_dev)
  1444. {
  1445. unsigned int pos;
  1446. if (chip->via_dmapos_patch)
  1447. pos = azx_via_get_position(chip, azx_dev);
  1448. else if (chip->position_fix == POS_FIX_POSBUF ||
  1449. chip->position_fix == POS_FIX_AUTO) {
  1450. /* use the position buffer */
  1451. pos = le32_to_cpu(*azx_dev->posbuf);
  1452. } else {
  1453. /* read LPIB */
  1454. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1455. }
  1456. if (pos >= azx_dev->bufsize)
  1457. pos = 0;
  1458. return pos;
  1459. }
  1460. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1461. {
  1462. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1463. struct azx *chip = apcm->chip;
  1464. struct azx_dev *azx_dev = get_azx_dev(substream);
  1465. return bytes_to_frames(substream->runtime,
  1466. azx_get_position(chip, azx_dev));
  1467. }
  1468. /*
  1469. * Check whether the current DMA position is acceptable for updating
  1470. * periods. Returns non-zero if it's OK.
  1471. *
  1472. * Many HD-audio controllers appear pretty inaccurate about
  1473. * the update-IRQ timing. The IRQ is issued before actually the
  1474. * data is processed. So, we need to process it afterwords in a
  1475. * workqueue.
  1476. */
  1477. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1478. {
  1479. unsigned int pos;
  1480. pos = azx_get_position(chip, azx_dev);
  1481. if (chip->position_fix == POS_FIX_AUTO) {
  1482. if (!pos) {
  1483. printk(KERN_WARNING
  1484. "hda-intel: Invalid position buffer, "
  1485. "using LPIB read method instead.\n");
  1486. chip->position_fix = POS_FIX_LPIB;
  1487. pos = azx_get_position(chip, azx_dev);
  1488. } else
  1489. chip->position_fix = POS_FIX_POSBUF;
  1490. }
  1491. if (!bdl_pos_adj[chip->dev_index])
  1492. return 1; /* no delayed ack */
  1493. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1494. return 0; /* NG - it's below the period boundary */
  1495. return 1; /* OK, it's fine */
  1496. }
  1497. /*
  1498. * The work for pending PCM period updates.
  1499. */
  1500. static void azx_irq_pending_work(struct work_struct *work)
  1501. {
  1502. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1503. int i, pending;
  1504. if (!chip->irq_pending_warned) {
  1505. printk(KERN_WARNING
  1506. "hda-intel: IRQ timing workaround is activated "
  1507. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1508. chip->card->number);
  1509. chip->irq_pending_warned = 1;
  1510. }
  1511. for (;;) {
  1512. pending = 0;
  1513. spin_lock_irq(&chip->reg_lock);
  1514. for (i = 0; i < chip->num_streams; i++) {
  1515. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1516. if (!azx_dev->irq_pending ||
  1517. !azx_dev->substream ||
  1518. !azx_dev->running)
  1519. continue;
  1520. if (azx_position_ok(chip, azx_dev)) {
  1521. azx_dev->irq_pending = 0;
  1522. spin_unlock(&chip->reg_lock);
  1523. snd_pcm_period_elapsed(azx_dev->substream);
  1524. spin_lock(&chip->reg_lock);
  1525. } else
  1526. pending++;
  1527. }
  1528. spin_unlock_irq(&chip->reg_lock);
  1529. if (!pending)
  1530. return;
  1531. cond_resched();
  1532. }
  1533. }
  1534. /* clear irq_pending flags and assure no on-going workq */
  1535. static void azx_clear_irq_pending(struct azx *chip)
  1536. {
  1537. int i;
  1538. spin_lock_irq(&chip->reg_lock);
  1539. for (i = 0; i < chip->num_streams; i++)
  1540. chip->azx_dev[i].irq_pending = 0;
  1541. spin_unlock_irq(&chip->reg_lock);
  1542. }
  1543. static struct snd_pcm_ops azx_pcm_ops = {
  1544. .open = azx_pcm_open,
  1545. .close = azx_pcm_close,
  1546. .ioctl = snd_pcm_lib_ioctl,
  1547. .hw_params = azx_pcm_hw_params,
  1548. .hw_free = azx_pcm_hw_free,
  1549. .prepare = azx_pcm_prepare,
  1550. .trigger = azx_pcm_trigger,
  1551. .pointer = azx_pcm_pointer,
  1552. .page = snd_pcm_sgbuf_ops_page,
  1553. };
  1554. static void azx_pcm_free(struct snd_pcm *pcm)
  1555. {
  1556. struct azx_pcm *apcm = pcm->private_data;
  1557. if (apcm) {
  1558. apcm->chip->pcm[pcm->device] = NULL;
  1559. kfree(apcm);
  1560. }
  1561. }
  1562. static int
  1563. azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
  1564. struct hda_pcm *cpcm)
  1565. {
  1566. struct azx *chip = bus->private_data;
  1567. struct snd_pcm *pcm;
  1568. struct azx_pcm *apcm;
  1569. int pcm_dev = cpcm->device;
  1570. int s, err;
  1571. if (pcm_dev >= AZX_MAX_PCMS) {
  1572. snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
  1573. pcm_dev);
  1574. return -EINVAL;
  1575. }
  1576. if (chip->pcm[pcm_dev]) {
  1577. snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
  1578. return -EBUSY;
  1579. }
  1580. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1581. cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
  1582. cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
  1583. &pcm);
  1584. if (err < 0)
  1585. return err;
  1586. strcpy(pcm->name, cpcm->name);
  1587. apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
  1588. if (apcm == NULL)
  1589. return -ENOMEM;
  1590. apcm->chip = chip;
  1591. apcm->codec = codec;
  1592. pcm->private_data = apcm;
  1593. pcm->private_free = azx_pcm_free;
  1594. if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
  1595. pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
  1596. chip->pcm[pcm_dev] = pcm;
  1597. cpcm->pcm = pcm;
  1598. for (s = 0; s < 2; s++) {
  1599. apcm->hinfo[s] = &cpcm->stream[s];
  1600. if (cpcm->stream[s].substreams)
  1601. snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
  1602. }
  1603. /* buffer pre-allocation */
  1604. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1605. snd_dma_pci_data(chip->pci),
  1606. 1024 * 64, 32 * 1024 * 1024);
  1607. return 0;
  1608. }
  1609. /*
  1610. * mixer creation - all stuff is implemented in hda module
  1611. */
  1612. static int __devinit azx_mixer_create(struct azx *chip)
  1613. {
  1614. return snd_hda_build_controls(chip->bus);
  1615. }
  1616. /*
  1617. * initialize SD streams
  1618. */
  1619. static int __devinit azx_init_stream(struct azx *chip)
  1620. {
  1621. int i;
  1622. /* initialize each stream (aka device)
  1623. * assign the starting bdl address to each stream (device)
  1624. * and initialize
  1625. */
  1626. for (i = 0; i < chip->num_streams; i++) {
  1627. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1628. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1629. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1630. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1631. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1632. azx_dev->sd_int_sta_mask = 1 << i;
  1633. /* stream tag: must be non-zero and unique */
  1634. azx_dev->index = i;
  1635. azx_dev->stream_tag = i + 1;
  1636. }
  1637. return 0;
  1638. }
  1639. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1640. {
  1641. if (request_irq(chip->pci->irq, azx_interrupt,
  1642. chip->msi ? 0 : IRQF_SHARED,
  1643. "HDA Intel", chip)) {
  1644. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1645. "disabling device\n", chip->pci->irq);
  1646. if (do_disconnect)
  1647. snd_card_disconnect(chip->card);
  1648. return -1;
  1649. }
  1650. chip->irq = chip->pci->irq;
  1651. pci_intx(chip->pci, !chip->msi);
  1652. return 0;
  1653. }
  1654. static void azx_stop_chip(struct azx *chip)
  1655. {
  1656. if (!chip->initialized)
  1657. return;
  1658. /* disable interrupts */
  1659. azx_int_disable(chip);
  1660. azx_int_clear(chip);
  1661. /* disable CORB/RIRB */
  1662. azx_free_cmd_io(chip);
  1663. /* disable position buffer */
  1664. azx_writel(chip, DPLBASE, 0);
  1665. azx_writel(chip, DPUBASE, 0);
  1666. chip->initialized = 0;
  1667. }
  1668. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1669. /* power-up/down the controller */
  1670. static void azx_power_notify(struct hda_bus *bus)
  1671. {
  1672. struct azx *chip = bus->private_data;
  1673. struct hda_codec *c;
  1674. int power_on = 0;
  1675. list_for_each_entry(c, &bus->codec_list, list) {
  1676. if (c->power_on) {
  1677. power_on = 1;
  1678. break;
  1679. }
  1680. }
  1681. if (power_on)
  1682. azx_init_chip(chip);
  1683. else if (chip->running && power_save_controller)
  1684. azx_stop_chip(chip);
  1685. }
  1686. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1687. #ifdef CONFIG_PM
  1688. /*
  1689. * power management
  1690. */
  1691. static int snd_hda_codecs_inuse(struct hda_bus *bus)
  1692. {
  1693. struct hda_codec *codec;
  1694. list_for_each_entry(codec, &bus->codec_list, list) {
  1695. if (snd_hda_codec_needs_resume(codec))
  1696. return 1;
  1697. }
  1698. return 0;
  1699. }
  1700. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1701. {
  1702. struct snd_card *card = pci_get_drvdata(pci);
  1703. struct azx *chip = card->private_data;
  1704. int i;
  1705. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1706. azx_clear_irq_pending(chip);
  1707. for (i = 0; i < AZX_MAX_PCMS; i++)
  1708. snd_pcm_suspend_all(chip->pcm[i]);
  1709. if (chip->initialized)
  1710. snd_hda_suspend(chip->bus, state);
  1711. azx_stop_chip(chip);
  1712. if (chip->irq >= 0) {
  1713. free_irq(chip->irq, chip);
  1714. chip->irq = -1;
  1715. }
  1716. if (chip->msi)
  1717. pci_disable_msi(chip->pci);
  1718. pci_disable_device(pci);
  1719. pci_save_state(pci);
  1720. pci_set_power_state(pci, pci_choose_state(pci, state));
  1721. return 0;
  1722. }
  1723. static int azx_resume(struct pci_dev *pci)
  1724. {
  1725. struct snd_card *card = pci_get_drvdata(pci);
  1726. struct azx *chip = card->private_data;
  1727. pci_set_power_state(pci, PCI_D0);
  1728. pci_restore_state(pci);
  1729. if (pci_enable_device(pci) < 0) {
  1730. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1731. "disabling device\n");
  1732. snd_card_disconnect(card);
  1733. return -EIO;
  1734. }
  1735. pci_set_master(pci);
  1736. if (chip->msi)
  1737. if (pci_enable_msi(pci) < 0)
  1738. chip->msi = 0;
  1739. if (azx_acquire_irq(chip, 1) < 0)
  1740. return -EIO;
  1741. azx_init_pci(chip);
  1742. if (snd_hda_codecs_inuse(chip->bus))
  1743. azx_init_chip(chip);
  1744. snd_hda_resume(chip->bus);
  1745. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1746. return 0;
  1747. }
  1748. #endif /* CONFIG_PM */
  1749. /*
  1750. * reboot notifier for hang-up problem at power-down
  1751. */
  1752. static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
  1753. {
  1754. struct azx *chip = container_of(nb, struct azx, reboot_notifier);
  1755. azx_stop_chip(chip);
  1756. return NOTIFY_OK;
  1757. }
  1758. static void azx_notifier_register(struct azx *chip)
  1759. {
  1760. chip->reboot_notifier.notifier_call = azx_halt;
  1761. register_reboot_notifier(&chip->reboot_notifier);
  1762. }
  1763. static void azx_notifier_unregister(struct azx *chip)
  1764. {
  1765. if (chip->reboot_notifier.notifier_call)
  1766. unregister_reboot_notifier(&chip->reboot_notifier);
  1767. }
  1768. /*
  1769. * destructor
  1770. */
  1771. static int azx_free(struct azx *chip)
  1772. {
  1773. int i;
  1774. azx_notifier_unregister(chip);
  1775. if (chip->initialized) {
  1776. azx_clear_irq_pending(chip);
  1777. for (i = 0; i < chip->num_streams; i++)
  1778. azx_stream_stop(chip, &chip->azx_dev[i]);
  1779. azx_stop_chip(chip);
  1780. }
  1781. if (chip->irq >= 0)
  1782. free_irq(chip->irq, (void*)chip);
  1783. if (chip->msi)
  1784. pci_disable_msi(chip->pci);
  1785. if (chip->remap_addr)
  1786. iounmap(chip->remap_addr);
  1787. if (chip->azx_dev) {
  1788. for (i = 0; i < chip->num_streams; i++)
  1789. if (chip->azx_dev[i].bdl.area)
  1790. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1791. }
  1792. if (chip->rb.area)
  1793. snd_dma_free_pages(&chip->rb);
  1794. if (chip->posbuf.area)
  1795. snd_dma_free_pages(&chip->posbuf);
  1796. pci_release_regions(chip->pci);
  1797. pci_disable_device(chip->pci);
  1798. kfree(chip->azx_dev);
  1799. kfree(chip);
  1800. return 0;
  1801. }
  1802. static int azx_dev_free(struct snd_device *device)
  1803. {
  1804. return azx_free(device->device_data);
  1805. }
  1806. /*
  1807. * white/black-listing for position_fix
  1808. */
  1809. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1810. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1811. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1812. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1813. {}
  1814. };
  1815. static int __devinit check_position_fix(struct azx *chip, int fix)
  1816. {
  1817. const struct snd_pci_quirk *q;
  1818. switch (fix) {
  1819. case POS_FIX_LPIB:
  1820. case POS_FIX_POSBUF:
  1821. return fix;
  1822. }
  1823. /* Check VIA/ATI HD Audio Controller exist */
  1824. switch (chip->driver_type) {
  1825. case AZX_DRIVER_VIA:
  1826. case AZX_DRIVER_ATI:
  1827. chip->via_dmapos_patch = 1;
  1828. /* Use link position directly, avoid any transfer problem. */
  1829. return POS_FIX_LPIB;
  1830. }
  1831. chip->via_dmapos_patch = 0;
  1832. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1833. if (q) {
  1834. printk(KERN_INFO
  1835. "hda_intel: position_fix set to %d "
  1836. "for device %04x:%04x\n",
  1837. q->value, q->subvendor, q->subdevice);
  1838. return q->value;
  1839. }
  1840. return POS_FIX_AUTO;
  1841. }
  1842. /*
  1843. * black-lists for probe_mask
  1844. */
  1845. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1846. /* Thinkpad often breaks the controller communication when accessing
  1847. * to the non-working (or non-existing) modem codec slot.
  1848. */
  1849. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1850. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1851. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1852. /* broken BIOS */
  1853. SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
  1854. /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
  1855. SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
  1856. /* forced codec slots */
  1857. SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
  1858. {}
  1859. };
  1860. #define AZX_FORCE_CODEC_MASK 0x100
  1861. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1862. {
  1863. const struct snd_pci_quirk *q;
  1864. chip->codec_probe_mask = probe_mask[dev];
  1865. if (chip->codec_probe_mask == -1) {
  1866. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1867. if (q) {
  1868. printk(KERN_INFO
  1869. "hda_intel: probe_mask set to 0x%x "
  1870. "for device %04x:%04x\n",
  1871. q->value, q->subvendor, q->subdevice);
  1872. chip->codec_probe_mask = q->value;
  1873. }
  1874. }
  1875. /* check forced option */
  1876. if (chip->codec_probe_mask != -1 &&
  1877. (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
  1878. chip->codec_mask = chip->codec_probe_mask & 0xff;
  1879. printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
  1880. chip->codec_mask);
  1881. }
  1882. }
  1883. /*
  1884. * constructor
  1885. */
  1886. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1887. int dev, int driver_type,
  1888. struct azx **rchip)
  1889. {
  1890. struct azx *chip;
  1891. int i, err;
  1892. unsigned short gcap;
  1893. static struct snd_device_ops ops = {
  1894. .dev_free = azx_dev_free,
  1895. };
  1896. *rchip = NULL;
  1897. err = pci_enable_device(pci);
  1898. if (err < 0)
  1899. return err;
  1900. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1901. if (!chip) {
  1902. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1903. pci_disable_device(pci);
  1904. return -ENOMEM;
  1905. }
  1906. spin_lock_init(&chip->reg_lock);
  1907. mutex_init(&chip->open_mutex);
  1908. chip->card = card;
  1909. chip->pci = pci;
  1910. chip->irq = -1;
  1911. chip->driver_type = driver_type;
  1912. chip->msi = enable_msi;
  1913. chip->dev_index = dev;
  1914. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  1915. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1916. check_probe_mask(chip, dev);
  1917. chip->single_cmd = single_cmd;
  1918. if (bdl_pos_adj[dev] < 0) {
  1919. switch (chip->driver_type) {
  1920. case AZX_DRIVER_ICH:
  1921. bdl_pos_adj[dev] = 1;
  1922. break;
  1923. default:
  1924. bdl_pos_adj[dev] = 32;
  1925. break;
  1926. }
  1927. }
  1928. #if BITS_PER_LONG != 64
  1929. /* Fix up base address on ULI M5461 */
  1930. if (chip->driver_type == AZX_DRIVER_ULI) {
  1931. u16 tmp3;
  1932. pci_read_config_word(pci, 0x40, &tmp3);
  1933. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1934. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1935. }
  1936. #endif
  1937. err = pci_request_regions(pci, "ICH HD audio");
  1938. if (err < 0) {
  1939. kfree(chip);
  1940. pci_disable_device(pci);
  1941. return err;
  1942. }
  1943. chip->addr = pci_resource_start(pci, 0);
  1944. chip->remap_addr = pci_ioremap_bar(pci, 0);
  1945. if (chip->remap_addr == NULL) {
  1946. snd_printk(KERN_ERR SFX "ioremap error\n");
  1947. err = -ENXIO;
  1948. goto errout;
  1949. }
  1950. if (chip->msi)
  1951. if (pci_enable_msi(pci) < 0)
  1952. chip->msi = 0;
  1953. if (azx_acquire_irq(chip, 0) < 0) {
  1954. err = -EBUSY;
  1955. goto errout;
  1956. }
  1957. pci_set_master(pci);
  1958. synchronize_irq(chip->irq);
  1959. gcap = azx_readw(chip, GCAP);
  1960. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1961. /* ATI chips seems buggy about 64bit DMA addresses */
  1962. if (chip->driver_type == AZX_DRIVER_ATI)
  1963. gcap &= ~0x01;
  1964. /* allow 64bit DMA address if supported by H/W */
  1965. if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
  1966. pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
  1967. else {
  1968. pci_set_dma_mask(pci, DMA_32BIT_MASK);
  1969. pci_set_consistent_dma_mask(pci, DMA_32BIT_MASK);
  1970. }
  1971. /* read number of streams from GCAP register instead of using
  1972. * hardcoded value
  1973. */
  1974. chip->capture_streams = (gcap >> 8) & 0x0f;
  1975. chip->playback_streams = (gcap >> 12) & 0x0f;
  1976. if (!chip->playback_streams && !chip->capture_streams) {
  1977. /* gcap didn't give any info, switching to old method */
  1978. switch (chip->driver_type) {
  1979. case AZX_DRIVER_ULI:
  1980. chip->playback_streams = ULI_NUM_PLAYBACK;
  1981. chip->capture_streams = ULI_NUM_CAPTURE;
  1982. break;
  1983. case AZX_DRIVER_ATIHDMI:
  1984. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1985. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1986. break;
  1987. case AZX_DRIVER_GENERIC:
  1988. default:
  1989. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1990. chip->capture_streams = ICH6_NUM_CAPTURE;
  1991. break;
  1992. }
  1993. }
  1994. chip->capture_index_offset = 0;
  1995. chip->playback_index_offset = chip->capture_streams;
  1996. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1997. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1998. GFP_KERNEL);
  1999. if (!chip->azx_dev) {
  2000. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  2001. goto errout;
  2002. }
  2003. for (i = 0; i < chip->num_streams; i++) {
  2004. /* allocate memory for the BDL for each stream */
  2005. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  2006. snd_dma_pci_data(chip->pci),
  2007. BDL_SIZE, &chip->azx_dev[i].bdl);
  2008. if (err < 0) {
  2009. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  2010. goto errout;
  2011. }
  2012. }
  2013. /* allocate memory for the position buffer */
  2014. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  2015. snd_dma_pci_data(chip->pci),
  2016. chip->num_streams * 8, &chip->posbuf);
  2017. if (err < 0) {
  2018. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  2019. goto errout;
  2020. }
  2021. /* allocate CORB/RIRB */
  2022. if (!chip->single_cmd) {
  2023. err = azx_alloc_cmd_io(chip);
  2024. if (err < 0)
  2025. goto errout;
  2026. }
  2027. /* initialize streams */
  2028. azx_init_stream(chip);
  2029. /* initialize chip */
  2030. azx_init_pci(chip);
  2031. azx_init_chip(chip);
  2032. /* codec detection */
  2033. if (!chip->codec_mask) {
  2034. snd_printk(KERN_ERR SFX "no codecs found!\n");
  2035. err = -ENODEV;
  2036. goto errout;
  2037. }
  2038. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  2039. if (err <0) {
  2040. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  2041. goto errout;
  2042. }
  2043. strcpy(card->driver, "HDA-Intel");
  2044. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  2045. sprintf(card->longname, "%s at 0x%lx irq %i",
  2046. card->shortname, chip->addr, chip->irq);
  2047. *rchip = chip;
  2048. return 0;
  2049. errout:
  2050. azx_free(chip);
  2051. return err;
  2052. }
  2053. static void power_down_all_codecs(struct azx *chip)
  2054. {
  2055. #ifdef CONFIG_SND_HDA_POWER_SAVE
  2056. /* The codecs were powered up in snd_hda_codec_new().
  2057. * Now all initialization done, so turn them down if possible
  2058. */
  2059. struct hda_codec *codec;
  2060. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  2061. snd_hda_power_down(codec);
  2062. }
  2063. #endif
  2064. }
  2065. static int __devinit azx_probe(struct pci_dev *pci,
  2066. const struct pci_device_id *pci_id)
  2067. {
  2068. static int dev;
  2069. struct snd_card *card;
  2070. struct azx *chip;
  2071. int err;
  2072. if (dev >= SNDRV_CARDS)
  2073. return -ENODEV;
  2074. if (!enable[dev]) {
  2075. dev++;
  2076. return -ENOENT;
  2077. }
  2078. err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
  2079. if (err < 0) {
  2080. snd_printk(KERN_ERR SFX "Error creating card!\n");
  2081. return err;
  2082. }
  2083. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  2084. if (err < 0)
  2085. goto out_free;
  2086. card->private_data = chip;
  2087. /* create codec instances */
  2088. err = azx_codec_create(chip, model[dev], probe_only[dev]);
  2089. if (err < 0)
  2090. goto out_free;
  2091. /* create PCM streams */
  2092. err = snd_hda_build_pcms(chip->bus);
  2093. if (err < 0)
  2094. goto out_free;
  2095. /* create mixer controls */
  2096. err = azx_mixer_create(chip);
  2097. if (err < 0)
  2098. goto out_free;
  2099. snd_card_set_dev(card, &pci->dev);
  2100. err = snd_card_register(card);
  2101. if (err < 0)
  2102. goto out_free;
  2103. pci_set_drvdata(pci, card);
  2104. chip->running = 1;
  2105. power_down_all_codecs(chip);
  2106. azx_notifier_register(chip);
  2107. dev++;
  2108. return err;
  2109. out_free:
  2110. snd_card_free(card);
  2111. return err;
  2112. }
  2113. static void __devexit azx_remove(struct pci_dev *pci)
  2114. {
  2115. snd_card_free(pci_get_drvdata(pci));
  2116. pci_set_drvdata(pci, NULL);
  2117. }
  2118. /* PCI IDs */
  2119. static struct pci_device_id azx_ids[] = {
  2120. /* ICH 6..10 */
  2121. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  2122. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  2123. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  2124. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  2125. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  2126. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  2127. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  2128. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  2129. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  2130. /* PCH */
  2131. { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
  2132. /* SCH */
  2133. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  2134. /* ATI SB 450/600 */
  2135. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  2136. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  2137. /* ATI HDMI */
  2138. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  2139. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  2140. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  2141. { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
  2142. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  2143. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  2144. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  2145. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  2146. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  2147. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  2148. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  2149. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  2150. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  2151. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  2152. /* VIA VT8251/VT8237A */
  2153. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  2154. /* SIS966 */
  2155. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  2156. /* ULI M5461 */
  2157. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2158. /* NVIDIA MCP */
  2159. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2160. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2161. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2162. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2163. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2164. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2165. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2166. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2167. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2168. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2169. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2170. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2171. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2172. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2173. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2174. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2175. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2176. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2177. { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
  2178. { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
  2179. { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
  2180. { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
  2181. /* Teradici */
  2182. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2183. /* AMD Generic, PCI class code and Vendor ID for HD Audio */
  2184. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
  2185. .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
  2186. .class_mask = 0xffffff,
  2187. .driver_data = AZX_DRIVER_GENERIC },
  2188. { 0, }
  2189. };
  2190. MODULE_DEVICE_TABLE(pci, azx_ids);
  2191. /* pci_driver definition */
  2192. static struct pci_driver driver = {
  2193. .name = "HDA Intel",
  2194. .id_table = azx_ids,
  2195. .probe = azx_probe,
  2196. .remove = __devexit_p(azx_remove),
  2197. #ifdef CONFIG_PM
  2198. .suspend = azx_suspend,
  2199. .resume = azx_resume,
  2200. #endif
  2201. };
  2202. static int __init alsa_card_azx_init(void)
  2203. {
  2204. return pci_register_driver(&driver);
  2205. }
  2206. static void __exit alsa_card_azx_exit(void)
  2207. {
  2208. pci_unregister_driver(&driver);
  2209. }
  2210. module_init(alsa_card_azx_init)
  2211. module_exit(alsa_card_azx_exit)