musb_regs.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * MUSB OTG driver register defines
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. #ifndef __MUSB_REGS_H__
  35. #define __MUSB_REGS_H__
  36. #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
  37. /*
  38. * MUSB Register bits
  39. */
  40. /* POWER */
  41. #define MUSB_POWER_ISOUPDATE 0x80
  42. #define MUSB_POWER_SOFTCONN 0x40
  43. #define MUSB_POWER_HSENAB 0x20
  44. #define MUSB_POWER_HSMODE 0x10
  45. #define MUSB_POWER_RESET 0x08
  46. #define MUSB_POWER_RESUME 0x04
  47. #define MUSB_POWER_SUSPENDM 0x02
  48. #define MUSB_POWER_ENSUSPEND 0x01
  49. /* INTRUSB */
  50. #define MUSB_INTR_SUSPEND 0x01
  51. #define MUSB_INTR_RESUME 0x02
  52. #define MUSB_INTR_RESET 0x04
  53. #define MUSB_INTR_BABBLE 0x04
  54. #define MUSB_INTR_SOF 0x08
  55. #define MUSB_INTR_CONNECT 0x10
  56. #define MUSB_INTR_DISCONNECT 0x20
  57. #define MUSB_INTR_SESSREQ 0x40
  58. #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
  59. /* DEVCTL */
  60. #define MUSB_DEVCTL_BDEVICE 0x80
  61. #define MUSB_DEVCTL_FSDEV 0x40
  62. #define MUSB_DEVCTL_LSDEV 0x20
  63. #define MUSB_DEVCTL_VBUS 0x18
  64. #define MUSB_DEVCTL_VBUS_SHIFT 3
  65. #define MUSB_DEVCTL_HM 0x04
  66. #define MUSB_DEVCTL_HR 0x02
  67. #define MUSB_DEVCTL_SESSION 0x01
  68. /* TESTMODE */
  69. #define MUSB_TEST_FORCE_HOST 0x80
  70. #define MUSB_TEST_FIFO_ACCESS 0x40
  71. #define MUSB_TEST_FORCE_FS 0x20
  72. #define MUSB_TEST_FORCE_HS 0x10
  73. #define MUSB_TEST_PACKET 0x08
  74. #define MUSB_TEST_K 0x04
  75. #define MUSB_TEST_J 0x02
  76. #define MUSB_TEST_SE0_NAK 0x01
  77. /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
  78. #define MUSB_FIFOSZ_DPB 0x10
  79. /* Allocation size (8, 16, 32, ... 4096) */
  80. #define MUSB_FIFOSZ_SIZE 0x0f
  81. /* CSR0 */
  82. #define MUSB_CSR0_FLUSHFIFO 0x0100
  83. #define MUSB_CSR0_TXPKTRDY 0x0002
  84. #define MUSB_CSR0_RXPKTRDY 0x0001
  85. /* CSR0 in Peripheral mode */
  86. #define MUSB_CSR0_P_SVDSETUPEND 0x0080
  87. #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
  88. #define MUSB_CSR0_P_SENDSTALL 0x0020
  89. #define MUSB_CSR0_P_SETUPEND 0x0010
  90. #define MUSB_CSR0_P_DATAEND 0x0008
  91. #define MUSB_CSR0_P_SENTSTALL 0x0004
  92. /* CSR0 in Host mode */
  93. #define MUSB_CSR0_H_DIS_PING 0x0800
  94. #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
  95. #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
  96. #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
  97. #define MUSB_CSR0_H_STATUSPKT 0x0040
  98. #define MUSB_CSR0_H_REQPKT 0x0020
  99. #define MUSB_CSR0_H_ERROR 0x0010
  100. #define MUSB_CSR0_H_SETUPPKT 0x0008
  101. #define MUSB_CSR0_H_RXSTALL 0x0004
  102. /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
  103. #define MUSB_CSR0_P_WZC_BITS \
  104. (MUSB_CSR0_P_SENTSTALL)
  105. #define MUSB_CSR0_H_WZC_BITS \
  106. (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
  107. | MUSB_CSR0_RXPKTRDY)
  108. /* TxType/RxType */
  109. #define MUSB_TYPE_SPEED 0xc0
  110. #define MUSB_TYPE_SPEED_SHIFT 6
  111. #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
  112. #define MUSB_TYPE_PROTO_SHIFT 4
  113. #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
  114. /* CONFIGDATA */
  115. #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
  116. #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
  117. #define MUSB_CONFIGDATA_BIGENDIAN 0x20
  118. #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  119. #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  120. #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
  121. #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  122. #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
  123. /* TXCSR in Peripheral and Host mode */
  124. #define MUSB_TXCSR_AUTOSET 0x8000
  125. #define MUSB_TXCSR_DMAENAB 0x1000
  126. #define MUSB_TXCSR_FRCDATATOG 0x0800
  127. #define MUSB_TXCSR_DMAMODE 0x0400
  128. #define MUSB_TXCSR_CLRDATATOG 0x0040
  129. #define MUSB_TXCSR_FLUSHFIFO 0x0008
  130. #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
  131. #define MUSB_TXCSR_TXPKTRDY 0x0001
  132. /* TXCSR in Peripheral mode */
  133. #define MUSB_TXCSR_P_ISO 0x4000
  134. #define MUSB_TXCSR_P_INCOMPTX 0x0080
  135. #define MUSB_TXCSR_P_SENTSTALL 0x0020
  136. #define MUSB_TXCSR_P_SENDSTALL 0x0010
  137. #define MUSB_TXCSR_P_UNDERRUN 0x0004
  138. /* TXCSR in Host mode */
  139. #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
  140. #define MUSB_TXCSR_H_DATATOGGLE 0x0100
  141. #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
  142. #define MUSB_TXCSR_H_RXSTALL 0x0020
  143. #define MUSB_TXCSR_H_ERROR 0x0004
  144. /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  145. #define MUSB_TXCSR_P_WZC_BITS \
  146. (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
  147. | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
  148. #define MUSB_TXCSR_H_WZC_BITS \
  149. (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
  150. | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
  151. /* RXCSR in Peripheral and Host mode */
  152. #define MUSB_RXCSR_AUTOCLEAR 0x8000
  153. #define MUSB_RXCSR_DMAENAB 0x2000
  154. #define MUSB_RXCSR_DISNYET 0x1000
  155. #define MUSB_RXCSR_PID_ERR 0x1000
  156. #define MUSB_RXCSR_DMAMODE 0x0800
  157. #define MUSB_RXCSR_INCOMPRX 0x0100
  158. #define MUSB_RXCSR_CLRDATATOG 0x0080
  159. #define MUSB_RXCSR_FLUSHFIFO 0x0010
  160. #define MUSB_RXCSR_DATAERROR 0x0008
  161. #define MUSB_RXCSR_FIFOFULL 0x0002
  162. #define MUSB_RXCSR_RXPKTRDY 0x0001
  163. /* RXCSR in Peripheral mode */
  164. #define MUSB_RXCSR_P_ISO 0x4000
  165. #define MUSB_RXCSR_P_SENTSTALL 0x0040
  166. #define MUSB_RXCSR_P_SENDSTALL 0x0020
  167. #define MUSB_RXCSR_P_OVERRUN 0x0004
  168. /* RXCSR in Host mode */
  169. #define MUSB_RXCSR_H_AUTOREQ 0x4000
  170. #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
  171. #define MUSB_RXCSR_H_DATATOGGLE 0x0200
  172. #define MUSB_RXCSR_H_RXSTALL 0x0040
  173. #define MUSB_RXCSR_H_REQPKT 0x0020
  174. #define MUSB_RXCSR_H_ERROR 0x0004
  175. /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  176. #define MUSB_RXCSR_P_WZC_BITS \
  177. (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
  178. | MUSB_RXCSR_RXPKTRDY)
  179. #define MUSB_RXCSR_H_WZC_BITS \
  180. (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
  181. | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
  182. /* HUBADDR */
  183. #define MUSB_HUBADDR_MULTI_TT 0x80
  184. #ifndef CONFIG_BLACKFIN
  185. /*
  186. * Common USB registers
  187. */
  188. #define MUSB_FADDR 0x00 /* 8-bit */
  189. #define MUSB_POWER 0x01 /* 8-bit */
  190. #define MUSB_INTRTX 0x02 /* 16-bit */
  191. #define MUSB_INTRRX 0x04
  192. #define MUSB_INTRTXE 0x06
  193. #define MUSB_INTRRXE 0x08
  194. #define MUSB_INTRUSB 0x0A /* 8 bit */
  195. #define MUSB_INTRUSBE 0x0B /* 8 bit */
  196. #define MUSB_FRAME 0x0C
  197. #define MUSB_INDEX 0x0E /* 8 bit */
  198. #define MUSB_TESTMODE 0x0F /* 8 bit */
  199. /* Get offset for a given FIFO from musb->mregs */
  200. #ifdef CONFIG_USB_TUSB6010
  201. #define MUSB_FIFO_OFFSET(epnum) (0x200 + ((epnum) * 0x20))
  202. #else
  203. #define MUSB_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
  204. #endif
  205. /*
  206. * Additional Control Registers
  207. */
  208. #define MUSB_DEVCTL 0x60 /* 8 bit */
  209. /* These are always controlled through the INDEX register */
  210. #define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
  211. #define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
  212. #define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
  213. #define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
  214. /* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
  215. #define MUSB_HWVERS 0x6C /* 8 bit */
  216. #define MUSB_EPINFO 0x78 /* 8 bit */
  217. #define MUSB_RAMINFO 0x79 /* 8 bit */
  218. #define MUSB_LINKINFO 0x7a /* 8 bit */
  219. #define MUSB_VPLEN 0x7b /* 8 bit */
  220. #define MUSB_HS_EOF1 0x7c /* 8 bit */
  221. #define MUSB_FS_EOF1 0x7d /* 8 bit */
  222. #define MUSB_LS_EOF1 0x7e /* 8 bit */
  223. /* Offsets to endpoint registers */
  224. #define MUSB_TXMAXP 0x00
  225. #define MUSB_TXCSR 0x02
  226. #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
  227. #define MUSB_RXMAXP 0x04
  228. #define MUSB_RXCSR 0x06
  229. #define MUSB_RXCOUNT 0x08
  230. #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
  231. #define MUSB_TXTYPE 0x0A
  232. #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
  233. #define MUSB_TXINTERVAL 0x0B
  234. #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
  235. #define MUSB_RXTYPE 0x0C
  236. #define MUSB_RXINTERVAL 0x0D
  237. #define MUSB_FIFOSIZE 0x0F
  238. #define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
  239. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  240. #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
  241. (0x10 + (_offset))
  242. /* Offsets to endpoint registers in flat models */
  243. #define MUSB_FLAT_OFFSET(_epnum, _offset) \
  244. (0x100 + (0x10*(_epnum)) + (_offset))
  245. #ifdef CONFIG_USB_TUSB6010
  246. /* TUSB6010 EP0 configuration register is special */
  247. #define MUSB_TUSB_OFFSET(_epnum, _offset) \
  248. (0x10 + _offset)
  249. #include "tusb6010.h" /* Needed "only" for TUSB_EP0_CONF */
  250. #endif
  251. #define MUSB_TXCSR_MODE 0x2000
  252. /* "bus control"/target registers, for host side multipoint (external hubs) */
  253. #define MUSB_TXFUNCADDR 0x00
  254. #define MUSB_TXHUBADDR 0x02
  255. #define MUSB_TXHUBPORT 0x03
  256. #define MUSB_RXFUNCADDR 0x04
  257. #define MUSB_RXHUBADDR 0x06
  258. #define MUSB_RXHUBPORT 0x07
  259. #define MUSB_BUSCTL_OFFSET(_epnum, _offset) \
  260. (0x80 + (8*(_epnum)) + (_offset))
  261. static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
  262. {
  263. musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
  264. }
  265. static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
  266. {
  267. musb_writew(mbase, MUSB_TXFIFOADD, c_off);
  268. }
  269. static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
  270. {
  271. musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
  272. }
  273. static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
  274. {
  275. musb_writew(mbase, MUSB_RXFIFOADD, c_off);
  276. }
  277. static inline u8 musb_read_configdata(void __iomem *mbase)
  278. {
  279. return musb_readb(mbase, 0x10 + MUSB_CONFIGDATA);
  280. }
  281. static inline u16 musb_read_hwvers(void __iomem *mbase)
  282. {
  283. return musb_readw(mbase, MUSB_HWVERS);
  284. }
  285. static inline void __iomem *musb_read_target_reg_base(u8 i, void __iomem *mbase)
  286. {
  287. return (MUSB_BUSCTL_OFFSET(i, 0) + mbase);
  288. }
  289. static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
  290. u8 qh_addr_reg)
  291. {
  292. musb_writeb(ep_target_regs, MUSB_RXFUNCADDR, qh_addr_reg);
  293. }
  294. static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
  295. u8 qh_h_addr_reg)
  296. {
  297. musb_writeb(ep_target_regs, MUSB_RXHUBADDR, qh_h_addr_reg);
  298. }
  299. static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
  300. u8 qh_h_port_reg)
  301. {
  302. musb_writeb(ep_target_regs, MUSB_RXHUBPORT, qh_h_port_reg);
  303. }
  304. static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
  305. u8 qh_addr_reg)
  306. {
  307. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR),
  308. qh_addr_reg);
  309. }
  310. static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
  311. u8 qh_addr_reg)
  312. {
  313. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR),
  314. qh_addr_reg);
  315. }
  316. static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
  317. u8 qh_h_port_reg)
  318. {
  319. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT),
  320. qh_h_port_reg);
  321. }
  322. #else /* CONFIG_BLACKFIN */
  323. #define USB_BASE USB_FADDR
  324. #define USB_OFFSET(reg) (reg - USB_BASE)
  325. /*
  326. * Common USB registers
  327. */
  328. #define MUSB_FADDR USB_OFFSET(USB_FADDR) /* 8-bit */
  329. #define MUSB_POWER USB_OFFSET(USB_POWER) /* 8-bit */
  330. #define MUSB_INTRTX USB_OFFSET(USB_INTRTX) /* 16-bit */
  331. #define MUSB_INTRRX USB_OFFSET(USB_INTRRX)
  332. #define MUSB_INTRTXE USB_OFFSET(USB_INTRTXE)
  333. #define MUSB_INTRRXE USB_OFFSET(USB_INTRRXE)
  334. #define MUSB_INTRUSB USB_OFFSET(USB_INTRUSB) /* 8 bit */
  335. #define MUSB_INTRUSBE USB_OFFSET(USB_INTRUSBE)/* 8 bit */
  336. #define MUSB_FRAME USB_OFFSET(USB_FRAME)
  337. #define MUSB_INDEX USB_OFFSET(USB_INDEX) /* 8 bit */
  338. #define MUSB_TESTMODE USB_OFFSET(USB_TESTMODE)/* 8 bit */
  339. /* Get offset for a given FIFO from musb->mregs */
  340. #define MUSB_FIFO_OFFSET(epnum) \
  341. (USB_OFFSET(USB_EP0_FIFO) + ((epnum) * 8))
  342. /*
  343. * Additional Control Registers
  344. */
  345. #define MUSB_DEVCTL USB_OFFSET(USB_OTG_DEV_CTL) /* 8 bit */
  346. #define MUSB_LINKINFO USB_OFFSET(USB_LINKINFO)/* 8 bit */
  347. #define MUSB_VPLEN USB_OFFSET(USB_VPLEN) /* 8 bit */
  348. #define MUSB_HS_EOF1 USB_OFFSET(USB_HS_EOF1) /* 8 bit */
  349. #define MUSB_FS_EOF1 USB_OFFSET(USB_FS_EOF1) /* 8 bit */
  350. #define MUSB_LS_EOF1 USB_OFFSET(USB_LS_EOF1) /* 8 bit */
  351. /* Offsets to endpoint registers */
  352. #define MUSB_TXMAXP 0x00
  353. #define MUSB_TXCSR 0x04
  354. #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
  355. #define MUSB_RXMAXP 0x08
  356. #define MUSB_RXCSR 0x0C
  357. #define MUSB_RXCOUNT 0x10
  358. #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
  359. #define MUSB_TXTYPE 0x14
  360. #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
  361. #define MUSB_TXINTERVAL 0x18
  362. #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
  363. #define MUSB_RXTYPE 0x1C
  364. #define MUSB_RXINTERVAL 0x20
  365. #define MUSB_TXCOUNT 0x28
  366. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  367. #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
  368. (0x40 + (_offset))
  369. /* Offsets to endpoint registers in flat models */
  370. #define MUSB_FLAT_OFFSET(_epnum, _offset) \
  371. (USB_OFFSET(USB_EP_NI0_TXMAXP) + (0x40 * (_epnum)) + (_offset))
  372. /* Not implemented - HW has seperate Tx/Rx FIFO */
  373. #define MUSB_TXCSR_MODE 0x0000
  374. /*
  375. * Dummy stub for clk framework, it will be removed
  376. * until Blackfin supports clk framework
  377. */
  378. #define clk_get(dev, id) NULL
  379. #define clk_put(clock) do {} while (0)
  380. #define clk_enable(clock) do {} while (0)
  381. #define clk_disable(clock) do {} while (0)
  382. static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
  383. {
  384. }
  385. static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
  386. {
  387. }
  388. static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
  389. {
  390. }
  391. static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
  392. {
  393. }
  394. static inline u8 musb_read_configdata(void __iomem *mbase)
  395. {
  396. return 0;
  397. }
  398. static inline u16 musb_read_hwvers(void __iomem *mbase)
  399. {
  400. return 0;
  401. }
  402. static inline u16 musb_read_target_reg_base(u8 i, void __iomem *mbase)
  403. {
  404. return 0;
  405. }
  406. static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
  407. u8 qh_addr_req)
  408. {
  409. }
  410. static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
  411. u8 qh_h_addr_reg)
  412. {
  413. }
  414. static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
  415. u8 qh_h_port_reg)
  416. {
  417. }
  418. static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
  419. u8 qh_addr_reg)
  420. {
  421. }
  422. static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
  423. u8 qh_addr_reg)
  424. {
  425. }
  426. static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
  427. u8 qh_h_port_reg)
  428. {
  429. }
  430. #endif /* CONFIG_BLACKFIN */
  431. #endif /* __MUSB_REGS_H__ */