sh-sci.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. #include <linux/serial_core.h>
  2. #include <asm/io.h>
  3. #include <linux/gpio.h>
  4. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  5. #include <asm/regs306x.h>
  6. #endif
  7. #if defined(CONFIG_H8S2678)
  8. #include <asm/regs267x.h>
  9. #endif
  10. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  11. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  12. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  13. defined(CONFIG_CPU_SUBTYPE_SH7709)
  14. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  15. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  16. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  17. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  18. # define SCIF0 0xA4400000
  19. # define SCIF2 0xA4410000
  20. # define SCSMR_Ir 0xA44A0000
  21. # define IRDA_SCIF SCIF0
  22. # define SCPCR 0xA4000116
  23. # define SCPDR 0xA4000136
  24. /* Set the clock source,
  25. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  26. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  27. */
  28. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  29. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  30. defined(CONFIG_CPU_SUBTYPE_SH7721)
  31. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  32. # define PORT_PTCR 0xA405011EUL
  33. # define PORT_PVCR 0xA4050122UL
  34. # define SCIF_ORER 0x0200 /* overrun error bit */
  35. #elif defined(CONFIG_SH_RTS7751R2D)
  36. # define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
  37. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  38. # define SCIF_ORER 0x0001 /* overrun error bit */
  39. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  40. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  41. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  42. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  43. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  44. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  45. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  46. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  47. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  48. # define SCIF_ORER 0x0001 /* overrun error bit */
  49. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  50. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  51. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  52. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  53. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  54. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  55. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  56. # define SCIF_ORER 0x0001 /* overrun error bit */
  57. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  58. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  59. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  60. # define SCIF_ORER 0x0001 /* overrun error bit */
  61. # define PACR 0xa4050100
  62. # define PBCR 0xa4050102
  63. # define SCSCR_INIT(port) 0x3B
  64. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  65. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  66. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  67. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  68. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  69. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  70. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  71. # define PADR 0xA4050120
  72. # define PSDR 0xA405013e
  73. # define PWDR 0xA4050166
  74. # define PSCR 0xA405011E
  75. # define SCIF_ORER 0x0001 /* overrun error bit */
  76. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  77. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  78. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  79. # define SCSPTR0 SCPDR0
  80. # define SCIF_ORER 0x0001 /* overrun error bit */
  81. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  82. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  83. # define SCSPTR0 0xa4050160
  84. # define SCSPTR1 0xa405013e
  85. # define SCSPTR2 0xa4050160
  86. # define SCSPTR3 0xa405013e
  87. # define SCSPTR4 0xa4050128
  88. # define SCSPTR5 0xa4050128
  89. # define SCIF_ORER 0x0001 /* overrun error bit */
  90. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  91. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  92. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  93. # define SCIF_ORER 0x0001 /* overrun error bit */
  94. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  95. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  96. # define SCIF_BASE_ADDR 0x01030000
  97. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  98. # define SCIF_PTR2_OFFS 0x0000020
  99. # define SCIF_LSR2_OFFS 0x0000024
  100. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  101. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  102. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
  103. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  104. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  105. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  106. #elif defined(CONFIG_H8S2678)
  107. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  108. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  109. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  110. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  111. # define SCSPTR1 0xffe08024 /* 16 bit SCIF */
  112. # define SCSPTR2 0xffe10020 /* 16 bit SCIF/IRDA */
  113. # define SCIF_ORER 0x0001 /* overrun error bit */
  114. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  115. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  116. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  117. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  118. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  119. # define SCIF_ORER 0x0001 /* overrun error bit */
  120. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  121. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  122. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  123. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  124. # define SCIF_ORER 0x0001 /* Overrun error bit */
  125. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  126. #elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  127. defined(CONFIG_CPU_SUBTYPE_SH7786)
  128. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  129. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  130. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  131. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  132. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  133. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  134. # define SCIF_ORER 0x0001 /* Overrun error bit */
  135. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  136. #elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
  137. defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  138. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  139. defined(CONFIG_CPU_SUBTYPE_SH7263)
  140. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  141. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  142. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  143. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  144. # if defined(CONFIG_CPU_SUBTYPE_SH7201)
  145. # define SCSPTR4 0xfffeA020 /* 16 bit SCIF */
  146. # define SCSPTR5 0xfffeA820 /* 16 bit SCIF */
  147. # define SCSPTR6 0xfffeB020 /* 16 bit SCIF */
  148. # define SCSPTR7 0xfffeB820 /* 16 bit SCIF */
  149. # endif
  150. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  151. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  152. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  153. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  154. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  155. # define SCIF_ORER 0x0001 /* overrun error bit */
  156. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  157. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  158. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  159. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  160. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  161. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  162. # define SCIF_ORER 0x0001 /* Overrun error bit */
  163. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  164. #else
  165. # error CPU subtype not defined
  166. #endif
  167. /* SCSCR */
  168. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  169. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  170. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  171. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  172. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  173. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  174. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  175. defined(CONFIG_CPU_SUBTYPE_SH7722) || \
  176. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  177. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  178. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  179. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  180. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  181. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  182. defined(CONFIG_CPU_SUBTYPE_SH7786) || \
  183. defined(CONFIG_CPU_SUBTYPE_SHX3)
  184. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  185. #else
  186. #define SCI_CTRL_FLAGS_REIE 0
  187. #endif
  188. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  189. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  190. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  191. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  192. /* SCxSR SCI */
  193. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  194. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  195. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  196. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  197. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  198. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  199. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  200. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  201. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  202. /* SCxSR SCIF */
  203. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  204. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  205. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  206. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  207. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  208. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  209. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  210. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  211. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  212. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  213. defined(CONFIG_CPU_SUBTYPE_SH7721)
  214. # define SCIF_ORER 0x0200
  215. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  216. # define SCIF_RFDC_MASK 0x007f
  217. # define SCIF_TXROOM_MAX 64
  218. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  219. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
  220. # define SCIF_RFDC_MASK 0x007f
  221. # define SCIF_TXROOM_MAX 64
  222. /* SH7763 SCIF2 support */
  223. # define SCIF2_RFDC_MASK 0x001f
  224. # define SCIF2_TXROOM_MAX 16
  225. #else
  226. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  227. # define SCIF_RFDC_MASK 0x001f
  228. # define SCIF_TXROOM_MAX 16
  229. #endif
  230. #ifndef SCIF_ORER
  231. #define SCIF_ORER 0x0000
  232. #endif
  233. #define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  234. #define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  235. #define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  236. #define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  237. #define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  238. #define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  239. #define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  240. #define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
  241. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  242. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  243. defined(CONFIG_CPU_SUBTYPE_SH7721)
  244. # define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
  245. # define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
  246. # define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
  247. # define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
  248. #else
  249. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  250. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  251. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  252. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  253. #endif
  254. /* SCFCR */
  255. #define SCFCR_RFRST 0x0002
  256. #define SCFCR_TFRST 0x0004
  257. #define SCFCR_TCRST 0x4000
  258. #define SCFCR_MCE 0x0008
  259. #define SCI_MAJOR 204
  260. #define SCI_MINOR_START 8
  261. /* Generic serial flags */
  262. #define SCI_RX_THROTTLE 0x0000001
  263. #define SCI_MAGIC 0xbabeface
  264. /*
  265. * Events are used to schedule things to happen at timer-interrupt
  266. * time, instead of at rs interrupt time.
  267. */
  268. #define SCI_EVENT_WRITE_WAKEUP 0
  269. #define SCI_IN(size, offset) \
  270. if ((size) == 8) { \
  271. return ioread8(port->membase + (offset)); \
  272. } else { \
  273. return ioread16(port->membase + (offset)); \
  274. }
  275. #define SCI_OUT(size, offset, value) \
  276. if ((size) == 8) { \
  277. iowrite8(value, port->membase + (offset)); \
  278. } else if ((size) == 16) { \
  279. iowrite16(value, port->membase + (offset)); \
  280. }
  281. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  282. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  283. { \
  284. if (port->type == PORT_SCIF) { \
  285. SCI_IN(scif_size, scif_offset) \
  286. } else { /* PORT_SCI or PORT_SCIFA */ \
  287. SCI_IN(sci_size, sci_offset); \
  288. } \
  289. } \
  290. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  291. { \
  292. if (port->type == PORT_SCIF) { \
  293. SCI_OUT(scif_size, scif_offset, value) \
  294. } else { /* PORT_SCI or PORT_SCIFA */ \
  295. SCI_OUT(sci_size, sci_offset, value); \
  296. } \
  297. }
  298. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  299. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  300. { \
  301. SCI_IN(scif_size, scif_offset); \
  302. } \
  303. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  304. { \
  305. SCI_OUT(scif_size, scif_offset, value); \
  306. }
  307. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  308. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  309. { \
  310. SCI_IN(sci_size, sci_offset); \
  311. } \
  312. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  313. { \
  314. SCI_OUT(sci_size, sci_offset, value); \
  315. }
  316. #ifdef CONFIG_CPU_SH3
  317. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  318. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  319. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  320. h8_sci_offset, h8_sci_size) \
  321. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  322. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  323. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  324. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  325. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  326. defined(CONFIG_CPU_SUBTYPE_SH7721)
  327. #define SCIF_FNS(name, scif_offset, scif_size) \
  328. CPU_SCIF_FNS(name, scif_offset, scif_size)
  329. #else
  330. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  331. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  332. h8_sci_offset, h8_sci_size) \
  333. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  334. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  335. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  336. #endif
  337. #elif defined(__H8300H__) || defined(__H8300S__)
  338. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  339. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  340. h8_sci_offset, h8_sci_size) \
  341. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  342. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  343. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  344. #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
  345. CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
  346. #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
  347. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  348. #else
  349. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  350. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  351. h8_sci_offset, h8_sci_size) \
  352. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  353. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  354. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  355. #endif
  356. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  357. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  358. defined(CONFIG_CPU_SUBTYPE_SH7721)
  359. SCIF_FNS(SCSMR, 0x00, 16)
  360. SCIF_FNS(SCBRR, 0x04, 8)
  361. SCIF_FNS(SCSCR, 0x08, 16)
  362. SCIF_FNS(SCTDSR, 0x0c, 8)
  363. SCIF_FNS(SCFER, 0x10, 16)
  364. SCIF_FNS(SCxSR, 0x14, 16)
  365. SCIF_FNS(SCFCR, 0x18, 16)
  366. SCIF_FNS(SCFDR, 0x1c, 16)
  367. SCIF_FNS(SCxTDR, 0x20, 8)
  368. SCIF_FNS(SCxRDR, 0x24, 8)
  369. SCIF_FNS(SCLSR, 0x24, 16)
  370. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  371. SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
  372. SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
  373. SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
  374. SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
  375. SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
  376. SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
  377. SCIx_FNS(SCSPTR, 0, 0, 0, 0)
  378. SCIF_FNS(SCTDSR, 0x0c, 8)
  379. SCIF_FNS(SCFER, 0x10, 16)
  380. SCIF_FNS(SCFCR, 0x18, 16)
  381. SCIF_FNS(SCFDR, 0x1c, 16)
  382. SCIF_FNS(SCLSR, 0x24, 16)
  383. #else
  384. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  385. /* name off sz off sz off sz off sz off sz*/
  386. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  387. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  388. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  389. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  390. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  391. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  392. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  393. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  394. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  395. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  396. defined(CONFIG_CPU_SUBTYPE_SH7786)
  397. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  398. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  399. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  400. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  401. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  402. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  403. SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
  404. SCIF_FNS(SCSPTR2, 0, 0, 0x20, 16)
  405. SCIF_FNS(SCLSR2, 0, 0, 0x24, 16)
  406. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  407. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  408. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  409. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  410. #else
  411. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  412. #if defined(CONFIG_CPU_SUBTYPE_SH7722)
  413. SCIF_FNS(SCSPTR, 0, 0, 0, 0)
  414. #else
  415. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  416. #endif
  417. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  418. #endif
  419. #endif
  420. #define sci_in(port, reg) sci_##reg##_in(port)
  421. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  422. /* H8/300 series SCI pins assignment */
  423. #if defined(__H8300H__) || defined(__H8300S__)
  424. static const struct __attribute__((packed)) {
  425. int port; /* GPIO port no */
  426. unsigned short rx,tx; /* GPIO bit no */
  427. } h8300_sci_pins[] = {
  428. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  429. { /* SCI0 */
  430. .port = H8300_GPIO_P9,
  431. .rx = H8300_GPIO_B2,
  432. .tx = H8300_GPIO_B0,
  433. },
  434. { /* SCI1 */
  435. .port = H8300_GPIO_P9,
  436. .rx = H8300_GPIO_B3,
  437. .tx = H8300_GPIO_B1,
  438. },
  439. { /* SCI2 */
  440. .port = H8300_GPIO_PB,
  441. .rx = H8300_GPIO_B7,
  442. .tx = H8300_GPIO_B6,
  443. }
  444. #elif defined(CONFIG_H8S2678)
  445. { /* SCI0 */
  446. .port = H8300_GPIO_P3,
  447. .rx = H8300_GPIO_B2,
  448. .tx = H8300_GPIO_B0,
  449. },
  450. { /* SCI1 */
  451. .port = H8300_GPIO_P3,
  452. .rx = H8300_GPIO_B3,
  453. .tx = H8300_GPIO_B1,
  454. },
  455. { /* SCI2 */
  456. .port = H8300_GPIO_P5,
  457. .rx = H8300_GPIO_B1,
  458. .tx = H8300_GPIO_B0,
  459. }
  460. #endif
  461. };
  462. #endif
  463. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  464. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  465. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  466. defined(CONFIG_CPU_SUBTYPE_SH7709)
  467. static inline int sci_rxd_in(struct uart_port *port)
  468. {
  469. if (port->mapbase == 0xfffffe80)
  470. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  471. if (port->mapbase == 0xa4000150)
  472. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  473. if (port->mapbase == 0xa4000140)
  474. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  475. return 1;
  476. }
  477. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  478. static inline int sci_rxd_in(struct uart_port *port)
  479. {
  480. if (port->mapbase == SCIF0)
  481. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  482. if (port->mapbase == SCIF2)
  483. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  484. return 1;
  485. }
  486. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  487. static inline int sci_rxd_in(struct uart_port *port)
  488. {
  489. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  490. }
  491. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  492. defined(CONFIG_CPU_SUBTYPE_SH7721)
  493. static inline int sci_rxd_in(struct uart_port *port)
  494. {
  495. if (port->mapbase == 0xa4430000)
  496. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  497. else if (port->mapbase == 0xa4438000)
  498. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  499. return 1;
  500. }
  501. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  502. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  503. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  504. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  505. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  506. defined(CONFIG_CPU_SUBTYPE_SH7091)
  507. static inline int sci_rxd_in(struct uart_port *port)
  508. {
  509. if (port->mapbase == 0xffe00000)
  510. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  511. if (port->mapbase == 0xffe80000)
  512. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  513. return 1;
  514. }
  515. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  516. static inline int sci_rxd_in(struct uart_port *port)
  517. {
  518. if (port->mapbase == 0xffe80000)
  519. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  520. return 1;
  521. }
  522. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  523. static inline int sci_rxd_in(struct uart_port *port)
  524. {
  525. if (port->mapbase == 0xfe600000)
  526. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  527. if (port->mapbase == 0xfe610000)
  528. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  529. if (port->mapbase == 0xfe620000)
  530. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  531. return 1;
  532. }
  533. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  534. static inline int sci_rxd_in(struct uart_port *port)
  535. {
  536. if (port->mapbase == 0xffe00000)
  537. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  538. if (port->mapbase == 0xffe10000)
  539. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  540. if (port->mapbase == 0xffe20000)
  541. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  542. if (port->mapbase == 0xffe30000)
  543. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  544. return 1;
  545. }
  546. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  547. static inline int sci_rxd_in(struct uart_port *port)
  548. {
  549. if (port->mapbase == 0xffe00000)
  550. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  551. return 1;
  552. }
  553. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  554. static inline int sci_rxd_in(struct uart_port *port)
  555. {
  556. if (port->mapbase == 0xffe00000)
  557. return ctrl_inb(PSDR) & 0x02 ? 1 : 0; /* SCIF0 */
  558. if (port->mapbase == 0xffe10000)
  559. return ctrl_inb(PADR) & 0x40 ? 1 : 0; /* SCIF1 */
  560. if (port->mapbase == 0xffe20000)
  561. return ctrl_inb(PWDR) & 0x04 ? 1 : 0; /* SCIF2 */
  562. return 1;
  563. }
  564. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  565. static inline int sci_rxd_in(struct uart_port *port)
  566. {
  567. if (port->mapbase == 0xffe00000)
  568. return ctrl_inb(SCSPTR0) & 0x0008 ? 1 : 0; /* SCIF0 */
  569. if (port->mapbase == 0xffe10000)
  570. return ctrl_inb(SCSPTR1) & 0x0020 ? 1 : 0; /* SCIF1 */
  571. if (port->mapbase == 0xffe20000)
  572. return ctrl_inb(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF2 */
  573. if (port->mapbase == 0xa4e30000)
  574. return ctrl_inb(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF3 */
  575. if (port->mapbase == 0xa4e40000)
  576. return ctrl_inb(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF4 */
  577. if (port->mapbase == 0xa4e50000)
  578. return ctrl_inb(SCSPTR5) & 0x0008 ? 1 : 0; /* SCIF5 */
  579. return 1;
  580. }
  581. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  582. static inline int sci_rxd_in(struct uart_port *port)
  583. {
  584. return sci_in(port, SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  585. }
  586. #elif defined(__H8300H__) || defined(__H8300S__)
  587. static inline int sci_rxd_in(struct uart_port *port)
  588. {
  589. int ch = (port->mapbase - SMR0) >> 3;
  590. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  591. }
  592. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  593. static inline int sci_rxd_in(struct uart_port *port)
  594. {
  595. if (port->mapbase == 0xffe00000)
  596. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  597. if (port->mapbase == 0xffe08000)
  598. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  599. if (port->mapbase == 0xffe10000)
  600. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF/IRDA */
  601. return 1;
  602. }
  603. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  604. static inline int sci_rxd_in(struct uart_port *port)
  605. {
  606. if (port->mapbase == 0xff923000)
  607. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  608. if (port->mapbase == 0xff924000)
  609. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  610. if (port->mapbase == 0xff925000)
  611. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  612. return 1;
  613. }
  614. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  615. static inline int sci_rxd_in(struct uart_port *port)
  616. {
  617. if (port->mapbase == 0xffe00000)
  618. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  619. if (port->mapbase == 0xffe10000)
  620. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  621. return 1;
  622. }
  623. #elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  624. defined(CONFIG_CPU_SUBTYPE_SH7786)
  625. static inline int sci_rxd_in(struct uart_port *port)
  626. {
  627. if (port->mapbase == 0xffea0000)
  628. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  629. if (port->mapbase == 0xffeb0000)
  630. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  631. if (port->mapbase == 0xffec0000)
  632. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  633. if (port->mapbase == 0xffed0000)
  634. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  635. if (port->mapbase == 0xffee0000)
  636. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  637. if (port->mapbase == 0xffef0000)
  638. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  639. return 1;
  640. }
  641. #elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
  642. defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  643. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  644. defined(CONFIG_CPU_SUBTYPE_SH7263)
  645. static inline int sci_rxd_in(struct uart_port *port)
  646. {
  647. if (port->mapbase == 0xfffe8000)
  648. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  649. if (port->mapbase == 0xfffe8800)
  650. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  651. if (port->mapbase == 0xfffe9000)
  652. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  653. if (port->mapbase == 0xfffe9800)
  654. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  655. #if defined(CONFIG_CPU_SUBTYPE_SH7201)
  656. if (port->mapbase == 0xfffeA000)
  657. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  658. if (port->mapbase == 0xfffeA800)
  659. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  660. if (port->mapbase == 0xfffeB000)
  661. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  662. if (port->mapbase == 0xfffeB800)
  663. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  664. #endif
  665. return 1;
  666. }
  667. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  668. static inline int sci_rxd_in(struct uart_port *port)
  669. {
  670. if (port->mapbase == 0xf8400000)
  671. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  672. if (port->mapbase == 0xf8410000)
  673. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  674. if (port->mapbase == 0xf8420000)
  675. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  676. return 1;
  677. }
  678. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  679. static inline int sci_rxd_in(struct uart_port *port)
  680. {
  681. if (port->mapbase == 0xffc30000)
  682. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  683. if (port->mapbase == 0xffc40000)
  684. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  685. if (port->mapbase == 0xffc50000)
  686. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  687. if (port->mapbase == 0xffc60000)
  688. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  689. return 1;
  690. }
  691. #endif
  692. /*
  693. * Values for the BitRate Register (SCBRR)
  694. *
  695. * The values are actually divisors for a frequency which can
  696. * be internal to the SH3 (14.7456MHz) or derived from an external
  697. * clock source. This driver assumes the internal clock is used;
  698. * to support using an external clock source, config options or
  699. * possibly command-line options would need to be added.
  700. *
  701. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  702. * the SCSMR register would also need to be set to non-zero values.
  703. *
  704. * -- Greg Banks 27Feb2000
  705. *
  706. * Answer: The SCBRR register is only eight bits, and the value in
  707. * it gets larger with lower baud rates. At around 2400 (depending on
  708. * the peripherial module clock) you run out of bits. However the
  709. * lower two bits of SCSMR allow the module clock to be divided down,
  710. * scaling the value which is needed in SCBRR.
  711. *
  712. * -- Stuart Menefy - 23 May 2000
  713. *
  714. * I meant, why would anyone bother with bitrates below 2400.
  715. *
  716. * -- Greg Banks - 7Jul2000
  717. *
  718. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  719. * tape reader as a console!
  720. *
  721. * -- Mitch Davis - 15 Jul 2000
  722. */
  723. #if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  724. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  725. defined(CONFIG_CPU_SUBTYPE_SH7786)
  726. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  727. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  728. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  729. defined(CONFIG_CPU_SUBTYPE_SH7721)
  730. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  731. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  732. static inline int scbrr_calc(struct uart_port *port, int bps, int clk)
  733. {
  734. if (port->type == PORT_SCIF)
  735. return (clk+16*bps)/(32*bps)-1;
  736. else
  737. return ((clk*2)+16*bps)/(16*bps)-1;
  738. }
  739. #define SCBRR_VALUE(bps, clk) scbrr_calc(port, bps, clk)
  740. #elif defined(__H8300H__) || defined(__H8300S__)
  741. #define SCBRR_VALUE(bps, clk) (((clk*1000/32)/bps)-1)
  742. #else /* Generic SH */
  743. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  744. #endif