8250_pci.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/tty.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/8250_pci.h>
  24. #include <linux/bitops.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/io.h>
  27. #include "8250.h"
  28. #undef SERIAL_DEBUG_PCI
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static void moan_device(const char *str, struct pci_dev *dev)
  55. {
  56. printk(KERN_WARNING "%s: %s\n"
  57. KERN_WARNING "Please send the output of lspci -vv, this\n"
  58. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  59. KERN_WARNING "manufacturer and name of serial board or\n"
  60. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  61. pci_name(dev), str, dev->vendor, dev->device,
  62. dev->subsystem_vendor, dev->subsystem_device);
  63. }
  64. static int
  65. setup_port(struct serial_private *priv, struct uart_port *port,
  66. int bar, int offset, int regshift)
  67. {
  68. struct pci_dev *dev = priv->dev;
  69. unsigned long base, len;
  70. if (bar >= PCI_NUM_BAR_RESOURCES)
  71. return -EINVAL;
  72. base = pci_resource_start(dev, bar);
  73. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  74. len = pci_resource_len(dev, bar);
  75. if (!priv->remapped_bar[bar])
  76. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  77. if (!priv->remapped_bar[bar])
  78. return -ENOMEM;
  79. port->iotype = UPIO_MEM;
  80. port->iobase = 0;
  81. port->mapbase = base + offset;
  82. port->membase = priv->remapped_bar[bar] + offset;
  83. port->regshift = regshift;
  84. } else {
  85. port->iotype = UPIO_PORT;
  86. port->iobase = base + offset;
  87. port->mapbase = 0;
  88. port->membase = NULL;
  89. port->regshift = 0;
  90. }
  91. return 0;
  92. }
  93. /*
  94. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  95. */
  96. static int addidata_apci7800_setup(struct serial_private *priv,
  97. const struct pciserial_board *board,
  98. struct uart_port *port, int idx)
  99. {
  100. unsigned int bar = 0, offset = board->first_offset;
  101. bar = FL_GET_BASE(board->flags);
  102. if (idx < 2) {
  103. offset += idx * board->uart_offset;
  104. } else if ((idx >= 2) && (idx < 4)) {
  105. bar += 1;
  106. offset += ((idx - 2) * board->uart_offset);
  107. } else if ((idx >= 4) && (idx < 6)) {
  108. bar += 2;
  109. offset += ((idx - 4) * board->uart_offset);
  110. } else if (idx >= 6) {
  111. bar += 3;
  112. offset += ((idx - 6) * board->uart_offset);
  113. }
  114. return setup_port(priv, port, bar, offset, board->reg_shift);
  115. }
  116. /*
  117. * AFAVLAB uses a different mixture of BARs and offsets
  118. * Not that ugly ;) -- HW
  119. */
  120. static int
  121. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  122. struct uart_port *port, int idx)
  123. {
  124. unsigned int bar, offset = board->first_offset;
  125. bar = FL_GET_BASE(board->flags);
  126. if (idx < 4)
  127. bar += idx;
  128. else {
  129. bar = 4;
  130. offset += (idx - 4) * board->uart_offset;
  131. }
  132. return setup_port(priv, port, bar, offset, board->reg_shift);
  133. }
  134. /*
  135. * HP's Remote Management Console. The Diva chip came in several
  136. * different versions. N-class, L2000 and A500 have two Diva chips, each
  137. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  138. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  139. * one Diva chip, but it has been expanded to 5 UARTs.
  140. */
  141. static int pci_hp_diva_init(struct pci_dev *dev)
  142. {
  143. int rc = 0;
  144. switch (dev->subsystem_device) {
  145. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  146. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  147. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  148. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  149. rc = 3;
  150. break;
  151. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  152. rc = 2;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. rc = 4;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  158. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  159. rc = 1;
  160. break;
  161. }
  162. return rc;
  163. }
  164. /*
  165. * HP's Diva chip puts the 4th/5th serial port further out, and
  166. * some serial ports are supposed to be hidden on certain models.
  167. */
  168. static int
  169. pci_hp_diva_setup(struct serial_private *priv,
  170. const struct pciserial_board *board,
  171. struct uart_port *port, int idx)
  172. {
  173. unsigned int offset = board->first_offset;
  174. unsigned int bar = FL_GET_BASE(board->flags);
  175. switch (priv->dev->subsystem_device) {
  176. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  177. if (idx == 3)
  178. idx++;
  179. break;
  180. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  181. if (idx > 0)
  182. idx++;
  183. if (idx > 2)
  184. idx++;
  185. break;
  186. }
  187. if (idx > 2)
  188. offset = 0x18;
  189. offset += idx * board->uart_offset;
  190. return setup_port(priv, port, bar, offset, board->reg_shift);
  191. }
  192. /*
  193. * Added for EKF Intel i960 serial boards
  194. */
  195. static int pci_inteli960ni_init(struct pci_dev *dev)
  196. {
  197. unsigned long oldval;
  198. if (!(dev->subsystem_device & 0x1000))
  199. return -ENODEV;
  200. /* is firmware started? */
  201. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  202. if (oldval == 0x00001000L) { /* RESET value */
  203. printk(KERN_DEBUG "Local i960 firmware missing");
  204. return -ENODEV;
  205. }
  206. return 0;
  207. }
  208. /*
  209. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  210. * that the card interrupt be explicitly enabled or disabled. This
  211. * seems to be mainly needed on card using the PLX which also use I/O
  212. * mapped memory.
  213. */
  214. static int pci_plx9050_init(struct pci_dev *dev)
  215. {
  216. u8 irq_config;
  217. void __iomem *p;
  218. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  219. moan_device("no memory in bar 0", dev);
  220. return 0;
  221. }
  222. irq_config = 0x41;
  223. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  224. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  225. irq_config = 0x43;
  226. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  227. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  228. /*
  229. * As the megawolf cards have the int pins active
  230. * high, and have 2 UART chips, both ints must be
  231. * enabled on the 9050. Also, the UARTS are set in
  232. * 16450 mode by default, so we have to enable the
  233. * 16C950 'enhanced' mode so that we can use the
  234. * deep FIFOs
  235. */
  236. irq_config = 0x5b;
  237. /*
  238. * enable/disable interrupts
  239. */
  240. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  241. if (p == NULL)
  242. return -ENOMEM;
  243. writel(irq_config, p + 0x4c);
  244. /*
  245. * Read the register back to ensure that it took effect.
  246. */
  247. readl(p + 0x4c);
  248. iounmap(p);
  249. return 0;
  250. }
  251. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  252. {
  253. u8 __iomem *p;
  254. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  255. return;
  256. /*
  257. * disable interrupts
  258. */
  259. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  260. if (p != NULL) {
  261. writel(0, p + 0x4c);
  262. /*
  263. * Read the register back to ensure that it took effect.
  264. */
  265. readl(p + 0x4c);
  266. iounmap(p);
  267. }
  268. }
  269. #define NI8420_INT_ENABLE_REG 0x38
  270. #define NI8420_INT_ENABLE_BIT 0x2000
  271. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  272. {
  273. void __iomem *p;
  274. unsigned long base, len;
  275. unsigned int bar = 0;
  276. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  277. moan_device("no memory in bar", dev);
  278. return;
  279. }
  280. base = pci_resource_start(dev, bar);
  281. len = pci_resource_len(dev, bar);
  282. p = ioremap_nocache(base, len);
  283. if (p == NULL)
  284. return;
  285. /* Disable the CPU Interrupt */
  286. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  287. p + NI8420_INT_ENABLE_REG);
  288. iounmap(p);
  289. }
  290. /* MITE registers */
  291. #define MITE_IOWBSR1 0xc4
  292. #define MITE_IOWCR1 0xf4
  293. #define MITE_LCIMR1 0x08
  294. #define MITE_LCIMR2 0x10
  295. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  296. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  297. {
  298. void __iomem *p;
  299. unsigned long base, len;
  300. unsigned int bar = 0;
  301. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  302. moan_device("no memory in bar", dev);
  303. return;
  304. }
  305. base = pci_resource_start(dev, bar);
  306. len = pci_resource_len(dev, bar);
  307. p = ioremap_nocache(base, len);
  308. if (p == NULL)
  309. return;
  310. /* Disable the CPU Interrupt */
  311. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  312. iounmap(p);
  313. }
  314. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  315. static int
  316. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  317. struct uart_port *port, int idx)
  318. {
  319. unsigned int bar, offset = board->first_offset;
  320. bar = 0;
  321. if (idx < 4) {
  322. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  323. offset += idx * board->uart_offset;
  324. } else if (idx < 8) {
  325. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  326. offset += idx * board->uart_offset + 0xC00;
  327. } else /* we have only 8 ports on PMC-OCTALPRO */
  328. return 1;
  329. return setup_port(priv, port, bar, offset, board->reg_shift);
  330. }
  331. /*
  332. * This does initialization for PMC OCTALPRO cards:
  333. * maps the device memory, resets the UARTs (needed, bc
  334. * if the module is removed and inserted again, the card
  335. * is in the sleep mode) and enables global interrupt.
  336. */
  337. /* global control register offset for SBS PMC-OctalPro */
  338. #define OCT_REG_CR_OFF 0x500
  339. static int sbs_init(struct pci_dev *dev)
  340. {
  341. u8 __iomem *p;
  342. p = ioremap_nocache(pci_resource_start(dev, 0),
  343. pci_resource_len(dev, 0));
  344. if (p == NULL)
  345. return -ENOMEM;
  346. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  347. writeb(0x10, p + OCT_REG_CR_OFF);
  348. udelay(50);
  349. writeb(0x0, p + OCT_REG_CR_OFF);
  350. /* Set bit-2 (INTENABLE) of Control Register */
  351. writeb(0x4, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. return 0;
  354. }
  355. /*
  356. * Disables the global interrupt of PMC-OctalPro
  357. */
  358. static void __devexit sbs_exit(struct pci_dev *dev)
  359. {
  360. u8 __iomem *p;
  361. p = ioremap_nocache(pci_resource_start(dev, 0),
  362. pci_resource_len(dev, 0));
  363. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  364. if (p != NULL)
  365. writeb(0, p + OCT_REG_CR_OFF);
  366. iounmap(p);
  367. }
  368. /*
  369. * SIIG serial cards have an PCI interface chip which also controls
  370. * the UART clocking frequency. Each UART can be clocked independently
  371. * (except cards equiped with 4 UARTs) and initial clocking settings
  372. * are stored in the EEPROM chip. It can cause problems because this
  373. * version of serial driver doesn't support differently clocked UART's
  374. * on single PCI card. To prevent this, initialization functions set
  375. * high frequency clocking for all UART's on given card. It is safe (I
  376. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  377. * with other OSes (like M$ DOS).
  378. *
  379. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  380. *
  381. * There is two family of SIIG serial cards with different PCI
  382. * interface chip and different configuration methods:
  383. * - 10x cards have control registers in IO and/or memory space;
  384. * - 20x cards have control registers in standard PCI configuration space.
  385. *
  386. * Note: all 10x cards have PCI device ids 0x10..
  387. * all 20x cards have PCI device ids 0x20..
  388. *
  389. * There are also Quartet Serial cards which use Oxford Semiconductor
  390. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  391. *
  392. * Note: some SIIG cards are probed by the parport_serial object.
  393. */
  394. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  395. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  396. static int pci_siig10x_init(struct pci_dev *dev)
  397. {
  398. u16 data;
  399. void __iomem *p;
  400. switch (dev->device & 0xfff8) {
  401. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  402. data = 0xffdf;
  403. break;
  404. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  405. data = 0xf7ff;
  406. break;
  407. default: /* 1S1P, 4S */
  408. data = 0xfffb;
  409. break;
  410. }
  411. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  412. if (p == NULL)
  413. return -ENOMEM;
  414. writew(readw(p + 0x28) & data, p + 0x28);
  415. readw(p + 0x28);
  416. iounmap(p);
  417. return 0;
  418. }
  419. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  420. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  421. static int pci_siig20x_init(struct pci_dev *dev)
  422. {
  423. u8 data;
  424. /* Change clock frequency for the first UART. */
  425. pci_read_config_byte(dev, 0x6f, &data);
  426. pci_write_config_byte(dev, 0x6f, data & 0xef);
  427. /* If this card has 2 UART, we have to do the same with second UART. */
  428. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  429. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  430. pci_read_config_byte(dev, 0x73, &data);
  431. pci_write_config_byte(dev, 0x73, data & 0xef);
  432. }
  433. return 0;
  434. }
  435. static int pci_siig_init(struct pci_dev *dev)
  436. {
  437. unsigned int type = dev->device & 0xff00;
  438. if (type == 0x1000)
  439. return pci_siig10x_init(dev);
  440. else if (type == 0x2000)
  441. return pci_siig20x_init(dev);
  442. moan_device("Unknown SIIG card", dev);
  443. return -ENODEV;
  444. }
  445. static int pci_siig_setup(struct serial_private *priv,
  446. const struct pciserial_board *board,
  447. struct uart_port *port, int idx)
  448. {
  449. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  450. if (idx > 3) {
  451. bar = 4;
  452. offset = (idx - 4) * 8;
  453. }
  454. return setup_port(priv, port, bar, offset, 0);
  455. }
  456. /*
  457. * Timedia has an explosion of boards, and to avoid the PCI table from
  458. * growing *huge*, we use this function to collapse some 70 entries
  459. * in the PCI table into one, for sanity's and compactness's sake.
  460. */
  461. static const unsigned short timedia_single_port[] = {
  462. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  463. };
  464. static const unsigned short timedia_dual_port[] = {
  465. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  466. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  467. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  468. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  469. 0xD079, 0
  470. };
  471. static const unsigned short timedia_quad_port[] = {
  472. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  473. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  474. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  475. 0xB157, 0
  476. };
  477. static const unsigned short timedia_eight_port[] = {
  478. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  479. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  480. };
  481. static const struct timedia_struct {
  482. int num;
  483. const unsigned short *ids;
  484. } timedia_data[] = {
  485. { 1, timedia_single_port },
  486. { 2, timedia_dual_port },
  487. { 4, timedia_quad_port },
  488. { 8, timedia_eight_port }
  489. };
  490. static int pci_timedia_init(struct pci_dev *dev)
  491. {
  492. const unsigned short *ids;
  493. int i, j;
  494. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  495. ids = timedia_data[i].ids;
  496. for (j = 0; ids[j]; j++)
  497. if (dev->subsystem_device == ids[j])
  498. return timedia_data[i].num;
  499. }
  500. return 0;
  501. }
  502. /*
  503. * Timedia/SUNIX uses a mixture of BARs and offsets
  504. * Ugh, this is ugly as all hell --- TYT
  505. */
  506. static int
  507. pci_timedia_setup(struct serial_private *priv,
  508. const struct pciserial_board *board,
  509. struct uart_port *port, int idx)
  510. {
  511. unsigned int bar = 0, offset = board->first_offset;
  512. switch (idx) {
  513. case 0:
  514. bar = 0;
  515. break;
  516. case 1:
  517. offset = board->uart_offset;
  518. bar = 0;
  519. break;
  520. case 2:
  521. bar = 1;
  522. break;
  523. case 3:
  524. offset = board->uart_offset;
  525. /* FALLTHROUGH */
  526. case 4: /* BAR 2 */
  527. case 5: /* BAR 3 */
  528. case 6: /* BAR 4 */
  529. case 7: /* BAR 5 */
  530. bar = idx - 2;
  531. }
  532. return setup_port(priv, port, bar, offset, board->reg_shift);
  533. }
  534. /*
  535. * Some Titan cards are also a little weird
  536. */
  537. static int
  538. titan_400l_800l_setup(struct serial_private *priv,
  539. const struct pciserial_board *board,
  540. struct uart_port *port, int idx)
  541. {
  542. unsigned int bar, offset = board->first_offset;
  543. switch (idx) {
  544. case 0:
  545. bar = 1;
  546. break;
  547. case 1:
  548. bar = 2;
  549. break;
  550. default:
  551. bar = 4;
  552. offset = (idx - 2) * board->uart_offset;
  553. }
  554. return setup_port(priv, port, bar, offset, board->reg_shift);
  555. }
  556. static int pci_xircom_init(struct pci_dev *dev)
  557. {
  558. msleep(100);
  559. return 0;
  560. }
  561. static int pci_ni8420_init(struct pci_dev *dev)
  562. {
  563. void __iomem *p;
  564. unsigned long base, len;
  565. unsigned int bar = 0;
  566. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  567. moan_device("no memory in bar", dev);
  568. return 0;
  569. }
  570. base = pci_resource_start(dev, bar);
  571. len = pci_resource_len(dev, bar);
  572. p = ioremap_nocache(base, len);
  573. if (p == NULL)
  574. return -ENOMEM;
  575. /* Enable CPU Interrupt */
  576. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  577. p + NI8420_INT_ENABLE_REG);
  578. iounmap(p);
  579. return 0;
  580. }
  581. #define MITE_IOWBSR1_WSIZE 0xa
  582. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  583. #define MITE_IOWBSR1_WENAB (1 << 7)
  584. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  585. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  586. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  587. static int pci_ni8430_init(struct pci_dev *dev)
  588. {
  589. void __iomem *p;
  590. unsigned long base, len;
  591. u32 device_window;
  592. unsigned int bar = 0;
  593. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  594. moan_device("no memory in bar", dev);
  595. return 0;
  596. }
  597. base = pci_resource_start(dev, bar);
  598. len = pci_resource_len(dev, bar);
  599. p = ioremap_nocache(base, len);
  600. if (p == NULL)
  601. return -ENOMEM;
  602. /* Set device window address and size in BAR0 */
  603. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  604. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  605. writel(device_window, p + MITE_IOWBSR1);
  606. /* Set window access to go to RAMSEL IO address space */
  607. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  608. p + MITE_IOWCR1);
  609. /* Enable IO Bus Interrupt 0 */
  610. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  611. /* Enable CPU Interrupt */
  612. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  613. iounmap(p);
  614. return 0;
  615. }
  616. /* UART Port Control Register */
  617. #define NI8430_PORTCON 0x0f
  618. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  619. static int
  620. pci_ni8430_setup(struct serial_private *priv,
  621. const struct pciserial_board *board,
  622. struct uart_port *port, int idx)
  623. {
  624. void __iomem *p;
  625. unsigned long base, len;
  626. unsigned int bar, offset = board->first_offset;
  627. if (idx >= board->num_ports)
  628. return 1;
  629. bar = FL_GET_BASE(board->flags);
  630. offset += idx * board->uart_offset;
  631. base = pci_resource_start(priv->dev, bar);
  632. len = pci_resource_len(priv->dev, bar);
  633. p = ioremap_nocache(base, len);
  634. /* enable the transciever */
  635. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  636. p + offset + NI8430_PORTCON);
  637. iounmap(p);
  638. return setup_port(priv, port, bar, offset, board->reg_shift);
  639. }
  640. static int pci_netmos_init(struct pci_dev *dev)
  641. {
  642. /* subdevice 0x00PS means <P> parallel, <S> serial */
  643. unsigned int num_serial = dev->subsystem_device & 0xf;
  644. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  645. dev->subsystem_device == 0x0299)
  646. return 0;
  647. if (num_serial == 0)
  648. return -ENODEV;
  649. return num_serial;
  650. }
  651. /*
  652. * ITE support by Niels de Vos <niels.devos@wincor-nixdorf.com>
  653. *
  654. * These chips are available with optionally one parallel port and up to
  655. * two serial ports. Unfortunately they all have the same product id.
  656. *
  657. * Basic configuration is done over a region of 32 I/O ports. The base
  658. * ioport is called INTA or INTC, depending on docs/other drivers.
  659. *
  660. * The region of the 32 I/O ports is configured in POSIO0R...
  661. */
  662. /* registers */
  663. #define ITE_887x_MISCR 0x9c
  664. #define ITE_887x_INTCBAR 0x78
  665. #define ITE_887x_UARTBAR 0x7c
  666. #define ITE_887x_PS0BAR 0x10
  667. #define ITE_887x_POSIO0 0x60
  668. /* I/O space size */
  669. #define ITE_887x_IOSIZE 32
  670. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  671. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  672. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  673. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  674. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  675. #define ITE_887x_POSIO_SPEED (3 << 29)
  676. /* enable IO_Space bit */
  677. #define ITE_887x_POSIO_ENABLE (1 << 31)
  678. static int pci_ite887x_init(struct pci_dev *dev)
  679. {
  680. /* inta_addr are the configuration addresses of the ITE */
  681. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  682. 0x200, 0x280, 0 };
  683. int ret, i, type;
  684. struct resource *iobase = NULL;
  685. u32 miscr, uartbar, ioport;
  686. /* search for the base-ioport */
  687. i = 0;
  688. while (inta_addr[i] && iobase == NULL) {
  689. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  690. "ite887x");
  691. if (iobase != NULL) {
  692. /* write POSIO0R - speed | size | ioport */
  693. pci_write_config_dword(dev, ITE_887x_POSIO0,
  694. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  695. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  696. /* write INTCBAR - ioport */
  697. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  698. inta_addr[i]);
  699. ret = inb(inta_addr[i]);
  700. if (ret != 0xff) {
  701. /* ioport connected */
  702. break;
  703. }
  704. release_region(iobase->start, ITE_887x_IOSIZE);
  705. iobase = NULL;
  706. }
  707. i++;
  708. }
  709. if (!inta_addr[i]) {
  710. printk(KERN_ERR "ite887x: could not find iobase\n");
  711. return -ENODEV;
  712. }
  713. /* start of undocumented type checking (see parport_pc.c) */
  714. type = inb(iobase->start + 0x18) & 0x0f;
  715. switch (type) {
  716. case 0x2: /* ITE8871 (1P) */
  717. case 0xa: /* ITE8875 (1P) */
  718. ret = 0;
  719. break;
  720. case 0xe: /* ITE8872 (2S1P) */
  721. ret = 2;
  722. break;
  723. case 0x6: /* ITE8873 (1S) */
  724. ret = 1;
  725. break;
  726. case 0x8: /* ITE8874 (2S) */
  727. ret = 2;
  728. break;
  729. default:
  730. moan_device("Unknown ITE887x", dev);
  731. ret = -ENODEV;
  732. }
  733. /* configure all serial ports */
  734. for (i = 0; i < ret; i++) {
  735. /* read the I/O port from the device */
  736. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  737. &ioport);
  738. ioport &= 0x0000FF00; /* the actual base address */
  739. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  740. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  741. ITE_887x_POSIO_IOSIZE_8 | ioport);
  742. /* write the ioport to the UARTBAR */
  743. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  744. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  745. uartbar |= (ioport << (16 * i)); /* set the ioport */
  746. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  747. /* get current config */
  748. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  749. /* disable interrupts (UARTx_Routing[3:0]) */
  750. miscr &= ~(0xf << (12 - 4 * i));
  751. /* activate the UART (UARTx_En) */
  752. miscr |= 1 << (23 - i);
  753. /* write new config with activated UART */
  754. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  755. }
  756. if (ret <= 0) {
  757. /* the device has no UARTs if we get here */
  758. release_region(iobase->start, ITE_887x_IOSIZE);
  759. }
  760. return ret;
  761. }
  762. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  763. {
  764. u32 ioport;
  765. /* the ioport is bit 0-15 in POSIO0R */
  766. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  767. ioport &= 0xffff;
  768. release_region(ioport, ITE_887x_IOSIZE);
  769. }
  770. /*
  771. * Oxford Semiconductor Inc.
  772. * Check that device is part of the Tornado range of devices, then determine
  773. * the number of ports available on the device.
  774. */
  775. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  776. {
  777. u8 __iomem *p;
  778. unsigned long deviceID;
  779. unsigned int number_uarts = 0;
  780. /* OxSemi Tornado devices are all 0xCxxx */
  781. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  782. (dev->device & 0xF000) != 0xC000)
  783. return 0;
  784. p = pci_iomap(dev, 0, 5);
  785. if (p == NULL)
  786. return -ENOMEM;
  787. deviceID = ioread32(p);
  788. /* Tornado device */
  789. if (deviceID == 0x07000200) {
  790. number_uarts = ioread8(p + 4);
  791. printk(KERN_DEBUG
  792. "%d ports detected on Oxford PCI Express device\n",
  793. number_uarts);
  794. }
  795. pci_iounmap(dev, p);
  796. return number_uarts;
  797. }
  798. static int
  799. pci_default_setup(struct serial_private *priv,
  800. const struct pciserial_board *board,
  801. struct uart_port *port, int idx)
  802. {
  803. unsigned int bar, offset = board->first_offset, maxnr;
  804. bar = FL_GET_BASE(board->flags);
  805. if (board->flags & FL_BASE_BARS)
  806. bar += idx;
  807. else
  808. offset += idx * board->uart_offset;
  809. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  810. (board->reg_shift + 3);
  811. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  812. return 1;
  813. return setup_port(priv, port, bar, offset, board->reg_shift);
  814. }
  815. static int skip_tx_en_setup(struct serial_private *priv,
  816. const struct pciserial_board *board,
  817. struct uart_port *port, int idx)
  818. {
  819. port->flags |= UPF_NO_TXEN_TEST;
  820. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  821. "[%04x:%04x] subsystem [%04x:%04x]\n",
  822. priv->dev->vendor,
  823. priv->dev->device,
  824. priv->dev->subsystem_vendor,
  825. priv->dev->subsystem_device);
  826. return pci_default_setup(priv, board, port, idx);
  827. }
  828. /* This should be in linux/pci_ids.h */
  829. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  830. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  831. #define PCI_DEVICE_ID_OCTPRO 0x0001
  832. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  833. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  834. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  835. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  836. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  837. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  838. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  839. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  840. /*
  841. * Master list of serial port init/setup/exit quirks.
  842. * This does not describe the general nature of the port.
  843. * (ie, baud base, number and location of ports, etc)
  844. *
  845. * This list is ordered alphabetically by vendor then device.
  846. * Specific entries must come before more generic entries.
  847. */
  848. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  849. /*
  850. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  851. */
  852. {
  853. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  854. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  855. .subvendor = PCI_ANY_ID,
  856. .subdevice = PCI_ANY_ID,
  857. .setup = addidata_apci7800_setup,
  858. },
  859. /*
  860. * AFAVLAB cards - these may be called via parport_serial
  861. * It is not clear whether this applies to all products.
  862. */
  863. {
  864. .vendor = PCI_VENDOR_ID_AFAVLAB,
  865. .device = PCI_ANY_ID,
  866. .subvendor = PCI_ANY_ID,
  867. .subdevice = PCI_ANY_ID,
  868. .setup = afavlab_setup,
  869. },
  870. /*
  871. * HP Diva
  872. */
  873. {
  874. .vendor = PCI_VENDOR_ID_HP,
  875. .device = PCI_DEVICE_ID_HP_DIVA,
  876. .subvendor = PCI_ANY_ID,
  877. .subdevice = PCI_ANY_ID,
  878. .init = pci_hp_diva_init,
  879. .setup = pci_hp_diva_setup,
  880. },
  881. /*
  882. * Intel
  883. */
  884. {
  885. .vendor = PCI_VENDOR_ID_INTEL,
  886. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  887. .subvendor = 0xe4bf,
  888. .subdevice = PCI_ANY_ID,
  889. .init = pci_inteli960ni_init,
  890. .setup = pci_default_setup,
  891. },
  892. {
  893. .vendor = PCI_VENDOR_ID_INTEL,
  894. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  895. .subvendor = PCI_ANY_ID,
  896. .subdevice = PCI_ANY_ID,
  897. .setup = skip_tx_en_setup,
  898. },
  899. {
  900. .vendor = PCI_VENDOR_ID_INTEL,
  901. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  902. .subvendor = PCI_ANY_ID,
  903. .subdevice = PCI_ANY_ID,
  904. .setup = skip_tx_en_setup,
  905. },
  906. {
  907. .vendor = PCI_VENDOR_ID_INTEL,
  908. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  909. .subvendor = PCI_ANY_ID,
  910. .subdevice = PCI_ANY_ID,
  911. .setup = skip_tx_en_setup,
  912. },
  913. /*
  914. * ITE
  915. */
  916. {
  917. .vendor = PCI_VENDOR_ID_ITE,
  918. .device = PCI_DEVICE_ID_ITE_8872,
  919. .subvendor = PCI_ANY_ID,
  920. .subdevice = PCI_ANY_ID,
  921. .init = pci_ite887x_init,
  922. .setup = pci_default_setup,
  923. .exit = __devexit_p(pci_ite887x_exit),
  924. },
  925. /*
  926. * National Instruments
  927. */
  928. {
  929. .vendor = PCI_VENDOR_ID_NI,
  930. .device = PCI_DEVICE_ID_NI_PCI23216,
  931. .subvendor = PCI_ANY_ID,
  932. .subdevice = PCI_ANY_ID,
  933. .init = pci_ni8420_init,
  934. .setup = pci_default_setup,
  935. .exit = __devexit_p(pci_ni8420_exit),
  936. },
  937. {
  938. .vendor = PCI_VENDOR_ID_NI,
  939. .device = PCI_DEVICE_ID_NI_PCI2328,
  940. .subvendor = PCI_ANY_ID,
  941. .subdevice = PCI_ANY_ID,
  942. .init = pci_ni8420_init,
  943. .setup = pci_default_setup,
  944. .exit = __devexit_p(pci_ni8420_exit),
  945. },
  946. {
  947. .vendor = PCI_VENDOR_ID_NI,
  948. .device = PCI_DEVICE_ID_NI_PCI2324,
  949. .subvendor = PCI_ANY_ID,
  950. .subdevice = PCI_ANY_ID,
  951. .init = pci_ni8420_init,
  952. .setup = pci_default_setup,
  953. .exit = __devexit_p(pci_ni8420_exit),
  954. },
  955. {
  956. .vendor = PCI_VENDOR_ID_NI,
  957. .device = PCI_DEVICE_ID_NI_PCI2322,
  958. .subvendor = PCI_ANY_ID,
  959. .subdevice = PCI_ANY_ID,
  960. .init = pci_ni8420_init,
  961. .setup = pci_default_setup,
  962. .exit = __devexit_p(pci_ni8420_exit),
  963. },
  964. {
  965. .vendor = PCI_VENDOR_ID_NI,
  966. .device = PCI_DEVICE_ID_NI_PCI2324I,
  967. .subvendor = PCI_ANY_ID,
  968. .subdevice = PCI_ANY_ID,
  969. .init = pci_ni8420_init,
  970. .setup = pci_default_setup,
  971. .exit = __devexit_p(pci_ni8420_exit),
  972. },
  973. {
  974. .vendor = PCI_VENDOR_ID_NI,
  975. .device = PCI_DEVICE_ID_NI_PCI2322I,
  976. .subvendor = PCI_ANY_ID,
  977. .subdevice = PCI_ANY_ID,
  978. .init = pci_ni8420_init,
  979. .setup = pci_default_setup,
  980. .exit = __devexit_p(pci_ni8420_exit),
  981. },
  982. {
  983. .vendor = PCI_VENDOR_ID_NI,
  984. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  985. .subvendor = PCI_ANY_ID,
  986. .subdevice = PCI_ANY_ID,
  987. .init = pci_ni8420_init,
  988. .setup = pci_default_setup,
  989. .exit = __devexit_p(pci_ni8420_exit),
  990. },
  991. {
  992. .vendor = PCI_VENDOR_ID_NI,
  993. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  994. .subvendor = PCI_ANY_ID,
  995. .subdevice = PCI_ANY_ID,
  996. .init = pci_ni8420_init,
  997. .setup = pci_default_setup,
  998. .exit = __devexit_p(pci_ni8420_exit),
  999. },
  1000. {
  1001. .vendor = PCI_VENDOR_ID_NI,
  1002. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1003. .subvendor = PCI_ANY_ID,
  1004. .subdevice = PCI_ANY_ID,
  1005. .init = pci_ni8420_init,
  1006. .setup = pci_default_setup,
  1007. .exit = __devexit_p(pci_ni8420_exit),
  1008. },
  1009. {
  1010. .vendor = PCI_VENDOR_ID_NI,
  1011. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1012. .subvendor = PCI_ANY_ID,
  1013. .subdevice = PCI_ANY_ID,
  1014. .init = pci_ni8420_init,
  1015. .setup = pci_default_setup,
  1016. .exit = __devexit_p(pci_ni8420_exit),
  1017. },
  1018. {
  1019. .vendor = PCI_VENDOR_ID_NI,
  1020. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1021. .subvendor = PCI_ANY_ID,
  1022. .subdevice = PCI_ANY_ID,
  1023. .init = pci_ni8420_init,
  1024. .setup = pci_default_setup,
  1025. .exit = __devexit_p(pci_ni8420_exit),
  1026. },
  1027. {
  1028. .vendor = PCI_VENDOR_ID_NI,
  1029. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1030. .subvendor = PCI_ANY_ID,
  1031. .subdevice = PCI_ANY_ID,
  1032. .init = pci_ni8420_init,
  1033. .setup = pci_default_setup,
  1034. .exit = __devexit_p(pci_ni8420_exit),
  1035. },
  1036. {
  1037. .vendor = PCI_VENDOR_ID_NI,
  1038. .device = PCI_ANY_ID,
  1039. .subvendor = PCI_ANY_ID,
  1040. .subdevice = PCI_ANY_ID,
  1041. .init = pci_ni8430_init,
  1042. .setup = pci_ni8430_setup,
  1043. .exit = __devexit_p(pci_ni8430_exit),
  1044. },
  1045. /*
  1046. * Panacom
  1047. */
  1048. {
  1049. .vendor = PCI_VENDOR_ID_PANACOM,
  1050. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1051. .subvendor = PCI_ANY_ID,
  1052. .subdevice = PCI_ANY_ID,
  1053. .init = pci_plx9050_init,
  1054. .setup = pci_default_setup,
  1055. .exit = __devexit_p(pci_plx9050_exit),
  1056. },
  1057. {
  1058. .vendor = PCI_VENDOR_ID_PANACOM,
  1059. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1060. .subvendor = PCI_ANY_ID,
  1061. .subdevice = PCI_ANY_ID,
  1062. .init = pci_plx9050_init,
  1063. .setup = pci_default_setup,
  1064. .exit = __devexit_p(pci_plx9050_exit),
  1065. },
  1066. /*
  1067. * PLX
  1068. */
  1069. {
  1070. .vendor = PCI_VENDOR_ID_PLX,
  1071. .device = PCI_DEVICE_ID_PLX_9030,
  1072. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1073. .subdevice = PCI_ANY_ID,
  1074. .setup = pci_default_setup,
  1075. },
  1076. {
  1077. .vendor = PCI_VENDOR_ID_PLX,
  1078. .device = PCI_DEVICE_ID_PLX_9050,
  1079. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1080. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1081. .init = pci_plx9050_init,
  1082. .setup = pci_default_setup,
  1083. .exit = __devexit_p(pci_plx9050_exit),
  1084. },
  1085. {
  1086. .vendor = PCI_VENDOR_ID_PLX,
  1087. .device = PCI_DEVICE_ID_PLX_9050,
  1088. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1089. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1090. .init = pci_plx9050_init,
  1091. .setup = pci_default_setup,
  1092. .exit = __devexit_p(pci_plx9050_exit),
  1093. },
  1094. {
  1095. .vendor = PCI_VENDOR_ID_PLX,
  1096. .device = PCI_DEVICE_ID_PLX_9050,
  1097. .subvendor = PCI_VENDOR_ID_PLX,
  1098. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1099. .init = pci_plx9050_init,
  1100. .setup = pci_default_setup,
  1101. .exit = __devexit_p(pci_plx9050_exit),
  1102. },
  1103. {
  1104. .vendor = PCI_VENDOR_ID_PLX,
  1105. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1106. .subvendor = PCI_VENDOR_ID_PLX,
  1107. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1108. .init = pci_plx9050_init,
  1109. .setup = pci_default_setup,
  1110. .exit = __devexit_p(pci_plx9050_exit),
  1111. },
  1112. /*
  1113. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1114. */
  1115. {
  1116. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1117. .device = PCI_DEVICE_ID_OCTPRO,
  1118. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1119. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1120. .init = sbs_init,
  1121. .setup = sbs_setup,
  1122. .exit = __devexit_p(sbs_exit),
  1123. },
  1124. /*
  1125. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1126. */
  1127. {
  1128. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1129. .device = PCI_DEVICE_ID_OCTPRO,
  1130. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1131. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1132. .init = sbs_init,
  1133. .setup = sbs_setup,
  1134. .exit = __devexit_p(sbs_exit),
  1135. },
  1136. /*
  1137. * SBS Technologies, Inc., P-Octal 232
  1138. */
  1139. {
  1140. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1141. .device = PCI_DEVICE_ID_OCTPRO,
  1142. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1143. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1144. .init = sbs_init,
  1145. .setup = sbs_setup,
  1146. .exit = __devexit_p(sbs_exit),
  1147. },
  1148. /*
  1149. * SBS Technologies, Inc., P-Octal 422
  1150. */
  1151. {
  1152. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1153. .device = PCI_DEVICE_ID_OCTPRO,
  1154. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1155. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1156. .init = sbs_init,
  1157. .setup = sbs_setup,
  1158. .exit = __devexit_p(sbs_exit),
  1159. },
  1160. /*
  1161. * SIIG cards - these may be called via parport_serial
  1162. */
  1163. {
  1164. .vendor = PCI_VENDOR_ID_SIIG,
  1165. .device = PCI_ANY_ID,
  1166. .subvendor = PCI_ANY_ID,
  1167. .subdevice = PCI_ANY_ID,
  1168. .init = pci_siig_init,
  1169. .setup = pci_siig_setup,
  1170. },
  1171. /*
  1172. * Titan cards
  1173. */
  1174. {
  1175. .vendor = PCI_VENDOR_ID_TITAN,
  1176. .device = PCI_DEVICE_ID_TITAN_400L,
  1177. .subvendor = PCI_ANY_ID,
  1178. .subdevice = PCI_ANY_ID,
  1179. .setup = titan_400l_800l_setup,
  1180. },
  1181. {
  1182. .vendor = PCI_VENDOR_ID_TITAN,
  1183. .device = PCI_DEVICE_ID_TITAN_800L,
  1184. .subvendor = PCI_ANY_ID,
  1185. .subdevice = PCI_ANY_ID,
  1186. .setup = titan_400l_800l_setup,
  1187. },
  1188. /*
  1189. * Timedia cards
  1190. */
  1191. {
  1192. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1193. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1194. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1195. .subdevice = PCI_ANY_ID,
  1196. .init = pci_timedia_init,
  1197. .setup = pci_timedia_setup,
  1198. },
  1199. {
  1200. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1201. .device = PCI_ANY_ID,
  1202. .subvendor = PCI_ANY_ID,
  1203. .subdevice = PCI_ANY_ID,
  1204. .setup = pci_timedia_setup,
  1205. },
  1206. /*
  1207. * Xircom cards
  1208. */
  1209. {
  1210. .vendor = PCI_VENDOR_ID_XIRCOM,
  1211. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1212. .subvendor = PCI_ANY_ID,
  1213. .subdevice = PCI_ANY_ID,
  1214. .init = pci_xircom_init,
  1215. .setup = pci_default_setup,
  1216. },
  1217. /*
  1218. * Netmos cards - these may be called via parport_serial
  1219. */
  1220. {
  1221. .vendor = PCI_VENDOR_ID_NETMOS,
  1222. .device = PCI_ANY_ID,
  1223. .subvendor = PCI_ANY_ID,
  1224. .subdevice = PCI_ANY_ID,
  1225. .init = pci_netmos_init,
  1226. .setup = pci_default_setup,
  1227. },
  1228. /*
  1229. * For Oxford Semiconductor and Mainpine
  1230. */
  1231. {
  1232. .vendor = PCI_VENDOR_ID_OXSEMI,
  1233. .device = PCI_ANY_ID,
  1234. .subvendor = PCI_ANY_ID,
  1235. .subdevice = PCI_ANY_ID,
  1236. .init = pci_oxsemi_tornado_init,
  1237. .setup = pci_default_setup,
  1238. },
  1239. {
  1240. .vendor = PCI_VENDOR_ID_MAINPINE,
  1241. .device = PCI_ANY_ID,
  1242. .subvendor = PCI_ANY_ID,
  1243. .subdevice = PCI_ANY_ID,
  1244. .init = pci_oxsemi_tornado_init,
  1245. .setup = pci_default_setup,
  1246. },
  1247. /*
  1248. * Default "match everything" terminator entry
  1249. */
  1250. {
  1251. .vendor = PCI_ANY_ID,
  1252. .device = PCI_ANY_ID,
  1253. .subvendor = PCI_ANY_ID,
  1254. .subdevice = PCI_ANY_ID,
  1255. .setup = pci_default_setup,
  1256. }
  1257. };
  1258. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1259. {
  1260. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1261. }
  1262. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1263. {
  1264. struct pci_serial_quirk *quirk;
  1265. for (quirk = pci_serial_quirks; ; quirk++)
  1266. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1267. quirk_id_matches(quirk->device, dev->device) &&
  1268. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1269. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1270. break;
  1271. return quirk;
  1272. }
  1273. static inline int get_pci_irq(struct pci_dev *dev,
  1274. const struct pciserial_board *board)
  1275. {
  1276. if (board->flags & FL_NOIRQ)
  1277. return 0;
  1278. else
  1279. return dev->irq;
  1280. }
  1281. /*
  1282. * This is the configuration table for all of the PCI serial boards
  1283. * which we support. It is directly indexed by the pci_board_num_t enum
  1284. * value, which is encoded in the pci_device_id PCI probe table's
  1285. * driver_data member.
  1286. *
  1287. * The makeup of these names are:
  1288. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1289. *
  1290. * bn = PCI BAR number
  1291. * bt = Index using PCI BARs
  1292. * n = number of serial ports
  1293. * baud = baud rate
  1294. * offsetinhex = offset for each sequential port (in hex)
  1295. *
  1296. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1297. *
  1298. * Please note: in theory if n = 1, _bt infix should make no difference.
  1299. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1300. */
  1301. enum pci_board_num_t {
  1302. pbn_default = 0,
  1303. pbn_b0_1_115200,
  1304. pbn_b0_2_115200,
  1305. pbn_b0_4_115200,
  1306. pbn_b0_5_115200,
  1307. pbn_b0_8_115200,
  1308. pbn_b0_1_921600,
  1309. pbn_b0_2_921600,
  1310. pbn_b0_4_921600,
  1311. pbn_b0_2_1130000,
  1312. pbn_b0_4_1152000,
  1313. pbn_b0_2_1843200,
  1314. pbn_b0_4_1843200,
  1315. pbn_b0_2_1843200_200,
  1316. pbn_b0_4_1843200_200,
  1317. pbn_b0_8_1843200_200,
  1318. pbn_b0_1_4000000,
  1319. pbn_b0_bt_1_115200,
  1320. pbn_b0_bt_2_115200,
  1321. pbn_b0_bt_8_115200,
  1322. pbn_b0_bt_1_460800,
  1323. pbn_b0_bt_2_460800,
  1324. pbn_b0_bt_4_460800,
  1325. pbn_b0_bt_1_921600,
  1326. pbn_b0_bt_2_921600,
  1327. pbn_b0_bt_4_921600,
  1328. pbn_b0_bt_8_921600,
  1329. pbn_b1_1_115200,
  1330. pbn_b1_2_115200,
  1331. pbn_b1_4_115200,
  1332. pbn_b1_8_115200,
  1333. pbn_b1_16_115200,
  1334. pbn_b1_1_921600,
  1335. pbn_b1_2_921600,
  1336. pbn_b1_4_921600,
  1337. pbn_b1_8_921600,
  1338. pbn_b1_2_1250000,
  1339. pbn_b1_bt_1_115200,
  1340. pbn_b1_bt_2_115200,
  1341. pbn_b1_bt_4_115200,
  1342. pbn_b1_bt_2_921600,
  1343. pbn_b1_1_1382400,
  1344. pbn_b1_2_1382400,
  1345. pbn_b1_4_1382400,
  1346. pbn_b1_8_1382400,
  1347. pbn_b2_1_115200,
  1348. pbn_b2_2_115200,
  1349. pbn_b2_4_115200,
  1350. pbn_b2_8_115200,
  1351. pbn_b2_1_460800,
  1352. pbn_b2_4_460800,
  1353. pbn_b2_8_460800,
  1354. pbn_b2_16_460800,
  1355. pbn_b2_1_921600,
  1356. pbn_b2_4_921600,
  1357. pbn_b2_8_921600,
  1358. pbn_b2_bt_1_115200,
  1359. pbn_b2_bt_2_115200,
  1360. pbn_b2_bt_4_115200,
  1361. pbn_b2_bt_2_921600,
  1362. pbn_b2_bt_4_921600,
  1363. pbn_b3_2_115200,
  1364. pbn_b3_4_115200,
  1365. pbn_b3_8_115200,
  1366. /*
  1367. * Board-specific versions.
  1368. */
  1369. pbn_panacom,
  1370. pbn_panacom2,
  1371. pbn_panacom4,
  1372. pbn_exsys_4055,
  1373. pbn_plx_romulus,
  1374. pbn_oxsemi,
  1375. pbn_oxsemi_1_4000000,
  1376. pbn_oxsemi_2_4000000,
  1377. pbn_oxsemi_4_4000000,
  1378. pbn_oxsemi_8_4000000,
  1379. pbn_intel_i960,
  1380. pbn_sgi_ioc3,
  1381. pbn_computone_4,
  1382. pbn_computone_6,
  1383. pbn_computone_8,
  1384. pbn_sbsxrsio,
  1385. pbn_exar_XR17C152,
  1386. pbn_exar_XR17C154,
  1387. pbn_exar_XR17C158,
  1388. pbn_pasemi_1682M,
  1389. pbn_ni8430_2,
  1390. pbn_ni8430_4,
  1391. pbn_ni8430_8,
  1392. pbn_ni8430_16,
  1393. };
  1394. /*
  1395. * uart_offset - the space between channels
  1396. * reg_shift - describes how the UART registers are mapped
  1397. * to PCI memory by the card.
  1398. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1399. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1400. * in include/linux/serial_reg.h,
  1401. * see first lines of serial_in() and serial_out() in 8250.c
  1402. */
  1403. static struct pciserial_board pci_boards[] __devinitdata = {
  1404. [pbn_default] = {
  1405. .flags = FL_BASE0,
  1406. .num_ports = 1,
  1407. .base_baud = 115200,
  1408. .uart_offset = 8,
  1409. },
  1410. [pbn_b0_1_115200] = {
  1411. .flags = FL_BASE0,
  1412. .num_ports = 1,
  1413. .base_baud = 115200,
  1414. .uart_offset = 8,
  1415. },
  1416. [pbn_b0_2_115200] = {
  1417. .flags = FL_BASE0,
  1418. .num_ports = 2,
  1419. .base_baud = 115200,
  1420. .uart_offset = 8,
  1421. },
  1422. [pbn_b0_4_115200] = {
  1423. .flags = FL_BASE0,
  1424. .num_ports = 4,
  1425. .base_baud = 115200,
  1426. .uart_offset = 8,
  1427. },
  1428. [pbn_b0_5_115200] = {
  1429. .flags = FL_BASE0,
  1430. .num_ports = 5,
  1431. .base_baud = 115200,
  1432. .uart_offset = 8,
  1433. },
  1434. [pbn_b0_8_115200] = {
  1435. .flags = FL_BASE0,
  1436. .num_ports = 8,
  1437. .base_baud = 115200,
  1438. .uart_offset = 8,
  1439. },
  1440. [pbn_b0_1_921600] = {
  1441. .flags = FL_BASE0,
  1442. .num_ports = 1,
  1443. .base_baud = 921600,
  1444. .uart_offset = 8,
  1445. },
  1446. [pbn_b0_2_921600] = {
  1447. .flags = FL_BASE0,
  1448. .num_ports = 2,
  1449. .base_baud = 921600,
  1450. .uart_offset = 8,
  1451. },
  1452. [pbn_b0_4_921600] = {
  1453. .flags = FL_BASE0,
  1454. .num_ports = 4,
  1455. .base_baud = 921600,
  1456. .uart_offset = 8,
  1457. },
  1458. [pbn_b0_2_1130000] = {
  1459. .flags = FL_BASE0,
  1460. .num_ports = 2,
  1461. .base_baud = 1130000,
  1462. .uart_offset = 8,
  1463. },
  1464. [pbn_b0_4_1152000] = {
  1465. .flags = FL_BASE0,
  1466. .num_ports = 4,
  1467. .base_baud = 1152000,
  1468. .uart_offset = 8,
  1469. },
  1470. [pbn_b0_2_1843200] = {
  1471. .flags = FL_BASE0,
  1472. .num_ports = 2,
  1473. .base_baud = 1843200,
  1474. .uart_offset = 8,
  1475. },
  1476. [pbn_b0_4_1843200] = {
  1477. .flags = FL_BASE0,
  1478. .num_ports = 4,
  1479. .base_baud = 1843200,
  1480. .uart_offset = 8,
  1481. },
  1482. [pbn_b0_2_1843200_200] = {
  1483. .flags = FL_BASE0,
  1484. .num_ports = 2,
  1485. .base_baud = 1843200,
  1486. .uart_offset = 0x200,
  1487. },
  1488. [pbn_b0_4_1843200_200] = {
  1489. .flags = FL_BASE0,
  1490. .num_ports = 4,
  1491. .base_baud = 1843200,
  1492. .uart_offset = 0x200,
  1493. },
  1494. [pbn_b0_8_1843200_200] = {
  1495. .flags = FL_BASE0,
  1496. .num_ports = 8,
  1497. .base_baud = 1843200,
  1498. .uart_offset = 0x200,
  1499. },
  1500. [pbn_b0_1_4000000] = {
  1501. .flags = FL_BASE0,
  1502. .num_ports = 1,
  1503. .base_baud = 4000000,
  1504. .uart_offset = 8,
  1505. },
  1506. [pbn_b0_bt_1_115200] = {
  1507. .flags = FL_BASE0|FL_BASE_BARS,
  1508. .num_ports = 1,
  1509. .base_baud = 115200,
  1510. .uart_offset = 8,
  1511. },
  1512. [pbn_b0_bt_2_115200] = {
  1513. .flags = FL_BASE0|FL_BASE_BARS,
  1514. .num_ports = 2,
  1515. .base_baud = 115200,
  1516. .uart_offset = 8,
  1517. },
  1518. [pbn_b0_bt_8_115200] = {
  1519. .flags = FL_BASE0|FL_BASE_BARS,
  1520. .num_ports = 8,
  1521. .base_baud = 115200,
  1522. .uart_offset = 8,
  1523. },
  1524. [pbn_b0_bt_1_460800] = {
  1525. .flags = FL_BASE0|FL_BASE_BARS,
  1526. .num_ports = 1,
  1527. .base_baud = 460800,
  1528. .uart_offset = 8,
  1529. },
  1530. [pbn_b0_bt_2_460800] = {
  1531. .flags = FL_BASE0|FL_BASE_BARS,
  1532. .num_ports = 2,
  1533. .base_baud = 460800,
  1534. .uart_offset = 8,
  1535. },
  1536. [pbn_b0_bt_4_460800] = {
  1537. .flags = FL_BASE0|FL_BASE_BARS,
  1538. .num_ports = 4,
  1539. .base_baud = 460800,
  1540. .uart_offset = 8,
  1541. },
  1542. [pbn_b0_bt_1_921600] = {
  1543. .flags = FL_BASE0|FL_BASE_BARS,
  1544. .num_ports = 1,
  1545. .base_baud = 921600,
  1546. .uart_offset = 8,
  1547. },
  1548. [pbn_b0_bt_2_921600] = {
  1549. .flags = FL_BASE0|FL_BASE_BARS,
  1550. .num_ports = 2,
  1551. .base_baud = 921600,
  1552. .uart_offset = 8,
  1553. },
  1554. [pbn_b0_bt_4_921600] = {
  1555. .flags = FL_BASE0|FL_BASE_BARS,
  1556. .num_ports = 4,
  1557. .base_baud = 921600,
  1558. .uart_offset = 8,
  1559. },
  1560. [pbn_b0_bt_8_921600] = {
  1561. .flags = FL_BASE0|FL_BASE_BARS,
  1562. .num_ports = 8,
  1563. .base_baud = 921600,
  1564. .uart_offset = 8,
  1565. },
  1566. [pbn_b1_1_115200] = {
  1567. .flags = FL_BASE1,
  1568. .num_ports = 1,
  1569. .base_baud = 115200,
  1570. .uart_offset = 8,
  1571. },
  1572. [pbn_b1_2_115200] = {
  1573. .flags = FL_BASE1,
  1574. .num_ports = 2,
  1575. .base_baud = 115200,
  1576. .uart_offset = 8,
  1577. },
  1578. [pbn_b1_4_115200] = {
  1579. .flags = FL_BASE1,
  1580. .num_ports = 4,
  1581. .base_baud = 115200,
  1582. .uart_offset = 8,
  1583. },
  1584. [pbn_b1_8_115200] = {
  1585. .flags = FL_BASE1,
  1586. .num_ports = 8,
  1587. .base_baud = 115200,
  1588. .uart_offset = 8,
  1589. },
  1590. [pbn_b1_16_115200] = {
  1591. .flags = FL_BASE1,
  1592. .num_ports = 16,
  1593. .base_baud = 115200,
  1594. .uart_offset = 8,
  1595. },
  1596. [pbn_b1_1_921600] = {
  1597. .flags = FL_BASE1,
  1598. .num_ports = 1,
  1599. .base_baud = 921600,
  1600. .uart_offset = 8,
  1601. },
  1602. [pbn_b1_2_921600] = {
  1603. .flags = FL_BASE1,
  1604. .num_ports = 2,
  1605. .base_baud = 921600,
  1606. .uart_offset = 8,
  1607. },
  1608. [pbn_b1_4_921600] = {
  1609. .flags = FL_BASE1,
  1610. .num_ports = 4,
  1611. .base_baud = 921600,
  1612. .uart_offset = 8,
  1613. },
  1614. [pbn_b1_8_921600] = {
  1615. .flags = FL_BASE1,
  1616. .num_ports = 8,
  1617. .base_baud = 921600,
  1618. .uart_offset = 8,
  1619. },
  1620. [pbn_b1_2_1250000] = {
  1621. .flags = FL_BASE1,
  1622. .num_ports = 2,
  1623. .base_baud = 1250000,
  1624. .uart_offset = 8,
  1625. },
  1626. [pbn_b1_bt_1_115200] = {
  1627. .flags = FL_BASE1|FL_BASE_BARS,
  1628. .num_ports = 1,
  1629. .base_baud = 115200,
  1630. .uart_offset = 8,
  1631. },
  1632. [pbn_b1_bt_2_115200] = {
  1633. .flags = FL_BASE1|FL_BASE_BARS,
  1634. .num_ports = 2,
  1635. .base_baud = 115200,
  1636. .uart_offset = 8,
  1637. },
  1638. [pbn_b1_bt_4_115200] = {
  1639. .flags = FL_BASE1|FL_BASE_BARS,
  1640. .num_ports = 4,
  1641. .base_baud = 115200,
  1642. .uart_offset = 8,
  1643. },
  1644. [pbn_b1_bt_2_921600] = {
  1645. .flags = FL_BASE1|FL_BASE_BARS,
  1646. .num_ports = 2,
  1647. .base_baud = 921600,
  1648. .uart_offset = 8,
  1649. },
  1650. [pbn_b1_1_1382400] = {
  1651. .flags = FL_BASE1,
  1652. .num_ports = 1,
  1653. .base_baud = 1382400,
  1654. .uart_offset = 8,
  1655. },
  1656. [pbn_b1_2_1382400] = {
  1657. .flags = FL_BASE1,
  1658. .num_ports = 2,
  1659. .base_baud = 1382400,
  1660. .uart_offset = 8,
  1661. },
  1662. [pbn_b1_4_1382400] = {
  1663. .flags = FL_BASE1,
  1664. .num_ports = 4,
  1665. .base_baud = 1382400,
  1666. .uart_offset = 8,
  1667. },
  1668. [pbn_b1_8_1382400] = {
  1669. .flags = FL_BASE1,
  1670. .num_ports = 8,
  1671. .base_baud = 1382400,
  1672. .uart_offset = 8,
  1673. },
  1674. [pbn_b2_1_115200] = {
  1675. .flags = FL_BASE2,
  1676. .num_ports = 1,
  1677. .base_baud = 115200,
  1678. .uart_offset = 8,
  1679. },
  1680. [pbn_b2_2_115200] = {
  1681. .flags = FL_BASE2,
  1682. .num_ports = 2,
  1683. .base_baud = 115200,
  1684. .uart_offset = 8,
  1685. },
  1686. [pbn_b2_4_115200] = {
  1687. .flags = FL_BASE2,
  1688. .num_ports = 4,
  1689. .base_baud = 115200,
  1690. .uart_offset = 8,
  1691. },
  1692. [pbn_b2_8_115200] = {
  1693. .flags = FL_BASE2,
  1694. .num_ports = 8,
  1695. .base_baud = 115200,
  1696. .uart_offset = 8,
  1697. },
  1698. [pbn_b2_1_460800] = {
  1699. .flags = FL_BASE2,
  1700. .num_ports = 1,
  1701. .base_baud = 460800,
  1702. .uart_offset = 8,
  1703. },
  1704. [pbn_b2_4_460800] = {
  1705. .flags = FL_BASE2,
  1706. .num_ports = 4,
  1707. .base_baud = 460800,
  1708. .uart_offset = 8,
  1709. },
  1710. [pbn_b2_8_460800] = {
  1711. .flags = FL_BASE2,
  1712. .num_ports = 8,
  1713. .base_baud = 460800,
  1714. .uart_offset = 8,
  1715. },
  1716. [pbn_b2_16_460800] = {
  1717. .flags = FL_BASE2,
  1718. .num_ports = 16,
  1719. .base_baud = 460800,
  1720. .uart_offset = 8,
  1721. },
  1722. [pbn_b2_1_921600] = {
  1723. .flags = FL_BASE2,
  1724. .num_ports = 1,
  1725. .base_baud = 921600,
  1726. .uart_offset = 8,
  1727. },
  1728. [pbn_b2_4_921600] = {
  1729. .flags = FL_BASE2,
  1730. .num_ports = 4,
  1731. .base_baud = 921600,
  1732. .uart_offset = 8,
  1733. },
  1734. [pbn_b2_8_921600] = {
  1735. .flags = FL_BASE2,
  1736. .num_ports = 8,
  1737. .base_baud = 921600,
  1738. .uart_offset = 8,
  1739. },
  1740. [pbn_b2_bt_1_115200] = {
  1741. .flags = FL_BASE2|FL_BASE_BARS,
  1742. .num_ports = 1,
  1743. .base_baud = 115200,
  1744. .uart_offset = 8,
  1745. },
  1746. [pbn_b2_bt_2_115200] = {
  1747. .flags = FL_BASE2|FL_BASE_BARS,
  1748. .num_ports = 2,
  1749. .base_baud = 115200,
  1750. .uart_offset = 8,
  1751. },
  1752. [pbn_b2_bt_4_115200] = {
  1753. .flags = FL_BASE2|FL_BASE_BARS,
  1754. .num_ports = 4,
  1755. .base_baud = 115200,
  1756. .uart_offset = 8,
  1757. },
  1758. [pbn_b2_bt_2_921600] = {
  1759. .flags = FL_BASE2|FL_BASE_BARS,
  1760. .num_ports = 2,
  1761. .base_baud = 921600,
  1762. .uart_offset = 8,
  1763. },
  1764. [pbn_b2_bt_4_921600] = {
  1765. .flags = FL_BASE2|FL_BASE_BARS,
  1766. .num_ports = 4,
  1767. .base_baud = 921600,
  1768. .uart_offset = 8,
  1769. },
  1770. [pbn_b3_2_115200] = {
  1771. .flags = FL_BASE3,
  1772. .num_ports = 2,
  1773. .base_baud = 115200,
  1774. .uart_offset = 8,
  1775. },
  1776. [pbn_b3_4_115200] = {
  1777. .flags = FL_BASE3,
  1778. .num_ports = 4,
  1779. .base_baud = 115200,
  1780. .uart_offset = 8,
  1781. },
  1782. [pbn_b3_8_115200] = {
  1783. .flags = FL_BASE3,
  1784. .num_ports = 8,
  1785. .base_baud = 115200,
  1786. .uart_offset = 8,
  1787. },
  1788. /*
  1789. * Entries following this are board-specific.
  1790. */
  1791. /*
  1792. * Panacom - IOMEM
  1793. */
  1794. [pbn_panacom] = {
  1795. .flags = FL_BASE2,
  1796. .num_ports = 2,
  1797. .base_baud = 921600,
  1798. .uart_offset = 0x400,
  1799. .reg_shift = 7,
  1800. },
  1801. [pbn_panacom2] = {
  1802. .flags = FL_BASE2|FL_BASE_BARS,
  1803. .num_ports = 2,
  1804. .base_baud = 921600,
  1805. .uart_offset = 0x400,
  1806. .reg_shift = 7,
  1807. },
  1808. [pbn_panacom4] = {
  1809. .flags = FL_BASE2|FL_BASE_BARS,
  1810. .num_ports = 4,
  1811. .base_baud = 921600,
  1812. .uart_offset = 0x400,
  1813. .reg_shift = 7,
  1814. },
  1815. [pbn_exsys_4055] = {
  1816. .flags = FL_BASE2,
  1817. .num_ports = 4,
  1818. .base_baud = 115200,
  1819. .uart_offset = 8,
  1820. },
  1821. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1822. [pbn_plx_romulus] = {
  1823. .flags = FL_BASE2,
  1824. .num_ports = 4,
  1825. .base_baud = 921600,
  1826. .uart_offset = 8 << 2,
  1827. .reg_shift = 2,
  1828. .first_offset = 0x03,
  1829. },
  1830. /*
  1831. * This board uses the size of PCI Base region 0 to
  1832. * signal now many ports are available
  1833. */
  1834. [pbn_oxsemi] = {
  1835. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1836. .num_ports = 32,
  1837. .base_baud = 115200,
  1838. .uart_offset = 8,
  1839. },
  1840. [pbn_oxsemi_1_4000000] = {
  1841. .flags = FL_BASE0,
  1842. .num_ports = 1,
  1843. .base_baud = 4000000,
  1844. .uart_offset = 0x200,
  1845. .first_offset = 0x1000,
  1846. },
  1847. [pbn_oxsemi_2_4000000] = {
  1848. .flags = FL_BASE0,
  1849. .num_ports = 2,
  1850. .base_baud = 4000000,
  1851. .uart_offset = 0x200,
  1852. .first_offset = 0x1000,
  1853. },
  1854. [pbn_oxsemi_4_4000000] = {
  1855. .flags = FL_BASE0,
  1856. .num_ports = 4,
  1857. .base_baud = 4000000,
  1858. .uart_offset = 0x200,
  1859. .first_offset = 0x1000,
  1860. },
  1861. [pbn_oxsemi_8_4000000] = {
  1862. .flags = FL_BASE0,
  1863. .num_ports = 8,
  1864. .base_baud = 4000000,
  1865. .uart_offset = 0x200,
  1866. .first_offset = 0x1000,
  1867. },
  1868. /*
  1869. * EKF addition for i960 Boards form EKF with serial port.
  1870. * Max 256 ports.
  1871. */
  1872. [pbn_intel_i960] = {
  1873. .flags = FL_BASE0,
  1874. .num_ports = 32,
  1875. .base_baud = 921600,
  1876. .uart_offset = 8 << 2,
  1877. .reg_shift = 2,
  1878. .first_offset = 0x10000,
  1879. },
  1880. [pbn_sgi_ioc3] = {
  1881. .flags = FL_BASE0|FL_NOIRQ,
  1882. .num_ports = 1,
  1883. .base_baud = 458333,
  1884. .uart_offset = 8,
  1885. .reg_shift = 0,
  1886. .first_offset = 0x20178,
  1887. },
  1888. /*
  1889. * Computone - uses IOMEM.
  1890. */
  1891. [pbn_computone_4] = {
  1892. .flags = FL_BASE0,
  1893. .num_ports = 4,
  1894. .base_baud = 921600,
  1895. .uart_offset = 0x40,
  1896. .reg_shift = 2,
  1897. .first_offset = 0x200,
  1898. },
  1899. [pbn_computone_6] = {
  1900. .flags = FL_BASE0,
  1901. .num_ports = 6,
  1902. .base_baud = 921600,
  1903. .uart_offset = 0x40,
  1904. .reg_shift = 2,
  1905. .first_offset = 0x200,
  1906. },
  1907. [pbn_computone_8] = {
  1908. .flags = FL_BASE0,
  1909. .num_ports = 8,
  1910. .base_baud = 921600,
  1911. .uart_offset = 0x40,
  1912. .reg_shift = 2,
  1913. .first_offset = 0x200,
  1914. },
  1915. [pbn_sbsxrsio] = {
  1916. .flags = FL_BASE0,
  1917. .num_ports = 8,
  1918. .base_baud = 460800,
  1919. .uart_offset = 256,
  1920. .reg_shift = 4,
  1921. },
  1922. /*
  1923. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1924. * Only basic 16550A support.
  1925. * XR17C15[24] are not tested, but they should work.
  1926. */
  1927. [pbn_exar_XR17C152] = {
  1928. .flags = FL_BASE0,
  1929. .num_ports = 2,
  1930. .base_baud = 921600,
  1931. .uart_offset = 0x200,
  1932. },
  1933. [pbn_exar_XR17C154] = {
  1934. .flags = FL_BASE0,
  1935. .num_ports = 4,
  1936. .base_baud = 921600,
  1937. .uart_offset = 0x200,
  1938. },
  1939. [pbn_exar_XR17C158] = {
  1940. .flags = FL_BASE0,
  1941. .num_ports = 8,
  1942. .base_baud = 921600,
  1943. .uart_offset = 0x200,
  1944. },
  1945. /*
  1946. * PA Semi PWRficient PA6T-1682M on-chip UART
  1947. */
  1948. [pbn_pasemi_1682M] = {
  1949. .flags = FL_BASE0,
  1950. .num_ports = 1,
  1951. .base_baud = 8333333,
  1952. },
  1953. /*
  1954. * National Instruments 843x
  1955. */
  1956. [pbn_ni8430_16] = {
  1957. .flags = FL_BASE0,
  1958. .num_ports = 16,
  1959. .base_baud = 3686400,
  1960. .uart_offset = 0x10,
  1961. .first_offset = 0x800,
  1962. },
  1963. [pbn_ni8430_8] = {
  1964. .flags = FL_BASE0,
  1965. .num_ports = 8,
  1966. .base_baud = 3686400,
  1967. .uart_offset = 0x10,
  1968. .first_offset = 0x800,
  1969. },
  1970. [pbn_ni8430_4] = {
  1971. .flags = FL_BASE0,
  1972. .num_ports = 4,
  1973. .base_baud = 3686400,
  1974. .uart_offset = 0x10,
  1975. .first_offset = 0x800,
  1976. },
  1977. [pbn_ni8430_2] = {
  1978. .flags = FL_BASE0,
  1979. .num_ports = 2,
  1980. .base_baud = 3686400,
  1981. .uart_offset = 0x10,
  1982. .first_offset = 0x800,
  1983. },
  1984. };
  1985. static const struct pci_device_id softmodem_blacklist[] = {
  1986. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  1987. };
  1988. /*
  1989. * Given a complete unknown PCI device, try to use some heuristics to
  1990. * guess what the configuration might be, based on the pitiful PCI
  1991. * serial specs. Returns 0 on success, 1 on failure.
  1992. */
  1993. static int __devinit
  1994. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1995. {
  1996. const struct pci_device_id *blacklist;
  1997. int num_iomem, num_port, first_port = -1, i;
  1998. /*
  1999. * If it is not a communications device or the programming
  2000. * interface is greater than 6, give up.
  2001. *
  2002. * (Should we try to make guesses for multiport serial devices
  2003. * later?)
  2004. */
  2005. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2006. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2007. (dev->class & 0xff) > 6)
  2008. return -ENODEV;
  2009. /*
  2010. * Do not access blacklisted devices that are known not to
  2011. * feature serial ports.
  2012. */
  2013. for (blacklist = softmodem_blacklist;
  2014. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2015. blacklist++) {
  2016. if (dev->vendor == blacklist->vendor &&
  2017. dev->device == blacklist->device)
  2018. return -ENODEV;
  2019. }
  2020. num_iomem = num_port = 0;
  2021. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2022. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2023. num_port++;
  2024. if (first_port == -1)
  2025. first_port = i;
  2026. }
  2027. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2028. num_iomem++;
  2029. }
  2030. /*
  2031. * If there is 1 or 0 iomem regions, and exactly one port,
  2032. * use it. We guess the number of ports based on the IO
  2033. * region size.
  2034. */
  2035. if (num_iomem <= 1 && num_port == 1) {
  2036. board->flags = first_port;
  2037. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2038. return 0;
  2039. }
  2040. /*
  2041. * Now guess if we've got a board which indexes by BARs.
  2042. * Each IO BAR should be 8 bytes, and they should follow
  2043. * consecutively.
  2044. */
  2045. first_port = -1;
  2046. num_port = 0;
  2047. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2048. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2049. pci_resource_len(dev, i) == 8 &&
  2050. (first_port == -1 || (first_port + num_port) == i)) {
  2051. num_port++;
  2052. if (first_port == -1)
  2053. first_port = i;
  2054. }
  2055. }
  2056. if (num_port > 1) {
  2057. board->flags = first_port | FL_BASE_BARS;
  2058. board->num_ports = num_port;
  2059. return 0;
  2060. }
  2061. return -ENODEV;
  2062. }
  2063. static inline int
  2064. serial_pci_matches(const struct pciserial_board *board,
  2065. const struct pciserial_board *guessed)
  2066. {
  2067. return
  2068. board->num_ports == guessed->num_ports &&
  2069. board->base_baud == guessed->base_baud &&
  2070. board->uart_offset == guessed->uart_offset &&
  2071. board->reg_shift == guessed->reg_shift &&
  2072. board->first_offset == guessed->first_offset;
  2073. }
  2074. struct serial_private *
  2075. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2076. {
  2077. struct uart_port serial_port;
  2078. struct serial_private *priv;
  2079. struct pci_serial_quirk *quirk;
  2080. int rc, nr_ports, i;
  2081. nr_ports = board->num_ports;
  2082. /*
  2083. * Find an init and setup quirks.
  2084. */
  2085. quirk = find_quirk(dev);
  2086. /*
  2087. * Run the new-style initialization function.
  2088. * The initialization function returns:
  2089. * <0 - error
  2090. * 0 - use board->num_ports
  2091. * >0 - number of ports
  2092. */
  2093. if (quirk->init) {
  2094. rc = quirk->init(dev);
  2095. if (rc < 0) {
  2096. priv = ERR_PTR(rc);
  2097. goto err_out;
  2098. }
  2099. if (rc)
  2100. nr_ports = rc;
  2101. }
  2102. priv = kzalloc(sizeof(struct serial_private) +
  2103. sizeof(unsigned int) * nr_ports,
  2104. GFP_KERNEL);
  2105. if (!priv) {
  2106. priv = ERR_PTR(-ENOMEM);
  2107. goto err_deinit;
  2108. }
  2109. priv->dev = dev;
  2110. priv->quirk = quirk;
  2111. memset(&serial_port, 0, sizeof(struct uart_port));
  2112. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2113. serial_port.uartclk = board->base_baud * 16;
  2114. serial_port.irq = get_pci_irq(dev, board);
  2115. serial_port.dev = &dev->dev;
  2116. for (i = 0; i < nr_ports; i++) {
  2117. if (quirk->setup(priv, board, &serial_port, i))
  2118. break;
  2119. #ifdef SERIAL_DEBUG_PCI
  2120. printk(KERN_DEBUG "Setup PCI port: port %x, irq %d, type %d\n",
  2121. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2122. #endif
  2123. priv->line[i] = serial8250_register_port(&serial_port);
  2124. if (priv->line[i] < 0) {
  2125. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2126. break;
  2127. }
  2128. }
  2129. priv->nr = i;
  2130. return priv;
  2131. err_deinit:
  2132. if (quirk->exit)
  2133. quirk->exit(dev);
  2134. err_out:
  2135. return priv;
  2136. }
  2137. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2138. void pciserial_remove_ports(struct serial_private *priv)
  2139. {
  2140. struct pci_serial_quirk *quirk;
  2141. int i;
  2142. for (i = 0; i < priv->nr; i++)
  2143. serial8250_unregister_port(priv->line[i]);
  2144. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2145. if (priv->remapped_bar[i])
  2146. iounmap(priv->remapped_bar[i]);
  2147. priv->remapped_bar[i] = NULL;
  2148. }
  2149. /*
  2150. * Find the exit quirks.
  2151. */
  2152. quirk = find_quirk(priv->dev);
  2153. if (quirk->exit)
  2154. quirk->exit(priv->dev);
  2155. kfree(priv);
  2156. }
  2157. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2158. void pciserial_suspend_ports(struct serial_private *priv)
  2159. {
  2160. int i;
  2161. for (i = 0; i < priv->nr; i++)
  2162. if (priv->line[i] >= 0)
  2163. serial8250_suspend_port(priv->line[i]);
  2164. }
  2165. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2166. void pciserial_resume_ports(struct serial_private *priv)
  2167. {
  2168. int i;
  2169. /*
  2170. * Ensure that the board is correctly configured.
  2171. */
  2172. if (priv->quirk->init)
  2173. priv->quirk->init(priv->dev);
  2174. for (i = 0; i < priv->nr; i++)
  2175. if (priv->line[i] >= 0)
  2176. serial8250_resume_port(priv->line[i]);
  2177. }
  2178. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2179. /*
  2180. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2181. * to the arrangement of serial ports on a PCI card.
  2182. */
  2183. static int __devinit
  2184. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2185. {
  2186. struct serial_private *priv;
  2187. const struct pciserial_board *board;
  2188. struct pciserial_board tmp;
  2189. int rc;
  2190. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2191. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2192. ent->driver_data);
  2193. return -EINVAL;
  2194. }
  2195. board = &pci_boards[ent->driver_data];
  2196. rc = pci_enable_device(dev);
  2197. if (rc)
  2198. return rc;
  2199. if (ent->driver_data == pbn_default) {
  2200. /*
  2201. * Use a copy of the pci_board entry for this;
  2202. * avoid changing entries in the table.
  2203. */
  2204. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2205. board = &tmp;
  2206. /*
  2207. * We matched one of our class entries. Try to
  2208. * determine the parameters of this board.
  2209. */
  2210. rc = serial_pci_guess_board(dev, &tmp);
  2211. if (rc)
  2212. goto disable;
  2213. } else {
  2214. /*
  2215. * We matched an explicit entry. If we are able to
  2216. * detect this boards settings with our heuristic,
  2217. * then we no longer need this entry.
  2218. */
  2219. memcpy(&tmp, &pci_boards[pbn_default],
  2220. sizeof(struct pciserial_board));
  2221. rc = serial_pci_guess_board(dev, &tmp);
  2222. if (rc == 0 && serial_pci_matches(board, &tmp))
  2223. moan_device("Redundant entry in serial pci_table.",
  2224. dev);
  2225. }
  2226. priv = pciserial_init_ports(dev, board);
  2227. if (!IS_ERR(priv)) {
  2228. pci_set_drvdata(dev, priv);
  2229. return 0;
  2230. }
  2231. rc = PTR_ERR(priv);
  2232. disable:
  2233. pci_disable_device(dev);
  2234. return rc;
  2235. }
  2236. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2237. {
  2238. struct serial_private *priv = pci_get_drvdata(dev);
  2239. pci_set_drvdata(dev, NULL);
  2240. pciserial_remove_ports(priv);
  2241. pci_disable_device(dev);
  2242. }
  2243. #ifdef CONFIG_PM
  2244. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2245. {
  2246. struct serial_private *priv = pci_get_drvdata(dev);
  2247. if (priv)
  2248. pciserial_suspend_ports(priv);
  2249. pci_save_state(dev);
  2250. pci_set_power_state(dev, pci_choose_state(dev, state));
  2251. return 0;
  2252. }
  2253. static int pciserial_resume_one(struct pci_dev *dev)
  2254. {
  2255. int err;
  2256. struct serial_private *priv = pci_get_drvdata(dev);
  2257. pci_set_power_state(dev, PCI_D0);
  2258. pci_restore_state(dev);
  2259. if (priv) {
  2260. /*
  2261. * The device may have been disabled. Re-enable it.
  2262. */
  2263. err = pci_enable_device(dev);
  2264. /* FIXME: We cannot simply error out here */
  2265. if (err)
  2266. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2267. pciserial_resume_ports(priv);
  2268. }
  2269. return 0;
  2270. }
  2271. #endif
  2272. static struct pci_device_id serial_pci_tbl[] = {
  2273. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2274. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2275. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2276. pbn_b2_8_921600 },
  2277. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2278. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2279. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2280. pbn_b1_8_1382400 },
  2281. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2282. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2283. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2284. pbn_b1_4_1382400 },
  2285. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2286. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2287. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2288. pbn_b1_2_1382400 },
  2289. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2290. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2291. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2292. pbn_b1_8_1382400 },
  2293. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2294. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2295. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2296. pbn_b1_4_1382400 },
  2297. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2298. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2299. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2300. pbn_b1_2_1382400 },
  2301. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2302. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2303. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2304. pbn_b1_8_921600 },
  2305. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2306. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2307. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2308. pbn_b1_8_921600 },
  2309. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2310. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2311. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2312. pbn_b1_4_921600 },
  2313. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2314. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2315. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2316. pbn_b1_4_921600 },
  2317. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2318. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2319. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2320. pbn_b1_2_921600 },
  2321. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2322. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2323. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2324. pbn_b1_8_921600 },
  2325. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2326. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2327. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2328. pbn_b1_8_921600 },
  2329. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2330. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2331. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2332. pbn_b1_4_921600 },
  2333. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2334. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2335. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2336. pbn_b1_2_1250000 },
  2337. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2338. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2339. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2340. pbn_b0_2_1843200 },
  2341. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2342. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2343. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2344. pbn_b0_4_1843200 },
  2345. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2346. PCI_VENDOR_ID_AFAVLAB,
  2347. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2348. pbn_b0_4_1152000 },
  2349. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2350. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2351. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2352. pbn_b0_2_1843200_200 },
  2353. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2354. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2355. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2356. pbn_b0_4_1843200_200 },
  2357. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2358. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2359. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2360. pbn_b0_8_1843200_200 },
  2361. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2362. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2363. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2364. pbn_b0_2_1843200_200 },
  2365. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2366. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2367. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2368. pbn_b0_4_1843200_200 },
  2369. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2370. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2371. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2372. pbn_b0_8_1843200_200 },
  2373. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2374. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2375. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2376. pbn_b0_2_1843200_200 },
  2377. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2378. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2379. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2380. pbn_b0_4_1843200_200 },
  2381. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2382. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2383. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2384. pbn_b0_8_1843200_200 },
  2385. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2386. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2387. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2388. pbn_b0_2_1843200_200 },
  2389. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2390. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2391. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2392. pbn_b0_4_1843200_200 },
  2393. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2394. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2395. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2396. pbn_b0_8_1843200_200 },
  2397. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2398. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2399. pbn_b2_bt_1_115200 },
  2400. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2401. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2402. pbn_b2_bt_2_115200 },
  2403. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2404. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2405. pbn_b2_bt_4_115200 },
  2406. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2407. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2408. pbn_b2_bt_2_115200 },
  2409. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2410. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2411. pbn_b2_bt_4_115200 },
  2412. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2413. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2414. pbn_b2_8_115200 },
  2415. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2416. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2417. pbn_b2_8_460800 },
  2418. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2419. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2420. pbn_b2_8_115200 },
  2421. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2422. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2423. pbn_b2_bt_2_115200 },
  2424. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2425. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2426. pbn_b2_bt_2_921600 },
  2427. /*
  2428. * VScom SPCOM800, from sl@s.pl
  2429. */
  2430. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2431. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2432. pbn_b2_8_921600 },
  2433. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2434. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2435. pbn_b2_4_921600 },
  2436. /* Unknown card - subdevice 0x1584 */
  2437. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2438. PCI_VENDOR_ID_PLX,
  2439. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2440. pbn_b0_4_115200 },
  2441. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2442. PCI_SUBVENDOR_ID_KEYSPAN,
  2443. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2444. pbn_panacom },
  2445. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2446. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2447. pbn_panacom4 },
  2448. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2449. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2450. pbn_panacom2 },
  2451. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2452. PCI_VENDOR_ID_ESDGMBH,
  2453. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2454. pbn_b2_4_115200 },
  2455. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2456. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2457. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2458. pbn_b2_4_460800 },
  2459. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2460. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2461. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2462. pbn_b2_8_460800 },
  2463. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2464. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2465. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2466. pbn_b2_16_460800 },
  2467. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2468. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2469. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2470. pbn_b2_16_460800 },
  2471. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2472. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2473. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2474. pbn_b2_4_460800 },
  2475. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2476. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2477. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2478. pbn_b2_8_460800 },
  2479. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2480. PCI_SUBVENDOR_ID_EXSYS,
  2481. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2482. pbn_exsys_4055 },
  2483. /*
  2484. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2485. * (Exoray@isys.ca)
  2486. */
  2487. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2488. 0x10b5, 0x106a, 0, 0,
  2489. pbn_plx_romulus },
  2490. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2491. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2492. pbn_b1_4_115200 },
  2493. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2494. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2495. pbn_b1_2_115200 },
  2496. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2497. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2498. pbn_b1_8_115200 },
  2499. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2500. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2501. pbn_b1_8_115200 },
  2502. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2503. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2504. 0, 0,
  2505. pbn_b0_4_921600 },
  2506. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2507. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2508. 0, 0,
  2509. pbn_b0_4_1152000 },
  2510. /*
  2511. * The below card is a little controversial since it is the
  2512. * subject of a PCI vendor/device ID clash. (See
  2513. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2514. * For now just used the hex ID 0x950a.
  2515. */
  2516. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2517. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2518. pbn_b0_2_115200 },
  2519. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2520. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2521. pbn_b0_2_1130000 },
  2522. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2523. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2524. pbn_b0_4_115200 },
  2525. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2526. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2527. pbn_b0_bt_2_921600 },
  2528. /*
  2529. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2530. */
  2531. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2532. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2533. pbn_b0_1_4000000 },
  2534. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2535. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2536. pbn_b0_1_4000000 },
  2537. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2538. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2539. pbn_oxsemi_1_4000000 },
  2540. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2541. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2542. pbn_oxsemi_1_4000000 },
  2543. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2544. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2545. pbn_b0_1_4000000 },
  2546. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2547. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2548. pbn_b0_1_4000000 },
  2549. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2550. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2551. pbn_oxsemi_1_4000000 },
  2552. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2553. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2554. pbn_oxsemi_1_4000000 },
  2555. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2556. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2557. pbn_b0_1_4000000 },
  2558. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2559. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2560. pbn_b0_1_4000000 },
  2561. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2562. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2563. pbn_b0_1_4000000 },
  2564. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2565. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2566. pbn_b0_1_4000000 },
  2567. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2568. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2569. pbn_oxsemi_2_4000000 },
  2570. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2571. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2572. pbn_oxsemi_2_4000000 },
  2573. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2574. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2575. pbn_oxsemi_4_4000000 },
  2576. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2577. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2578. pbn_oxsemi_4_4000000 },
  2579. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2580. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2581. pbn_oxsemi_8_4000000 },
  2582. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2583. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2584. pbn_oxsemi_8_4000000 },
  2585. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2586. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2587. pbn_oxsemi_1_4000000 },
  2588. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2589. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2590. pbn_oxsemi_1_4000000 },
  2591. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2592. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2593. pbn_oxsemi_1_4000000 },
  2594. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2595. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2596. pbn_oxsemi_1_4000000 },
  2597. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2598. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2599. pbn_oxsemi_1_4000000 },
  2600. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2601. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2602. pbn_oxsemi_1_4000000 },
  2603. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2604. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2605. pbn_oxsemi_1_4000000 },
  2606. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2607. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2608. pbn_oxsemi_1_4000000 },
  2609. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2610. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2611. pbn_oxsemi_1_4000000 },
  2612. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2613. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2614. pbn_oxsemi_1_4000000 },
  2615. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2616. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2617. pbn_oxsemi_1_4000000 },
  2618. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2619. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2620. pbn_oxsemi_1_4000000 },
  2621. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2622. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2623. pbn_oxsemi_1_4000000 },
  2624. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2625. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2626. pbn_oxsemi_1_4000000 },
  2627. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2628. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2629. pbn_oxsemi_1_4000000 },
  2630. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2631. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2632. pbn_oxsemi_1_4000000 },
  2633. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2634. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2635. pbn_oxsemi_1_4000000 },
  2636. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2637. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2638. pbn_oxsemi_1_4000000 },
  2639. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2640. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2641. pbn_oxsemi_1_4000000 },
  2642. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2643. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2644. pbn_oxsemi_1_4000000 },
  2645. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2646. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2647. pbn_oxsemi_1_4000000 },
  2648. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2649. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2650. pbn_oxsemi_1_4000000 },
  2651. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2652. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2653. pbn_oxsemi_1_4000000 },
  2654. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2655. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2656. pbn_oxsemi_1_4000000 },
  2657. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2658. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2659. pbn_oxsemi_1_4000000 },
  2660. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2661. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2662. pbn_oxsemi_1_4000000 },
  2663. /*
  2664. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2665. */
  2666. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2667. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2668. pbn_oxsemi_1_4000000 },
  2669. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2670. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2671. pbn_oxsemi_2_4000000 },
  2672. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2673. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2674. pbn_oxsemi_4_4000000 },
  2675. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2676. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2677. pbn_oxsemi_8_4000000 },
  2678. /*
  2679. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2680. * from skokodyn@yahoo.com
  2681. */
  2682. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2683. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2684. pbn_sbsxrsio },
  2685. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2686. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2687. pbn_sbsxrsio },
  2688. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2689. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2690. pbn_sbsxrsio },
  2691. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2692. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2693. pbn_sbsxrsio },
  2694. /*
  2695. * Digitan DS560-558, from jimd@esoft.com
  2696. */
  2697. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2698. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2699. pbn_b1_1_115200 },
  2700. /*
  2701. * Titan Electronic cards
  2702. * The 400L and 800L have a custom setup quirk.
  2703. */
  2704. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2705. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2706. pbn_b0_1_921600 },
  2707. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2708. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2709. pbn_b0_2_921600 },
  2710. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2711. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2712. pbn_b0_4_921600 },
  2713. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2714. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2715. pbn_b0_4_921600 },
  2716. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2717. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2718. pbn_b1_1_921600 },
  2719. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2720. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2721. pbn_b1_bt_2_921600 },
  2722. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2723. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2724. pbn_b0_bt_4_921600 },
  2725. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2726. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2727. pbn_b0_bt_8_921600 },
  2728. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2729. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2730. pbn_b2_1_460800 },
  2731. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2732. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2733. pbn_b2_1_460800 },
  2734. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2735. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2736. pbn_b2_1_460800 },
  2737. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2738. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2739. pbn_b2_bt_2_921600 },
  2740. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2741. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2742. pbn_b2_bt_2_921600 },
  2743. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2744. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2745. pbn_b2_bt_2_921600 },
  2746. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2747. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2748. pbn_b2_bt_4_921600 },
  2749. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2750. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2751. pbn_b2_bt_4_921600 },
  2752. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2753. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2754. pbn_b2_bt_4_921600 },
  2755. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2756. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2757. pbn_b0_1_921600 },
  2758. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2759. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2760. pbn_b0_1_921600 },
  2761. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2762. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2763. pbn_b0_1_921600 },
  2764. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2765. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2766. pbn_b0_bt_2_921600 },
  2767. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2768. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2769. pbn_b0_bt_2_921600 },
  2770. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2771. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2772. pbn_b0_bt_2_921600 },
  2773. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2774. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2775. pbn_b0_bt_4_921600 },
  2776. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2777. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2778. pbn_b0_bt_4_921600 },
  2779. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2780. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2781. pbn_b0_bt_4_921600 },
  2782. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2783. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2784. pbn_b0_bt_8_921600 },
  2785. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2786. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2787. pbn_b0_bt_8_921600 },
  2788. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2789. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2790. pbn_b0_bt_8_921600 },
  2791. /*
  2792. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2793. */
  2794. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2795. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  2796. 0, 0, pbn_computone_4 },
  2797. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2798. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2799. 0, 0, pbn_computone_8 },
  2800. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2801. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2802. 0, 0, pbn_computone_6 },
  2803. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2805. pbn_oxsemi },
  2806. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2807. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2808. pbn_b0_bt_1_921600 },
  2809. /*
  2810. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2811. */
  2812. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2814. pbn_b0_bt_8_115200 },
  2815. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2816. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2817. pbn_b0_bt_8_115200 },
  2818. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2820. pbn_b0_bt_2_115200 },
  2821. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2822. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2823. pbn_b0_bt_2_115200 },
  2824. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2826. pbn_b0_bt_2_115200 },
  2827. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2828. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2829. pbn_b0_bt_4_460800 },
  2830. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2831. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2832. pbn_b0_bt_4_460800 },
  2833. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2834. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2835. pbn_b0_bt_2_460800 },
  2836. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2837. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2838. pbn_b0_bt_2_460800 },
  2839. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2840. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2841. pbn_b0_bt_2_460800 },
  2842. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2843. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2844. pbn_b0_bt_1_115200 },
  2845. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2846. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2847. pbn_b0_bt_1_460800 },
  2848. /*
  2849. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2850. * Cards are identified by their subsystem vendor IDs, which
  2851. * (in hex) match the model number.
  2852. *
  2853. * Note that JC140x are RS422/485 cards which require ox950
  2854. * ACR = 0x10, and as such are not currently fully supported.
  2855. */
  2856. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2857. 0x1204, 0x0004, 0, 0,
  2858. pbn_b0_4_921600 },
  2859. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2860. 0x1208, 0x0004, 0, 0,
  2861. pbn_b0_4_921600 },
  2862. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2863. 0x1402, 0x0002, 0, 0,
  2864. pbn_b0_2_921600 }, */
  2865. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2866. 0x1404, 0x0004, 0, 0,
  2867. pbn_b0_4_921600 }, */
  2868. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  2869. 0x1208, 0x0004, 0, 0,
  2870. pbn_b0_4_921600 },
  2871. /*
  2872. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2873. */
  2874. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2876. pbn_b1_1_1382400 },
  2877. /*
  2878. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2879. */
  2880. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2882. pbn_b1_1_1382400 },
  2883. /*
  2884. * RAStel 2 port modem, gerg@moreton.com.au
  2885. */
  2886. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2888. pbn_b2_bt_2_115200 },
  2889. /*
  2890. * EKF addition for i960 Boards form EKF with serial port
  2891. */
  2892. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2893. 0xE4BF, PCI_ANY_ID, 0, 0,
  2894. pbn_intel_i960 },
  2895. /*
  2896. * Xircom Cardbus/Ethernet combos
  2897. */
  2898. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2900. pbn_b0_1_115200 },
  2901. /*
  2902. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2903. */
  2904. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2906. pbn_b0_1_115200 },
  2907. /*
  2908. * Untested PCI modems, sent in from various folks...
  2909. */
  2910. /*
  2911. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2912. */
  2913. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2914. 0x1048, 0x1500, 0, 0,
  2915. pbn_b1_1_115200 },
  2916. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2917. 0xFF00, 0, 0, 0,
  2918. pbn_sgi_ioc3 },
  2919. /*
  2920. * HP Diva card
  2921. */
  2922. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2923. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2924. pbn_b1_1_115200 },
  2925. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2927. pbn_b0_5_115200 },
  2928. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2930. pbn_b2_1_115200 },
  2931. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2933. pbn_b3_2_115200 },
  2934. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2936. pbn_b3_4_115200 },
  2937. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2939. pbn_b3_8_115200 },
  2940. /*
  2941. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2942. */
  2943. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2944. PCI_ANY_ID, PCI_ANY_ID,
  2945. 0,
  2946. 0, pbn_exar_XR17C152 },
  2947. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2948. PCI_ANY_ID, PCI_ANY_ID,
  2949. 0,
  2950. 0, pbn_exar_XR17C154 },
  2951. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2952. PCI_ANY_ID, PCI_ANY_ID,
  2953. 0,
  2954. 0, pbn_exar_XR17C158 },
  2955. /*
  2956. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2957. */
  2958. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2960. pbn_b0_1_115200 },
  2961. /*
  2962. * ITE
  2963. */
  2964. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  2965. PCI_ANY_ID, PCI_ANY_ID,
  2966. 0, 0,
  2967. pbn_b1_bt_1_115200 },
  2968. /*
  2969. * IntaShield IS-200
  2970. */
  2971. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  2972. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  2973. pbn_b2_2_115200 },
  2974. /*
  2975. * IntaShield IS-400
  2976. */
  2977. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  2978. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  2979. pbn_b2_4_115200 },
  2980. /*
  2981. * Perle PCI-RAS cards
  2982. */
  2983. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2984. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  2985. 0, 0, pbn_b2_4_921600 },
  2986. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2987. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  2988. 0, 0, pbn_b2_8_921600 },
  2989. /*
  2990. * Mainpine series cards: Fairly standard layout but fools
  2991. * parts of the autodetect in some cases and uses otherwise
  2992. * unmatched communications subclasses in the PCI Express case
  2993. */
  2994. { /* RockForceDUO */
  2995. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2996. PCI_VENDOR_ID_MAINPINE, 0x0200,
  2997. 0, 0, pbn_b0_2_115200 },
  2998. { /* RockForceQUATRO */
  2999. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3000. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3001. 0, 0, pbn_b0_4_115200 },
  3002. { /* RockForceDUO+ */
  3003. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3004. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3005. 0, 0, pbn_b0_2_115200 },
  3006. { /* RockForceQUATRO+ */
  3007. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3008. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3009. 0, 0, pbn_b0_4_115200 },
  3010. { /* RockForce+ */
  3011. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3012. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3013. 0, 0, pbn_b0_2_115200 },
  3014. { /* RockForce+ */
  3015. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3016. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3017. 0, 0, pbn_b0_4_115200 },
  3018. { /* RockForceOCTO+ */
  3019. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3020. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3021. 0, 0, pbn_b0_8_115200 },
  3022. { /* RockForceDUO+ */
  3023. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3024. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3025. 0, 0, pbn_b0_2_115200 },
  3026. { /* RockForceQUARTRO+ */
  3027. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3028. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3029. 0, 0, pbn_b0_4_115200 },
  3030. { /* RockForceOCTO+ */
  3031. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3032. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3033. 0, 0, pbn_b0_8_115200 },
  3034. { /* RockForceD1 */
  3035. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3036. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3037. 0, 0, pbn_b0_1_115200 },
  3038. { /* RockForceF1 */
  3039. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3040. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3041. 0, 0, pbn_b0_1_115200 },
  3042. { /* RockForceD2 */
  3043. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3044. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3045. 0, 0, pbn_b0_2_115200 },
  3046. { /* RockForceF2 */
  3047. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3048. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3049. 0, 0, pbn_b0_2_115200 },
  3050. { /* RockForceD4 */
  3051. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3052. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3053. 0, 0, pbn_b0_4_115200 },
  3054. { /* RockForceF4 */
  3055. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3056. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3057. 0, 0, pbn_b0_4_115200 },
  3058. { /* RockForceD8 */
  3059. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3060. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3061. 0, 0, pbn_b0_8_115200 },
  3062. { /* RockForceF8 */
  3063. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3064. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3065. 0, 0, pbn_b0_8_115200 },
  3066. { /* IQ Express D1 */
  3067. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3068. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3069. 0, 0, pbn_b0_1_115200 },
  3070. { /* IQ Express F1 */
  3071. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3072. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3073. 0, 0, pbn_b0_1_115200 },
  3074. { /* IQ Express D2 */
  3075. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3076. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3077. 0, 0, pbn_b0_2_115200 },
  3078. { /* IQ Express F2 */
  3079. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3080. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3081. 0, 0, pbn_b0_2_115200 },
  3082. { /* IQ Express D4 */
  3083. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3084. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3085. 0, 0, pbn_b0_4_115200 },
  3086. { /* IQ Express F4 */
  3087. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3088. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3089. 0, 0, pbn_b0_4_115200 },
  3090. { /* IQ Express D8 */
  3091. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3092. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3093. 0, 0, pbn_b0_8_115200 },
  3094. { /* IQ Express F8 */
  3095. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3096. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3097. 0, 0, pbn_b0_8_115200 },
  3098. /*
  3099. * PA Semi PA6T-1682M on-chip UART
  3100. */
  3101. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3102. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3103. pbn_pasemi_1682M },
  3104. /*
  3105. * National Instruments
  3106. */
  3107. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3108. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3109. pbn_b1_16_115200 },
  3110. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3111. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3112. pbn_b1_8_115200 },
  3113. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3114. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3115. pbn_b1_bt_4_115200 },
  3116. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3117. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3118. pbn_b1_bt_2_115200 },
  3119. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3120. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3121. pbn_b1_bt_4_115200 },
  3122. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3123. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3124. pbn_b1_bt_2_115200 },
  3125. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3126. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3127. pbn_b1_16_115200 },
  3128. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3129. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3130. pbn_b1_8_115200 },
  3131. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3132. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3133. pbn_b1_bt_4_115200 },
  3134. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3135. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3136. pbn_b1_bt_2_115200 },
  3137. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3138. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3139. pbn_b1_bt_4_115200 },
  3140. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3141. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3142. pbn_b1_bt_2_115200 },
  3143. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3144. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3145. pbn_ni8430_2 },
  3146. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3147. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3148. pbn_ni8430_2 },
  3149. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3150. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3151. pbn_ni8430_4 },
  3152. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3153. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3154. pbn_ni8430_4 },
  3155. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3156. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3157. pbn_ni8430_8 },
  3158. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3159. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3160. pbn_ni8430_8 },
  3161. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3162. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3163. pbn_ni8430_16 },
  3164. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3165. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3166. pbn_ni8430_16 },
  3167. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3168. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3169. pbn_ni8430_2 },
  3170. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3171. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3172. pbn_ni8430_2 },
  3173. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3174. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3175. pbn_ni8430_4 },
  3176. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3177. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3178. pbn_ni8430_4 },
  3179. /*
  3180. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3181. */
  3182. { PCI_VENDOR_ID_ADDIDATA,
  3183. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3184. PCI_ANY_ID,
  3185. PCI_ANY_ID,
  3186. 0,
  3187. 0,
  3188. pbn_b0_4_115200 },
  3189. { PCI_VENDOR_ID_ADDIDATA,
  3190. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3191. PCI_ANY_ID,
  3192. PCI_ANY_ID,
  3193. 0,
  3194. 0,
  3195. pbn_b0_2_115200 },
  3196. { PCI_VENDOR_ID_ADDIDATA,
  3197. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3198. PCI_ANY_ID,
  3199. PCI_ANY_ID,
  3200. 0,
  3201. 0,
  3202. pbn_b0_1_115200 },
  3203. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3204. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3205. PCI_ANY_ID,
  3206. PCI_ANY_ID,
  3207. 0,
  3208. 0,
  3209. pbn_b1_8_115200 },
  3210. { PCI_VENDOR_ID_ADDIDATA,
  3211. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3212. PCI_ANY_ID,
  3213. PCI_ANY_ID,
  3214. 0,
  3215. 0,
  3216. pbn_b0_4_115200 },
  3217. { PCI_VENDOR_ID_ADDIDATA,
  3218. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3219. PCI_ANY_ID,
  3220. PCI_ANY_ID,
  3221. 0,
  3222. 0,
  3223. pbn_b0_2_115200 },
  3224. { PCI_VENDOR_ID_ADDIDATA,
  3225. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3226. PCI_ANY_ID,
  3227. PCI_ANY_ID,
  3228. 0,
  3229. 0,
  3230. pbn_b0_1_115200 },
  3231. { PCI_VENDOR_ID_ADDIDATA,
  3232. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3233. PCI_ANY_ID,
  3234. PCI_ANY_ID,
  3235. 0,
  3236. 0,
  3237. pbn_b0_4_115200 },
  3238. { PCI_VENDOR_ID_ADDIDATA,
  3239. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3240. PCI_ANY_ID,
  3241. PCI_ANY_ID,
  3242. 0,
  3243. 0,
  3244. pbn_b0_2_115200 },
  3245. { PCI_VENDOR_ID_ADDIDATA,
  3246. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3247. PCI_ANY_ID,
  3248. PCI_ANY_ID,
  3249. 0,
  3250. 0,
  3251. pbn_b0_1_115200 },
  3252. { PCI_VENDOR_ID_ADDIDATA,
  3253. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3254. PCI_ANY_ID,
  3255. PCI_ANY_ID,
  3256. 0,
  3257. 0,
  3258. pbn_b0_8_115200 },
  3259. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3260. PCI_VENDOR_ID_IBM, 0x0299,
  3261. 0, 0, pbn_b0_bt_2_115200 },
  3262. /*
  3263. * These entries match devices with class COMMUNICATION_SERIAL,
  3264. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3265. */
  3266. { PCI_ANY_ID, PCI_ANY_ID,
  3267. PCI_ANY_ID, PCI_ANY_ID,
  3268. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3269. 0xffff00, pbn_default },
  3270. { PCI_ANY_ID, PCI_ANY_ID,
  3271. PCI_ANY_ID, PCI_ANY_ID,
  3272. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3273. 0xffff00, pbn_default },
  3274. { PCI_ANY_ID, PCI_ANY_ID,
  3275. PCI_ANY_ID, PCI_ANY_ID,
  3276. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3277. 0xffff00, pbn_default },
  3278. { 0, }
  3279. };
  3280. static struct pci_driver serial_pci_driver = {
  3281. .name = "serial",
  3282. .probe = pciserial_init_one,
  3283. .remove = __devexit_p(pciserial_remove_one),
  3284. #ifdef CONFIG_PM
  3285. .suspend = pciserial_suspend_one,
  3286. .resume = pciserial_resume_one,
  3287. #endif
  3288. .id_table = serial_pci_tbl,
  3289. };
  3290. static int __init serial8250_pci_init(void)
  3291. {
  3292. return pci_register_driver(&serial_pci_driver);
  3293. }
  3294. static void __exit serial8250_pci_exit(void)
  3295. {
  3296. pci_unregister_driver(&serial_pci_driver);
  3297. }
  3298. module_init(serial8250_pci_init);
  3299. module_exit(serial8250_pci_exit);
  3300. MODULE_LICENSE("GPL");
  3301. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3302. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);