wm8350-regulator.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572
  1. /*
  2. * wm8350.c -- Voltage and current regulation for the Wolfson WM8350 PMIC
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood
  7. * linux@wolfsonmicro.com
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/bitops.h>
  18. #include <linux/err.h>
  19. #include <linux/i2c.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/mfd/wm8350/pmic.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/regulator/driver.h>
  24. #include <linux/regulator/machine.h>
  25. /* Maximum value possible for VSEL */
  26. #define WM8350_DCDC_MAX_VSEL 0x66
  27. /* Microamps */
  28. static const int isink_cur[] = {
  29. 4,
  30. 5,
  31. 6,
  32. 7,
  33. 8,
  34. 10,
  35. 11,
  36. 14,
  37. 16,
  38. 19,
  39. 23,
  40. 27,
  41. 32,
  42. 39,
  43. 46,
  44. 54,
  45. 65,
  46. 77,
  47. 92,
  48. 109,
  49. 130,
  50. 154,
  51. 183,
  52. 218,
  53. 259,
  54. 308,
  55. 367,
  56. 436,
  57. 518,
  58. 616,
  59. 733,
  60. 872,
  61. 1037,
  62. 1233,
  63. 1466,
  64. 1744,
  65. 2073,
  66. 2466,
  67. 2933,
  68. 3487,
  69. 4147,
  70. 4932,
  71. 5865,
  72. 6975,
  73. 8294,
  74. 9864,
  75. 11730,
  76. 13949,
  77. 16589,
  78. 19728,
  79. 23460,
  80. 27899,
  81. 33178,
  82. 39455,
  83. 46920,
  84. 55798,
  85. 66355,
  86. 78910,
  87. 93840,
  88. 111596,
  89. 132710,
  90. 157820,
  91. 187681,
  92. 223191
  93. };
  94. static int get_isink_val(int min_uA, int max_uA, u16 *setting)
  95. {
  96. int i;
  97. for (i = ARRAY_SIZE(isink_cur) - 1; i >= 0; i--) {
  98. if (min_uA <= isink_cur[i] && max_uA >= isink_cur[i]) {
  99. *setting = i;
  100. return 0;
  101. }
  102. }
  103. return -EINVAL;
  104. }
  105. static inline int wm8350_ldo_val_to_mvolts(unsigned int val)
  106. {
  107. if (val < 16)
  108. return (val * 50) + 900;
  109. else
  110. return ((val - 16) * 100) + 1800;
  111. }
  112. static inline unsigned int wm8350_ldo_mvolts_to_val(int mV)
  113. {
  114. if (mV < 1800)
  115. return (mV - 900) / 50;
  116. else
  117. return ((mV - 1800) / 100) + 16;
  118. }
  119. static inline int wm8350_dcdc_val_to_mvolts(unsigned int val)
  120. {
  121. return (val * 25) + 850;
  122. }
  123. static inline unsigned int wm8350_dcdc_mvolts_to_val(int mV)
  124. {
  125. return (mV - 850) / 25;
  126. }
  127. static int wm8350_isink_set_current(struct regulator_dev *rdev, int min_uA,
  128. int max_uA)
  129. {
  130. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  131. int isink = rdev_get_id(rdev);
  132. u16 val, setting;
  133. int ret;
  134. ret = get_isink_val(min_uA, max_uA, &setting);
  135. if (ret != 0)
  136. return ret;
  137. switch (isink) {
  138. case WM8350_ISINK_A:
  139. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  140. ~WM8350_CS1_ISEL_MASK;
  141. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_A,
  142. val | setting);
  143. break;
  144. case WM8350_ISINK_B:
  145. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  146. ~WM8350_CS1_ISEL_MASK;
  147. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_B,
  148. val | setting);
  149. break;
  150. default:
  151. return -EINVAL;
  152. }
  153. return 0;
  154. }
  155. static int wm8350_isink_get_current(struct regulator_dev *rdev)
  156. {
  157. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  158. int isink = rdev_get_id(rdev);
  159. u16 val;
  160. switch (isink) {
  161. case WM8350_ISINK_A:
  162. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  163. WM8350_CS1_ISEL_MASK;
  164. break;
  165. case WM8350_ISINK_B:
  166. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  167. WM8350_CS1_ISEL_MASK;
  168. break;
  169. default:
  170. return 0;
  171. }
  172. return (isink_cur[val] + 50) / 100;
  173. }
  174. /* turn on ISINK followed by DCDC */
  175. static int wm8350_isink_enable(struct regulator_dev *rdev)
  176. {
  177. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  178. int isink = rdev_get_id(rdev);
  179. switch (isink) {
  180. case WM8350_ISINK_A:
  181. switch (wm8350->pmic.isink_A_dcdc) {
  182. case WM8350_DCDC_2:
  183. case WM8350_DCDC_5:
  184. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  185. WM8350_CS1_ENA);
  186. wm8350_set_bits(wm8350, WM8350_CSA_FLASH_CONTROL,
  187. WM8350_CS1_DRIVE);
  188. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  189. 1 << (wm8350->pmic.isink_A_dcdc -
  190. WM8350_DCDC_1));
  191. break;
  192. default:
  193. return -EINVAL;
  194. }
  195. break;
  196. case WM8350_ISINK_B:
  197. switch (wm8350->pmic.isink_B_dcdc) {
  198. case WM8350_DCDC_2:
  199. case WM8350_DCDC_5:
  200. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  201. WM8350_CS2_ENA);
  202. wm8350_set_bits(wm8350, WM8350_CSB_FLASH_CONTROL,
  203. WM8350_CS2_DRIVE);
  204. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  205. 1 << (wm8350->pmic.isink_B_dcdc -
  206. WM8350_DCDC_1));
  207. break;
  208. default:
  209. return -EINVAL;
  210. }
  211. break;
  212. default:
  213. return -EINVAL;
  214. }
  215. return 0;
  216. }
  217. static int wm8350_isink_disable(struct regulator_dev *rdev)
  218. {
  219. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  220. int isink = rdev_get_id(rdev);
  221. switch (isink) {
  222. case WM8350_ISINK_A:
  223. switch (wm8350->pmic.isink_A_dcdc) {
  224. case WM8350_DCDC_2:
  225. case WM8350_DCDC_5:
  226. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  227. 1 << (wm8350->pmic.isink_A_dcdc -
  228. WM8350_DCDC_1));
  229. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  230. WM8350_CS1_ENA);
  231. break;
  232. default:
  233. return -EINVAL;
  234. }
  235. break;
  236. case WM8350_ISINK_B:
  237. switch (wm8350->pmic.isink_B_dcdc) {
  238. case WM8350_DCDC_2:
  239. case WM8350_DCDC_5:
  240. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  241. 1 << (wm8350->pmic.isink_B_dcdc -
  242. WM8350_DCDC_1));
  243. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  244. WM8350_CS2_ENA);
  245. break;
  246. default:
  247. return -EINVAL;
  248. }
  249. break;
  250. default:
  251. return -EINVAL;
  252. }
  253. return 0;
  254. }
  255. static int wm8350_isink_is_enabled(struct regulator_dev *rdev)
  256. {
  257. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  258. int isink = rdev_get_id(rdev);
  259. switch (isink) {
  260. case WM8350_ISINK_A:
  261. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  262. 0x8000;
  263. case WM8350_ISINK_B:
  264. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  265. 0x8000;
  266. }
  267. return -EINVAL;
  268. }
  269. int wm8350_isink_set_flash(struct wm8350 *wm8350, int isink, u16 mode,
  270. u16 trigger, u16 duration, u16 on_ramp, u16 off_ramp,
  271. u16 drive)
  272. {
  273. switch (isink) {
  274. case WM8350_ISINK_A:
  275. wm8350_reg_write(wm8350, WM8350_CSA_FLASH_CONTROL,
  276. (mode ? WM8350_CS1_FLASH_MODE : 0) |
  277. (trigger ? WM8350_CS1_TRIGSRC : 0) |
  278. duration | on_ramp | off_ramp | drive);
  279. break;
  280. case WM8350_ISINK_B:
  281. wm8350_reg_write(wm8350, WM8350_CSB_FLASH_CONTROL,
  282. (mode ? WM8350_CS2_FLASH_MODE : 0) |
  283. (trigger ? WM8350_CS2_TRIGSRC : 0) |
  284. duration | on_ramp | off_ramp | drive);
  285. break;
  286. default:
  287. return -EINVAL;
  288. }
  289. return 0;
  290. }
  291. EXPORT_SYMBOL_GPL(wm8350_isink_set_flash);
  292. static int wm8350_dcdc_set_voltage(struct regulator_dev *rdev, int min_uV,
  293. int max_uV)
  294. {
  295. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  296. int volt_reg, dcdc = rdev_get_id(rdev), mV,
  297. min_mV = min_uV / 1000, max_mV = max_uV / 1000;
  298. u16 val;
  299. if (min_mV < 850 || min_mV > 4025)
  300. return -EINVAL;
  301. if (max_mV < 850 || max_mV > 4025)
  302. return -EINVAL;
  303. /* step size is 25mV */
  304. mV = (min_mV - 826) / 25;
  305. if (wm8350_dcdc_val_to_mvolts(mV) > max_mV)
  306. return -EINVAL;
  307. BUG_ON(wm8350_dcdc_val_to_mvolts(mV) < min_mV);
  308. switch (dcdc) {
  309. case WM8350_DCDC_1:
  310. volt_reg = WM8350_DCDC1_CONTROL;
  311. break;
  312. case WM8350_DCDC_3:
  313. volt_reg = WM8350_DCDC3_CONTROL;
  314. break;
  315. case WM8350_DCDC_4:
  316. volt_reg = WM8350_DCDC4_CONTROL;
  317. break;
  318. case WM8350_DCDC_6:
  319. volt_reg = WM8350_DCDC6_CONTROL;
  320. break;
  321. case WM8350_DCDC_2:
  322. case WM8350_DCDC_5:
  323. default:
  324. return -EINVAL;
  325. }
  326. /* all DCDCs have same mV bits */
  327. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  328. wm8350_reg_write(wm8350, volt_reg, val | mV);
  329. return 0;
  330. }
  331. static int wm8350_dcdc_get_voltage(struct regulator_dev *rdev)
  332. {
  333. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  334. int volt_reg, dcdc = rdev_get_id(rdev);
  335. u16 val;
  336. switch (dcdc) {
  337. case WM8350_DCDC_1:
  338. volt_reg = WM8350_DCDC1_CONTROL;
  339. break;
  340. case WM8350_DCDC_3:
  341. volt_reg = WM8350_DCDC3_CONTROL;
  342. break;
  343. case WM8350_DCDC_4:
  344. volt_reg = WM8350_DCDC4_CONTROL;
  345. break;
  346. case WM8350_DCDC_6:
  347. volt_reg = WM8350_DCDC6_CONTROL;
  348. break;
  349. case WM8350_DCDC_2:
  350. case WM8350_DCDC_5:
  351. default:
  352. return -EINVAL;
  353. }
  354. /* all DCDCs have same mV bits */
  355. val = wm8350_reg_read(wm8350, volt_reg) & WM8350_DC1_VSEL_MASK;
  356. return wm8350_dcdc_val_to_mvolts(val) * 1000;
  357. }
  358. static int wm8350_dcdc_list_voltage(struct regulator_dev *rdev,
  359. unsigned selector)
  360. {
  361. if (selector > WM8350_DCDC_MAX_VSEL)
  362. return -EINVAL;
  363. return wm8350_dcdc_val_to_mvolts(selector) * 1000;
  364. }
  365. static int wm8350_dcdc_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  366. {
  367. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  368. int volt_reg, mV = uV / 1000, dcdc = rdev_get_id(rdev);
  369. u16 val;
  370. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, dcdc, mV);
  371. if (mV && (mV < 850 || mV > 4025)) {
  372. dev_err(wm8350->dev,
  373. "DCDC%d suspend voltage %d mV out of range\n",
  374. dcdc, mV);
  375. return -EINVAL;
  376. }
  377. if (mV == 0)
  378. mV = 850;
  379. switch (dcdc) {
  380. case WM8350_DCDC_1:
  381. volt_reg = WM8350_DCDC1_LOW_POWER;
  382. break;
  383. case WM8350_DCDC_3:
  384. volt_reg = WM8350_DCDC3_LOW_POWER;
  385. break;
  386. case WM8350_DCDC_4:
  387. volt_reg = WM8350_DCDC4_LOW_POWER;
  388. break;
  389. case WM8350_DCDC_6:
  390. volt_reg = WM8350_DCDC6_LOW_POWER;
  391. break;
  392. case WM8350_DCDC_2:
  393. case WM8350_DCDC_5:
  394. default:
  395. return -EINVAL;
  396. }
  397. /* all DCDCs have same mV bits */
  398. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  399. wm8350_reg_write(wm8350, volt_reg,
  400. val | wm8350_dcdc_mvolts_to_val(mV));
  401. return 0;
  402. }
  403. static int wm8350_dcdc_set_suspend_enable(struct regulator_dev *rdev)
  404. {
  405. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  406. int dcdc = rdev_get_id(rdev);
  407. u16 val;
  408. switch (dcdc) {
  409. case WM8350_DCDC_1:
  410. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER)
  411. & ~WM8350_DCDC_HIB_MODE_MASK;
  412. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  413. wm8350->pmic.dcdc1_hib_mode);
  414. break;
  415. case WM8350_DCDC_3:
  416. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER)
  417. & ~WM8350_DCDC_HIB_MODE_MASK;
  418. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  419. wm8350->pmic.dcdc3_hib_mode);
  420. break;
  421. case WM8350_DCDC_4:
  422. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER)
  423. & ~WM8350_DCDC_HIB_MODE_MASK;
  424. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  425. wm8350->pmic.dcdc4_hib_mode);
  426. break;
  427. case WM8350_DCDC_6:
  428. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER)
  429. & ~WM8350_DCDC_HIB_MODE_MASK;
  430. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  431. wm8350->pmic.dcdc6_hib_mode);
  432. break;
  433. case WM8350_DCDC_2:
  434. case WM8350_DCDC_5:
  435. default:
  436. return -EINVAL;
  437. }
  438. return 0;
  439. }
  440. static int wm8350_dcdc_set_suspend_disable(struct regulator_dev *rdev)
  441. {
  442. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  443. int dcdc = rdev_get_id(rdev);
  444. u16 val;
  445. switch (dcdc) {
  446. case WM8350_DCDC_1:
  447. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  448. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  449. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  450. WM8350_DCDC_HIB_MODE_DIS);
  451. break;
  452. case WM8350_DCDC_3:
  453. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  454. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  455. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  456. WM8350_DCDC_HIB_MODE_DIS);
  457. break;
  458. case WM8350_DCDC_4:
  459. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  460. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  461. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  462. WM8350_DCDC_HIB_MODE_DIS);
  463. break;
  464. case WM8350_DCDC_6:
  465. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  466. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  467. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  468. WM8350_DCDC_HIB_MODE_DIS);
  469. break;
  470. case WM8350_DCDC_2:
  471. case WM8350_DCDC_5:
  472. default:
  473. return -EINVAL;
  474. }
  475. return 0;
  476. }
  477. static int wm8350_dcdc25_set_suspend_enable(struct regulator_dev *rdev)
  478. {
  479. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  480. int dcdc = rdev_get_id(rdev);
  481. u16 val;
  482. switch (dcdc) {
  483. case WM8350_DCDC_2:
  484. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  485. & ~WM8350_DC2_HIB_MODE_MASK;
  486. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  487. WM8350_DC2_HIB_MODE_ACTIVE);
  488. break;
  489. case WM8350_DCDC_5:
  490. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  491. & ~WM8350_DC2_HIB_MODE_MASK;
  492. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  493. WM8350_DC5_HIB_MODE_ACTIVE);
  494. break;
  495. default:
  496. return -EINVAL;
  497. }
  498. return 0;
  499. }
  500. static int wm8350_dcdc25_set_suspend_disable(struct regulator_dev *rdev)
  501. {
  502. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  503. int dcdc = rdev_get_id(rdev);
  504. u16 val;
  505. switch (dcdc) {
  506. case WM8350_DCDC_2:
  507. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  508. & ~WM8350_DC2_HIB_MODE_MASK;
  509. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  510. WM8350_DC2_HIB_MODE_DISABLE);
  511. break;
  512. case WM8350_DCDC_5:
  513. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  514. & ~WM8350_DC2_HIB_MODE_MASK;
  515. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  516. WM8350_DC2_HIB_MODE_DISABLE);
  517. break;
  518. default:
  519. return -EINVAL;
  520. }
  521. return 0;
  522. }
  523. static int wm8350_dcdc_set_suspend_mode(struct regulator_dev *rdev,
  524. unsigned int mode)
  525. {
  526. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  527. int dcdc = rdev_get_id(rdev);
  528. u16 *hib_mode;
  529. switch (dcdc) {
  530. case WM8350_DCDC_1:
  531. hib_mode = &wm8350->pmic.dcdc1_hib_mode;
  532. break;
  533. case WM8350_DCDC_3:
  534. hib_mode = &wm8350->pmic.dcdc3_hib_mode;
  535. break;
  536. case WM8350_DCDC_4:
  537. hib_mode = &wm8350->pmic.dcdc4_hib_mode;
  538. break;
  539. case WM8350_DCDC_6:
  540. hib_mode = &wm8350->pmic.dcdc6_hib_mode;
  541. break;
  542. case WM8350_DCDC_2:
  543. case WM8350_DCDC_5:
  544. default:
  545. return -EINVAL;
  546. }
  547. switch (mode) {
  548. case REGULATOR_MODE_NORMAL:
  549. *hib_mode = WM8350_DCDC_HIB_MODE_IMAGE;
  550. break;
  551. case REGULATOR_MODE_IDLE:
  552. *hib_mode = WM8350_DCDC_HIB_MODE_STANDBY;
  553. break;
  554. case REGULATOR_MODE_STANDBY:
  555. *hib_mode = WM8350_DCDC_HIB_MODE_LDO_IM;
  556. break;
  557. default:
  558. return -EINVAL;
  559. }
  560. return 0;
  561. }
  562. static int wm8350_ldo_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  563. {
  564. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  565. int volt_reg, mV = uV / 1000, ldo = rdev_get_id(rdev);
  566. u16 val;
  567. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, ldo, mV);
  568. if (mV < 900 || mV > 3300) {
  569. dev_err(wm8350->dev, "LDO%d voltage %d mV out of range\n",
  570. ldo, mV);
  571. return -EINVAL;
  572. }
  573. switch (ldo) {
  574. case WM8350_LDO_1:
  575. volt_reg = WM8350_LDO1_LOW_POWER;
  576. break;
  577. case WM8350_LDO_2:
  578. volt_reg = WM8350_LDO2_LOW_POWER;
  579. break;
  580. case WM8350_LDO_3:
  581. volt_reg = WM8350_LDO3_LOW_POWER;
  582. break;
  583. case WM8350_LDO_4:
  584. volt_reg = WM8350_LDO4_LOW_POWER;
  585. break;
  586. default:
  587. return -EINVAL;
  588. }
  589. /* all LDOs have same mV bits */
  590. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  591. wm8350_reg_write(wm8350, volt_reg,
  592. val | wm8350_ldo_mvolts_to_val(mV));
  593. return 0;
  594. }
  595. static int wm8350_ldo_set_suspend_enable(struct regulator_dev *rdev)
  596. {
  597. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  598. int volt_reg, ldo = rdev_get_id(rdev);
  599. u16 val;
  600. switch (ldo) {
  601. case WM8350_LDO_1:
  602. volt_reg = WM8350_LDO1_LOW_POWER;
  603. break;
  604. case WM8350_LDO_2:
  605. volt_reg = WM8350_LDO2_LOW_POWER;
  606. break;
  607. case WM8350_LDO_3:
  608. volt_reg = WM8350_LDO3_LOW_POWER;
  609. break;
  610. case WM8350_LDO_4:
  611. volt_reg = WM8350_LDO4_LOW_POWER;
  612. break;
  613. default:
  614. return -EINVAL;
  615. }
  616. /* all LDOs have same mV bits */
  617. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  618. wm8350_reg_write(wm8350, volt_reg, val);
  619. return 0;
  620. }
  621. static int wm8350_ldo_set_suspend_disable(struct regulator_dev *rdev)
  622. {
  623. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  624. int volt_reg, ldo = rdev_get_id(rdev);
  625. u16 val;
  626. switch (ldo) {
  627. case WM8350_LDO_1:
  628. volt_reg = WM8350_LDO1_LOW_POWER;
  629. break;
  630. case WM8350_LDO_2:
  631. volt_reg = WM8350_LDO2_LOW_POWER;
  632. break;
  633. case WM8350_LDO_3:
  634. volt_reg = WM8350_LDO3_LOW_POWER;
  635. break;
  636. case WM8350_LDO_4:
  637. volt_reg = WM8350_LDO4_LOW_POWER;
  638. break;
  639. default:
  640. return -EINVAL;
  641. }
  642. /* all LDOs have same mV bits */
  643. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  644. wm8350_reg_write(wm8350, volt_reg, WM8350_LDO1_HIB_MODE_DIS);
  645. return 0;
  646. }
  647. static int wm8350_ldo_set_voltage(struct regulator_dev *rdev, int min_uV,
  648. int max_uV)
  649. {
  650. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  651. int volt_reg, ldo = rdev_get_id(rdev), mV, min_mV = min_uV / 1000,
  652. max_mV = max_uV / 1000;
  653. u16 val;
  654. if (min_mV < 900 || min_mV > 3300)
  655. return -EINVAL;
  656. if (max_mV < 900 || max_mV > 3300)
  657. return -EINVAL;
  658. if (min_mV < 1800) {
  659. /* step size is 50mV < 1800mV */
  660. mV = (min_mV - 851) / 50;
  661. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  662. return -EINVAL;
  663. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  664. } else {
  665. /* step size is 100mV > 1800mV */
  666. mV = ((min_mV - 1701) / 100) + 16;
  667. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  668. return -EINVAL;
  669. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  670. }
  671. switch (ldo) {
  672. case WM8350_LDO_1:
  673. volt_reg = WM8350_LDO1_CONTROL;
  674. break;
  675. case WM8350_LDO_2:
  676. volt_reg = WM8350_LDO2_CONTROL;
  677. break;
  678. case WM8350_LDO_3:
  679. volt_reg = WM8350_LDO3_CONTROL;
  680. break;
  681. case WM8350_LDO_4:
  682. volt_reg = WM8350_LDO4_CONTROL;
  683. break;
  684. default:
  685. return -EINVAL;
  686. }
  687. /* all LDOs have same mV bits */
  688. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  689. wm8350_reg_write(wm8350, volt_reg, val | mV);
  690. return 0;
  691. }
  692. static int wm8350_ldo_get_voltage(struct regulator_dev *rdev)
  693. {
  694. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  695. int volt_reg, ldo = rdev_get_id(rdev);
  696. u16 val;
  697. switch (ldo) {
  698. case WM8350_LDO_1:
  699. volt_reg = WM8350_LDO1_CONTROL;
  700. break;
  701. case WM8350_LDO_2:
  702. volt_reg = WM8350_LDO2_CONTROL;
  703. break;
  704. case WM8350_LDO_3:
  705. volt_reg = WM8350_LDO3_CONTROL;
  706. break;
  707. case WM8350_LDO_4:
  708. volt_reg = WM8350_LDO4_CONTROL;
  709. break;
  710. default:
  711. return -EINVAL;
  712. }
  713. /* all LDOs have same mV bits */
  714. val = wm8350_reg_read(wm8350, volt_reg) & WM8350_LDO1_VSEL_MASK;
  715. return wm8350_ldo_val_to_mvolts(val) * 1000;
  716. }
  717. static int wm8350_ldo_list_voltage(struct regulator_dev *rdev,
  718. unsigned selector)
  719. {
  720. if (selector > WM8350_LDO1_VSEL_MASK)
  721. return -EINVAL;
  722. return wm8350_ldo_val_to_mvolts(selector) * 1000;
  723. }
  724. int wm8350_dcdc_set_slot(struct wm8350 *wm8350, int dcdc, u16 start,
  725. u16 stop, u16 fault)
  726. {
  727. int slot_reg;
  728. u16 val;
  729. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  730. __func__, dcdc, start, stop);
  731. /* slot valid ? */
  732. if (start > 15 || stop > 15)
  733. return -EINVAL;
  734. switch (dcdc) {
  735. case WM8350_DCDC_1:
  736. slot_reg = WM8350_DCDC1_TIMEOUTS;
  737. break;
  738. case WM8350_DCDC_2:
  739. slot_reg = WM8350_DCDC2_TIMEOUTS;
  740. break;
  741. case WM8350_DCDC_3:
  742. slot_reg = WM8350_DCDC3_TIMEOUTS;
  743. break;
  744. case WM8350_DCDC_4:
  745. slot_reg = WM8350_DCDC4_TIMEOUTS;
  746. break;
  747. case WM8350_DCDC_5:
  748. slot_reg = WM8350_DCDC5_TIMEOUTS;
  749. break;
  750. case WM8350_DCDC_6:
  751. slot_reg = WM8350_DCDC6_TIMEOUTS;
  752. break;
  753. default:
  754. return -EINVAL;
  755. }
  756. val = wm8350_reg_read(wm8350, slot_reg) &
  757. ~(WM8350_DC1_ENSLOT_MASK | WM8350_DC1_SDSLOT_MASK |
  758. WM8350_DC1_ERRACT_MASK);
  759. wm8350_reg_write(wm8350, slot_reg,
  760. val | (start << WM8350_DC1_ENSLOT_SHIFT) |
  761. (stop << WM8350_DC1_SDSLOT_SHIFT) |
  762. (fault << WM8350_DC1_ERRACT_SHIFT));
  763. return 0;
  764. }
  765. EXPORT_SYMBOL_GPL(wm8350_dcdc_set_slot);
  766. int wm8350_ldo_set_slot(struct wm8350 *wm8350, int ldo, u16 start, u16 stop)
  767. {
  768. int slot_reg;
  769. u16 val;
  770. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  771. __func__, ldo, start, stop);
  772. /* slot valid ? */
  773. if (start > 15 || stop > 15)
  774. return -EINVAL;
  775. switch (ldo) {
  776. case WM8350_LDO_1:
  777. slot_reg = WM8350_LDO1_TIMEOUTS;
  778. break;
  779. case WM8350_LDO_2:
  780. slot_reg = WM8350_LDO2_TIMEOUTS;
  781. break;
  782. case WM8350_LDO_3:
  783. slot_reg = WM8350_LDO3_TIMEOUTS;
  784. break;
  785. case WM8350_LDO_4:
  786. slot_reg = WM8350_LDO4_TIMEOUTS;
  787. break;
  788. default:
  789. return -EINVAL;
  790. }
  791. val = wm8350_reg_read(wm8350, slot_reg) & ~WM8350_LDO1_SDSLOT_MASK;
  792. wm8350_reg_write(wm8350, slot_reg, val | ((start << 10) | (stop << 6)));
  793. return 0;
  794. }
  795. EXPORT_SYMBOL_GPL(wm8350_ldo_set_slot);
  796. int wm8350_dcdc25_set_mode(struct wm8350 *wm8350, int dcdc, u16 mode,
  797. u16 ilim, u16 ramp, u16 feedback)
  798. {
  799. u16 val;
  800. dev_dbg(wm8350->dev, "%s %d mode: %s %s\n", __func__, dcdc,
  801. mode ? "normal" : "boost", ilim ? "low" : "normal");
  802. switch (dcdc) {
  803. case WM8350_DCDC_2:
  804. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  805. & ~(WM8350_DC2_MODE_MASK | WM8350_DC2_ILIM_MASK |
  806. WM8350_DC2_RMP_MASK | WM8350_DC2_FBSRC_MASK);
  807. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  808. (mode << WM8350_DC2_MODE_SHIFT) |
  809. (ilim << WM8350_DC2_ILIM_SHIFT) |
  810. (ramp << WM8350_DC2_RMP_SHIFT) |
  811. (feedback << WM8350_DC2_FBSRC_SHIFT));
  812. break;
  813. case WM8350_DCDC_5:
  814. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  815. & ~(WM8350_DC5_MODE_MASK | WM8350_DC5_ILIM_MASK |
  816. WM8350_DC5_RMP_MASK | WM8350_DC5_FBSRC_MASK);
  817. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  818. (mode << WM8350_DC5_MODE_SHIFT) |
  819. (ilim << WM8350_DC5_ILIM_SHIFT) |
  820. (ramp << WM8350_DC5_RMP_SHIFT) |
  821. (feedback << WM8350_DC5_FBSRC_SHIFT));
  822. break;
  823. default:
  824. return -EINVAL;
  825. }
  826. return 0;
  827. }
  828. EXPORT_SYMBOL_GPL(wm8350_dcdc25_set_mode);
  829. static int wm8350_dcdc_enable(struct regulator_dev *rdev)
  830. {
  831. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  832. int dcdc = rdev_get_id(rdev);
  833. u16 shift;
  834. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  835. return -EINVAL;
  836. shift = dcdc - WM8350_DCDC_1;
  837. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  838. return 0;
  839. }
  840. static int wm8350_dcdc_disable(struct regulator_dev *rdev)
  841. {
  842. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  843. int dcdc = rdev_get_id(rdev);
  844. u16 shift;
  845. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  846. return -EINVAL;
  847. shift = dcdc - WM8350_DCDC_1;
  848. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  849. return 0;
  850. }
  851. static int wm8350_ldo_enable(struct regulator_dev *rdev)
  852. {
  853. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  854. int ldo = rdev_get_id(rdev);
  855. u16 shift;
  856. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  857. return -EINVAL;
  858. shift = (ldo - WM8350_LDO_1) + 8;
  859. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  860. return 0;
  861. }
  862. static int wm8350_ldo_disable(struct regulator_dev *rdev)
  863. {
  864. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  865. int ldo = rdev_get_id(rdev);
  866. u16 shift;
  867. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  868. return -EINVAL;
  869. shift = (ldo - WM8350_LDO_1) + 8;
  870. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  871. return 0;
  872. }
  873. static int force_continuous_enable(struct wm8350 *wm8350, int dcdc, int enable)
  874. {
  875. int reg = 0, ret;
  876. switch (dcdc) {
  877. case WM8350_DCDC_1:
  878. reg = WM8350_DCDC1_FORCE_PWM;
  879. break;
  880. case WM8350_DCDC_3:
  881. reg = WM8350_DCDC3_FORCE_PWM;
  882. break;
  883. case WM8350_DCDC_4:
  884. reg = WM8350_DCDC4_FORCE_PWM;
  885. break;
  886. case WM8350_DCDC_6:
  887. reg = WM8350_DCDC6_FORCE_PWM;
  888. break;
  889. default:
  890. return -EINVAL;
  891. }
  892. if (enable)
  893. ret = wm8350_set_bits(wm8350, reg,
  894. WM8350_DCDC1_FORCE_PWM_ENA);
  895. else
  896. ret = wm8350_clear_bits(wm8350, reg,
  897. WM8350_DCDC1_FORCE_PWM_ENA);
  898. return ret;
  899. }
  900. static int wm8350_dcdc_set_mode(struct regulator_dev *rdev, unsigned int mode)
  901. {
  902. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  903. int dcdc = rdev_get_id(rdev);
  904. u16 val;
  905. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  906. return -EINVAL;
  907. if (dcdc == WM8350_DCDC_2 || dcdc == WM8350_DCDC_5)
  908. return -EINVAL;
  909. val = 1 << (dcdc - WM8350_DCDC_1);
  910. switch (mode) {
  911. case REGULATOR_MODE_FAST:
  912. /* force continuous mode */
  913. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  914. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  915. force_continuous_enable(wm8350, dcdc, 1);
  916. break;
  917. case REGULATOR_MODE_NORMAL:
  918. /* active / pulse skipping */
  919. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  920. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  921. force_continuous_enable(wm8350, dcdc, 0);
  922. break;
  923. case REGULATOR_MODE_IDLE:
  924. /* standby mode */
  925. force_continuous_enable(wm8350, dcdc, 0);
  926. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  927. wm8350_clear_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  928. break;
  929. case REGULATOR_MODE_STANDBY:
  930. /* LDO mode */
  931. force_continuous_enable(wm8350, dcdc, 0);
  932. wm8350_set_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  933. break;
  934. }
  935. return 0;
  936. }
  937. static unsigned int wm8350_dcdc_get_mode(struct regulator_dev *rdev)
  938. {
  939. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  940. int dcdc = rdev_get_id(rdev);
  941. u16 mask, sleep, active, force;
  942. int mode = REGULATOR_MODE_NORMAL;
  943. int reg;
  944. switch (dcdc) {
  945. case WM8350_DCDC_1:
  946. reg = WM8350_DCDC1_FORCE_PWM;
  947. break;
  948. case WM8350_DCDC_3:
  949. reg = WM8350_DCDC3_FORCE_PWM;
  950. break;
  951. case WM8350_DCDC_4:
  952. reg = WM8350_DCDC4_FORCE_PWM;
  953. break;
  954. case WM8350_DCDC_6:
  955. reg = WM8350_DCDC6_FORCE_PWM;
  956. break;
  957. default:
  958. return -EINVAL;
  959. }
  960. mask = 1 << (dcdc - WM8350_DCDC_1);
  961. active = wm8350_reg_read(wm8350, WM8350_DCDC_ACTIVE_OPTIONS) & mask;
  962. force = wm8350_reg_read(wm8350, reg) & WM8350_DCDC1_FORCE_PWM_ENA;
  963. sleep = wm8350_reg_read(wm8350, WM8350_DCDC_SLEEP_OPTIONS) & mask;
  964. dev_dbg(wm8350->dev, "mask %x active %x sleep %x force %x",
  965. mask, active, sleep, force);
  966. if (active && !sleep) {
  967. if (force)
  968. mode = REGULATOR_MODE_FAST;
  969. else
  970. mode = REGULATOR_MODE_NORMAL;
  971. } else if (!active && !sleep)
  972. mode = REGULATOR_MODE_IDLE;
  973. else if (!sleep)
  974. mode = REGULATOR_MODE_STANDBY;
  975. return mode;
  976. }
  977. static unsigned int wm8350_ldo_get_mode(struct regulator_dev *rdev)
  978. {
  979. return REGULATOR_MODE_NORMAL;
  980. }
  981. struct wm8350_dcdc_efficiency {
  982. int uA_load_min;
  983. int uA_load_max;
  984. unsigned int mode;
  985. };
  986. static const struct wm8350_dcdc_efficiency dcdc1_6_efficiency[] = {
  987. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  988. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  989. {100000, 1000000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  990. {-1, -1, REGULATOR_MODE_NORMAL},
  991. };
  992. static const struct wm8350_dcdc_efficiency dcdc3_4_efficiency[] = {
  993. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  994. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  995. {100000, 800000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  996. {-1, -1, REGULATOR_MODE_NORMAL},
  997. };
  998. static unsigned int get_mode(int uA, const struct wm8350_dcdc_efficiency *eff)
  999. {
  1000. int i = 0;
  1001. while (eff[i].uA_load_min != -1) {
  1002. if (uA >= eff[i].uA_load_min && uA <= eff[i].uA_load_max)
  1003. return eff[i].mode;
  1004. }
  1005. return REGULATOR_MODE_NORMAL;
  1006. }
  1007. /* Query the regulator for it's most efficient mode @ uV,uA
  1008. * WM8350 regulator efficiency is pretty similar over
  1009. * different input and output uV.
  1010. */
  1011. static unsigned int wm8350_dcdc_get_optimum_mode(struct regulator_dev *rdev,
  1012. int input_uV, int output_uV,
  1013. int output_uA)
  1014. {
  1015. int dcdc = rdev_get_id(rdev), mode;
  1016. switch (dcdc) {
  1017. case WM8350_DCDC_1:
  1018. case WM8350_DCDC_6:
  1019. mode = get_mode(output_uA, dcdc1_6_efficiency);
  1020. break;
  1021. case WM8350_DCDC_3:
  1022. case WM8350_DCDC_4:
  1023. mode = get_mode(output_uA, dcdc3_4_efficiency);
  1024. break;
  1025. default:
  1026. mode = REGULATOR_MODE_NORMAL;
  1027. break;
  1028. }
  1029. return mode;
  1030. }
  1031. static int wm8350_dcdc_is_enabled(struct regulator_dev *rdev)
  1032. {
  1033. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1034. int dcdc = rdev_get_id(rdev), shift;
  1035. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  1036. return -EINVAL;
  1037. shift = dcdc - WM8350_DCDC_1;
  1038. return wm8350_reg_read(wm8350, WM8350_DCDC_LDO_REQUESTED)
  1039. & (1 << shift);
  1040. }
  1041. static int wm8350_ldo_is_enabled(struct regulator_dev *rdev)
  1042. {
  1043. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1044. int ldo = rdev_get_id(rdev), shift;
  1045. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  1046. return -EINVAL;
  1047. shift = (ldo - WM8350_LDO_1) + 8;
  1048. return wm8350_reg_read(wm8350, WM8350_DCDC_LDO_REQUESTED)
  1049. & (1 << shift);
  1050. }
  1051. static struct regulator_ops wm8350_dcdc_ops = {
  1052. .set_voltage = wm8350_dcdc_set_voltage,
  1053. .get_voltage = wm8350_dcdc_get_voltage,
  1054. .list_voltage = wm8350_dcdc_list_voltage,
  1055. .enable = wm8350_dcdc_enable,
  1056. .disable = wm8350_dcdc_disable,
  1057. .get_mode = wm8350_dcdc_get_mode,
  1058. .set_mode = wm8350_dcdc_set_mode,
  1059. .get_optimum_mode = wm8350_dcdc_get_optimum_mode,
  1060. .is_enabled = wm8350_dcdc_is_enabled,
  1061. .set_suspend_voltage = wm8350_dcdc_set_suspend_voltage,
  1062. .set_suspend_enable = wm8350_dcdc_set_suspend_enable,
  1063. .set_suspend_disable = wm8350_dcdc_set_suspend_disable,
  1064. .set_suspend_mode = wm8350_dcdc_set_suspend_mode,
  1065. };
  1066. static struct regulator_ops wm8350_dcdc2_5_ops = {
  1067. .enable = wm8350_dcdc_enable,
  1068. .disable = wm8350_dcdc_disable,
  1069. .is_enabled = wm8350_dcdc_is_enabled,
  1070. .set_suspend_enable = wm8350_dcdc25_set_suspend_enable,
  1071. .set_suspend_disable = wm8350_dcdc25_set_suspend_disable,
  1072. };
  1073. static struct regulator_ops wm8350_ldo_ops = {
  1074. .set_voltage = wm8350_ldo_set_voltage,
  1075. .get_voltage = wm8350_ldo_get_voltage,
  1076. .list_voltage = wm8350_ldo_list_voltage,
  1077. .enable = wm8350_ldo_enable,
  1078. .disable = wm8350_ldo_disable,
  1079. .is_enabled = wm8350_ldo_is_enabled,
  1080. .get_mode = wm8350_ldo_get_mode,
  1081. .set_suspend_voltage = wm8350_ldo_set_suspend_voltage,
  1082. .set_suspend_enable = wm8350_ldo_set_suspend_enable,
  1083. .set_suspend_disable = wm8350_ldo_set_suspend_disable,
  1084. };
  1085. static struct regulator_ops wm8350_isink_ops = {
  1086. .set_current_limit = wm8350_isink_set_current,
  1087. .get_current_limit = wm8350_isink_get_current,
  1088. .enable = wm8350_isink_enable,
  1089. .disable = wm8350_isink_disable,
  1090. .is_enabled = wm8350_isink_is_enabled,
  1091. };
  1092. static struct regulator_desc wm8350_reg[NUM_WM8350_REGULATORS] = {
  1093. {
  1094. .name = "DCDC1",
  1095. .id = WM8350_DCDC_1,
  1096. .ops = &wm8350_dcdc_ops,
  1097. .irq = WM8350_IRQ_UV_DC1,
  1098. .type = REGULATOR_VOLTAGE,
  1099. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1100. .owner = THIS_MODULE,
  1101. },
  1102. {
  1103. .name = "DCDC2",
  1104. .id = WM8350_DCDC_2,
  1105. .ops = &wm8350_dcdc2_5_ops,
  1106. .irq = WM8350_IRQ_UV_DC2,
  1107. .type = REGULATOR_VOLTAGE,
  1108. .owner = THIS_MODULE,
  1109. },
  1110. {
  1111. .name = "DCDC3",
  1112. .id = WM8350_DCDC_3,
  1113. .ops = &wm8350_dcdc_ops,
  1114. .irq = WM8350_IRQ_UV_DC3,
  1115. .type = REGULATOR_VOLTAGE,
  1116. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1117. .owner = THIS_MODULE,
  1118. },
  1119. {
  1120. .name = "DCDC4",
  1121. .id = WM8350_DCDC_4,
  1122. .ops = &wm8350_dcdc_ops,
  1123. .irq = WM8350_IRQ_UV_DC4,
  1124. .type = REGULATOR_VOLTAGE,
  1125. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1126. .owner = THIS_MODULE,
  1127. },
  1128. {
  1129. .name = "DCDC5",
  1130. .id = WM8350_DCDC_5,
  1131. .ops = &wm8350_dcdc2_5_ops,
  1132. .irq = WM8350_IRQ_UV_DC5,
  1133. .type = REGULATOR_VOLTAGE,
  1134. .owner = THIS_MODULE,
  1135. },
  1136. {
  1137. .name = "DCDC6",
  1138. .id = WM8350_DCDC_6,
  1139. .ops = &wm8350_dcdc_ops,
  1140. .irq = WM8350_IRQ_UV_DC6,
  1141. .type = REGULATOR_VOLTAGE,
  1142. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1143. .owner = THIS_MODULE,
  1144. },
  1145. {
  1146. .name = "LDO1",
  1147. .id = WM8350_LDO_1,
  1148. .ops = &wm8350_ldo_ops,
  1149. .irq = WM8350_IRQ_UV_LDO1,
  1150. .type = REGULATOR_VOLTAGE,
  1151. .n_voltages = WM8350_LDO1_VSEL_MASK + 1,
  1152. .owner = THIS_MODULE,
  1153. },
  1154. {
  1155. .name = "LDO2",
  1156. .id = WM8350_LDO_2,
  1157. .ops = &wm8350_ldo_ops,
  1158. .irq = WM8350_IRQ_UV_LDO2,
  1159. .type = REGULATOR_VOLTAGE,
  1160. .n_voltages = WM8350_LDO2_VSEL_MASK + 1,
  1161. .owner = THIS_MODULE,
  1162. },
  1163. {
  1164. .name = "LDO3",
  1165. .id = WM8350_LDO_3,
  1166. .ops = &wm8350_ldo_ops,
  1167. .irq = WM8350_IRQ_UV_LDO3,
  1168. .type = REGULATOR_VOLTAGE,
  1169. .n_voltages = WM8350_LDO3_VSEL_MASK + 1,
  1170. .owner = THIS_MODULE,
  1171. },
  1172. {
  1173. .name = "LDO4",
  1174. .id = WM8350_LDO_4,
  1175. .ops = &wm8350_ldo_ops,
  1176. .irq = WM8350_IRQ_UV_LDO4,
  1177. .type = REGULATOR_VOLTAGE,
  1178. .n_voltages = WM8350_LDO4_VSEL_MASK + 1,
  1179. .owner = THIS_MODULE,
  1180. },
  1181. {
  1182. .name = "ISINKA",
  1183. .id = WM8350_ISINK_A,
  1184. .ops = &wm8350_isink_ops,
  1185. .irq = WM8350_IRQ_CS1,
  1186. .type = REGULATOR_CURRENT,
  1187. .owner = THIS_MODULE,
  1188. },
  1189. {
  1190. .name = "ISINKB",
  1191. .id = WM8350_ISINK_B,
  1192. .ops = &wm8350_isink_ops,
  1193. .irq = WM8350_IRQ_CS2,
  1194. .type = REGULATOR_CURRENT,
  1195. .owner = THIS_MODULE,
  1196. },
  1197. };
  1198. static void pmic_uv_handler(struct wm8350 *wm8350, int irq, void *data)
  1199. {
  1200. struct regulator_dev *rdev = (struct regulator_dev *)data;
  1201. mutex_lock(&rdev->mutex);
  1202. if (irq == WM8350_IRQ_CS1 || irq == WM8350_IRQ_CS2)
  1203. regulator_notifier_call_chain(rdev,
  1204. REGULATOR_EVENT_REGULATION_OUT,
  1205. wm8350);
  1206. else
  1207. regulator_notifier_call_chain(rdev,
  1208. REGULATOR_EVENT_UNDER_VOLTAGE,
  1209. wm8350);
  1210. mutex_unlock(&rdev->mutex);
  1211. }
  1212. static int wm8350_regulator_probe(struct platform_device *pdev)
  1213. {
  1214. struct wm8350 *wm8350 = dev_get_drvdata(&pdev->dev);
  1215. struct regulator_dev *rdev;
  1216. int ret;
  1217. u16 val;
  1218. if (pdev->id < WM8350_DCDC_1 || pdev->id > WM8350_ISINK_B)
  1219. return -ENODEV;
  1220. /* do any regulatior specific init */
  1221. switch (pdev->id) {
  1222. case WM8350_DCDC_1:
  1223. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  1224. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1225. break;
  1226. case WM8350_DCDC_3:
  1227. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  1228. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1229. break;
  1230. case WM8350_DCDC_4:
  1231. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  1232. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1233. break;
  1234. case WM8350_DCDC_6:
  1235. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  1236. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1237. break;
  1238. }
  1239. /* register regulator */
  1240. rdev = regulator_register(&wm8350_reg[pdev->id], &pdev->dev,
  1241. pdev->dev.platform_data,
  1242. dev_get_drvdata(&pdev->dev));
  1243. if (IS_ERR(rdev)) {
  1244. dev_err(&pdev->dev, "failed to register %s\n",
  1245. wm8350_reg[pdev->id].name);
  1246. return PTR_ERR(rdev);
  1247. }
  1248. /* register regulator IRQ */
  1249. ret = wm8350_register_irq(wm8350, wm8350_reg[pdev->id].irq,
  1250. pmic_uv_handler, rdev);
  1251. if (ret < 0) {
  1252. regulator_unregister(rdev);
  1253. dev_err(&pdev->dev, "failed to register regulator %s IRQ\n",
  1254. wm8350_reg[pdev->id].name);
  1255. return ret;
  1256. }
  1257. wm8350_unmask_irq(wm8350, wm8350_reg[pdev->id].irq);
  1258. return 0;
  1259. }
  1260. static int wm8350_regulator_remove(struct platform_device *pdev)
  1261. {
  1262. struct regulator_dev *rdev = platform_get_drvdata(pdev);
  1263. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1264. wm8350_mask_irq(wm8350, wm8350_reg[pdev->id].irq);
  1265. wm8350_free_irq(wm8350, wm8350_reg[pdev->id].irq);
  1266. regulator_unregister(rdev);
  1267. return 0;
  1268. }
  1269. int wm8350_register_regulator(struct wm8350 *wm8350, int reg,
  1270. struct regulator_init_data *initdata)
  1271. {
  1272. struct platform_device *pdev;
  1273. int ret;
  1274. if (wm8350->pmic.pdev[reg])
  1275. return -EBUSY;
  1276. if (reg >= WM8350_DCDC_1 && reg <= WM8350_DCDC_6 &&
  1277. reg > wm8350->pmic.max_dcdc)
  1278. return -ENODEV;
  1279. if (reg >= WM8350_ISINK_A && reg <= WM8350_ISINK_B &&
  1280. reg > wm8350->pmic.max_isink)
  1281. return -ENODEV;
  1282. pdev = platform_device_alloc("wm8350-regulator", reg);
  1283. if (!pdev)
  1284. return -ENOMEM;
  1285. wm8350->pmic.pdev[reg] = pdev;
  1286. initdata->driver_data = wm8350;
  1287. pdev->dev.platform_data = initdata;
  1288. pdev->dev.parent = wm8350->dev;
  1289. platform_set_drvdata(pdev, wm8350);
  1290. ret = platform_device_add(pdev);
  1291. if (ret != 0) {
  1292. dev_err(wm8350->dev, "Failed to register regulator %d: %d\n",
  1293. reg, ret);
  1294. platform_device_del(pdev);
  1295. wm8350->pmic.pdev[reg] = NULL;
  1296. }
  1297. return ret;
  1298. }
  1299. EXPORT_SYMBOL_GPL(wm8350_register_regulator);
  1300. /**
  1301. * wm8350_register_led - Register a WM8350 LED output
  1302. *
  1303. * @param wm8350 The WM8350 device to configure.
  1304. * @param lednum LED device index to create.
  1305. * @param dcdc The DCDC to use for the LED.
  1306. * @param isink The ISINK to use for the LED.
  1307. * @param pdata Configuration for the LED.
  1308. *
  1309. * The WM8350 supports the use of an ISINK together with a DCDC to
  1310. * provide a power-efficient LED driver. This function registers the
  1311. * regulators and instantiates the platform device for a LED. The
  1312. * operating modes for the LED regulators must be configured using
  1313. * wm8350_isink_set_flash(), wm8350_dcdc25_set_mode() and
  1314. * wm8350_dcdc_set_slot() prior to calling this function.
  1315. */
  1316. int wm8350_register_led(struct wm8350 *wm8350, int lednum, int dcdc, int isink,
  1317. struct wm8350_led_platform_data *pdata)
  1318. {
  1319. struct wm8350_led *led;
  1320. struct platform_device *pdev;
  1321. int ret;
  1322. if (lednum >= ARRAY_SIZE(wm8350->pmic.led) || lednum < 0) {
  1323. dev_err(wm8350->dev, "Invalid LED index %d\n", lednum);
  1324. return -ENODEV;
  1325. }
  1326. led = &wm8350->pmic.led[lednum];
  1327. if (led->pdev) {
  1328. dev_err(wm8350->dev, "LED %d already allocated\n", lednum);
  1329. return -EINVAL;
  1330. }
  1331. pdev = platform_device_alloc("wm8350-led", lednum);
  1332. if (pdev == NULL) {
  1333. dev_err(wm8350->dev, "Failed to allocate LED %d\n", lednum);
  1334. return -ENOMEM;
  1335. }
  1336. led->isink_consumer.dev = &pdev->dev;
  1337. led->isink_consumer.supply = "led_isink";
  1338. led->isink_init.num_consumer_supplies = 1;
  1339. led->isink_init.consumer_supplies = &led->isink_consumer;
  1340. led->isink_init.constraints.min_uA = 0;
  1341. led->isink_init.constraints.max_uA = pdata->max_uA;
  1342. led->isink_init.constraints.valid_ops_mask = REGULATOR_CHANGE_CURRENT;
  1343. led->isink_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1344. ret = wm8350_register_regulator(wm8350, isink, &led->isink_init);
  1345. if (ret != 0) {
  1346. platform_device_put(pdev);
  1347. return ret;
  1348. }
  1349. led->dcdc_consumer.dev = &pdev->dev;
  1350. led->dcdc_consumer.supply = "led_vcc";
  1351. led->dcdc_init.num_consumer_supplies = 1;
  1352. led->dcdc_init.consumer_supplies = &led->dcdc_consumer;
  1353. led->dcdc_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1354. ret = wm8350_register_regulator(wm8350, dcdc, &led->dcdc_init);
  1355. if (ret != 0) {
  1356. platform_device_put(pdev);
  1357. return ret;
  1358. }
  1359. switch (isink) {
  1360. case WM8350_ISINK_A:
  1361. wm8350->pmic.isink_A_dcdc = dcdc;
  1362. break;
  1363. case WM8350_ISINK_B:
  1364. wm8350->pmic.isink_B_dcdc = dcdc;
  1365. break;
  1366. }
  1367. pdev->dev.platform_data = pdata;
  1368. pdev->dev.parent = wm8350->dev;
  1369. ret = platform_device_add(pdev);
  1370. if (ret != 0) {
  1371. dev_err(wm8350->dev, "Failed to register LED %d: %d\n",
  1372. lednum, ret);
  1373. platform_device_put(pdev);
  1374. return ret;
  1375. }
  1376. led->pdev = pdev;
  1377. return 0;
  1378. }
  1379. EXPORT_SYMBOL_GPL(wm8350_register_led);
  1380. static struct platform_driver wm8350_regulator_driver = {
  1381. .probe = wm8350_regulator_probe,
  1382. .remove = wm8350_regulator_remove,
  1383. .driver = {
  1384. .name = "wm8350-regulator",
  1385. },
  1386. };
  1387. static int __init wm8350_regulator_init(void)
  1388. {
  1389. return platform_driver_register(&wm8350_regulator_driver);
  1390. }
  1391. subsys_initcall(wm8350_regulator_init);
  1392. static void __exit wm8350_regulator_exit(void)
  1393. {
  1394. platform_driver_unregister(&wm8350_regulator_driver);
  1395. }
  1396. module_exit(wm8350_regulator_exit);
  1397. /* Module information */
  1398. MODULE_AUTHOR("Liam Girdwood");
  1399. MODULE_DESCRIPTION("WM8350 voltage and current regulator driver");
  1400. MODULE_LICENSE("GPL");