msi.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /*
  2. * File: msi.c
  3. * Purpose: PCI Message Signaled Interrupt (MSI)
  4. *
  5. * Copyright (C) 2003-2004 Intel
  6. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  7. */
  8. #include <linux/err.h>
  9. #include <linux/mm.h>
  10. #include <linux/irq.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/init.h>
  13. #include <linux/ioport.h>
  14. #include <linux/pci.h>
  15. #include <linux/proc_fs.h>
  16. #include <linux/msi.h>
  17. #include <linux/smp.h>
  18. #include <asm/errno.h>
  19. #include <asm/io.h>
  20. #include "pci.h"
  21. #include "msi.h"
  22. static int pci_msi_enable = 1;
  23. /* Arch hooks */
  24. #ifndef arch_msi_check_device
  25. int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
  26. {
  27. return 0;
  28. }
  29. #endif
  30. #ifndef arch_setup_msi_irqs
  31. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  32. {
  33. struct msi_desc *entry;
  34. int ret;
  35. /*
  36. * If an architecture wants to support multiple MSI, it needs to
  37. * override arch_setup_msi_irqs()
  38. */
  39. if (type == PCI_CAP_ID_MSI && nvec > 1)
  40. return 1;
  41. list_for_each_entry(entry, &dev->msi_list, list) {
  42. ret = arch_setup_msi_irq(dev, entry);
  43. if (ret < 0)
  44. return ret;
  45. if (ret > 0)
  46. return -ENOSPC;
  47. }
  48. return 0;
  49. }
  50. #endif
  51. #ifndef arch_teardown_msi_irqs
  52. void arch_teardown_msi_irqs(struct pci_dev *dev)
  53. {
  54. struct msi_desc *entry;
  55. list_for_each_entry(entry, &dev->msi_list, list) {
  56. int i, nvec;
  57. if (entry->irq == 0)
  58. continue;
  59. nvec = 1 << entry->msi_attrib.multiple;
  60. for (i = 0; i < nvec; i++)
  61. arch_teardown_msi_irq(entry->irq + i);
  62. }
  63. }
  64. #endif
  65. static void __msi_set_enable(struct pci_dev *dev, int pos, int enable)
  66. {
  67. u16 control;
  68. if (pos) {
  69. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  70. control &= ~PCI_MSI_FLAGS_ENABLE;
  71. if (enable)
  72. control |= PCI_MSI_FLAGS_ENABLE;
  73. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  74. }
  75. }
  76. static void msi_set_enable(struct pci_dev *dev, int enable)
  77. {
  78. __msi_set_enable(dev, pci_find_capability(dev, PCI_CAP_ID_MSI), enable);
  79. }
  80. static void msix_set_enable(struct pci_dev *dev, int enable)
  81. {
  82. int pos;
  83. u16 control;
  84. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  85. if (pos) {
  86. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  87. control &= ~PCI_MSIX_FLAGS_ENABLE;
  88. if (enable)
  89. control |= PCI_MSIX_FLAGS_ENABLE;
  90. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  91. }
  92. }
  93. static inline __attribute_const__ u32 msi_mask(unsigned x)
  94. {
  95. /* Don't shift by >= width of type */
  96. if (x >= 5)
  97. return 0xffffffff;
  98. return (1 << (1 << x)) - 1;
  99. }
  100. static inline __attribute_const__ u32 msi_capable_mask(u16 control)
  101. {
  102. return msi_mask((control >> 1) & 7);
  103. }
  104. static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
  105. {
  106. return msi_mask((control >> 4) & 7);
  107. }
  108. /*
  109. * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
  110. * mask all MSI interrupts by clearing the MSI enable bit does not work
  111. * reliably as devices without an INTx disable bit will then generate a
  112. * level IRQ which will never be cleared.
  113. *
  114. * Returns 1 if it succeeded in masking the interrupt and 0 if the device
  115. * doesn't support MSI masking.
  116. */
  117. static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
  118. {
  119. u32 mask_bits = desc->masked;
  120. if (!desc->msi_attrib.maskbit)
  121. return;
  122. mask_bits &= ~mask;
  123. mask_bits |= flag;
  124. pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
  125. desc->masked = mask_bits;
  126. }
  127. /*
  128. * This internal function does not flush PCI writes to the device.
  129. * All users must ensure that they read from the device before either
  130. * assuming that the device state is up to date, or returning out of this
  131. * file. This saves a few milliseconds when initialising devices with lots
  132. * of MSI-X interrupts.
  133. */
  134. static void msix_mask_irq(struct msi_desc *desc, u32 flag)
  135. {
  136. u32 mask_bits = desc->masked;
  137. unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
  138. PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
  139. mask_bits &= ~1;
  140. mask_bits |= flag;
  141. writel(mask_bits, desc->mask_base + offset);
  142. desc->masked = mask_bits;
  143. }
  144. static void msi_set_mask_bit(unsigned irq, u32 flag)
  145. {
  146. struct msi_desc *desc = get_irq_msi(irq);
  147. if (desc->msi_attrib.is_msix) {
  148. msix_mask_irq(desc, flag);
  149. readl(desc->mask_base); /* Flush write to device */
  150. } else {
  151. unsigned offset = irq - desc->dev->irq;
  152. msi_mask_irq(desc, 1 << offset, flag << offset);
  153. }
  154. }
  155. void mask_msi_irq(unsigned int irq)
  156. {
  157. msi_set_mask_bit(irq, 1);
  158. }
  159. void unmask_msi_irq(unsigned int irq)
  160. {
  161. msi_set_mask_bit(irq, 0);
  162. }
  163. void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
  164. {
  165. struct msi_desc *entry = get_irq_desc_msi(desc);
  166. if (entry->msi_attrib.is_msix) {
  167. void __iomem *base = entry->mask_base +
  168. entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
  169. msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
  170. msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
  171. msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
  172. } else {
  173. struct pci_dev *dev = entry->dev;
  174. int pos = entry->msi_attrib.pos;
  175. u16 data;
  176. pci_read_config_dword(dev, msi_lower_address_reg(pos),
  177. &msg->address_lo);
  178. if (entry->msi_attrib.is_64) {
  179. pci_read_config_dword(dev, msi_upper_address_reg(pos),
  180. &msg->address_hi);
  181. pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
  182. } else {
  183. msg->address_hi = 0;
  184. pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
  185. }
  186. msg->data = data;
  187. }
  188. }
  189. void read_msi_msg(unsigned int irq, struct msi_msg *msg)
  190. {
  191. struct irq_desc *desc = irq_to_desc(irq);
  192. read_msi_msg_desc(desc, msg);
  193. }
  194. void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
  195. {
  196. struct msi_desc *entry = get_irq_desc_msi(desc);
  197. if (entry->msi_attrib.is_msix) {
  198. void __iomem *base;
  199. base = entry->mask_base +
  200. entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
  201. writel(msg->address_lo,
  202. base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
  203. writel(msg->address_hi,
  204. base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
  205. writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
  206. } else {
  207. struct pci_dev *dev = entry->dev;
  208. int pos = entry->msi_attrib.pos;
  209. u16 msgctl;
  210. pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
  211. msgctl &= ~PCI_MSI_FLAGS_QSIZE;
  212. msgctl |= entry->msi_attrib.multiple << 4;
  213. pci_write_config_word(dev, msi_control_reg(pos), msgctl);
  214. pci_write_config_dword(dev, msi_lower_address_reg(pos),
  215. msg->address_lo);
  216. if (entry->msi_attrib.is_64) {
  217. pci_write_config_dword(dev, msi_upper_address_reg(pos),
  218. msg->address_hi);
  219. pci_write_config_word(dev, msi_data_reg(pos, 1),
  220. msg->data);
  221. } else {
  222. pci_write_config_word(dev, msi_data_reg(pos, 0),
  223. msg->data);
  224. }
  225. }
  226. entry->msg = *msg;
  227. }
  228. void write_msi_msg(unsigned int irq, struct msi_msg *msg)
  229. {
  230. struct irq_desc *desc = irq_to_desc(irq);
  231. write_msi_msg_desc(desc, msg);
  232. }
  233. static int msi_free_irqs(struct pci_dev* dev);
  234. static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
  235. {
  236. struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
  237. if (!desc)
  238. return NULL;
  239. INIT_LIST_HEAD(&desc->list);
  240. desc->dev = dev;
  241. return desc;
  242. }
  243. static void pci_intx_for_msi(struct pci_dev *dev, int enable)
  244. {
  245. if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
  246. pci_intx(dev, enable);
  247. }
  248. static void __pci_restore_msi_state(struct pci_dev *dev)
  249. {
  250. int pos;
  251. u16 control;
  252. struct msi_desc *entry;
  253. if (!dev->msi_enabled)
  254. return;
  255. entry = get_irq_msi(dev->irq);
  256. pos = entry->msi_attrib.pos;
  257. pci_intx_for_msi(dev, 0);
  258. msi_set_enable(dev, 0);
  259. write_msi_msg(dev->irq, &entry->msg);
  260. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  261. msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
  262. control &= ~PCI_MSI_FLAGS_QSIZE;
  263. control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
  264. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  265. }
  266. static void __pci_restore_msix_state(struct pci_dev *dev)
  267. {
  268. int pos;
  269. struct msi_desc *entry;
  270. u16 control;
  271. if (!dev->msix_enabled)
  272. return;
  273. /* route the table */
  274. pci_intx_for_msi(dev, 0);
  275. msix_set_enable(dev, 0);
  276. list_for_each_entry(entry, &dev->msi_list, list) {
  277. write_msi_msg(entry->irq, &entry->msg);
  278. msix_mask_irq(entry, entry->masked);
  279. }
  280. BUG_ON(list_empty(&dev->msi_list));
  281. entry = list_entry(dev->msi_list.next, struct msi_desc, list);
  282. pos = entry->msi_attrib.pos;
  283. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  284. control &= ~PCI_MSIX_FLAGS_MASKALL;
  285. control |= PCI_MSIX_FLAGS_ENABLE;
  286. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  287. }
  288. void pci_restore_msi_state(struct pci_dev *dev)
  289. {
  290. __pci_restore_msi_state(dev);
  291. __pci_restore_msix_state(dev);
  292. }
  293. EXPORT_SYMBOL_GPL(pci_restore_msi_state);
  294. /**
  295. * msi_capability_init - configure device's MSI capability structure
  296. * @dev: pointer to the pci_dev data structure of MSI device function
  297. * @nvec: number of interrupts to allocate
  298. *
  299. * Setup the MSI capability structure of the device with the requested
  300. * number of interrupts. A return value of zero indicates the successful
  301. * setup of an entry with the new MSI irq. A negative return value indicates
  302. * an error, and a positive return value indicates the number of interrupts
  303. * which could have been allocated.
  304. */
  305. static int msi_capability_init(struct pci_dev *dev, int nvec)
  306. {
  307. struct msi_desc *entry;
  308. int pos, ret;
  309. u16 control;
  310. unsigned mask;
  311. msi_set_enable(dev, 0); /* Ensure msi is disabled as I set it up */
  312. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  313. pci_read_config_word(dev, msi_control_reg(pos), &control);
  314. /* MSI Entry Initialization */
  315. entry = alloc_msi_entry(dev);
  316. if (!entry)
  317. return -ENOMEM;
  318. entry->msi_attrib.is_msix = 0;
  319. entry->msi_attrib.is_64 = is_64bit_address(control);
  320. entry->msi_attrib.entry_nr = 0;
  321. entry->msi_attrib.maskbit = is_mask_bit_support(control);
  322. entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
  323. entry->msi_attrib.pos = pos;
  324. entry->mask_pos = msi_mask_bits_reg(pos, entry->msi_attrib.is_64);
  325. /* All MSIs are unmasked by default, Mask them all */
  326. if (entry->msi_attrib.maskbit)
  327. pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
  328. mask = msi_capable_mask(control);
  329. msi_mask_irq(entry, mask, mask);
  330. list_add_tail(&entry->list, &dev->msi_list);
  331. /* Configure MSI capability structure */
  332. ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
  333. if (ret) {
  334. msi_free_irqs(dev);
  335. return ret;
  336. }
  337. /* Set MSI enabled bits */
  338. pci_intx_for_msi(dev, 0);
  339. msi_set_enable(dev, 1);
  340. dev->msi_enabled = 1;
  341. dev->irq = entry->irq;
  342. return 0;
  343. }
  344. /**
  345. * msix_capability_init - configure device's MSI-X capability
  346. * @dev: pointer to the pci_dev data structure of MSI-X device function
  347. * @entries: pointer to an array of struct msix_entry entries
  348. * @nvec: number of @entries
  349. *
  350. * Setup the MSI-X capability structure of device function with a
  351. * single MSI-X irq. A return of zero indicates the successful setup of
  352. * requested MSI-X entries with allocated irqs or non-zero for otherwise.
  353. **/
  354. static int msix_capability_init(struct pci_dev *dev,
  355. struct msix_entry *entries, int nvec)
  356. {
  357. struct msi_desc *entry;
  358. int pos, i, j, nr_entries, ret;
  359. unsigned long phys_addr;
  360. u32 table_offset;
  361. u16 control;
  362. u8 bir;
  363. void __iomem *base;
  364. msix_set_enable(dev, 0);/* Ensure msix is disabled as I set it up */
  365. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  366. /* Request & Map MSI-X table region */
  367. pci_read_config_word(dev, msi_control_reg(pos), &control);
  368. nr_entries = multi_msix_capable(control);
  369. pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
  370. bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
  371. table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
  372. phys_addr = pci_resource_start (dev, bir) + table_offset;
  373. base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
  374. if (base == NULL)
  375. return -ENOMEM;
  376. /* MSI-X Table Initialization */
  377. for (i = 0; i < nvec; i++) {
  378. entry = alloc_msi_entry(dev);
  379. if (!entry)
  380. break;
  381. j = entries[i].entry;
  382. entry->msi_attrib.is_msix = 1;
  383. entry->msi_attrib.is_64 = 1;
  384. entry->msi_attrib.entry_nr = j;
  385. entry->msi_attrib.default_irq = dev->irq;
  386. entry->msi_attrib.pos = pos;
  387. entry->mask_base = base;
  388. entry->masked = readl(base + j * PCI_MSIX_ENTRY_SIZE +
  389. PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
  390. msix_mask_irq(entry, 1);
  391. list_add_tail(&entry->list, &dev->msi_list);
  392. }
  393. ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
  394. if (ret < 0) {
  395. /* If we had some success report the number of irqs
  396. * we succeeded in setting up. */
  397. int avail = 0;
  398. list_for_each_entry(entry, &dev->msi_list, list) {
  399. if (entry->irq != 0) {
  400. avail++;
  401. }
  402. }
  403. if (avail != 0)
  404. ret = avail;
  405. }
  406. if (ret) {
  407. msi_free_irqs(dev);
  408. return ret;
  409. }
  410. i = 0;
  411. list_for_each_entry(entry, &dev->msi_list, list) {
  412. entries[i].vector = entry->irq;
  413. set_irq_msi(entry->irq, entry);
  414. i++;
  415. }
  416. /* Set MSI-X enabled bits */
  417. pci_intx_for_msi(dev, 0);
  418. msix_set_enable(dev, 1);
  419. dev->msix_enabled = 1;
  420. return 0;
  421. }
  422. /**
  423. * pci_msi_check_device - check whether MSI may be enabled on a device
  424. * @dev: pointer to the pci_dev data structure of MSI device function
  425. * @nvec: how many MSIs have been requested ?
  426. * @type: are we checking for MSI or MSI-X ?
  427. *
  428. * Look at global flags, the device itself, and its parent busses
  429. * to determine if MSI/-X are supported for the device. If MSI/-X is
  430. * supported return 0, else return an error code.
  431. **/
  432. static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
  433. {
  434. struct pci_bus *bus;
  435. int ret;
  436. /* MSI must be globally enabled and supported by the device */
  437. if (!pci_msi_enable || !dev || dev->no_msi)
  438. return -EINVAL;
  439. /*
  440. * You can't ask to have 0 or less MSIs configured.
  441. * a) it's stupid ..
  442. * b) the list manipulation code assumes nvec >= 1.
  443. */
  444. if (nvec < 1)
  445. return -ERANGE;
  446. /* Any bridge which does NOT route MSI transactions from it's
  447. * secondary bus to it's primary bus must set NO_MSI flag on
  448. * the secondary pci_bus.
  449. * We expect only arch-specific PCI host bus controller driver
  450. * or quirks for specific PCI bridges to be setting NO_MSI.
  451. */
  452. for (bus = dev->bus; bus; bus = bus->parent)
  453. if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
  454. return -EINVAL;
  455. ret = arch_msi_check_device(dev, nvec, type);
  456. if (ret)
  457. return ret;
  458. if (!pci_find_capability(dev, type))
  459. return -EINVAL;
  460. return 0;
  461. }
  462. /**
  463. * pci_enable_msi_block - configure device's MSI capability structure
  464. * @dev: device to configure
  465. * @nvec: number of interrupts to configure
  466. *
  467. * Allocate IRQs for a device with the MSI capability.
  468. * This function returns a negative errno if an error occurs. If it
  469. * is unable to allocate the number of interrupts requested, it returns
  470. * the number of interrupts it might be able to allocate. If it successfully
  471. * allocates at least the number of interrupts requested, it returns 0 and
  472. * updates the @dev's irq member to the lowest new interrupt number; the
  473. * other interrupt numbers allocated to this device are consecutive.
  474. */
  475. int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
  476. {
  477. int status, pos, maxvec;
  478. u16 msgctl;
  479. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  480. if (!pos)
  481. return -EINVAL;
  482. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
  483. maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
  484. if (nvec > maxvec)
  485. return maxvec;
  486. status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
  487. if (status)
  488. return status;
  489. WARN_ON(!!dev->msi_enabled);
  490. /* Check whether driver already requested MSI-X irqs */
  491. if (dev->msix_enabled) {
  492. dev_info(&dev->dev, "can't enable MSI "
  493. "(MSI-X already enabled)\n");
  494. return -EINVAL;
  495. }
  496. status = msi_capability_init(dev, nvec);
  497. return status;
  498. }
  499. EXPORT_SYMBOL(pci_enable_msi_block);
  500. void pci_msi_shutdown(struct pci_dev *dev)
  501. {
  502. struct msi_desc *desc;
  503. u32 mask;
  504. u16 ctrl;
  505. if (!pci_msi_enable || !dev || !dev->msi_enabled)
  506. return;
  507. msi_set_enable(dev, 0);
  508. pci_intx_for_msi(dev, 1);
  509. dev->msi_enabled = 0;
  510. BUG_ON(list_empty(&dev->msi_list));
  511. desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
  512. pci_read_config_word(dev, desc->msi_attrib.pos + PCI_MSI_FLAGS, &ctrl);
  513. mask = msi_capable_mask(ctrl);
  514. msi_mask_irq(desc, mask, ~mask);
  515. /* Restore dev->irq to its default pin-assertion irq */
  516. dev->irq = desc->msi_attrib.default_irq;
  517. }
  518. void pci_disable_msi(struct pci_dev* dev)
  519. {
  520. struct msi_desc *entry;
  521. if (!pci_msi_enable || !dev || !dev->msi_enabled)
  522. return;
  523. pci_msi_shutdown(dev);
  524. entry = list_entry(dev->msi_list.next, struct msi_desc, list);
  525. if (entry->msi_attrib.is_msix)
  526. return;
  527. msi_free_irqs(dev);
  528. }
  529. EXPORT_SYMBOL(pci_disable_msi);
  530. static int msi_free_irqs(struct pci_dev* dev)
  531. {
  532. struct msi_desc *entry, *tmp;
  533. list_for_each_entry(entry, &dev->msi_list, list) {
  534. int i, nvec;
  535. if (!entry->irq)
  536. continue;
  537. nvec = 1 << entry->msi_attrib.multiple;
  538. for (i = 0; i < nvec; i++)
  539. BUG_ON(irq_has_action(entry->irq + i));
  540. }
  541. arch_teardown_msi_irqs(dev);
  542. list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
  543. if (entry->msi_attrib.is_msix) {
  544. writel(1, entry->mask_base + entry->msi_attrib.entry_nr
  545. * PCI_MSIX_ENTRY_SIZE
  546. + PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
  547. if (list_is_last(&entry->list, &dev->msi_list))
  548. iounmap(entry->mask_base);
  549. }
  550. list_del(&entry->list);
  551. kfree(entry);
  552. }
  553. return 0;
  554. }
  555. /**
  556. * pci_msix_table_size - return the number of device's MSI-X table entries
  557. * @dev: pointer to the pci_dev data structure of MSI-X device function
  558. */
  559. int pci_msix_table_size(struct pci_dev *dev)
  560. {
  561. int pos;
  562. u16 control;
  563. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  564. if (!pos)
  565. return 0;
  566. pci_read_config_word(dev, msi_control_reg(pos), &control);
  567. return multi_msix_capable(control);
  568. }
  569. /**
  570. * pci_enable_msix - configure device's MSI-X capability structure
  571. * @dev: pointer to the pci_dev data structure of MSI-X device function
  572. * @entries: pointer to an array of MSI-X entries
  573. * @nvec: number of MSI-X irqs requested for allocation by device driver
  574. *
  575. * Setup the MSI-X capability structure of device function with the number
  576. * of requested irqs upon its software driver call to request for
  577. * MSI-X mode enabled on its hardware device function. A return of zero
  578. * indicates the successful configuration of MSI-X capability structure
  579. * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
  580. * Or a return of > 0 indicates that driver request is exceeding the number
  581. * of irqs available. Driver should use the returned value to re-send
  582. * its request.
  583. **/
  584. int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
  585. {
  586. int status, nr_entries;
  587. int i, j;
  588. if (!entries)
  589. return -EINVAL;
  590. status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
  591. if (status)
  592. return status;
  593. nr_entries = pci_msix_table_size(dev);
  594. if (nvec > nr_entries)
  595. return -EINVAL;
  596. /* Check for any invalid entries */
  597. for (i = 0; i < nvec; i++) {
  598. if (entries[i].entry >= nr_entries)
  599. return -EINVAL; /* invalid entry */
  600. for (j = i + 1; j < nvec; j++) {
  601. if (entries[i].entry == entries[j].entry)
  602. return -EINVAL; /* duplicate entry */
  603. }
  604. }
  605. WARN_ON(!!dev->msix_enabled);
  606. /* Check whether driver already requested for MSI irq */
  607. if (dev->msi_enabled) {
  608. dev_info(&dev->dev, "can't enable MSI-X "
  609. "(MSI IRQ already assigned)\n");
  610. return -EINVAL;
  611. }
  612. status = msix_capability_init(dev, entries, nvec);
  613. return status;
  614. }
  615. EXPORT_SYMBOL(pci_enable_msix);
  616. static void msix_free_all_irqs(struct pci_dev *dev)
  617. {
  618. msi_free_irqs(dev);
  619. }
  620. void pci_msix_shutdown(struct pci_dev* dev)
  621. {
  622. if (!pci_msi_enable || !dev || !dev->msix_enabled)
  623. return;
  624. msix_set_enable(dev, 0);
  625. pci_intx_for_msi(dev, 1);
  626. dev->msix_enabled = 0;
  627. }
  628. void pci_disable_msix(struct pci_dev* dev)
  629. {
  630. if (!pci_msi_enable || !dev || !dev->msix_enabled)
  631. return;
  632. pci_msix_shutdown(dev);
  633. msix_free_all_irqs(dev);
  634. }
  635. EXPORT_SYMBOL(pci_disable_msix);
  636. /**
  637. * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
  638. * @dev: pointer to the pci_dev data structure of MSI(X) device function
  639. *
  640. * Being called during hotplug remove, from which the device function
  641. * is hot-removed. All previous assigned MSI/MSI-X irqs, if
  642. * allocated for this device function, are reclaimed to unused state,
  643. * which may be used later on.
  644. **/
  645. void msi_remove_pci_irq_vectors(struct pci_dev* dev)
  646. {
  647. if (!pci_msi_enable || !dev)
  648. return;
  649. if (dev->msi_enabled)
  650. msi_free_irqs(dev);
  651. if (dev->msix_enabled)
  652. msix_free_all_irqs(dev);
  653. }
  654. void pci_no_msi(void)
  655. {
  656. pci_msi_enable = 0;
  657. }
  658. /**
  659. * pci_msi_enabled - is MSI enabled?
  660. *
  661. * Returns true if MSI has not been disabled by the command-line option
  662. * pci=nomsi.
  663. **/
  664. int pci_msi_enabled(void)
  665. {
  666. return pci_msi_enable;
  667. }
  668. EXPORT_SYMBOL(pci_msi_enabled);
  669. void pci_msi_init_pci_dev(struct pci_dev *dev)
  670. {
  671. INIT_LIST_HEAD(&dev->msi_list);
  672. }