rtl8187_rtl8225.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977
  1. /*
  2. * Radio tuning for RTL8225 on RTL8187
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8187 driver, which is:
  8. * Copyright 2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Magic delays, register offsets, and phy value tables below are
  11. * taken from the original r8187 driver sources. Thanks to Realtek
  12. * for their support!
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/usb.h>
  20. #include <net/mac80211.h>
  21. #include "rtl8187.h"
  22. #include "rtl8187_rtl8225.h"
  23. static void rtl8225_write_bitbang(struct ieee80211_hw *dev, u8 addr, u16 data)
  24. {
  25. struct rtl8187_priv *priv = dev->priv;
  26. u16 reg80, reg84, reg82;
  27. u32 bangdata;
  28. int i;
  29. bangdata = (data << 4) | (addr & 0xf);
  30. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput) & 0xfff3;
  31. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  32. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x7);
  33. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
  34. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x7);
  35. udelay(10);
  36. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  37. udelay(2);
  38. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  39. udelay(10);
  40. for (i = 15; i >= 0; i--) {
  41. u16 reg = reg80 | (bangdata & (1 << i)) >> i;
  42. if (i & 1)
  43. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  44. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
  45. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
  46. if (!(i & 1))
  47. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  48. }
  49. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  50. udelay(10);
  51. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  52. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
  53. }
  54. static void rtl8225_write_8051(struct ieee80211_hw *dev, u8 addr, __le16 data)
  55. {
  56. struct rtl8187_priv *priv = dev->priv;
  57. u16 reg80, reg82, reg84;
  58. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
  59. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  60. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
  61. reg80 &= ~(0x3 << 2);
  62. reg84 &= ~0xF;
  63. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x0007);
  64. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x0007);
  65. udelay(10);
  66. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  67. udelay(2);
  68. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  69. udelay(10);
  70. usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0),
  71. RTL8187_REQ_SET_REG, RTL8187_REQT_WRITE,
  72. addr, 0x8225, &data, sizeof(data), HZ / 2);
  73. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  74. udelay(10);
  75. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  76. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
  77. }
  78. static void rtl8225_write(struct ieee80211_hw *dev, u8 addr, u16 data)
  79. {
  80. struct rtl8187_priv *priv = dev->priv;
  81. if (priv->asic_rev)
  82. rtl8225_write_8051(dev, addr, cpu_to_le16(data));
  83. else
  84. rtl8225_write_bitbang(dev, addr, data);
  85. }
  86. static u16 rtl8225_read(struct ieee80211_hw *dev, u8 addr)
  87. {
  88. struct rtl8187_priv *priv = dev->priv;
  89. u16 reg80, reg82, reg84, out;
  90. int i;
  91. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
  92. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  93. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
  94. reg80 &= ~0xF;
  95. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x000F);
  96. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x000F);
  97. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  98. udelay(4);
  99. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  100. udelay(5);
  101. for (i = 4; i >= 0; i--) {
  102. u16 reg = reg80 | ((addr >> i) & 1);
  103. if (!(i & 1)) {
  104. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  105. udelay(1);
  106. }
  107. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  108. reg | (1 << 1));
  109. udelay(2);
  110. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  111. reg | (1 << 1));
  112. udelay(2);
  113. if (i & 1) {
  114. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  115. udelay(1);
  116. }
  117. }
  118. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  119. reg80 | (1 << 3) | (1 << 1));
  120. udelay(2);
  121. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  122. reg80 | (1 << 3));
  123. udelay(2);
  124. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  125. reg80 | (1 << 3));
  126. udelay(2);
  127. out = 0;
  128. for (i = 11; i >= 0; i--) {
  129. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  130. reg80 | (1 << 3));
  131. udelay(1);
  132. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  133. reg80 | (1 << 3) | (1 << 1));
  134. udelay(2);
  135. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  136. reg80 | (1 << 3) | (1 << 1));
  137. udelay(2);
  138. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  139. reg80 | (1 << 3) | (1 << 1));
  140. udelay(2);
  141. if (rtl818x_ioread16(priv, &priv->map->RFPinsInput) & (1 << 1))
  142. out |= 1 << i;
  143. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  144. reg80 | (1 << 3));
  145. udelay(2);
  146. }
  147. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  148. reg80 | (1 << 3) | (1 << 2));
  149. udelay(2);
  150. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82);
  151. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
  152. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x03A0);
  153. return out;
  154. }
  155. static const u16 rtl8225bcd_rxgain[] = {
  156. 0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
  157. 0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
  158. 0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
  159. 0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
  160. 0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
  161. 0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
  162. 0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
  163. 0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
  164. 0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
  165. 0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
  166. 0x07aa, 0x07ab, 0x07ac, 0x07ad, 0x07b0, 0x07b1, 0x07b2, 0x07b3,
  167. 0x07b4, 0x07b5, 0x07b8, 0x07b9, 0x07ba, 0x07bb, 0x07bb
  168. };
  169. static const u8 rtl8225_agc[] = {
  170. 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e,
  171. 0x9d, 0x9c, 0x9b, 0x9a, 0x99, 0x98, 0x97, 0x96,
  172. 0x95, 0x94, 0x93, 0x92, 0x91, 0x90, 0x8f, 0x8e,
  173. 0x8d, 0x8c, 0x8b, 0x8a, 0x89, 0x88, 0x87, 0x86,
  174. 0x85, 0x84, 0x83, 0x82, 0x81, 0x80, 0x3f, 0x3e,
  175. 0x3d, 0x3c, 0x3b, 0x3a, 0x39, 0x38, 0x37, 0x36,
  176. 0x35, 0x34, 0x33, 0x32, 0x31, 0x30, 0x2f, 0x2e,
  177. 0x2d, 0x2c, 0x2b, 0x2a, 0x29, 0x28, 0x27, 0x26,
  178. 0x25, 0x24, 0x23, 0x22, 0x21, 0x20, 0x1f, 0x1e,
  179. 0x1d, 0x1c, 0x1b, 0x1a, 0x19, 0x18, 0x17, 0x16,
  180. 0x15, 0x14, 0x13, 0x12, 0x11, 0x10, 0x0f, 0x0e,
  181. 0x0d, 0x0c, 0x0b, 0x0a, 0x09, 0x08, 0x07, 0x06,
  182. 0x05, 0x04, 0x03, 0x02, 0x01, 0x01, 0x01, 0x01,
  183. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  184. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  185. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01
  186. };
  187. static const u8 rtl8225_gain[] = {
  188. 0x23, 0x88, 0x7c, 0xa5, /* -82dBm */
  189. 0x23, 0x88, 0x7c, 0xb5, /* -82dBm */
  190. 0x23, 0x88, 0x7c, 0xc5, /* -82dBm */
  191. 0x33, 0x80, 0x79, 0xc5, /* -78dBm */
  192. 0x43, 0x78, 0x76, 0xc5, /* -74dBm */
  193. 0x53, 0x60, 0x73, 0xc5, /* -70dBm */
  194. 0x63, 0x58, 0x70, 0xc5, /* -66dBm */
  195. };
  196. static const u8 rtl8225_threshold[] = {
  197. 0x8d, 0x8d, 0x8d, 0x8d, 0x9d, 0xad, 0xbd
  198. };
  199. static const u8 rtl8225_tx_gain_cck_ofdm[] = {
  200. 0x02, 0x06, 0x0e, 0x1e, 0x3e, 0x7e
  201. };
  202. static const u8 rtl8225_tx_power_cck[] = {
  203. 0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02,
  204. 0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02,
  205. 0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02,
  206. 0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02,
  207. 0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03,
  208. 0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03
  209. };
  210. static const u8 rtl8225_tx_power_cck_ch14[] = {
  211. 0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00,
  212. 0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00,
  213. 0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00,
  214. 0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00,
  215. 0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00,
  216. 0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00
  217. };
  218. static const u8 rtl8225_tx_power_ofdm[] = {
  219. 0x80, 0x90, 0xa2, 0xb5, 0xcb, 0xe4
  220. };
  221. static const u32 rtl8225_chan[] = {
  222. 0x085c, 0x08dc, 0x095c, 0x09dc, 0x0a5c, 0x0adc, 0x0b5c,
  223. 0x0bdc, 0x0c5c, 0x0cdc, 0x0d5c, 0x0ddc, 0x0e5c, 0x0f72
  224. };
  225. static void rtl8225_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
  226. {
  227. struct rtl8187_priv *priv = dev->priv;
  228. u8 cck_power, ofdm_power;
  229. const u8 *tmp;
  230. u32 reg;
  231. int i;
  232. cck_power = priv->channels[channel - 1].hw_value & 0xF;
  233. ofdm_power = priv->channels[channel - 1].hw_value >> 4;
  234. cck_power = min(cck_power, (u8)11);
  235. if (ofdm_power > (u8)15)
  236. ofdm_power = 25;
  237. else
  238. ofdm_power += 10;
  239. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
  240. rtl8225_tx_gain_cck_ofdm[cck_power / 6] >> 1);
  241. if (channel == 14)
  242. tmp = &rtl8225_tx_power_cck_ch14[(cck_power % 6) * 8];
  243. else
  244. tmp = &rtl8225_tx_power_cck[(cck_power % 6) * 8];
  245. for (i = 0; i < 8; i++)
  246. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  247. msleep(1); // FIXME: optional?
  248. /* anaparam2 on */
  249. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  250. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  251. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  252. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  253. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  254. RTL8187_RTL8225_ANAPARAM2_ON);
  255. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  256. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  257. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  258. rtl8225_write_phy_ofdm(dev, 2, 0x42);
  259. rtl8225_write_phy_ofdm(dev, 6, 0x00);
  260. rtl8225_write_phy_ofdm(dev, 8, 0x00);
  261. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
  262. rtl8225_tx_gain_cck_ofdm[ofdm_power / 6] >> 1);
  263. tmp = &rtl8225_tx_power_ofdm[ofdm_power % 6];
  264. rtl8225_write_phy_ofdm(dev, 5, *tmp);
  265. rtl8225_write_phy_ofdm(dev, 7, *tmp);
  266. msleep(1);
  267. }
  268. static void rtl8225_rf_init(struct ieee80211_hw *dev)
  269. {
  270. struct rtl8187_priv *priv = dev->priv;
  271. int i;
  272. rtl8225_write(dev, 0x0, 0x067);
  273. rtl8225_write(dev, 0x1, 0xFE0);
  274. rtl8225_write(dev, 0x2, 0x44D);
  275. rtl8225_write(dev, 0x3, 0x441);
  276. rtl8225_write(dev, 0x4, 0x486);
  277. rtl8225_write(dev, 0x5, 0xBC0);
  278. rtl8225_write(dev, 0x6, 0xAE6);
  279. rtl8225_write(dev, 0x7, 0x82A);
  280. rtl8225_write(dev, 0x8, 0x01F);
  281. rtl8225_write(dev, 0x9, 0x334);
  282. rtl8225_write(dev, 0xA, 0xFD4);
  283. rtl8225_write(dev, 0xB, 0x391);
  284. rtl8225_write(dev, 0xC, 0x050);
  285. rtl8225_write(dev, 0xD, 0x6DB);
  286. rtl8225_write(dev, 0xE, 0x029);
  287. rtl8225_write(dev, 0xF, 0x914); msleep(100);
  288. rtl8225_write(dev, 0x2, 0xC4D); msleep(200);
  289. rtl8225_write(dev, 0x2, 0x44D); msleep(200);
  290. if (!(rtl8225_read(dev, 6) & (1 << 7))) {
  291. rtl8225_write(dev, 0x02, 0x0c4d);
  292. msleep(200);
  293. rtl8225_write(dev, 0x02, 0x044d);
  294. msleep(100);
  295. if (!(rtl8225_read(dev, 6) & (1 << 7)))
  296. printk(KERN_WARNING "%s: RF Calibration Failed! %x\n",
  297. wiphy_name(dev->wiphy), rtl8225_read(dev, 6));
  298. }
  299. rtl8225_write(dev, 0x0, 0x127);
  300. for (i = 0; i < ARRAY_SIZE(rtl8225bcd_rxgain); i++) {
  301. rtl8225_write(dev, 0x1, i + 1);
  302. rtl8225_write(dev, 0x2, rtl8225bcd_rxgain[i]);
  303. }
  304. rtl8225_write(dev, 0x0, 0x027);
  305. rtl8225_write(dev, 0x0, 0x22F);
  306. for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
  307. rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
  308. rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
  309. }
  310. msleep(1);
  311. rtl8225_write_phy_ofdm(dev, 0x00, 0x01);
  312. rtl8225_write_phy_ofdm(dev, 0x01, 0x02);
  313. rtl8225_write_phy_ofdm(dev, 0x02, 0x42);
  314. rtl8225_write_phy_ofdm(dev, 0x03, 0x00);
  315. rtl8225_write_phy_ofdm(dev, 0x04, 0x00);
  316. rtl8225_write_phy_ofdm(dev, 0x05, 0x00);
  317. rtl8225_write_phy_ofdm(dev, 0x06, 0x40);
  318. rtl8225_write_phy_ofdm(dev, 0x07, 0x00);
  319. rtl8225_write_phy_ofdm(dev, 0x08, 0x40);
  320. rtl8225_write_phy_ofdm(dev, 0x09, 0xfe);
  321. rtl8225_write_phy_ofdm(dev, 0x0a, 0x09);
  322. rtl8225_write_phy_ofdm(dev, 0x0b, 0x80);
  323. rtl8225_write_phy_ofdm(dev, 0x0c, 0x01);
  324. rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3);
  325. rtl8225_write_phy_ofdm(dev, 0x0f, 0x38);
  326. rtl8225_write_phy_ofdm(dev, 0x10, 0x84);
  327. rtl8225_write_phy_ofdm(dev, 0x11, 0x06);
  328. rtl8225_write_phy_ofdm(dev, 0x12, 0x20);
  329. rtl8225_write_phy_ofdm(dev, 0x13, 0x20);
  330. rtl8225_write_phy_ofdm(dev, 0x14, 0x00);
  331. rtl8225_write_phy_ofdm(dev, 0x15, 0x40);
  332. rtl8225_write_phy_ofdm(dev, 0x16, 0x00);
  333. rtl8225_write_phy_ofdm(dev, 0x17, 0x40);
  334. rtl8225_write_phy_ofdm(dev, 0x18, 0xef);
  335. rtl8225_write_phy_ofdm(dev, 0x19, 0x19);
  336. rtl8225_write_phy_ofdm(dev, 0x1a, 0x20);
  337. rtl8225_write_phy_ofdm(dev, 0x1b, 0x76);
  338. rtl8225_write_phy_ofdm(dev, 0x1c, 0x04);
  339. rtl8225_write_phy_ofdm(dev, 0x1e, 0x95);
  340. rtl8225_write_phy_ofdm(dev, 0x1f, 0x75);
  341. rtl8225_write_phy_ofdm(dev, 0x20, 0x1f);
  342. rtl8225_write_phy_ofdm(dev, 0x21, 0x27);
  343. rtl8225_write_phy_ofdm(dev, 0x22, 0x16);
  344. rtl8225_write_phy_ofdm(dev, 0x24, 0x46);
  345. rtl8225_write_phy_ofdm(dev, 0x25, 0x20);
  346. rtl8225_write_phy_ofdm(dev, 0x26, 0x90);
  347. rtl8225_write_phy_ofdm(dev, 0x27, 0x88);
  348. rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[2 * 4]);
  349. rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[2 * 4 + 2]);
  350. rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[2 * 4 + 3]);
  351. rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[2 * 4 + 1]);
  352. rtl8225_write_phy_cck(dev, 0x00, 0x98);
  353. rtl8225_write_phy_cck(dev, 0x03, 0x20);
  354. rtl8225_write_phy_cck(dev, 0x04, 0x7e);
  355. rtl8225_write_phy_cck(dev, 0x05, 0x12);
  356. rtl8225_write_phy_cck(dev, 0x06, 0xfc);
  357. rtl8225_write_phy_cck(dev, 0x07, 0x78);
  358. rtl8225_write_phy_cck(dev, 0x08, 0x2e);
  359. rtl8225_write_phy_cck(dev, 0x10, 0x9b);
  360. rtl8225_write_phy_cck(dev, 0x11, 0x88);
  361. rtl8225_write_phy_cck(dev, 0x12, 0x47);
  362. rtl8225_write_phy_cck(dev, 0x13, 0xd0);
  363. rtl8225_write_phy_cck(dev, 0x19, 0x00);
  364. rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
  365. rtl8225_write_phy_cck(dev, 0x1b, 0x08);
  366. rtl8225_write_phy_cck(dev, 0x40, 0x86);
  367. rtl8225_write_phy_cck(dev, 0x41, 0x8d);
  368. rtl8225_write_phy_cck(dev, 0x42, 0x15);
  369. rtl8225_write_phy_cck(dev, 0x43, 0x18);
  370. rtl8225_write_phy_cck(dev, 0x44, 0x1f);
  371. rtl8225_write_phy_cck(dev, 0x45, 0x1e);
  372. rtl8225_write_phy_cck(dev, 0x46, 0x1a);
  373. rtl8225_write_phy_cck(dev, 0x47, 0x15);
  374. rtl8225_write_phy_cck(dev, 0x48, 0x10);
  375. rtl8225_write_phy_cck(dev, 0x49, 0x0a);
  376. rtl8225_write_phy_cck(dev, 0x4a, 0x05);
  377. rtl8225_write_phy_cck(dev, 0x4b, 0x02);
  378. rtl8225_write_phy_cck(dev, 0x4c, 0x05);
  379. rtl818x_iowrite8(priv, &priv->map->TESTR, 0x0D);
  380. rtl8225_rf_set_tx_power(dev, 1);
  381. /* RX antenna default to A */
  382. rtl8225_write_phy_cck(dev, 0x10, 0x9b); /* B: 0xDB */
  383. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); /* B: 0x10 */
  384. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
  385. msleep(1);
  386. rtl818x_iowrite32(priv, (__le32 *)0xFF94, 0x3dc00002);
  387. /* set sensitivity */
  388. rtl8225_write(dev, 0x0c, 0x50);
  389. rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[2 * 4]);
  390. rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[2 * 4 + 2]);
  391. rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[2 * 4 + 3]);
  392. rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[2 * 4 + 1]);
  393. rtl8225_write_phy_cck(dev, 0x41, rtl8225_threshold[2]);
  394. }
  395. static const u8 rtl8225z2_agc[] = {
  396. 0x5e, 0x5e, 0x5e, 0x5e, 0x5d, 0x5b, 0x59, 0x57, 0x55, 0x53, 0x51, 0x4f,
  397. 0x4d, 0x4b, 0x49, 0x47, 0x45, 0x43, 0x41, 0x3f, 0x3d, 0x3b, 0x39, 0x37,
  398. 0x35, 0x33, 0x31, 0x2f, 0x2d, 0x2b, 0x29, 0x27, 0x25, 0x23, 0x21, 0x1f,
  399. 0x1d, 0x1b, 0x19, 0x17, 0x15, 0x13, 0x11, 0x0f, 0x0d, 0x0b, 0x09, 0x07,
  400. 0x05, 0x03, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  401. 0x01, 0x01, 0x01, 0x01, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19,
  402. 0x19, 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26, 0x26, 0x27, 0x27, 0x28,
  403. 0x28, 0x29, 0x2a, 0x2a, 0x2a, 0x2b, 0x2b, 0x2b, 0x2c, 0x2c, 0x2c, 0x2d,
  404. 0x2d, 0x2d, 0x2d, 0x2e, 0x2e, 0x2e, 0x2e, 0x2f, 0x2f, 0x2f, 0x30, 0x30,
  405. 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31,
  406. 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31
  407. };
  408. static const u8 rtl8225z2_ofdm[] = {
  409. 0x10, 0x0d, 0x01, 0x00, 0x14, 0xfb, 0xfb, 0x60,
  410. 0x00, 0x60, 0x00, 0x00, 0x00, 0x5c, 0x00, 0x00,
  411. 0x40, 0x00, 0x40, 0x00, 0x00, 0x00, 0xa8, 0x26,
  412. 0x32, 0x33, 0x07, 0xa5, 0x6f, 0x55, 0xc8, 0xb3,
  413. 0x0a, 0xe1, 0x2C, 0x8a, 0x86, 0x83, 0x34, 0x0f,
  414. 0x4f, 0x24, 0x6f, 0xc2, 0x6b, 0x40, 0x80, 0x00,
  415. 0xc0, 0xc1, 0x58, 0xf1, 0x00, 0xe4, 0x90, 0x3e,
  416. 0x6d, 0x3c, 0xfb, 0x07
  417. };
  418. static const u8 rtl8225z2_tx_power_cck_ch14[] = {
  419. 0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00,
  420. 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00,
  421. 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00,
  422. 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00
  423. };
  424. static const u8 rtl8225z2_tx_power_cck[] = {
  425. 0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04,
  426. 0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03,
  427. 0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03,
  428. 0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03
  429. };
  430. static const u8 rtl8225z2_tx_power_ofdm[] = {
  431. 0x42, 0x00, 0x40, 0x00, 0x40
  432. };
  433. static const u8 rtl8225z2_tx_gain_cck_ofdm[] = {
  434. 0x00, 0x01, 0x02, 0x03, 0x04, 0x05,
  435. 0x06, 0x07, 0x08, 0x09, 0x0a, 0x0b,
  436. 0x0c, 0x0d, 0x0e, 0x0f, 0x10, 0x11,
  437. 0x12, 0x13, 0x14, 0x15, 0x16, 0x17,
  438. 0x18, 0x19, 0x1a, 0x1b, 0x1c, 0x1d,
  439. 0x1e, 0x1f, 0x20, 0x21, 0x22, 0x23
  440. };
  441. static void rtl8225z2_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
  442. {
  443. struct rtl8187_priv *priv = dev->priv;
  444. u8 cck_power, ofdm_power;
  445. const u8 *tmp;
  446. u32 reg;
  447. int i;
  448. cck_power = priv->channels[channel - 1].hw_value & 0xF;
  449. ofdm_power = priv->channels[channel - 1].hw_value >> 4;
  450. cck_power = min(cck_power, (u8)15);
  451. cck_power += priv->txpwr_base & 0xF;
  452. cck_power = min(cck_power, (u8)35);
  453. if (ofdm_power > (u8)15)
  454. ofdm_power = 25;
  455. else
  456. ofdm_power += 10;
  457. ofdm_power += priv->txpwr_base >> 4;
  458. ofdm_power = min(ofdm_power, (u8)35);
  459. if (channel == 14)
  460. tmp = rtl8225z2_tx_power_cck_ch14;
  461. else
  462. tmp = rtl8225z2_tx_power_cck;
  463. for (i = 0; i < 8; i++)
  464. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  465. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
  466. rtl8225z2_tx_gain_cck_ofdm[cck_power]);
  467. msleep(1);
  468. /* anaparam2 on */
  469. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  470. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  471. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  472. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  473. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  474. RTL8187_RTL8225_ANAPARAM2_ON);
  475. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  476. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  477. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  478. rtl8225_write_phy_ofdm(dev, 2, 0x42);
  479. rtl8225_write_phy_ofdm(dev, 5, 0x00);
  480. rtl8225_write_phy_ofdm(dev, 6, 0x40);
  481. rtl8225_write_phy_ofdm(dev, 7, 0x00);
  482. rtl8225_write_phy_ofdm(dev, 8, 0x40);
  483. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
  484. rtl8225z2_tx_gain_cck_ofdm[ofdm_power]);
  485. msleep(1);
  486. }
  487. static void rtl8225z2_b_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
  488. {
  489. struct rtl8187_priv *priv = dev->priv;
  490. u8 cck_power, ofdm_power;
  491. const u8 *tmp;
  492. int i;
  493. cck_power = priv->channels[channel - 1].hw_value & 0xF;
  494. ofdm_power = priv->channels[channel - 1].hw_value >> 4;
  495. if (cck_power > 15)
  496. cck_power = (priv->hw_rev == RTL8187BvB) ? 15 : 22;
  497. else
  498. cck_power += (priv->hw_rev == RTL8187BvB) ? 0 : 7;
  499. cck_power += priv->txpwr_base & 0xF;
  500. cck_power = min(cck_power, (u8)35);
  501. if (ofdm_power > 15)
  502. ofdm_power = (priv->hw_rev == RTL8187BvB) ? 17 : 25;
  503. else
  504. ofdm_power += (priv->hw_rev == RTL8187BvB) ? 2 : 10;
  505. ofdm_power += (priv->txpwr_base >> 4) & 0xF;
  506. ofdm_power = min(ofdm_power, (u8)35);
  507. if (channel == 14)
  508. tmp = rtl8225z2_tx_power_cck_ch14;
  509. else
  510. tmp = rtl8225z2_tx_power_cck;
  511. if (priv->hw_rev == RTL8187BvB) {
  512. if (cck_power <= 6)
  513. ; /* do nothing */
  514. else if (cck_power <= 11)
  515. tmp += 8;
  516. else
  517. tmp += 16;
  518. } else {
  519. if (cck_power <= 5)
  520. ; /* do nothing */
  521. else if (cck_power <= 11)
  522. tmp += 8;
  523. else if (cck_power <= 17)
  524. tmp += 16;
  525. else
  526. tmp += 24;
  527. }
  528. for (i = 0; i < 8; i++)
  529. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  530. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
  531. rtl8225z2_tx_gain_cck_ofdm[cck_power] << 1);
  532. msleep(1);
  533. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
  534. rtl8225z2_tx_gain_cck_ofdm[ofdm_power] << 1);
  535. if (priv->hw_rev == RTL8187BvB) {
  536. if (ofdm_power <= 11) {
  537. rtl8225_write_phy_ofdm(dev, 0x87, 0x60);
  538. rtl8225_write_phy_ofdm(dev, 0x89, 0x60);
  539. } else {
  540. rtl8225_write_phy_ofdm(dev, 0x87, 0x5c);
  541. rtl8225_write_phy_ofdm(dev, 0x89, 0x5c);
  542. }
  543. } else {
  544. if (ofdm_power <= 11) {
  545. rtl8225_write_phy_ofdm(dev, 0x87, 0x5c);
  546. rtl8225_write_phy_ofdm(dev, 0x89, 0x5c);
  547. } else if (ofdm_power <= 17) {
  548. rtl8225_write_phy_ofdm(dev, 0x87, 0x54);
  549. rtl8225_write_phy_ofdm(dev, 0x89, 0x54);
  550. } else {
  551. rtl8225_write_phy_ofdm(dev, 0x87, 0x50);
  552. rtl8225_write_phy_ofdm(dev, 0x89, 0x50);
  553. }
  554. }
  555. msleep(1);
  556. }
  557. static const u16 rtl8225z2_rxgain[] = {
  558. 0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
  559. 0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
  560. 0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
  561. 0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
  562. 0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
  563. 0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
  564. 0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
  565. 0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
  566. 0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
  567. 0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
  568. 0x03aa, 0x03ab, 0x03ac, 0x03ad, 0x03b0, 0x03b1, 0x03b2, 0x03b3,
  569. 0x03b4, 0x03b5, 0x03b8, 0x03b9, 0x03ba, 0x03bb, 0x03bb
  570. };
  571. static const u8 rtl8225z2_gain_bg[] = {
  572. 0x23, 0x15, 0xa5, /* -82-1dBm */
  573. 0x23, 0x15, 0xb5, /* -82-2dBm */
  574. 0x23, 0x15, 0xc5, /* -82-3dBm */
  575. 0x33, 0x15, 0xc5, /* -78dBm */
  576. 0x43, 0x15, 0xc5, /* -74dBm */
  577. 0x53, 0x15, 0xc5, /* -70dBm */
  578. 0x63, 0x15, 0xc5 /* -66dBm */
  579. };
  580. static void rtl8225z2_rf_init(struct ieee80211_hw *dev)
  581. {
  582. struct rtl8187_priv *priv = dev->priv;
  583. int i;
  584. rtl8225_write(dev, 0x0, 0x2BF);
  585. rtl8225_write(dev, 0x1, 0xEE0);
  586. rtl8225_write(dev, 0x2, 0x44D);
  587. rtl8225_write(dev, 0x3, 0x441);
  588. rtl8225_write(dev, 0x4, 0x8C3);
  589. rtl8225_write(dev, 0x5, 0xC72);
  590. rtl8225_write(dev, 0x6, 0x0E6);
  591. rtl8225_write(dev, 0x7, 0x82A);
  592. rtl8225_write(dev, 0x8, 0x03F);
  593. rtl8225_write(dev, 0x9, 0x335);
  594. rtl8225_write(dev, 0xa, 0x9D4);
  595. rtl8225_write(dev, 0xb, 0x7BB);
  596. rtl8225_write(dev, 0xc, 0x850);
  597. rtl8225_write(dev, 0xd, 0xCDF);
  598. rtl8225_write(dev, 0xe, 0x02B);
  599. rtl8225_write(dev, 0xf, 0x114);
  600. msleep(100);
  601. rtl8225_write(dev, 0x0, 0x1B7);
  602. for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
  603. rtl8225_write(dev, 0x1, i + 1);
  604. rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]);
  605. }
  606. rtl8225_write(dev, 0x3, 0x080);
  607. rtl8225_write(dev, 0x5, 0x004);
  608. rtl8225_write(dev, 0x0, 0x0B7);
  609. rtl8225_write(dev, 0x2, 0xc4D);
  610. msleep(200);
  611. rtl8225_write(dev, 0x2, 0x44D);
  612. msleep(100);
  613. if (!(rtl8225_read(dev, 6) & (1 << 7))) {
  614. rtl8225_write(dev, 0x02, 0x0C4D);
  615. msleep(200);
  616. rtl8225_write(dev, 0x02, 0x044D);
  617. msleep(100);
  618. if (!(rtl8225_read(dev, 6) & (1 << 7)))
  619. printk(KERN_WARNING "%s: RF Calibration Failed! %x\n",
  620. wiphy_name(dev->wiphy), rtl8225_read(dev, 6));
  621. }
  622. msleep(200);
  623. rtl8225_write(dev, 0x0, 0x2BF);
  624. for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
  625. rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
  626. rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
  627. }
  628. msleep(1);
  629. rtl8225_write_phy_ofdm(dev, 0x00, 0x01);
  630. rtl8225_write_phy_ofdm(dev, 0x01, 0x02);
  631. rtl8225_write_phy_ofdm(dev, 0x02, 0x42);
  632. rtl8225_write_phy_ofdm(dev, 0x03, 0x00);
  633. rtl8225_write_phy_ofdm(dev, 0x04, 0x00);
  634. rtl8225_write_phy_ofdm(dev, 0x05, 0x00);
  635. rtl8225_write_phy_ofdm(dev, 0x06, 0x40);
  636. rtl8225_write_phy_ofdm(dev, 0x07, 0x00);
  637. rtl8225_write_phy_ofdm(dev, 0x08, 0x40);
  638. rtl8225_write_phy_ofdm(dev, 0x09, 0xfe);
  639. rtl8225_write_phy_ofdm(dev, 0x0a, 0x08);
  640. rtl8225_write_phy_ofdm(dev, 0x0b, 0x80);
  641. rtl8225_write_phy_ofdm(dev, 0x0c, 0x01);
  642. rtl8225_write_phy_ofdm(dev, 0x0d, 0x43);
  643. rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3);
  644. rtl8225_write_phy_ofdm(dev, 0x0f, 0x38);
  645. rtl8225_write_phy_ofdm(dev, 0x10, 0x84);
  646. rtl8225_write_phy_ofdm(dev, 0x11, 0x07);
  647. rtl8225_write_phy_ofdm(dev, 0x12, 0x20);
  648. rtl8225_write_phy_ofdm(dev, 0x13, 0x20);
  649. rtl8225_write_phy_ofdm(dev, 0x14, 0x00);
  650. rtl8225_write_phy_ofdm(dev, 0x15, 0x40);
  651. rtl8225_write_phy_ofdm(dev, 0x16, 0x00);
  652. rtl8225_write_phy_ofdm(dev, 0x17, 0x40);
  653. rtl8225_write_phy_ofdm(dev, 0x18, 0xef);
  654. rtl8225_write_phy_ofdm(dev, 0x19, 0x19);
  655. rtl8225_write_phy_ofdm(dev, 0x1a, 0x20);
  656. rtl8225_write_phy_ofdm(dev, 0x1b, 0x15);
  657. rtl8225_write_phy_ofdm(dev, 0x1c, 0x04);
  658. rtl8225_write_phy_ofdm(dev, 0x1d, 0xc5);
  659. rtl8225_write_phy_ofdm(dev, 0x1e, 0x95);
  660. rtl8225_write_phy_ofdm(dev, 0x1f, 0x75);
  661. rtl8225_write_phy_ofdm(dev, 0x20, 0x1f);
  662. rtl8225_write_phy_ofdm(dev, 0x21, 0x17);
  663. rtl8225_write_phy_ofdm(dev, 0x22, 0x16);
  664. rtl8225_write_phy_ofdm(dev, 0x23, 0x80);
  665. rtl8225_write_phy_ofdm(dev, 0x24, 0x46);
  666. rtl8225_write_phy_ofdm(dev, 0x25, 0x00);
  667. rtl8225_write_phy_ofdm(dev, 0x26, 0x90);
  668. rtl8225_write_phy_ofdm(dev, 0x27, 0x88);
  669. rtl8225_write_phy_ofdm(dev, 0x0b, rtl8225z2_gain_bg[4 * 3]);
  670. rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225z2_gain_bg[4 * 3 + 1]);
  671. rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225z2_gain_bg[4 * 3 + 2]);
  672. rtl8225_write_phy_ofdm(dev, 0x21, 0x37);
  673. rtl8225_write_phy_cck(dev, 0x00, 0x98);
  674. rtl8225_write_phy_cck(dev, 0x03, 0x20);
  675. rtl8225_write_phy_cck(dev, 0x04, 0x7e);
  676. rtl8225_write_phy_cck(dev, 0x05, 0x12);
  677. rtl8225_write_phy_cck(dev, 0x06, 0xfc);
  678. rtl8225_write_phy_cck(dev, 0x07, 0x78);
  679. rtl8225_write_phy_cck(dev, 0x08, 0x2e);
  680. rtl8225_write_phy_cck(dev, 0x10, 0x9b);
  681. rtl8225_write_phy_cck(dev, 0x11, 0x88);
  682. rtl8225_write_phy_cck(dev, 0x12, 0x47);
  683. rtl8225_write_phy_cck(dev, 0x13, 0xd0);
  684. rtl8225_write_phy_cck(dev, 0x19, 0x00);
  685. rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
  686. rtl8225_write_phy_cck(dev, 0x1b, 0x08);
  687. rtl8225_write_phy_cck(dev, 0x40, 0x86);
  688. rtl8225_write_phy_cck(dev, 0x41, 0x8d);
  689. rtl8225_write_phy_cck(dev, 0x42, 0x15);
  690. rtl8225_write_phy_cck(dev, 0x43, 0x18);
  691. rtl8225_write_phy_cck(dev, 0x44, 0x36);
  692. rtl8225_write_phy_cck(dev, 0x45, 0x35);
  693. rtl8225_write_phy_cck(dev, 0x46, 0x2e);
  694. rtl8225_write_phy_cck(dev, 0x47, 0x25);
  695. rtl8225_write_phy_cck(dev, 0x48, 0x1c);
  696. rtl8225_write_phy_cck(dev, 0x49, 0x12);
  697. rtl8225_write_phy_cck(dev, 0x4a, 0x09);
  698. rtl8225_write_phy_cck(dev, 0x4b, 0x04);
  699. rtl8225_write_phy_cck(dev, 0x4c, 0x05);
  700. rtl818x_iowrite8(priv, (u8 *)0xFF5B, 0x0D); msleep(1);
  701. rtl8225z2_rf_set_tx_power(dev, 1);
  702. /* RX antenna default to A */
  703. rtl8225_write_phy_cck(dev, 0x10, 0x9b); /* B: 0xDB */
  704. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); /* B: 0x10 */
  705. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
  706. msleep(1);
  707. rtl818x_iowrite32(priv, (__le32 *)0xFF94, 0x3dc00002);
  708. }
  709. static void rtl8225z2_b_rf_init(struct ieee80211_hw *dev)
  710. {
  711. struct rtl8187_priv *priv = dev->priv;
  712. int i;
  713. rtl8225_write(dev, 0x0, 0x0B7);
  714. rtl8225_write(dev, 0x1, 0xEE0);
  715. rtl8225_write(dev, 0x2, 0x44D);
  716. rtl8225_write(dev, 0x3, 0x441);
  717. rtl8225_write(dev, 0x4, 0x8C3);
  718. rtl8225_write(dev, 0x5, 0xC72);
  719. rtl8225_write(dev, 0x6, 0x0E6);
  720. rtl8225_write(dev, 0x7, 0x82A);
  721. rtl8225_write(dev, 0x8, 0x03F);
  722. rtl8225_write(dev, 0x9, 0x335);
  723. rtl8225_write(dev, 0xa, 0x9D4);
  724. rtl8225_write(dev, 0xb, 0x7BB);
  725. rtl8225_write(dev, 0xc, 0x850);
  726. rtl8225_write(dev, 0xd, 0xCDF);
  727. rtl8225_write(dev, 0xe, 0x02B);
  728. rtl8225_write(dev, 0xf, 0x114);
  729. rtl8225_write(dev, 0x0, 0x1B7);
  730. for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
  731. rtl8225_write(dev, 0x1, i + 1);
  732. rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]);
  733. }
  734. rtl8225_write(dev, 0x3, 0x080);
  735. rtl8225_write(dev, 0x5, 0x004);
  736. rtl8225_write(dev, 0x0, 0x0B7);
  737. rtl8225_write(dev, 0x2, 0xC4D);
  738. rtl8225_write(dev, 0x2, 0x44D);
  739. rtl8225_write(dev, 0x0, 0x2BF);
  740. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK, 0x03);
  741. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM, 0x07);
  742. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03);
  743. rtl8225_write_phy_ofdm(dev, 0x80, 0x12);
  744. for (i = 0; i < ARRAY_SIZE(rtl8225z2_agc); i++) {
  745. rtl8225_write_phy_ofdm(dev, 0xF, rtl8225z2_agc[i]);
  746. rtl8225_write_phy_ofdm(dev, 0xE, 0x80 + i);
  747. rtl8225_write_phy_ofdm(dev, 0xE, 0);
  748. }
  749. rtl8225_write_phy_ofdm(dev, 0x80, 0x10);
  750. for (i = 0; i < ARRAY_SIZE(rtl8225z2_ofdm); i++)
  751. rtl8225_write_phy_ofdm(dev, i, rtl8225z2_ofdm[i]);
  752. rtl8225_write_phy_ofdm(dev, 0x97, 0x46);
  753. rtl8225_write_phy_ofdm(dev, 0xa4, 0xb6);
  754. rtl8225_write_phy_ofdm(dev, 0x85, 0xfc);
  755. rtl8225_write_phy_cck(dev, 0xc1, 0x88);
  756. }
  757. static void rtl8225_rf_stop(struct ieee80211_hw *dev)
  758. {
  759. u8 reg;
  760. struct rtl8187_priv *priv = dev->priv;
  761. rtl8225_write(dev, 0x4, 0x1f);
  762. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  763. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  764. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  765. if (!priv->is_rtl8187b) {
  766. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  767. RTL8187_RTL8225_ANAPARAM2_OFF);
  768. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  769. RTL8187_RTL8225_ANAPARAM_OFF);
  770. } else {
  771. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  772. RTL8187B_RTL8225_ANAPARAM2_OFF);
  773. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  774. RTL8187B_RTL8225_ANAPARAM_OFF);
  775. rtl818x_iowrite8(priv, &priv->map->ANAPARAM3,
  776. RTL8187B_RTL8225_ANAPARAM3_OFF);
  777. }
  778. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  779. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  780. }
  781. static void rtl8225_rf_set_channel(struct ieee80211_hw *dev,
  782. struct ieee80211_conf *conf)
  783. {
  784. struct rtl8187_priv *priv = dev->priv;
  785. int chan = ieee80211_frequency_to_channel(conf->channel->center_freq);
  786. if (priv->rf->init == rtl8225_rf_init)
  787. rtl8225_rf_set_tx_power(dev, chan);
  788. else if (priv->rf->init == rtl8225z2_rf_init)
  789. rtl8225z2_rf_set_tx_power(dev, chan);
  790. else
  791. rtl8225z2_b_rf_set_tx_power(dev, chan);
  792. rtl8225_write(dev, 0x7, rtl8225_chan[chan - 1]);
  793. msleep(10);
  794. }
  795. static const struct rtl818x_rf_ops rtl8225_ops = {
  796. .name = "rtl8225",
  797. .init = rtl8225_rf_init,
  798. .stop = rtl8225_rf_stop,
  799. .set_chan = rtl8225_rf_set_channel
  800. };
  801. static const struct rtl818x_rf_ops rtl8225z2_ops = {
  802. .name = "rtl8225z2",
  803. .init = rtl8225z2_rf_init,
  804. .stop = rtl8225_rf_stop,
  805. .set_chan = rtl8225_rf_set_channel
  806. };
  807. static const struct rtl818x_rf_ops rtl8225z2_b_ops = {
  808. .name = "rtl8225z2",
  809. .init = rtl8225z2_b_rf_init,
  810. .stop = rtl8225_rf_stop,
  811. .set_chan = rtl8225_rf_set_channel
  812. };
  813. const struct rtl818x_rf_ops * rtl8187_detect_rf(struct ieee80211_hw *dev)
  814. {
  815. u16 reg8, reg9;
  816. struct rtl8187_priv *priv = dev->priv;
  817. if (!priv->is_rtl8187b) {
  818. rtl8225_write(dev, 0, 0x1B7);
  819. reg8 = rtl8225_read(dev, 8);
  820. reg9 = rtl8225_read(dev, 9);
  821. rtl8225_write(dev, 0, 0x0B7);
  822. if (reg8 != 0x588 || reg9 != 0x700)
  823. return &rtl8225_ops;
  824. return &rtl8225z2_ops;
  825. } else
  826. return &rtl8225z2_b_ops;
  827. }