rt73usb.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: Data structures and registers for the rt73usb module.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #ifndef RT73USB_H
  23. #define RT73USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5226 0x0001
  28. #define RF2528 0x0002
  29. #define RF5225 0x0003
  30. #define RF2527 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define DEFAULT_RSSI_OFFSET 120
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x3000
  40. #define CSR_REG_SIZE 0x04b0
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_BASE 0x0000
  44. #define BBP_SIZE 0x0080
  45. #define RF_BASE 0x0004
  46. #define RF_SIZE 0x0010
  47. /*
  48. * Number of TX queues.
  49. */
  50. #define NUM_TX_QUEUES 4
  51. /*
  52. * USB registers.
  53. */
  54. /*
  55. * MCU_LEDCS: LED control for MCU Mailbox.
  56. */
  57. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  58. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  59. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  60. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  61. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  62. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  63. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  64. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  65. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  66. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  67. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  68. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  69. /*
  70. * 8051 firmware image.
  71. */
  72. #define FIRMWARE_RT2571 "rt73.bin"
  73. #define FIRMWARE_IMAGE_BASE 0x0800
  74. /*
  75. * Security key table memory.
  76. * 16 entries 32-byte for shared key table
  77. * 64 entries 32-byte for pairwise key table
  78. * 64 entries 8-byte for pairwise ta key table
  79. */
  80. #define SHARED_KEY_TABLE_BASE 0x1000
  81. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  82. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  83. #define SHARED_KEY_ENTRY(__idx) \
  84. ( SHARED_KEY_TABLE_BASE + \
  85. ((__idx) * sizeof(struct hw_key_entry)) )
  86. #define PAIRWISE_KEY_ENTRY(__idx) \
  87. ( PAIRWISE_KEY_TABLE_BASE + \
  88. ((__idx) * sizeof(struct hw_key_entry)) )
  89. #define PAIRWISE_TA_ENTRY(__idx) \
  90. ( PAIRWISE_TA_TABLE_BASE + \
  91. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  92. struct hw_key_entry {
  93. u8 key[16];
  94. u8 tx_mic[8];
  95. u8 rx_mic[8];
  96. } __attribute__ ((packed));
  97. struct hw_pairwise_ta_entry {
  98. u8 address[6];
  99. u8 cipher;
  100. u8 reserved;
  101. } __attribute__ ((packed));
  102. /*
  103. * Since NULL frame won't be that long (256 byte),
  104. * We steal 16 tail bytes to save debugging settings.
  105. */
  106. #define HW_DEBUG_SETTING_BASE 0x2bf0
  107. /*
  108. * On-chip BEACON frame space.
  109. */
  110. #define HW_BEACON_BASE0 0x2400
  111. #define HW_BEACON_BASE1 0x2500
  112. #define HW_BEACON_BASE2 0x2600
  113. #define HW_BEACON_BASE3 0x2700
  114. #define HW_BEACON_OFFSET(__index) \
  115. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  116. /*
  117. * MAC Control/Status Registers(CSR).
  118. * Some values are set in TU, whereas 1 TU == 1024 us.
  119. */
  120. /*
  121. * MAC_CSR0: ASIC revision number.
  122. */
  123. #define MAC_CSR0 0x3000
  124. /*
  125. * MAC_CSR1: System control register.
  126. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  127. * BBP_RESET: Hardware reset BBP.
  128. * HOST_READY: Host is ready after initialization, 1: ready.
  129. */
  130. #define MAC_CSR1 0x3004
  131. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  132. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  133. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  134. /*
  135. * MAC_CSR2: STA MAC register 0.
  136. */
  137. #define MAC_CSR2 0x3008
  138. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  139. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  140. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  141. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  142. /*
  143. * MAC_CSR3: STA MAC register 1.
  144. * UNICAST_TO_ME_MASK:
  145. * Used to mask off bits from byte 5 of the MAC address
  146. * to determine the UNICAST_TO_ME bit for RX frames.
  147. * The full mask is complemented by BSS_ID_MASK:
  148. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  149. */
  150. #define MAC_CSR3 0x300c
  151. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  152. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  153. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  154. /*
  155. * MAC_CSR4: BSSID register 0.
  156. */
  157. #define MAC_CSR4 0x3010
  158. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  159. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  160. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  161. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  162. /*
  163. * MAC_CSR5: BSSID register 1.
  164. * BSS_ID_MASK:
  165. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  166. * BSSID. This will make sure that those bits will be ignored
  167. * when determining the MY_BSS of RX frames.
  168. * 0: 1-BSSID mode (BSS index = 0)
  169. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  170. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  171. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  172. */
  173. #define MAC_CSR5 0x3014
  174. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  175. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  176. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  177. /*
  178. * MAC_CSR6: Maximum frame length register.
  179. */
  180. #define MAC_CSR6 0x3018
  181. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  182. /*
  183. * MAC_CSR7: Reserved
  184. */
  185. #define MAC_CSR7 0x301c
  186. /*
  187. * MAC_CSR8: SIFS/EIFS register.
  188. * All units are in US.
  189. */
  190. #define MAC_CSR8 0x3020
  191. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  192. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  193. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  194. /*
  195. * MAC_CSR9: Back-Off control register.
  196. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  197. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  198. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  199. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  200. */
  201. #define MAC_CSR9 0x3024
  202. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  203. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  204. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  205. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  206. /*
  207. * MAC_CSR10: Power state configuration.
  208. */
  209. #define MAC_CSR10 0x3028
  210. /*
  211. * MAC_CSR11: Power saving transition time register.
  212. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  213. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  214. * WAKEUP_LATENCY: In unit of TU.
  215. */
  216. #define MAC_CSR11 0x302c
  217. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  218. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  219. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  220. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  221. /*
  222. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  223. * CURRENT_STATE: 0:sleep, 1:awake.
  224. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  225. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  226. */
  227. #define MAC_CSR12 0x3030
  228. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  229. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  230. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  231. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  232. /*
  233. * MAC_CSR13: GPIO.
  234. */
  235. #define MAC_CSR13 0x3034
  236. #define MAC_CSR13_BIT0 FIELD32(0x00000001)
  237. #define MAC_CSR13_BIT1 FIELD32(0x00000002)
  238. #define MAC_CSR13_BIT2 FIELD32(0x00000004)
  239. #define MAC_CSR13_BIT3 FIELD32(0x00000008)
  240. #define MAC_CSR13_BIT4 FIELD32(0x00000010)
  241. #define MAC_CSR13_BIT5 FIELD32(0x00000020)
  242. #define MAC_CSR13_BIT6 FIELD32(0x00000040)
  243. #define MAC_CSR13_BIT7 FIELD32(0x00000080)
  244. #define MAC_CSR13_BIT8 FIELD32(0x00000100)
  245. #define MAC_CSR13_BIT9 FIELD32(0x00000200)
  246. #define MAC_CSR13_BIT10 FIELD32(0x00000400)
  247. #define MAC_CSR13_BIT11 FIELD32(0x00000800)
  248. #define MAC_CSR13_BIT12 FIELD32(0x00001000)
  249. /*
  250. * MAC_CSR14: LED control register.
  251. * ON_PERIOD: On period, default 70ms.
  252. * OFF_PERIOD: Off period, default 30ms.
  253. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  254. * SW_LED: s/w LED, 1: ON, 0: OFF.
  255. * HW_LED_POLARITY: 0: active low, 1: active high.
  256. */
  257. #define MAC_CSR14 0x3038
  258. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  259. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  260. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  261. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  262. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  263. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  264. /*
  265. * MAC_CSR15: NAV control.
  266. */
  267. #define MAC_CSR15 0x303c
  268. /*
  269. * TXRX control registers.
  270. * Some values are set in TU, whereas 1 TU == 1024 us.
  271. */
  272. /*
  273. * TXRX_CSR0: TX/RX configuration register.
  274. * TSF_OFFSET: Default is 24.
  275. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  276. * DISABLE_RX: Disable Rx engine.
  277. * DROP_CRC: Drop CRC error.
  278. * DROP_PHYSICAL: Drop physical error.
  279. * DROP_CONTROL: Drop control frame.
  280. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  281. * DROP_TO_DS: Drop fram ToDs bit is true.
  282. * DROP_VERSION_ERROR: Drop version error frame.
  283. * DROP_MULTICAST: Drop multicast frames.
  284. * DROP_BORADCAST: Drop broadcast frames.
  285. * ROP_ACK_CTS: Drop received ACK and CTS.
  286. */
  287. #define TXRX_CSR0 0x3040
  288. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  289. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  290. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  291. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  292. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  293. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  294. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  295. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  296. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  297. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  298. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  299. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  300. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  301. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  302. /*
  303. * TXRX_CSR1
  304. */
  305. #define TXRX_CSR1 0x3044
  306. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  307. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  308. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  309. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  310. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  311. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  312. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  313. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  314. /*
  315. * TXRX_CSR2
  316. */
  317. #define TXRX_CSR2 0x3048
  318. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  319. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  320. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  321. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  322. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  323. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  324. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  325. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  326. /*
  327. * TXRX_CSR3
  328. */
  329. #define TXRX_CSR3 0x304c
  330. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  331. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  332. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  333. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  334. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  335. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  336. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  337. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  338. /*
  339. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  340. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  341. * OFDM_TX_RATE_DOWN: 1:enable.
  342. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  343. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  344. */
  345. #define TXRX_CSR4 0x3050
  346. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  347. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  348. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  349. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  350. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  351. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  352. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  353. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  354. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  355. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  356. /*
  357. * TXRX_CSR5
  358. */
  359. #define TXRX_CSR5 0x3054
  360. /*
  361. * TXRX_CSR6: ACK/CTS payload consumed time
  362. */
  363. #define TXRX_CSR6 0x3058
  364. /*
  365. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  366. */
  367. #define TXRX_CSR7 0x305c
  368. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  369. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  370. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  371. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  372. /*
  373. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  374. */
  375. #define TXRX_CSR8 0x3060
  376. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  377. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  378. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  379. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  380. /*
  381. * TXRX_CSR9: Synchronization control register.
  382. * BEACON_INTERVAL: In unit of 1/16 TU.
  383. * TSF_TICKING: Enable TSF auto counting.
  384. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  385. * BEACON_GEN: Enable beacon generator.
  386. */
  387. #define TXRX_CSR9 0x3064
  388. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  389. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  390. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  391. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  392. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  393. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  394. /*
  395. * TXRX_CSR10: BEACON alignment.
  396. */
  397. #define TXRX_CSR10 0x3068
  398. /*
  399. * TXRX_CSR11: AES mask.
  400. */
  401. #define TXRX_CSR11 0x306c
  402. /*
  403. * TXRX_CSR12: TSF low 32.
  404. */
  405. #define TXRX_CSR12 0x3070
  406. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  407. /*
  408. * TXRX_CSR13: TSF high 32.
  409. */
  410. #define TXRX_CSR13 0x3074
  411. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  412. /*
  413. * TXRX_CSR14: TBTT timer.
  414. */
  415. #define TXRX_CSR14 0x3078
  416. /*
  417. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  418. */
  419. #define TXRX_CSR15 0x307c
  420. /*
  421. * PHY control registers.
  422. * Some values are set in TU, whereas 1 TU == 1024 us.
  423. */
  424. /*
  425. * PHY_CSR0: RF/PS control.
  426. */
  427. #define PHY_CSR0 0x3080
  428. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  429. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  430. /*
  431. * PHY_CSR1
  432. */
  433. #define PHY_CSR1 0x3084
  434. #define PHY_CSR1_RF_RPI FIELD32(0x00010000)
  435. /*
  436. * PHY_CSR2: Pre-TX BBP control.
  437. */
  438. #define PHY_CSR2 0x3088
  439. /*
  440. * PHY_CSR3: BBP serial control register.
  441. * VALUE: Register value to program into BBP.
  442. * REG_NUM: Selected BBP register.
  443. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  444. * BUSY: 1: ASIC is busy execute BBP programming.
  445. */
  446. #define PHY_CSR3 0x308c
  447. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  448. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  449. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  450. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  451. /*
  452. * PHY_CSR4: RF serial control register
  453. * VALUE: Register value (include register id) serial out to RF/IF chip.
  454. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  455. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  456. * PLL_LD: RF PLL_LD status.
  457. * BUSY: 1: ASIC is busy execute RF programming.
  458. */
  459. #define PHY_CSR4 0x3090
  460. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  461. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  462. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  463. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  464. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  465. /*
  466. * PHY_CSR5: RX to TX signal switch timing control.
  467. */
  468. #define PHY_CSR5 0x3094
  469. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  470. /*
  471. * PHY_CSR6: TX to RX signal timing control.
  472. */
  473. #define PHY_CSR6 0x3098
  474. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  475. /*
  476. * PHY_CSR7: TX DAC switching timing control.
  477. */
  478. #define PHY_CSR7 0x309c
  479. /*
  480. * Security control register.
  481. */
  482. /*
  483. * SEC_CSR0: Shared key table control.
  484. */
  485. #define SEC_CSR0 0x30a0
  486. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  487. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  488. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  489. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  490. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  491. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  492. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  493. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  494. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  495. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  496. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  497. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  498. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  499. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  500. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  501. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  502. /*
  503. * SEC_CSR1: Shared key table security mode register.
  504. */
  505. #define SEC_CSR1 0x30a4
  506. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  507. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  508. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  509. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  510. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  511. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  512. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  513. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  514. /*
  515. * Pairwise key table valid bitmap registers.
  516. * SEC_CSR2: pairwise key table valid bitmap 0.
  517. * SEC_CSR3: pairwise key table valid bitmap 1.
  518. */
  519. #define SEC_CSR2 0x30a8
  520. #define SEC_CSR3 0x30ac
  521. /*
  522. * SEC_CSR4: Pairwise key table lookup control.
  523. */
  524. #define SEC_CSR4 0x30b0
  525. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  526. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  527. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  528. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  529. /*
  530. * SEC_CSR5: shared key table security mode register.
  531. */
  532. #define SEC_CSR5 0x30b4
  533. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  534. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  535. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  536. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  537. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  538. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  539. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  540. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  541. /*
  542. * STA control registers.
  543. */
  544. /*
  545. * STA_CSR0: RX PLCP error count & RX FCS error count.
  546. */
  547. #define STA_CSR0 0x30c0
  548. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  549. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  550. /*
  551. * STA_CSR1: RX False CCA count & RX LONG frame count.
  552. */
  553. #define STA_CSR1 0x30c4
  554. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  555. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  556. /*
  557. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  558. */
  559. #define STA_CSR2 0x30c8
  560. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  561. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  562. /*
  563. * STA_CSR3: TX Beacon count.
  564. */
  565. #define STA_CSR3 0x30cc
  566. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  567. /*
  568. * STA_CSR4: TX Retry count.
  569. */
  570. #define STA_CSR4 0x30d0
  571. #define STA_CSR4_TX_NO_RETRY_COUNT FIELD32(0x0000ffff)
  572. #define STA_CSR4_TX_ONE_RETRY_COUNT FIELD32(0xffff0000)
  573. /*
  574. * STA_CSR5: TX Retry count.
  575. */
  576. #define STA_CSR5 0x30d4
  577. #define STA_CSR4_TX_MULTI_RETRY_COUNT FIELD32(0x0000ffff)
  578. #define STA_CSR4_TX_RETRY_FAIL_COUNT FIELD32(0xffff0000)
  579. /*
  580. * QOS control registers.
  581. */
  582. /*
  583. * QOS_CSR1: TXOP holder MAC address register.
  584. */
  585. #define QOS_CSR1 0x30e4
  586. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  587. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  588. /*
  589. * QOS_CSR2: TXOP holder timeout register.
  590. */
  591. #define QOS_CSR2 0x30e8
  592. /*
  593. * RX QOS-CFPOLL MAC address register.
  594. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  595. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  596. */
  597. #define QOS_CSR3 0x30ec
  598. #define QOS_CSR4 0x30f0
  599. /*
  600. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  601. */
  602. #define QOS_CSR5 0x30f4
  603. /*
  604. * WMM Scheduler Register
  605. */
  606. /*
  607. * AIFSN_CSR: AIFSN for each EDCA AC.
  608. * AIFSN0: For AC_BK.
  609. * AIFSN1: For AC_BE.
  610. * AIFSN2: For AC_VI.
  611. * AIFSN3: For AC_VO.
  612. */
  613. #define AIFSN_CSR 0x0400
  614. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  615. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  616. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  617. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  618. /*
  619. * CWMIN_CSR: CWmin for each EDCA AC.
  620. * CWMIN0: For AC_BK.
  621. * CWMIN1: For AC_BE.
  622. * CWMIN2: For AC_VI.
  623. * CWMIN3: For AC_VO.
  624. */
  625. #define CWMIN_CSR 0x0404
  626. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  627. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  628. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  629. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  630. /*
  631. * CWMAX_CSR: CWmax for each EDCA AC.
  632. * CWMAX0: For AC_BK.
  633. * CWMAX1: For AC_BE.
  634. * CWMAX2: For AC_VI.
  635. * CWMAX3: For AC_VO.
  636. */
  637. #define CWMAX_CSR 0x0408
  638. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  639. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  640. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  641. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  642. /*
  643. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  644. * AC0_TX_OP: For AC_BK, in unit of 32us.
  645. * AC1_TX_OP: For AC_BE, in unit of 32us.
  646. */
  647. #define AC_TXOP_CSR0 0x040c
  648. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  649. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  650. /*
  651. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  652. * AC2_TX_OP: For AC_VI, in unit of 32us.
  653. * AC3_TX_OP: For AC_VO, in unit of 32us.
  654. */
  655. #define AC_TXOP_CSR1 0x0410
  656. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  657. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  658. /*
  659. * BBP registers.
  660. * The wordsize of the BBP is 8 bits.
  661. */
  662. /*
  663. * R2
  664. */
  665. #define BBP_R2_BG_MODE FIELD8(0x20)
  666. /*
  667. * R3
  668. */
  669. #define BBP_R3_SMART_MODE FIELD8(0x01)
  670. /*
  671. * R4: RX antenna control
  672. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  673. */
  674. /*
  675. * ANTENNA_CONTROL semantics (guessed):
  676. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  677. * 0x2: Hardware diversity.
  678. */
  679. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  680. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  681. /*
  682. * R77
  683. */
  684. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  685. /*
  686. * RF registers
  687. */
  688. /*
  689. * RF 3
  690. */
  691. #define RF3_TXPOWER FIELD32(0x00003e00)
  692. /*
  693. * RF 4
  694. */
  695. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  696. /*
  697. * EEPROM content.
  698. * The wordsize of the EEPROM is 16 bits.
  699. */
  700. /*
  701. * HW MAC address.
  702. */
  703. #define EEPROM_MAC_ADDR_0 0x0002
  704. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  705. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  706. #define EEPROM_MAC_ADDR1 0x0003
  707. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  708. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  709. #define EEPROM_MAC_ADDR_2 0x0004
  710. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  711. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  712. /*
  713. * EEPROM antenna.
  714. * ANTENNA_NUM: Number of antenna's.
  715. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  716. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  717. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  718. * DYN_TXAGC: Dynamic TX AGC control.
  719. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  720. * RF_TYPE: Rf_type of this adapter.
  721. */
  722. #define EEPROM_ANTENNA 0x0010
  723. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  724. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  725. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  726. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  727. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  728. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  729. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  730. /*
  731. * EEPROM NIC config.
  732. * EXTERNAL_LNA: External LNA.
  733. */
  734. #define EEPROM_NIC 0x0011
  735. #define EEPROM_NIC_EXTERNAL_LNA FIELD16(0x0010)
  736. /*
  737. * EEPROM geography.
  738. * GEO_A: Default geographical setting for 5GHz band
  739. * GEO: Default geographical setting.
  740. */
  741. #define EEPROM_GEOGRAPHY 0x0012
  742. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  743. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  744. /*
  745. * EEPROM BBP.
  746. */
  747. #define EEPROM_BBP_START 0x0013
  748. #define EEPROM_BBP_SIZE 16
  749. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  750. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  751. /*
  752. * EEPROM TXPOWER 802.11G
  753. */
  754. #define EEPROM_TXPOWER_G_START 0x0023
  755. #define EEPROM_TXPOWER_G_SIZE 7
  756. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  757. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  758. /*
  759. * EEPROM Frequency
  760. */
  761. #define EEPROM_FREQ 0x002f
  762. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  763. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  764. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  765. /*
  766. * EEPROM LED.
  767. * POLARITY_RDY_G: Polarity RDY_G setting.
  768. * POLARITY_RDY_A: Polarity RDY_A setting.
  769. * POLARITY_ACT: Polarity ACT setting.
  770. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  771. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  772. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  773. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  774. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  775. * LED_MODE: Led mode.
  776. */
  777. #define EEPROM_LED 0x0030
  778. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  779. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  780. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  781. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  782. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  783. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  784. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  785. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  786. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  787. /*
  788. * EEPROM TXPOWER 802.11A
  789. */
  790. #define EEPROM_TXPOWER_A_START 0x0031
  791. #define EEPROM_TXPOWER_A_SIZE 12
  792. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  793. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  794. /*
  795. * EEPROM RSSI offset 802.11BG
  796. */
  797. #define EEPROM_RSSI_OFFSET_BG 0x004d
  798. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  799. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  800. /*
  801. * EEPROM RSSI offset 802.11A
  802. */
  803. #define EEPROM_RSSI_OFFSET_A 0x004e
  804. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  805. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  806. /*
  807. * DMA descriptor defines.
  808. */
  809. #define TXD_DESC_SIZE ( 6 * sizeof(__le32) )
  810. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  811. #define RXD_DESC_SIZE ( 6 * sizeof(__le32) )
  812. /*
  813. * TX descriptor format for TX, PRIO and Beacon Ring.
  814. */
  815. /*
  816. * Word0
  817. * BURST: Next frame belongs to same "burst" event.
  818. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  819. * KEY_TABLE: Use per-client pairwise KEY table.
  820. * KEY_INDEX:
  821. * Key index (0~31) to the pairwise KEY table.
  822. * 0~3 to shared KEY table 0 (BSS0).
  823. * 4~7 to shared KEY table 1 (BSS1).
  824. * 8~11 to shared KEY table 2 (BSS2).
  825. * 12~15 to shared KEY table 3 (BSS3).
  826. * BURST2: For backward compatibility, set to same value as BURST.
  827. */
  828. #define TXD_W0_BURST FIELD32(0x00000001)
  829. #define TXD_W0_VALID FIELD32(0x00000002)
  830. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  831. #define TXD_W0_ACK FIELD32(0x00000008)
  832. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  833. #define TXD_W0_OFDM FIELD32(0x00000020)
  834. #define TXD_W0_IFS FIELD32(0x00000040)
  835. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  836. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  837. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  838. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  839. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  840. #define TXD_W0_BURST2 FIELD32(0x10000000)
  841. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  842. /*
  843. * Word1
  844. * HOST_Q_ID: EDCA/HCCA queue ID.
  845. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  846. * BUFFER_COUNT: Number of buffers in this TXD.
  847. */
  848. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  849. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  850. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  851. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  852. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  853. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  854. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  855. /*
  856. * Word2: PLCP information
  857. */
  858. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  859. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  860. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  861. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  862. /*
  863. * Word3
  864. */
  865. #define TXD_W3_IV FIELD32(0xffffffff)
  866. /*
  867. * Word4
  868. */
  869. #define TXD_W4_EIV FIELD32(0xffffffff)
  870. /*
  871. * Word5
  872. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  873. * PACKET_ID: Driver assigned packet ID to categorize TXResult in interrupt.
  874. * WAITING_DMA_DONE_INT: TXD been filled with data
  875. * and waiting for TxDoneISR housekeeping.
  876. */
  877. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  878. #define TXD_W5_PACKET_ID FIELD32(0x0000ff00)
  879. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  880. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  881. /*
  882. * RX descriptor format for RX Ring.
  883. */
  884. /*
  885. * Word0
  886. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  887. * KEY_INDEX: Decryption key actually used.
  888. */
  889. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  890. #define RXD_W0_DROP FIELD32(0x00000002)
  891. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  892. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  893. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  894. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  895. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  896. #define RXD_W0_OFDM FIELD32(0x00000080)
  897. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  898. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  899. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  900. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  901. /*
  902. * WORD1
  903. * SIGNAL: RX raw data rate reported by BBP.
  904. * RSSI: RSSI reported by BBP.
  905. */
  906. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  907. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  908. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  909. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  910. /*
  911. * Word2
  912. * IV: Received IV of originally encrypted.
  913. */
  914. #define RXD_W2_IV FIELD32(0xffffffff)
  915. /*
  916. * Word3
  917. * EIV: Received EIV of originally encrypted.
  918. */
  919. #define RXD_W3_EIV FIELD32(0xffffffff)
  920. /*
  921. * Word4
  922. * ICV: Received ICV of originally encrypted.
  923. * NOTE: This is a guess, the official definition is "reserved"
  924. */
  925. #define RXD_W4_ICV FIELD32(0xffffffff)
  926. /*
  927. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  928. * and passed to the HOST driver.
  929. * The following fields are for DMA block and HOST usage only.
  930. * Can't be touched by ASIC MAC block.
  931. */
  932. /*
  933. * Word5
  934. */
  935. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  936. /*
  937. * Macro's for converting txpower from EEPROM to mac80211 value
  938. * and from mac80211 value to register value.
  939. */
  940. #define MIN_TXPOWER 0
  941. #define MAX_TXPOWER 31
  942. #define DEFAULT_TXPOWER 24
  943. #define TXPOWER_FROM_DEV(__txpower) \
  944. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  945. #define TXPOWER_TO_DEV(__txpower) \
  946. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  947. #endif /* RT73USB_H */