rt2500usb.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500usb
  19. Abstract: Data structures and registers for the rt2500usb module.
  20. Supported chipsets: RT2570.
  21. */
  22. #ifndef RT2500USB_H
  23. #define RT2500USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF2522 0x0000
  28. #define RF2523 0x0001
  29. #define RF2524 0x0002
  30. #define RF2525 0x0003
  31. #define RF2525E 0x0005
  32. #define RF5222 0x0010
  33. /*
  34. * RT2570 version
  35. */
  36. #define RT2570_VERSION_B 2
  37. #define RT2570_VERSION_C 3
  38. #define RT2570_VERSION_D 4
  39. /*
  40. * Signal information.
  41. * Defaul offset is required for RSSI <-> dBm conversion.
  42. */
  43. #define DEFAULT_RSSI_OFFSET 120
  44. /*
  45. * Register layout information.
  46. */
  47. #define CSR_REG_BASE 0x0400
  48. #define CSR_REG_SIZE 0x0100
  49. #define EEPROM_BASE 0x0000
  50. #define EEPROM_SIZE 0x006a
  51. #define BBP_BASE 0x0000
  52. #define BBP_SIZE 0x0060
  53. #define RF_BASE 0x0004
  54. #define RF_SIZE 0x0010
  55. /*
  56. * Number of TX queues.
  57. */
  58. #define NUM_TX_QUEUES 2
  59. /*
  60. * Control/Status Registers(CSR).
  61. * Some values are set in TU, whereas 1 TU == 1024 us.
  62. */
  63. /*
  64. * MAC_CSR0: ASIC revision number.
  65. */
  66. #define MAC_CSR0 0x0400
  67. /*
  68. * MAC_CSR1: System control.
  69. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  70. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  71. * HOST_READY: Host ready after initialization.
  72. */
  73. #define MAC_CSR1 0x0402
  74. #define MAC_CSR1_SOFT_RESET FIELD16(0x00000001)
  75. #define MAC_CSR1_BBP_RESET FIELD16(0x00000002)
  76. #define MAC_CSR1_HOST_READY FIELD16(0x00000004)
  77. /*
  78. * MAC_CSR2: STA MAC register 0.
  79. */
  80. #define MAC_CSR2 0x0404
  81. #define MAC_CSR2_BYTE0 FIELD16(0x00ff)
  82. #define MAC_CSR2_BYTE1 FIELD16(0xff00)
  83. /*
  84. * MAC_CSR3: STA MAC register 1.
  85. */
  86. #define MAC_CSR3 0x0406
  87. #define MAC_CSR3_BYTE2 FIELD16(0x00ff)
  88. #define MAC_CSR3_BYTE3 FIELD16(0xff00)
  89. /*
  90. * MAC_CSR4: STA MAC register 2.
  91. */
  92. #define MAC_CSR4 0X0408
  93. #define MAC_CSR4_BYTE4 FIELD16(0x00ff)
  94. #define MAC_CSR4_BYTE5 FIELD16(0xff00)
  95. /*
  96. * MAC_CSR5: BSSID register 0.
  97. */
  98. #define MAC_CSR5 0x040a
  99. #define MAC_CSR5_BYTE0 FIELD16(0x00ff)
  100. #define MAC_CSR5_BYTE1 FIELD16(0xff00)
  101. /*
  102. * MAC_CSR6: BSSID register 1.
  103. */
  104. #define MAC_CSR6 0x040c
  105. #define MAC_CSR6_BYTE2 FIELD16(0x00ff)
  106. #define MAC_CSR6_BYTE3 FIELD16(0xff00)
  107. /*
  108. * MAC_CSR7: BSSID register 2.
  109. */
  110. #define MAC_CSR7 0x040e
  111. #define MAC_CSR7_BYTE4 FIELD16(0x00ff)
  112. #define MAC_CSR7_BYTE5 FIELD16(0xff00)
  113. /*
  114. * MAC_CSR8: Max frame length.
  115. */
  116. #define MAC_CSR8 0x0410
  117. #define MAC_CSR8_MAX_FRAME_UNIT FIELD16(0x0fff)
  118. /*
  119. * Misc MAC_CSR registers.
  120. * MAC_CSR9: Timer control.
  121. * MAC_CSR10: Slot time.
  122. * MAC_CSR11: SIFS.
  123. * MAC_CSR12: EIFS.
  124. * MAC_CSR13: Power mode0.
  125. * MAC_CSR14: Power mode1.
  126. * MAC_CSR15: Power saving transition0
  127. * MAC_CSR16: Power saving transition1
  128. */
  129. #define MAC_CSR9 0x0412
  130. #define MAC_CSR10 0x0414
  131. #define MAC_CSR11 0x0416
  132. #define MAC_CSR12 0x0418
  133. #define MAC_CSR13 0x041a
  134. #define MAC_CSR14 0x041c
  135. #define MAC_CSR15 0x041e
  136. #define MAC_CSR16 0x0420
  137. /*
  138. * MAC_CSR17: Manual power control / status register.
  139. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  140. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  141. * BBP_DESIRE_STATE: BBP desired state.
  142. * RF_DESIRE_STATE: RF desired state.
  143. * BBP_CURRENT_STATE: BBP current state.
  144. * RF_CURRENT_STATE: RF current state.
  145. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  146. */
  147. #define MAC_CSR17 0x0422
  148. #define MAC_CSR17_SET_STATE FIELD16(0x0001)
  149. #define MAC_CSR17_BBP_DESIRE_STATE FIELD16(0x0006)
  150. #define MAC_CSR17_RF_DESIRE_STATE FIELD16(0x0018)
  151. #define MAC_CSR17_BBP_CURR_STATE FIELD16(0x0060)
  152. #define MAC_CSR17_RF_CURR_STATE FIELD16(0x0180)
  153. #define MAC_CSR17_PUT_TO_SLEEP FIELD16(0x0200)
  154. /*
  155. * MAC_CSR18: Wakeup timer register.
  156. * DELAY_AFTER_BEACON: Delay after Tbcn expired in units of 1/16 TU.
  157. * BEACONS_BEFORE_WAKEUP: Number of beacon before wakeup.
  158. * AUTO_WAKE: Enable auto wakeup / sleep mechanism.
  159. */
  160. #define MAC_CSR18 0x0424
  161. #define MAC_CSR18_DELAY_AFTER_BEACON FIELD16(0x00ff)
  162. #define MAC_CSR18_BEACONS_BEFORE_WAKEUP FIELD16(0x7f00)
  163. #define MAC_CSR18_AUTO_WAKE FIELD16(0x8000)
  164. /*
  165. * MAC_CSR19: GPIO control register.
  166. */
  167. #define MAC_CSR19 0x0426
  168. #define MAC_CSR19_BIT0 FIELD32(0x0001)
  169. #define MAC_CSR19_BIT1 FIELD32(0x0002)
  170. #define MAC_CSR19_BIT2 FIELD32(0x0004)
  171. #define MAC_CSR19_BIT3 FIELD32(0x0008)
  172. #define MAC_CSR19_BIT4 FIELD32(0x0010)
  173. #define MAC_CSR19_BIT5 FIELD32(0x0020)
  174. #define MAC_CSR19_BIT6 FIELD32(0x0040)
  175. #define MAC_CSR19_BIT7 FIELD32(0x0080)
  176. /*
  177. * MAC_CSR20: LED control register.
  178. * ACTIVITY: 0: idle, 1: active.
  179. * LINK: 0: linkoff, 1: linkup.
  180. * ACTIVITY_POLARITY: 0: active low, 1: active high.
  181. */
  182. #define MAC_CSR20 0x0428
  183. #define MAC_CSR20_ACTIVITY FIELD16(0x0001)
  184. #define MAC_CSR20_LINK FIELD16(0x0002)
  185. #define MAC_CSR20_ACTIVITY_POLARITY FIELD16(0x0004)
  186. /*
  187. * MAC_CSR21: LED control register.
  188. * ON_PERIOD: On period, default 70ms.
  189. * OFF_PERIOD: Off period, default 30ms.
  190. */
  191. #define MAC_CSR21 0x042a
  192. #define MAC_CSR21_ON_PERIOD FIELD16(0x00ff)
  193. #define MAC_CSR21_OFF_PERIOD FIELD16(0xff00)
  194. /*
  195. * MAC_CSR22: Collision window control register.
  196. */
  197. #define MAC_CSR22 0x042c
  198. /*
  199. * Transmit related CSRs.
  200. * Some values are set in TU, whereas 1 TU == 1024 us.
  201. */
  202. /*
  203. * TXRX_CSR0: Security control register.
  204. */
  205. #define TXRX_CSR0 0x0440
  206. #define TXRX_CSR0_ALGORITHM FIELD16(0x0007)
  207. #define TXRX_CSR0_IV_OFFSET FIELD16(0x01f8)
  208. #define TXRX_CSR0_KEY_ID FIELD16(0x1e00)
  209. /*
  210. * TXRX_CSR1: TX configuration.
  211. * ACK_TIMEOUT: ACK Timeout in unit of 1-us.
  212. * TSF_OFFSET: TSF offset in MAC header.
  213. * AUTO_SEQUENCE: Let ASIC control frame sequence number.
  214. */
  215. #define TXRX_CSR1 0x0442
  216. #define TXRX_CSR1_ACK_TIMEOUT FIELD16(0x00ff)
  217. #define TXRX_CSR1_TSF_OFFSET FIELD16(0x7f00)
  218. #define TXRX_CSR1_AUTO_SEQUENCE FIELD16(0x8000)
  219. /*
  220. * TXRX_CSR2: RX control.
  221. * DISABLE_RX: Disable rx engine.
  222. * DROP_CRC: Drop crc error.
  223. * DROP_PHYSICAL: Drop physical error.
  224. * DROP_CONTROL: Drop control frame.
  225. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  226. * DROP_TODS: Drop frame tods bit is true.
  227. * DROP_VERSION_ERROR: Drop version error frame.
  228. * DROP_MCAST: Drop multicast frames.
  229. * DROP_BCAST: Drop broadcast frames.
  230. */
  231. #define TXRX_CSR2 0x0444
  232. #define TXRX_CSR2_DISABLE_RX FIELD16(0x0001)
  233. #define TXRX_CSR2_DROP_CRC FIELD16(0x0002)
  234. #define TXRX_CSR2_DROP_PHYSICAL FIELD16(0x0004)
  235. #define TXRX_CSR2_DROP_CONTROL FIELD16(0x0008)
  236. #define TXRX_CSR2_DROP_NOT_TO_ME FIELD16(0x0010)
  237. #define TXRX_CSR2_DROP_TODS FIELD16(0x0020)
  238. #define TXRX_CSR2_DROP_VERSION_ERROR FIELD16(0x0040)
  239. #define TXRX_CSR2_DROP_MULTICAST FIELD16(0x0200)
  240. #define TXRX_CSR2_DROP_BROADCAST FIELD16(0x0400)
  241. /*
  242. * RX BBP ID registers
  243. * TXRX_CSR3: CCK RX BBP ID.
  244. * TXRX_CSR4: OFDM RX BBP ID.
  245. */
  246. #define TXRX_CSR3 0x0446
  247. #define TXRX_CSR4 0x0448
  248. /*
  249. * TXRX_CSR5: CCK TX BBP ID0.
  250. */
  251. #define TXRX_CSR5 0x044a
  252. #define TXRX_CSR5_BBP_ID0 FIELD16(0x007f)
  253. #define TXRX_CSR5_BBP_ID0_VALID FIELD16(0x0080)
  254. #define TXRX_CSR5_BBP_ID1 FIELD16(0x7f00)
  255. #define TXRX_CSR5_BBP_ID1_VALID FIELD16(0x8000)
  256. /*
  257. * TXRX_CSR6: CCK TX BBP ID1.
  258. */
  259. #define TXRX_CSR6 0x044c
  260. #define TXRX_CSR6_BBP_ID0 FIELD16(0x007f)
  261. #define TXRX_CSR6_BBP_ID0_VALID FIELD16(0x0080)
  262. #define TXRX_CSR6_BBP_ID1 FIELD16(0x7f00)
  263. #define TXRX_CSR6_BBP_ID1_VALID FIELD16(0x8000)
  264. /*
  265. * TXRX_CSR7: OFDM TX BBP ID0.
  266. */
  267. #define TXRX_CSR7 0x044e
  268. #define TXRX_CSR7_BBP_ID0 FIELD16(0x007f)
  269. #define TXRX_CSR7_BBP_ID0_VALID FIELD16(0x0080)
  270. #define TXRX_CSR7_BBP_ID1 FIELD16(0x7f00)
  271. #define TXRX_CSR7_BBP_ID1_VALID FIELD16(0x8000)
  272. /*
  273. * TXRX_CSR8: OFDM TX BBP ID1.
  274. */
  275. #define TXRX_CSR8 0x0450
  276. #define TXRX_CSR8_BBP_ID0 FIELD16(0x007f)
  277. #define TXRX_CSR8_BBP_ID0_VALID FIELD16(0x0080)
  278. #define TXRX_CSR8_BBP_ID1 FIELD16(0x7f00)
  279. #define TXRX_CSR8_BBP_ID1_VALID FIELD16(0x8000)
  280. /*
  281. * TXRX_CSR9: TX ACK time-out.
  282. */
  283. #define TXRX_CSR9 0x0452
  284. /*
  285. * TXRX_CSR10: Auto responder control.
  286. */
  287. #define TXRX_CSR10 0x0454
  288. #define TXRX_CSR10_AUTORESPOND_PREAMBLE FIELD16(0x0004)
  289. /*
  290. * TXRX_CSR11: Auto responder basic rate.
  291. */
  292. #define TXRX_CSR11 0x0456
  293. /*
  294. * ACK/CTS time registers.
  295. */
  296. #define TXRX_CSR12 0x0458
  297. #define TXRX_CSR13 0x045a
  298. #define TXRX_CSR14 0x045c
  299. #define TXRX_CSR15 0x045e
  300. #define TXRX_CSR16 0x0460
  301. #define TXRX_CSR17 0x0462
  302. /*
  303. * TXRX_CSR18: Synchronization control register.
  304. */
  305. #define TXRX_CSR18 0x0464
  306. #define TXRX_CSR18_OFFSET FIELD16(0x000f)
  307. #define TXRX_CSR18_INTERVAL FIELD16(0xfff0)
  308. /*
  309. * TXRX_CSR19: Synchronization control register.
  310. * TSF_COUNT: Enable TSF auto counting.
  311. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  312. * TBCN: Enable Tbcn with reload value.
  313. * BEACON_GEN: Enable beacon generator.
  314. */
  315. #define TXRX_CSR19 0x0466
  316. #define TXRX_CSR19_TSF_COUNT FIELD16(0x0001)
  317. #define TXRX_CSR19_TSF_SYNC FIELD16(0x0006)
  318. #define TXRX_CSR19_TBCN FIELD16(0x0008)
  319. #define TXRX_CSR19_BEACON_GEN FIELD16(0x0010)
  320. /*
  321. * TXRX_CSR20: Tx BEACON offset time control register.
  322. * OFFSET: In units of usec.
  323. * BCN_EXPECT_WINDOW: Default: 2^CWmin
  324. */
  325. #define TXRX_CSR20 0x0468
  326. #define TXRX_CSR20_OFFSET FIELD16(0x1fff)
  327. #define TXRX_CSR20_BCN_EXPECT_WINDOW FIELD16(0xe000)
  328. /*
  329. * TXRX_CSR21
  330. */
  331. #define TXRX_CSR21 0x046a
  332. /*
  333. * Encryption related CSRs.
  334. *
  335. */
  336. /*
  337. * SEC_CSR0: Shared key 0, word 0
  338. * SEC_CSR1: Shared key 0, word 1
  339. * SEC_CSR2: Shared key 0, word 2
  340. * SEC_CSR3: Shared key 0, word 3
  341. * SEC_CSR4: Shared key 0, word 4
  342. * SEC_CSR5: Shared key 0, word 5
  343. * SEC_CSR6: Shared key 0, word 6
  344. * SEC_CSR7: Shared key 0, word 7
  345. */
  346. #define SEC_CSR0 0x0480
  347. #define SEC_CSR1 0x0482
  348. #define SEC_CSR2 0x0484
  349. #define SEC_CSR3 0x0486
  350. #define SEC_CSR4 0x0488
  351. #define SEC_CSR5 0x048a
  352. #define SEC_CSR6 0x048c
  353. #define SEC_CSR7 0x048e
  354. /*
  355. * SEC_CSR8: Shared key 1, word 0
  356. * SEC_CSR9: Shared key 1, word 1
  357. * SEC_CSR10: Shared key 1, word 2
  358. * SEC_CSR11: Shared key 1, word 3
  359. * SEC_CSR12: Shared key 1, word 4
  360. * SEC_CSR13: Shared key 1, word 5
  361. * SEC_CSR14: Shared key 1, word 6
  362. * SEC_CSR15: Shared key 1, word 7
  363. */
  364. #define SEC_CSR8 0x0490
  365. #define SEC_CSR9 0x0492
  366. #define SEC_CSR10 0x0494
  367. #define SEC_CSR11 0x0496
  368. #define SEC_CSR12 0x0498
  369. #define SEC_CSR13 0x049a
  370. #define SEC_CSR14 0x049c
  371. #define SEC_CSR15 0x049e
  372. /*
  373. * SEC_CSR16: Shared key 2, word 0
  374. * SEC_CSR17: Shared key 2, word 1
  375. * SEC_CSR18: Shared key 2, word 2
  376. * SEC_CSR19: Shared key 2, word 3
  377. * SEC_CSR20: Shared key 2, word 4
  378. * SEC_CSR21: Shared key 2, word 5
  379. * SEC_CSR22: Shared key 2, word 6
  380. * SEC_CSR23: Shared key 2, word 7
  381. */
  382. #define SEC_CSR16 0x04a0
  383. #define SEC_CSR17 0x04a2
  384. #define SEC_CSR18 0X04A4
  385. #define SEC_CSR19 0x04a6
  386. #define SEC_CSR20 0x04a8
  387. #define SEC_CSR21 0x04aa
  388. #define SEC_CSR22 0x04ac
  389. #define SEC_CSR23 0x04ae
  390. /*
  391. * SEC_CSR24: Shared key 3, word 0
  392. * SEC_CSR25: Shared key 3, word 1
  393. * SEC_CSR26: Shared key 3, word 2
  394. * SEC_CSR27: Shared key 3, word 3
  395. * SEC_CSR28: Shared key 3, word 4
  396. * SEC_CSR29: Shared key 3, word 5
  397. * SEC_CSR30: Shared key 3, word 6
  398. * SEC_CSR31: Shared key 3, word 7
  399. */
  400. #define SEC_CSR24 0x04b0
  401. #define SEC_CSR25 0x04b2
  402. #define SEC_CSR26 0x04b4
  403. #define SEC_CSR27 0x04b6
  404. #define SEC_CSR28 0x04b8
  405. #define SEC_CSR29 0x04ba
  406. #define SEC_CSR30 0x04bc
  407. #define SEC_CSR31 0x04be
  408. #define KEY_ENTRY(__idx) \
  409. ( SEC_CSR0 + ((__idx) * 16) )
  410. /*
  411. * PHY control registers.
  412. */
  413. /*
  414. * PHY_CSR0: RF switching timing control.
  415. */
  416. #define PHY_CSR0 0x04c0
  417. /*
  418. * PHY_CSR1: TX PA configuration.
  419. */
  420. #define PHY_CSR1 0x04c2
  421. /*
  422. * MAC configuration registers.
  423. */
  424. /*
  425. * PHY_CSR2: TX MAC configuration.
  426. * NOTE: Both register fields are complete dummy,
  427. * documentation and legacy drivers are unclear un
  428. * what this register means or what fields exists.
  429. */
  430. #define PHY_CSR2 0x04c4
  431. #define PHY_CSR2_LNA FIELD16(0x0002)
  432. #define PHY_CSR2_LNA_MODE FIELD16(0x3000)
  433. /*
  434. * PHY_CSR3: RX MAC configuration.
  435. */
  436. #define PHY_CSR3 0x04c6
  437. /*
  438. * PHY_CSR4: Interface configuration.
  439. */
  440. #define PHY_CSR4 0x04c8
  441. #define PHY_CSR4_LOW_RF_LE FIELD16(0x0001)
  442. /*
  443. * BBP pre-TX registers.
  444. * PHY_CSR5: BBP pre-TX CCK.
  445. */
  446. #define PHY_CSR5 0x04ca
  447. #define PHY_CSR5_CCK FIELD16(0x0003)
  448. #define PHY_CSR5_CCK_FLIP FIELD16(0x0004)
  449. /*
  450. * BBP pre-TX registers.
  451. * PHY_CSR6: BBP pre-TX OFDM.
  452. */
  453. #define PHY_CSR6 0x04cc
  454. #define PHY_CSR6_OFDM FIELD16(0x0003)
  455. #define PHY_CSR6_OFDM_FLIP FIELD16(0x0004)
  456. /*
  457. * PHY_CSR7: BBP access register 0.
  458. * BBP_DATA: BBP data.
  459. * BBP_REG_ID: BBP register ID.
  460. * BBP_READ_CONTROL: 0: write, 1: read.
  461. */
  462. #define PHY_CSR7 0x04ce
  463. #define PHY_CSR7_DATA FIELD16(0x00ff)
  464. #define PHY_CSR7_REG_ID FIELD16(0x7f00)
  465. #define PHY_CSR7_READ_CONTROL FIELD16(0x8000)
  466. /*
  467. * PHY_CSR8: BBP access register 1.
  468. * BBP_BUSY: ASIC is busy execute BBP programming.
  469. */
  470. #define PHY_CSR8 0x04d0
  471. #define PHY_CSR8_BUSY FIELD16(0x0001)
  472. /*
  473. * PHY_CSR9: RF access register.
  474. * RF_VALUE: Register value + id to program into rf/if.
  475. */
  476. #define PHY_CSR9 0x04d2
  477. #define PHY_CSR9_RF_VALUE FIELD16(0xffff)
  478. /*
  479. * PHY_CSR10: RF access register.
  480. * RF_VALUE: Register value + id to program into rf/if.
  481. * RF_NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  482. * RF_IF_SELECT: Chip to program: 0: rf, 1: if.
  483. * RF_PLL_LD: Rf pll_ld status.
  484. * RF_BUSY: 1: asic is busy execute rf programming.
  485. */
  486. #define PHY_CSR10 0x04d4
  487. #define PHY_CSR10_RF_VALUE FIELD16(0x00ff)
  488. #define PHY_CSR10_RF_NUMBER_OF_BITS FIELD16(0x1f00)
  489. #define PHY_CSR10_RF_IF_SELECT FIELD16(0x2000)
  490. #define PHY_CSR10_RF_PLL_LD FIELD16(0x4000)
  491. #define PHY_CSR10_RF_BUSY FIELD16(0x8000)
  492. /*
  493. * STA_CSR0: FCS error count.
  494. * FCS_ERROR: FCS error count, cleared when read.
  495. */
  496. #define STA_CSR0 0x04e0
  497. #define STA_CSR0_FCS_ERROR FIELD16(0xffff)
  498. /*
  499. * STA_CSR1: PLCP error count.
  500. */
  501. #define STA_CSR1 0x04e2
  502. /*
  503. * STA_CSR2: LONG error count.
  504. */
  505. #define STA_CSR2 0x04e4
  506. /*
  507. * STA_CSR3: CCA false alarm.
  508. * FALSE_CCA_ERROR: False CCA error count, cleared when read.
  509. */
  510. #define STA_CSR3 0x04e6
  511. #define STA_CSR3_FALSE_CCA_ERROR FIELD16(0xffff)
  512. /*
  513. * STA_CSR4: RX FIFO overflow.
  514. */
  515. #define STA_CSR4 0x04e8
  516. /*
  517. * STA_CSR5: Beacon sent counter.
  518. */
  519. #define STA_CSR5 0x04ea
  520. /*
  521. * Statistics registers
  522. */
  523. #define STA_CSR6 0x04ec
  524. #define STA_CSR7 0x04ee
  525. #define STA_CSR8 0x04f0
  526. #define STA_CSR9 0x04f2
  527. #define STA_CSR10 0x04f4
  528. /*
  529. * BBP registers.
  530. * The wordsize of the BBP is 8 bits.
  531. */
  532. /*
  533. * R2: TX antenna control
  534. */
  535. #define BBP_R2_TX_ANTENNA FIELD8(0x03)
  536. #define BBP_R2_TX_IQ_FLIP FIELD8(0x04)
  537. /*
  538. * R14: RX antenna control
  539. */
  540. #define BBP_R14_RX_ANTENNA FIELD8(0x03)
  541. #define BBP_R14_RX_IQ_FLIP FIELD8(0x04)
  542. /*
  543. * RF registers.
  544. */
  545. /*
  546. * RF 1
  547. */
  548. #define RF1_TUNER FIELD32(0x00020000)
  549. /*
  550. * RF 3
  551. */
  552. #define RF3_TUNER FIELD32(0x00000100)
  553. #define RF3_TXPOWER FIELD32(0x00003e00)
  554. /*
  555. * EEPROM contents.
  556. */
  557. /*
  558. * HW MAC address.
  559. */
  560. #define EEPROM_MAC_ADDR_0 0x0002
  561. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  562. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  563. #define EEPROM_MAC_ADDR1 0x0003
  564. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  565. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  566. #define EEPROM_MAC_ADDR_2 0x0004
  567. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  568. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  569. /*
  570. * EEPROM antenna.
  571. * ANTENNA_NUM: Number of antenna's.
  572. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  573. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  574. * LED_MODE: 0: default, 1: TX/RX activity, 2: Single (ignore link), 3: rsvd.
  575. * DYN_TXAGC: Dynamic TX AGC control.
  576. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  577. * RF_TYPE: Rf_type of this adapter.
  578. */
  579. #define EEPROM_ANTENNA 0x000b
  580. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  581. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  582. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  583. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x01c0)
  584. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  585. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  586. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  587. /*
  588. * EEPROM NIC config.
  589. * CARDBUS_ACCEL: 0: enable, 1: disable.
  590. * DYN_BBP_TUNE: 0: enable, 1: disable.
  591. * CCK_TX_POWER: CCK TX power compensation.
  592. */
  593. #define EEPROM_NIC 0x000c
  594. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0001)
  595. #define EEPROM_NIC_DYN_BBP_TUNE FIELD16(0x0002)
  596. #define EEPROM_NIC_CCK_TX_POWER FIELD16(0x000c)
  597. /*
  598. * EEPROM geography.
  599. * GEO: Default geography setting for device.
  600. */
  601. #define EEPROM_GEOGRAPHY 0x000d
  602. #define EEPROM_GEOGRAPHY_GEO FIELD16(0x0f00)
  603. /*
  604. * EEPROM BBP.
  605. */
  606. #define EEPROM_BBP_START 0x000e
  607. #define EEPROM_BBP_SIZE 16
  608. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  609. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  610. /*
  611. * EEPROM TXPOWER
  612. */
  613. #define EEPROM_TXPOWER_START 0x001e
  614. #define EEPROM_TXPOWER_SIZE 7
  615. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  616. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  617. /*
  618. * EEPROM Tuning threshold
  619. */
  620. #define EEPROM_BBPTUNE 0x0030
  621. #define EEPROM_BBPTUNE_THRESHOLD FIELD16(0x00ff)
  622. /*
  623. * EEPROM BBP R24 Tuning.
  624. */
  625. #define EEPROM_BBPTUNE_R24 0x0031
  626. #define EEPROM_BBPTUNE_R24_LOW FIELD16(0x00ff)
  627. #define EEPROM_BBPTUNE_R24_HIGH FIELD16(0xff00)
  628. /*
  629. * EEPROM BBP R25 Tuning.
  630. */
  631. #define EEPROM_BBPTUNE_R25 0x0032
  632. #define EEPROM_BBPTUNE_R25_LOW FIELD16(0x00ff)
  633. #define EEPROM_BBPTUNE_R25_HIGH FIELD16(0xff00)
  634. /*
  635. * EEPROM BBP R24 Tuning.
  636. */
  637. #define EEPROM_BBPTUNE_R61 0x0033
  638. #define EEPROM_BBPTUNE_R61_LOW FIELD16(0x00ff)
  639. #define EEPROM_BBPTUNE_R61_HIGH FIELD16(0xff00)
  640. /*
  641. * EEPROM BBP VGC Tuning.
  642. */
  643. #define EEPROM_BBPTUNE_VGC 0x0034
  644. #define EEPROM_BBPTUNE_VGCUPPER FIELD16(0x00ff)
  645. #define EEPROM_BBPTUNE_VGCLOWER FIELD16(0xff00)
  646. /*
  647. * EEPROM BBP R17 Tuning.
  648. */
  649. #define EEPROM_BBPTUNE_R17 0x0035
  650. #define EEPROM_BBPTUNE_R17_LOW FIELD16(0x00ff)
  651. #define EEPROM_BBPTUNE_R17_HIGH FIELD16(0xff00)
  652. /*
  653. * RSSI <-> dBm offset calibration
  654. */
  655. #define EEPROM_CALIBRATE_OFFSET 0x0036
  656. #define EEPROM_CALIBRATE_OFFSET_RSSI FIELD16(0x00ff)
  657. /*
  658. * DMA descriptor defines.
  659. */
  660. #define TXD_DESC_SIZE ( 5 * sizeof(__le32) )
  661. #define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
  662. /*
  663. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  664. */
  665. /*
  666. * Word0
  667. */
  668. #define TXD_W0_PACKET_ID FIELD32(0x0000000f)
  669. #define TXD_W0_RETRY_LIMIT FIELD32(0x000000f0)
  670. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  671. #define TXD_W0_ACK FIELD32(0x00000200)
  672. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  673. #define TXD_W0_OFDM FIELD32(0x00000800)
  674. #define TXD_W0_NEW_SEQ FIELD32(0x00001000)
  675. #define TXD_W0_IFS FIELD32(0x00006000)
  676. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  677. #define TXD_W0_CIPHER FIELD32(0x20000000)
  678. #define TXD_W0_KEY_ID FIELD32(0xc0000000)
  679. /*
  680. * Word1
  681. */
  682. #define TXD_W1_IV_OFFSET FIELD32(0x0000003f)
  683. #define TXD_W1_AIFS FIELD32(0x000000c0)
  684. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  685. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  686. /*
  687. * Word2: PLCP information
  688. */
  689. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  690. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  691. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  692. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  693. /*
  694. * Word3
  695. */
  696. #define TXD_W3_IV FIELD32(0xffffffff)
  697. /*
  698. * Word4
  699. */
  700. #define TXD_W4_EIV FIELD32(0xffffffff)
  701. /*
  702. * RX descriptor format for RX Ring.
  703. */
  704. /*
  705. * Word0
  706. */
  707. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  708. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  709. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  710. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  711. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  712. #define RXD_W0_OFDM FIELD32(0x00000040)
  713. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  714. #define RXD_W0_CIPHER FIELD32(0x00000100)
  715. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000200)
  716. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  717. /*
  718. * Word1
  719. */
  720. #define RXD_W1_RSSI FIELD32(0x000000ff)
  721. #define RXD_W1_SIGNAL FIELD32(0x0000ff00)
  722. /*
  723. * Word2
  724. */
  725. #define RXD_W2_IV FIELD32(0xffffffff)
  726. /*
  727. * Word3
  728. */
  729. #define RXD_W3_EIV FIELD32(0xffffffff)
  730. /*
  731. * Macro's for converting txpower from EEPROM to mac80211 value
  732. * and from mac80211 value to register value.
  733. */
  734. #define MIN_TXPOWER 0
  735. #define MAX_TXPOWER 31
  736. #define DEFAULT_TXPOWER 24
  737. #define TXPOWER_FROM_DEV(__txpower) \
  738. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  739. #define TXPOWER_TO_DEV(__txpower) \
  740. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  741. #endif /* RT2500USB_H */